bridge.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * bridge.h - bridge chip header file, derived from IRIX <sys/PCI/bridge.h>,
  7. * revision 1.76.
  8. *
  9. * Copyright (C) 1996, 1999 Silcon Graphics, Inc.
  10. * Copyright (C) 1999 Ralf Baechle ([email protected])
  11. */
  12. #ifndef _ASM_PCI_BRIDGE_H
  13. #define _ASM_PCI_BRIDGE_H
  14. #include <linux/types.h>
  15. #include <linux/pci.h>
  16. #include <asm/xtalk/xwidget.h> /* generic widget header */
  17. #include <asm/sn/types.h>
  18. /* I/O page size */
  19. #define IOPFNSHIFT 12 /* 4K per mapped page */
  20. #define IOPGSIZE (1 << IOPFNSHIFT)
  21. #define IOPG(x) ((x) >> IOPFNSHIFT)
  22. #define IOPGOFF(x) ((x) & (IOPGSIZE-1))
  23. /* Bridge RAM sizes */
  24. #define BRIDGE_ATE_RAM_SIZE 0x00000400 /* 1kB ATE RAM */
  25. #define BRIDGE_CONFIG_BASE 0x20000
  26. #define BRIDGE_CONFIG1_BASE 0x28000
  27. #define BRIDGE_CONFIG_END 0x30000
  28. #define BRIDGE_CONFIG_SLOT_SIZE 0x1000
  29. #define BRIDGE_SSRAM_512K 0x00080000 /* 512kB */
  30. #define BRIDGE_SSRAM_128K 0x00020000 /* 128kB */
  31. #define BRIDGE_SSRAM_64K 0x00010000 /* 64kB */
  32. #define BRIDGE_SSRAM_0K 0x00000000 /* 0kB */
  33. /* ========================================================================
  34. * Bridge address map
  35. */
  36. #ifndef __ASSEMBLY__
  37. #define ATE_V 0x01
  38. #define ATE_CO 0x02
  39. #define ATE_PREC 0x04
  40. #define ATE_PREF 0x08
  41. #define ATE_BAR 0x10
  42. #define ATE_PFNSHIFT 12
  43. #define ATE_TIDSHIFT 8
  44. #define ATE_RMFSHIFT 48
  45. #define mkate(xaddr, xid, attr) (((xaddr) & 0x0000fffffffff000ULL) | \
  46. ((xid)<<ATE_TIDSHIFT) | \
  47. (attr))
  48. #define BRIDGE_INTERNAL_ATES 128
  49. /*
  50. * It is generally preferred that hardware registers on the bridge
  51. * are located from C code via this structure.
  52. *
  53. * Generated from Bridge spec dated 04oct95
  54. */
  55. struct bridge_regs {
  56. /* Local Registers 0x000000-0x00FFFF */
  57. /* standard widget configuration 0x000000-0x000057 */
  58. widget_cfg_t b_widget; /* 0x000000 */
  59. /* helper fieldnames for accessing bridge widget */
  60. #define b_wid_id b_widget.w_id
  61. #define b_wid_stat b_widget.w_status
  62. #define b_wid_err_upper b_widget.w_err_upper_addr
  63. #define b_wid_err_lower b_widget.w_err_lower_addr
  64. #define b_wid_control b_widget.w_control
  65. #define b_wid_req_timeout b_widget.w_req_timeout
  66. #define b_wid_int_upper b_widget.w_intdest_upper_addr
  67. #define b_wid_int_lower b_widget.w_intdest_lower_addr
  68. #define b_wid_err_cmdword b_widget.w_err_cmd_word
  69. #define b_wid_llp b_widget.w_llp_cfg
  70. #define b_wid_tflush b_widget.w_tflush
  71. /* bridge-specific widget configuration 0x000058-0x00007F */
  72. u32 _pad_000058;
  73. u32 b_wid_aux_err; /* 0x00005C */
  74. u32 _pad_000060;
  75. u32 b_wid_resp_upper; /* 0x000064 */
  76. u32 _pad_000068;
  77. u32 b_wid_resp_lower; /* 0x00006C */
  78. u32 _pad_000070;
  79. u32 b_wid_tst_pin_ctrl; /* 0x000074 */
  80. u32 _pad_000078[2];
  81. /* PMU & Map 0x000080-0x00008F */
  82. u32 _pad_000080;
  83. u32 b_dir_map; /* 0x000084 */
  84. u32 _pad_000088[2];
  85. /* SSRAM 0x000090-0x00009F */
  86. u32 _pad_000090;
  87. u32 b_ram_perr; /* 0x000094 */
  88. u32 _pad_000098[2];
  89. /* Arbitration 0x0000A0-0x0000AF */
  90. u32 _pad_0000A0;
  91. u32 b_arb; /* 0x0000A4 */
  92. u32 _pad_0000A8[2];
  93. /* Number In A Can 0x0000B0-0x0000BF */
  94. u32 _pad_0000B0;
  95. u32 b_nic; /* 0x0000B4 */
  96. u32 _pad_0000B8[2];
  97. /* PCI/GIO 0x0000C0-0x0000FF */
  98. u32 _pad_0000C0;
  99. u32 b_bus_timeout; /* 0x0000C4 */
  100. #define b_pci_bus_timeout b_bus_timeout
  101. u32 _pad_0000C8;
  102. u32 b_pci_cfg; /* 0x0000CC */
  103. u32 _pad_0000D0;
  104. u32 b_pci_err_upper; /* 0x0000D4 */
  105. u32 _pad_0000D8;
  106. u32 b_pci_err_lower; /* 0x0000DC */
  107. u32 _pad_0000E0[8];
  108. #define b_gio_err_lower b_pci_err_lower
  109. #define b_gio_err_upper b_pci_err_upper
  110. /* Interrupt 0x000100-0x0001FF */
  111. u32 _pad_000100;
  112. u32 b_int_status; /* 0x000104 */
  113. u32 _pad_000108;
  114. u32 b_int_enable; /* 0x00010C */
  115. u32 _pad_000110;
  116. u32 b_int_rst_stat; /* 0x000114 */
  117. u32 _pad_000118;
  118. u32 b_int_mode; /* 0x00011C */
  119. u32 _pad_000120;
  120. u32 b_int_device; /* 0x000124 */
  121. u32 _pad_000128;
  122. u32 b_int_host_err; /* 0x00012C */
  123. struct {
  124. u32 __pad; /* 0x0001{30,,,68} */
  125. u32 addr; /* 0x0001{34,,,6C} */
  126. } b_int_addr[8]; /* 0x000130 */
  127. u32 _pad_000170[36];
  128. /* Device 0x000200-0x0003FF */
  129. struct {
  130. u32 __pad; /* 0x0002{00,,,38} */
  131. u32 reg; /* 0x0002{04,,,3C} */
  132. } b_device[8]; /* 0x000200 */
  133. struct {
  134. u32 __pad; /* 0x0002{40,,,78} */
  135. u32 reg; /* 0x0002{44,,,7C} */
  136. } b_wr_req_buf[8]; /* 0x000240 */
  137. struct {
  138. u32 __pad; /* 0x0002{80,,,88} */
  139. u32 reg; /* 0x0002{84,,,8C} */
  140. } b_rrb_map[2]; /* 0x000280 */
  141. #define b_even_resp b_rrb_map[0].reg /* 0x000284 */
  142. #define b_odd_resp b_rrb_map[1].reg /* 0x00028C */
  143. u32 _pad_000290;
  144. u32 b_resp_status; /* 0x000294 */
  145. u32 _pad_000298;
  146. u32 b_resp_clear; /* 0x00029C */
  147. u32 _pad_0002A0[24];
  148. char _pad_000300[0x10000 - 0x000300];
  149. /* Internal Address Translation Entry RAM 0x010000-0x0103FF */
  150. union {
  151. u64 wr; /* write-only */
  152. struct {
  153. u32 _p_pad;
  154. u32 rd; /* read-only */
  155. } hi;
  156. } b_int_ate_ram[128];
  157. char _pad_010400[0x11000 - 0x010400];
  158. /* Internal Address Translation Entry RAM LOW 0x011000-0x0113FF */
  159. struct {
  160. u32 _p_pad;
  161. u32 rd; /* read-only */
  162. } b_int_ate_ram_lo[128];
  163. char _pad_011400[0x20000 - 0x011400];
  164. /* PCI Device Configuration Spaces 0x020000-0x027FFF */
  165. union { /* make all access sizes available. */
  166. u8 c[0x1000 / 1];
  167. u16 s[0x1000 / 2];
  168. u32 l[0x1000 / 4];
  169. u64 d[0x1000 / 8];
  170. union {
  171. u8 c[0x100 / 1];
  172. u16 s[0x100 / 2];
  173. u32 l[0x100 / 4];
  174. u64 d[0x100 / 8];
  175. } f[8];
  176. } b_type0_cfg_dev[8]; /* 0x020000 */
  177. /* PCI Type 1 Configuration Space 0x028000-0x028FFF */
  178. union { /* make all access sizes available. */
  179. u8 c[0x1000 / 1];
  180. u16 s[0x1000 / 2];
  181. u32 l[0x1000 / 4];
  182. u64 d[0x1000 / 8];
  183. } b_type1_cfg; /* 0x028000-0x029000 */
  184. char _pad_029000[0x007000]; /* 0x029000-0x030000 */
  185. /* PCI Interrupt Acknowledge Cycle 0x030000 */
  186. union {
  187. u8 c[8 / 1];
  188. u16 s[8 / 2];
  189. u32 l[8 / 4];
  190. u64 d[8 / 8];
  191. } b_pci_iack; /* 0x030000 */
  192. u8 _pad_030007[0x04fff8]; /* 0x030008-0x07FFFF */
  193. /* External Address Translation Entry RAM 0x080000-0x0FFFFF */
  194. u64 b_ext_ate_ram[0x10000];
  195. /* Reserved 0x100000-0x1FFFFF */
  196. char _pad_100000[0x200000-0x100000];
  197. /* PCI/GIO Device Spaces 0x200000-0xBFFFFF */
  198. union { /* make all access sizes available. */
  199. u8 c[0x100000 / 1];
  200. u16 s[0x100000 / 2];
  201. u32 l[0x100000 / 4];
  202. u64 d[0x100000 / 8];
  203. } b_devio_raw[10]; /* 0x200000 */
  204. /* b_devio macro is a bit strange; it reflects the
  205. * fact that the Bridge ASIC provides 2M for the
  206. * first two DevIO windows and 1M for the other six.
  207. */
  208. #define b_devio(n) b_devio_raw[((n)<2)?(n*2):(n+2)]
  209. /* External Flash Proms 1,0 0xC00000-0xFFFFFF */
  210. union { /* make all access sizes available. */
  211. u8 c[0x400000 / 1]; /* read-only */
  212. u16 s[0x400000 / 2]; /* read-write */
  213. u32 l[0x400000 / 4]; /* read-only */
  214. u64 d[0x400000 / 8]; /* read-only */
  215. } b_external_flash; /* 0xC00000 */
  216. };
  217. /*
  218. * Field formats for Error Command Word and Auxiliary Error Command Word
  219. * of bridge.
  220. */
  221. struct bridge_err_cmdword {
  222. union {
  223. u32 cmd_word;
  224. struct {
  225. u32 didn:4, /* Destination ID */
  226. sidn:4, /* Source ID */
  227. pactyp:4, /* Packet type */
  228. tnum:5, /* Trans Number */
  229. coh:1, /* Coh Transaction */
  230. ds:2, /* Data size */
  231. gbr:1, /* GBR enable */
  232. vbpm:1, /* VBPM message */
  233. error:1, /* Error occurred */
  234. barr:1, /* Barrier op */
  235. rsvd:8;
  236. } berr_st;
  237. } berr_un;
  238. };
  239. #define berr_field berr_un.berr_st
  240. #endif /* !__ASSEMBLY__ */
  241. /*
  242. * The values of these macros can and should be crosschecked
  243. * regularly against the offsets of the like-named fields
  244. * within the bridge_regs structure above.
  245. */
  246. /* Byte offset macros for Bridge internal registers */
  247. #define BRIDGE_WID_ID WIDGET_ID
  248. #define BRIDGE_WID_STAT WIDGET_STATUS
  249. #define BRIDGE_WID_ERR_UPPER WIDGET_ERR_UPPER_ADDR
  250. #define BRIDGE_WID_ERR_LOWER WIDGET_ERR_LOWER_ADDR
  251. #define BRIDGE_WID_CONTROL WIDGET_CONTROL
  252. #define BRIDGE_WID_REQ_TIMEOUT WIDGET_REQ_TIMEOUT
  253. #define BRIDGE_WID_INT_UPPER WIDGET_INTDEST_UPPER_ADDR
  254. #define BRIDGE_WID_INT_LOWER WIDGET_INTDEST_LOWER_ADDR
  255. #define BRIDGE_WID_ERR_CMDWORD WIDGET_ERR_CMD_WORD
  256. #define BRIDGE_WID_LLP WIDGET_LLP_CFG
  257. #define BRIDGE_WID_TFLUSH WIDGET_TFLUSH
  258. #define BRIDGE_WID_AUX_ERR 0x00005C /* Aux Error Command Word */
  259. #define BRIDGE_WID_RESP_UPPER 0x000064 /* Response Buf Upper Addr */
  260. #define BRIDGE_WID_RESP_LOWER 0x00006C /* Response Buf Lower Addr */
  261. #define BRIDGE_WID_TST_PIN_CTRL 0x000074 /* Test pin control */
  262. #define BRIDGE_DIR_MAP 0x000084 /* Direct Map reg */
  263. #define BRIDGE_RAM_PERR 0x000094 /* SSRAM Parity Error */
  264. #define BRIDGE_ARB 0x0000A4 /* Arbitration Priority reg */
  265. #define BRIDGE_NIC 0x0000B4 /* Number In A Can */
  266. #define BRIDGE_BUS_TIMEOUT 0x0000C4 /* Bus Timeout Register */
  267. #define BRIDGE_PCI_BUS_TIMEOUT BRIDGE_BUS_TIMEOUT
  268. #define BRIDGE_PCI_CFG 0x0000CC /* PCI Type 1 Config reg */
  269. #define BRIDGE_PCI_ERR_UPPER 0x0000D4 /* PCI error Upper Addr */
  270. #define BRIDGE_PCI_ERR_LOWER 0x0000DC /* PCI error Lower Addr */
  271. #define BRIDGE_INT_STATUS 0x000104 /* Interrupt Status */
  272. #define BRIDGE_INT_ENABLE 0x00010C /* Interrupt Enables */
  273. #define BRIDGE_INT_RST_STAT 0x000114 /* Reset Intr Status */
  274. #define BRIDGE_INT_MODE 0x00011C /* Interrupt Mode */
  275. #define BRIDGE_INT_DEVICE 0x000124 /* Interrupt Device */
  276. #define BRIDGE_INT_HOST_ERR 0x00012C /* Host Error Field */
  277. #define BRIDGE_INT_ADDR0 0x000134 /* Host Address Reg */
  278. #define BRIDGE_INT_ADDR_OFF 0x000008 /* Host Addr offset (1..7) */
  279. #define BRIDGE_INT_ADDR(x) (BRIDGE_INT_ADDR0+(x)*BRIDGE_INT_ADDR_OFF)
  280. #define BRIDGE_DEVICE0 0x000204 /* Device 0 */
  281. #define BRIDGE_DEVICE_OFF 0x000008 /* Device offset (1..7) */
  282. #define BRIDGE_DEVICE(x) (BRIDGE_DEVICE0+(x)*BRIDGE_DEVICE_OFF)
  283. #define BRIDGE_WR_REQ_BUF0 0x000244 /* Write Request Buffer 0 */
  284. #define BRIDGE_WR_REQ_BUF_OFF 0x000008 /* Buffer Offset (1..7) */
  285. #define BRIDGE_WR_REQ_BUF(x) (BRIDGE_WR_REQ_BUF0+(x)*BRIDGE_WR_REQ_BUF_OFF)
  286. #define BRIDGE_EVEN_RESP 0x000284 /* Even Device Response Buf */
  287. #define BRIDGE_ODD_RESP 0x00028C /* Odd Device Response Buf */
  288. #define BRIDGE_RESP_STATUS 0x000294 /* Read Response Status reg */
  289. #define BRIDGE_RESP_CLEAR 0x00029C /* Read Response Clear reg */
  290. /* Byte offset macros for Bridge I/O space */
  291. #define BRIDGE_ATE_RAM 0x00010000 /* Internal Addr Xlat Ram */
  292. #define BRIDGE_TYPE0_CFG_DEV0 0x00020000 /* Type 0 Cfg, Device 0 */
  293. #define BRIDGE_TYPE0_CFG_SLOT_OFF 0x00001000 /* Type 0 Cfg Slot Offset (1..7) */
  294. #define BRIDGE_TYPE0_CFG_FUNC_OFF 0x00000100 /* Type 0 Cfg Func Offset (1..7) */
  295. #define BRIDGE_TYPE0_CFG_DEV(s) (BRIDGE_TYPE0_CFG_DEV0+\
  296. (s)*BRIDGE_TYPE0_CFG_SLOT_OFF)
  297. #define BRIDGE_TYPE0_CFG_DEVF(s, f) (BRIDGE_TYPE0_CFG_DEV0+\
  298. (s)*BRIDGE_TYPE0_CFG_SLOT_OFF+\
  299. (f)*BRIDGE_TYPE0_CFG_FUNC_OFF)
  300. #define BRIDGE_TYPE1_CFG 0x00028000 /* Type 1 Cfg space */
  301. #define BRIDGE_PCI_IACK 0x00030000 /* PCI Interrupt Ack */
  302. #define BRIDGE_EXT_SSRAM 0x00080000 /* Extern SSRAM (ATE) */
  303. /* Byte offset macros for Bridge device IO spaces */
  304. #define BRIDGE_DEV_CNT 8 /* Up to 8 devices per bridge */
  305. #define BRIDGE_DEVIO0 0x00200000 /* Device IO 0 Addr */
  306. #define BRIDGE_DEVIO1 0x00400000 /* Device IO 1 Addr */
  307. #define BRIDGE_DEVIO2 0x00600000 /* Device IO 2 Addr */
  308. #define BRIDGE_DEVIO_OFF 0x00100000 /* Device IO Offset (3..7) */
  309. #define BRIDGE_DEVIO_2MB 0x00200000 /* Device IO Offset (0..1) */
  310. #define BRIDGE_DEVIO_1MB 0x00100000 /* Device IO Offset (2..7) */
  311. #define BRIDGE_DEVIO(x) ((x)<=1 ? BRIDGE_DEVIO0+(x)*BRIDGE_DEVIO_2MB : BRIDGE_DEVIO2+((x)-2)*BRIDGE_DEVIO_1MB)
  312. #define BRIDGE_EXTERNAL_FLASH 0x00C00000 /* External Flash PROMS */
  313. /* ========================================================================
  314. * Bridge register bit field definitions
  315. */
  316. /* Widget part number of bridge */
  317. #define BRIDGE_WIDGET_PART_NUM 0xc002
  318. #define XBRIDGE_WIDGET_PART_NUM 0xd002
  319. /* Manufacturer of bridge */
  320. #define BRIDGE_WIDGET_MFGR_NUM 0x036
  321. #define XBRIDGE_WIDGET_MFGR_NUM 0x024
  322. /* Revision numbers for known Bridge revisions */
  323. #define BRIDGE_REV_A 0x1
  324. #define BRIDGE_REV_B 0x2
  325. #define BRIDGE_REV_C 0x3
  326. #define BRIDGE_REV_D 0x4
  327. /* Bridge widget status register bits definition */
  328. #define BRIDGE_STAT_LLP_REC_CNT (0xFFu << 24)
  329. #define BRIDGE_STAT_LLP_TX_CNT (0xFF << 16)
  330. #define BRIDGE_STAT_FLASH_SELECT (0x1 << 6)
  331. #define BRIDGE_STAT_PCI_GIO_N (0x1 << 5)
  332. #define BRIDGE_STAT_PENDING (0x1F << 0)
  333. /* Bridge widget control register bits definition */
  334. #define BRIDGE_CTRL_FLASH_WR_EN (0x1ul << 31)
  335. #define BRIDGE_CTRL_EN_CLK50 (0x1 << 30)
  336. #define BRIDGE_CTRL_EN_CLK40 (0x1 << 29)
  337. #define BRIDGE_CTRL_EN_CLK33 (0x1 << 28)
  338. #define BRIDGE_CTRL_RST(n) ((n) << 24)
  339. #define BRIDGE_CTRL_RST_MASK (BRIDGE_CTRL_RST(0xF))
  340. #define BRIDGE_CTRL_RST_PIN(x) (BRIDGE_CTRL_RST(0x1 << (x)))
  341. #define BRIDGE_CTRL_IO_SWAP (0x1 << 23)
  342. #define BRIDGE_CTRL_MEM_SWAP (0x1 << 22)
  343. #define BRIDGE_CTRL_PAGE_SIZE (0x1 << 21)
  344. #define BRIDGE_CTRL_SS_PAR_BAD (0x1 << 20)
  345. #define BRIDGE_CTRL_SS_PAR_EN (0x1 << 19)
  346. #define BRIDGE_CTRL_SSRAM_SIZE(n) ((n) << 17)
  347. #define BRIDGE_CTRL_SSRAM_SIZE_MASK (BRIDGE_CTRL_SSRAM_SIZE(0x3))
  348. #define BRIDGE_CTRL_SSRAM_512K (BRIDGE_CTRL_SSRAM_SIZE(0x3))
  349. #define BRIDGE_CTRL_SSRAM_128K (BRIDGE_CTRL_SSRAM_SIZE(0x2))
  350. #define BRIDGE_CTRL_SSRAM_64K (BRIDGE_CTRL_SSRAM_SIZE(0x1))
  351. #define BRIDGE_CTRL_SSRAM_1K (BRIDGE_CTRL_SSRAM_SIZE(0x0))
  352. #define BRIDGE_CTRL_F_BAD_PKT (0x1 << 16)
  353. #define BRIDGE_CTRL_LLP_XBAR_CRD(n) ((n) << 12)
  354. #define BRIDGE_CTRL_LLP_XBAR_CRD_MASK (BRIDGE_CTRL_LLP_XBAR_CRD(0xf))
  355. #define BRIDGE_CTRL_CLR_RLLP_CNT (0x1 << 11)
  356. #define BRIDGE_CTRL_CLR_TLLP_CNT (0x1 << 10)
  357. #define BRIDGE_CTRL_SYS_END (0x1 << 9)
  358. #define BRIDGE_CTRL_MAX_TRANS(n) ((n) << 4)
  359. #define BRIDGE_CTRL_MAX_TRANS_MASK (BRIDGE_CTRL_MAX_TRANS(0x1f))
  360. #define BRIDGE_CTRL_WIDGET_ID(n) ((n) << 0)
  361. #define BRIDGE_CTRL_WIDGET_ID_MASK (BRIDGE_CTRL_WIDGET_ID(0xf))
  362. /* Bridge Response buffer Error Upper Register bit fields definition */
  363. #define BRIDGE_RESP_ERRUPPR_DEVNUM_SHFT (20)
  364. #define BRIDGE_RESP_ERRUPPR_DEVNUM_MASK (0x7 << BRIDGE_RESP_ERRUPPR_DEVNUM_SHFT)
  365. #define BRIDGE_RESP_ERRUPPR_BUFNUM_SHFT (16)
  366. #define BRIDGE_RESP_ERRUPPR_BUFNUM_MASK (0xF << BRIDGE_RESP_ERRUPPR_BUFNUM_SHFT)
  367. #define BRIDGE_RESP_ERRRUPPR_BUFMASK (0xFFFF)
  368. #define BRIDGE_RESP_ERRUPPR_BUFNUM(x) \
  369. (((x) & BRIDGE_RESP_ERRUPPR_BUFNUM_MASK) >> \
  370. BRIDGE_RESP_ERRUPPR_BUFNUM_SHFT)
  371. #define BRIDGE_RESP_ERRUPPR_DEVICE(x) \
  372. (((x) & BRIDGE_RESP_ERRUPPR_DEVNUM_MASK) >> \
  373. BRIDGE_RESP_ERRUPPR_DEVNUM_SHFT)
  374. /* Bridge direct mapping register bits definition */
  375. #define BRIDGE_DIRMAP_W_ID_SHFT 20
  376. #define BRIDGE_DIRMAP_W_ID (0xf << BRIDGE_DIRMAP_W_ID_SHFT)
  377. #define BRIDGE_DIRMAP_RMF_64 (0x1 << 18)
  378. #define BRIDGE_DIRMAP_ADD512 (0x1 << 17)
  379. #define BRIDGE_DIRMAP_OFF (0x1ffff << 0)
  380. #define BRIDGE_DIRMAP_OFF_ADDRSHFT (31) /* lsbit of DIRMAP_OFF is xtalk address bit 31 */
  381. /* Bridge Arbitration register bits definition */
  382. #define BRIDGE_ARB_REQ_WAIT_TICK(x) ((x) << 16)
  383. #define BRIDGE_ARB_REQ_WAIT_TICK_MASK BRIDGE_ARB_REQ_WAIT_TICK(0x3)
  384. #define BRIDGE_ARB_REQ_WAIT_EN(x) ((x) << 8)
  385. #define BRIDGE_ARB_REQ_WAIT_EN_MASK BRIDGE_ARB_REQ_WAIT_EN(0xff)
  386. #define BRIDGE_ARB_FREEZE_GNT (1 << 6)
  387. #define BRIDGE_ARB_HPRI_RING_B2 (1 << 5)
  388. #define BRIDGE_ARB_HPRI_RING_B1 (1 << 4)
  389. #define BRIDGE_ARB_HPRI_RING_B0 (1 << 3)
  390. #define BRIDGE_ARB_LPRI_RING_B2 (1 << 2)
  391. #define BRIDGE_ARB_LPRI_RING_B1 (1 << 1)
  392. #define BRIDGE_ARB_LPRI_RING_B0 (1 << 0)
  393. /* Bridge Bus time-out register bits definition */
  394. #define BRIDGE_BUS_PCI_RETRY_HLD(x) ((x) << 16)
  395. #define BRIDGE_BUS_PCI_RETRY_HLD_MASK BRIDGE_BUS_PCI_RETRY_HLD(0x1f)
  396. #define BRIDGE_BUS_GIO_TIMEOUT (1 << 12)
  397. #define BRIDGE_BUS_PCI_RETRY_CNT(x) ((x) << 0)
  398. #define BRIDGE_BUS_PCI_RETRY_MASK BRIDGE_BUS_PCI_RETRY_CNT(0x3ff)
  399. /* Bridge interrupt status register bits definition */
  400. #define BRIDGE_ISR_MULTI_ERR (0x1u << 31)
  401. #define BRIDGE_ISR_PMU_ESIZE_FAULT (0x1 << 30)
  402. #define BRIDGE_ISR_UNEXP_RESP (0x1 << 29)
  403. #define BRIDGE_ISR_BAD_XRESP_PKT (0x1 << 28)
  404. #define BRIDGE_ISR_BAD_XREQ_PKT (0x1 << 27)
  405. #define BRIDGE_ISR_RESP_XTLK_ERR (0x1 << 26)
  406. #define BRIDGE_ISR_REQ_XTLK_ERR (0x1 << 25)
  407. #define BRIDGE_ISR_INVLD_ADDR (0x1 << 24)
  408. #define BRIDGE_ISR_UNSUPPORTED_XOP (0x1 << 23)
  409. #define BRIDGE_ISR_XREQ_FIFO_OFLOW (0x1 << 22)
  410. #define BRIDGE_ISR_LLP_REC_SNERR (0x1 << 21)
  411. #define BRIDGE_ISR_LLP_REC_CBERR (0x1 << 20)
  412. #define BRIDGE_ISR_LLP_RCTY (0x1 << 19)
  413. #define BRIDGE_ISR_LLP_TX_RETRY (0x1 << 18)
  414. #define BRIDGE_ISR_LLP_TCTY (0x1 << 17)
  415. #define BRIDGE_ISR_SSRAM_PERR (0x1 << 16)
  416. #define BRIDGE_ISR_PCI_ABORT (0x1 << 15)
  417. #define BRIDGE_ISR_PCI_PARITY (0x1 << 14)
  418. #define BRIDGE_ISR_PCI_SERR (0x1 << 13)
  419. #define BRIDGE_ISR_PCI_PERR (0x1 << 12)
  420. #define BRIDGE_ISR_PCI_MST_TIMEOUT (0x1 << 11)
  421. #define BRIDGE_ISR_GIO_MST_TIMEOUT BRIDGE_ISR_PCI_MST_TIMEOUT
  422. #define BRIDGE_ISR_PCI_RETRY_CNT (0x1 << 10)
  423. #define BRIDGE_ISR_XREAD_REQ_TIMEOUT (0x1 << 9)
  424. #define BRIDGE_ISR_GIO_B_ENBL_ERR (0x1 << 8)
  425. #define BRIDGE_ISR_INT_MSK (0xff << 0)
  426. #define BRIDGE_ISR_INT(x) (0x1 << (x))
  427. #define BRIDGE_ISR_LINK_ERROR \
  428. (BRIDGE_ISR_LLP_REC_SNERR|BRIDGE_ISR_LLP_REC_CBERR| \
  429. BRIDGE_ISR_LLP_RCTY|BRIDGE_ISR_LLP_TX_RETRY| \
  430. BRIDGE_ISR_LLP_TCTY)
  431. #define BRIDGE_ISR_PCIBUS_PIOERR \
  432. (BRIDGE_ISR_PCI_MST_TIMEOUT|BRIDGE_ISR_PCI_ABORT)
  433. #define BRIDGE_ISR_PCIBUS_ERROR \
  434. (BRIDGE_ISR_PCIBUS_PIOERR|BRIDGE_ISR_PCI_PERR| \
  435. BRIDGE_ISR_PCI_SERR|BRIDGE_ISR_PCI_RETRY_CNT| \
  436. BRIDGE_ISR_PCI_PARITY)
  437. #define BRIDGE_ISR_XTALK_ERROR \
  438. (BRIDGE_ISR_XREAD_REQ_TIMEOUT|BRIDGE_ISR_XREQ_FIFO_OFLOW|\
  439. BRIDGE_ISR_UNSUPPORTED_XOP|BRIDGE_ISR_INVLD_ADDR| \
  440. BRIDGE_ISR_REQ_XTLK_ERR|BRIDGE_ISR_RESP_XTLK_ERR| \
  441. BRIDGE_ISR_BAD_XREQ_PKT|BRIDGE_ISR_BAD_XRESP_PKT| \
  442. BRIDGE_ISR_UNEXP_RESP)
  443. #define BRIDGE_ISR_ERRORS \
  444. (BRIDGE_ISR_LINK_ERROR|BRIDGE_ISR_PCIBUS_ERROR| \
  445. BRIDGE_ISR_XTALK_ERROR|BRIDGE_ISR_SSRAM_PERR| \
  446. BRIDGE_ISR_PMU_ESIZE_FAULT)
  447. /*
  448. * List of Errors which are fatal and kill the system
  449. */
  450. #define BRIDGE_ISR_ERROR_FATAL \
  451. ((BRIDGE_ISR_XTALK_ERROR & ~BRIDGE_ISR_XREAD_REQ_TIMEOUT)|\
  452. BRIDGE_ISR_PCI_SERR|BRIDGE_ISR_PCI_PARITY )
  453. #define BRIDGE_ISR_ERROR_DUMP \
  454. (BRIDGE_ISR_PCIBUS_ERROR|BRIDGE_ISR_PMU_ESIZE_FAULT| \
  455. BRIDGE_ISR_XTALK_ERROR|BRIDGE_ISR_SSRAM_PERR)
  456. /* Bridge interrupt enable register bits definition */
  457. #define BRIDGE_IMR_UNEXP_RESP BRIDGE_ISR_UNEXP_RESP
  458. #define BRIDGE_IMR_PMU_ESIZE_FAULT BRIDGE_ISR_PMU_ESIZE_FAULT
  459. #define BRIDGE_IMR_BAD_XRESP_PKT BRIDGE_ISR_BAD_XRESP_PKT
  460. #define BRIDGE_IMR_BAD_XREQ_PKT BRIDGE_ISR_BAD_XREQ_PKT
  461. #define BRIDGE_IMR_RESP_XTLK_ERR BRIDGE_ISR_RESP_XTLK_ERR
  462. #define BRIDGE_IMR_REQ_XTLK_ERR BRIDGE_ISR_REQ_XTLK_ERR
  463. #define BRIDGE_IMR_INVLD_ADDR BRIDGE_ISR_INVLD_ADDR
  464. #define BRIDGE_IMR_UNSUPPORTED_XOP BRIDGE_ISR_UNSUPPORTED_XOP
  465. #define BRIDGE_IMR_XREQ_FIFO_OFLOW BRIDGE_ISR_XREQ_FIFO_OFLOW
  466. #define BRIDGE_IMR_LLP_REC_SNERR BRIDGE_ISR_LLP_REC_SNERR
  467. #define BRIDGE_IMR_LLP_REC_CBERR BRIDGE_ISR_LLP_REC_CBERR
  468. #define BRIDGE_IMR_LLP_RCTY BRIDGE_ISR_LLP_RCTY
  469. #define BRIDGE_IMR_LLP_TX_RETRY BRIDGE_ISR_LLP_TX_RETRY
  470. #define BRIDGE_IMR_LLP_TCTY BRIDGE_ISR_LLP_TCTY
  471. #define BRIDGE_IMR_SSRAM_PERR BRIDGE_ISR_SSRAM_PERR
  472. #define BRIDGE_IMR_PCI_ABORT BRIDGE_ISR_PCI_ABORT
  473. #define BRIDGE_IMR_PCI_PARITY BRIDGE_ISR_PCI_PARITY
  474. #define BRIDGE_IMR_PCI_SERR BRIDGE_ISR_PCI_SERR
  475. #define BRIDGE_IMR_PCI_PERR BRIDGE_ISR_PCI_PERR
  476. #define BRIDGE_IMR_PCI_MST_TIMEOUT BRIDGE_ISR_PCI_MST_TIMEOUT
  477. #define BRIDGE_IMR_GIO_MST_TIMEOUT BRIDGE_ISR_GIO_MST_TIMEOUT
  478. #define BRIDGE_IMR_PCI_RETRY_CNT BRIDGE_ISR_PCI_RETRY_CNT
  479. #define BRIDGE_IMR_XREAD_REQ_TIMEOUT BRIDGE_ISR_XREAD_REQ_TIMEOUT
  480. #define BRIDGE_IMR_GIO_B_ENBL_ERR BRIDGE_ISR_GIO_B_ENBL_ERR
  481. #define BRIDGE_IMR_INT_MSK BRIDGE_ISR_INT_MSK
  482. #define BRIDGE_IMR_INT(x) BRIDGE_ISR_INT(x)
  483. /* Bridge interrupt reset register bits definition */
  484. #define BRIDGE_IRR_MULTI_CLR (0x1 << 6)
  485. #define BRIDGE_IRR_CRP_GRP_CLR (0x1 << 5)
  486. #define BRIDGE_IRR_RESP_BUF_GRP_CLR (0x1 << 4)
  487. #define BRIDGE_IRR_REQ_DSP_GRP_CLR (0x1 << 3)
  488. #define BRIDGE_IRR_LLP_GRP_CLR (0x1 << 2)
  489. #define BRIDGE_IRR_SSRAM_GRP_CLR (0x1 << 1)
  490. #define BRIDGE_IRR_PCI_GRP_CLR (0x1 << 0)
  491. #define BRIDGE_IRR_GIO_GRP_CLR (0x1 << 0)
  492. #define BRIDGE_IRR_ALL_CLR 0x7f
  493. #define BRIDGE_IRR_CRP_GRP (BRIDGE_ISR_UNEXP_RESP | \
  494. BRIDGE_ISR_XREQ_FIFO_OFLOW)
  495. #define BRIDGE_IRR_RESP_BUF_GRP (BRIDGE_ISR_BAD_XRESP_PKT | \
  496. BRIDGE_ISR_RESP_XTLK_ERR | \
  497. BRIDGE_ISR_XREAD_REQ_TIMEOUT)
  498. #define BRIDGE_IRR_REQ_DSP_GRP (BRIDGE_ISR_UNSUPPORTED_XOP | \
  499. BRIDGE_ISR_BAD_XREQ_PKT | \
  500. BRIDGE_ISR_REQ_XTLK_ERR | \
  501. BRIDGE_ISR_INVLD_ADDR)
  502. #define BRIDGE_IRR_LLP_GRP (BRIDGE_ISR_LLP_REC_SNERR | \
  503. BRIDGE_ISR_LLP_REC_CBERR | \
  504. BRIDGE_ISR_LLP_RCTY | \
  505. BRIDGE_ISR_LLP_TX_RETRY | \
  506. BRIDGE_ISR_LLP_TCTY)
  507. #define BRIDGE_IRR_SSRAM_GRP (BRIDGE_ISR_SSRAM_PERR | \
  508. BRIDGE_ISR_PMU_ESIZE_FAULT)
  509. #define BRIDGE_IRR_PCI_GRP (BRIDGE_ISR_PCI_ABORT | \
  510. BRIDGE_ISR_PCI_PARITY | \
  511. BRIDGE_ISR_PCI_SERR | \
  512. BRIDGE_ISR_PCI_PERR | \
  513. BRIDGE_ISR_PCI_MST_TIMEOUT | \
  514. BRIDGE_ISR_PCI_RETRY_CNT)
  515. #define BRIDGE_IRR_GIO_GRP (BRIDGE_ISR_GIO_B_ENBL_ERR | \
  516. BRIDGE_ISR_GIO_MST_TIMEOUT)
  517. /* Bridge INT_DEV register bits definition */
  518. #define BRIDGE_INT_DEV_SHFT(n) ((n)*3)
  519. #define BRIDGE_INT_DEV_MASK(n) (0x7 << BRIDGE_INT_DEV_SHFT(n))
  520. #define BRIDGE_INT_DEV_SET(_dev, _line) (_dev << BRIDGE_INT_DEV_SHFT(_line))
  521. /* Bridge interrupt(x) register bits definition */
  522. #define BRIDGE_INT_ADDR_HOST 0x0003FF00
  523. #define BRIDGE_INT_ADDR_FLD 0x000000FF
  524. #define BRIDGE_TMO_PCI_RETRY_HLD_MASK 0x1f0000
  525. #define BRIDGE_TMO_GIO_TIMEOUT_MASK 0x001000
  526. #define BRIDGE_TMO_PCI_RETRY_CNT_MASK 0x0003ff
  527. #define BRIDGE_TMO_PCI_RETRY_CNT_MAX 0x3ff
  528. /*
  529. * The NASID should be shifted by this amount and stored into the
  530. * interrupt(x) register.
  531. */
  532. #define BRIDGE_INT_ADDR_NASID_SHFT 8
  533. /*
  534. * The BRIDGE_INT_ADDR_DEST_IO bit should be set to send an interrupt to
  535. * memory.
  536. */
  537. #define BRIDGE_INT_ADDR_DEST_IO (1 << 17)
  538. #define BRIDGE_INT_ADDR_DEST_MEM 0
  539. #define BRIDGE_INT_ADDR_MASK (1 << 17)
  540. /* Bridge device(x) register bits definition */
  541. #define BRIDGE_DEV_ERR_LOCK_EN 0x10000000
  542. #define BRIDGE_DEV_PAGE_CHK_DIS 0x08000000
  543. #define BRIDGE_DEV_FORCE_PCI_PAR 0x04000000
  544. #define BRIDGE_DEV_VIRTUAL_EN 0x02000000
  545. #define BRIDGE_DEV_PMU_WRGA_EN 0x01000000
  546. #define BRIDGE_DEV_DIR_WRGA_EN 0x00800000
  547. #define BRIDGE_DEV_DEV_SIZE 0x00400000
  548. #define BRIDGE_DEV_RT 0x00200000
  549. #define BRIDGE_DEV_SWAP_PMU 0x00100000
  550. #define BRIDGE_DEV_SWAP_DIR 0x00080000
  551. #define BRIDGE_DEV_PREF 0x00040000
  552. #define BRIDGE_DEV_PRECISE 0x00020000
  553. #define BRIDGE_DEV_COH 0x00010000
  554. #define BRIDGE_DEV_BARRIER 0x00008000
  555. #define BRIDGE_DEV_GBR 0x00004000
  556. #define BRIDGE_DEV_DEV_SWAP 0x00002000
  557. #define BRIDGE_DEV_DEV_IO_MEM 0x00001000
  558. #define BRIDGE_DEV_OFF_MASK 0x00000fff
  559. #define BRIDGE_DEV_OFF_ADDR_SHFT 20
  560. #define BRIDGE_DEV_PMU_BITS (BRIDGE_DEV_PMU_WRGA_EN | \
  561. BRIDGE_DEV_SWAP_PMU)
  562. #define BRIDGE_DEV_D32_BITS (BRIDGE_DEV_DIR_WRGA_EN | \
  563. BRIDGE_DEV_SWAP_DIR | \
  564. BRIDGE_DEV_PREF | \
  565. BRIDGE_DEV_PRECISE | \
  566. BRIDGE_DEV_COH | \
  567. BRIDGE_DEV_BARRIER)
  568. #define BRIDGE_DEV_D64_BITS (BRIDGE_DEV_DIR_WRGA_EN | \
  569. BRIDGE_DEV_SWAP_DIR | \
  570. BRIDGE_DEV_COH | \
  571. BRIDGE_DEV_BARRIER)
  572. /* Bridge Error Upper register bit field definition */
  573. #define BRIDGE_ERRUPPR_DEVMASTER (0x1 << 20) /* Device was master */
  574. #define BRIDGE_ERRUPPR_PCIVDEV (0x1 << 19) /* Virtual Req value */
  575. #define BRIDGE_ERRUPPR_DEVNUM_SHFT (16)
  576. #define BRIDGE_ERRUPPR_DEVNUM_MASK (0x7 << BRIDGE_ERRUPPR_DEVNUM_SHFT)
  577. #define BRIDGE_ERRUPPR_DEVICE(err) (((err) >> BRIDGE_ERRUPPR_DEVNUM_SHFT) & 0x7)
  578. #define BRIDGE_ERRUPPR_ADDRMASK (0xFFFF)
  579. /* Bridge interrupt mode register bits definition */
  580. #define BRIDGE_INTMODE_CLR_PKT_EN(x) (0x1 << (x))
  581. /* this should be written to the xbow's link_control(x) register */
  582. #define BRIDGE_CREDIT 3
  583. /* RRB assignment register */
  584. #define BRIDGE_RRB_EN 0x8 /* after shifting down */
  585. #define BRIDGE_RRB_DEV 0x7 /* after shifting down */
  586. #define BRIDGE_RRB_VDEV 0x4 /* after shifting down */
  587. #define BRIDGE_RRB_PDEV 0x3 /* after shifting down */
  588. /* RRB status register */
  589. #define BRIDGE_RRB_VALID(r) (0x00010000<<(r))
  590. #define BRIDGE_RRB_INUSE(r) (0x00000001<<(r))
  591. /* RRB clear register */
  592. #define BRIDGE_RRB_CLEAR(r) (0x00000001<<(r))
  593. /* xbox system controller declarations */
  594. #define XBOX_BRIDGE_WID 8
  595. #define FLASH_PROM1_BASE 0xE00000 /* To read the xbox sysctlr status */
  596. #define XBOX_RPS_EXISTS 1 << 6 /* RPS bit in status register */
  597. #define XBOX_RPS_FAIL 1 << 4 /* RPS status bit in register */
  598. /* ========================================================================
  599. */
  600. /*
  601. * Macros for Xtalk to Bridge bus (PCI/GIO) PIO
  602. * refer to section 4.2.1 of Bridge Spec for xtalk to PCI/GIO PIO mappings
  603. */
  604. /* XTALK addresses that map into Bridge Bus addr space */
  605. #define BRIDGE_PIO32_XTALK_ALIAS_BASE 0x000040000000L
  606. #define BRIDGE_PIO32_XTALK_ALIAS_LIMIT 0x00007FFFFFFFL
  607. #define BRIDGE_PIO64_XTALK_ALIAS_BASE 0x000080000000L
  608. #define BRIDGE_PIO64_XTALK_ALIAS_LIMIT 0x0000BFFFFFFFL
  609. #define BRIDGE_PCIIO_XTALK_ALIAS_BASE 0x000100000000L
  610. #define BRIDGE_PCIIO_XTALK_ALIAS_LIMIT 0x0001FFFFFFFFL
  611. /* Ranges of PCI bus space that can be accessed via PIO from xtalk */
  612. #define BRIDGE_MIN_PIO_ADDR_MEM 0x00000000 /* 1G PCI memory space */
  613. #define BRIDGE_MAX_PIO_ADDR_MEM 0x3fffffff
  614. #define BRIDGE_MIN_PIO_ADDR_IO 0x00000000 /* 4G PCI IO space */
  615. #define BRIDGE_MAX_PIO_ADDR_IO 0xffffffff
  616. /* XTALK addresses that map into PCI addresses */
  617. #define BRIDGE_PCI_MEM32_BASE BRIDGE_PIO32_XTALK_ALIAS_BASE
  618. #define BRIDGE_PCI_MEM32_LIMIT BRIDGE_PIO32_XTALK_ALIAS_LIMIT
  619. #define BRIDGE_PCI_MEM64_BASE BRIDGE_PIO64_XTALK_ALIAS_BASE
  620. #define BRIDGE_PCI_MEM64_LIMIT BRIDGE_PIO64_XTALK_ALIAS_LIMIT
  621. #define BRIDGE_PCI_IO_BASE BRIDGE_PCIIO_XTALK_ALIAS_BASE
  622. #define BRIDGE_PCI_IO_LIMIT BRIDGE_PCIIO_XTALK_ALIAS_LIMIT
  623. /*
  624. * Macros for Bridge bus (PCI/GIO) to Xtalk DMA
  625. */
  626. /* Bridge Bus DMA addresses */
  627. #define BRIDGE_LOCAL_BASE 0
  628. #define BRIDGE_DMA_MAPPED_BASE 0x40000000
  629. #define BRIDGE_DMA_MAPPED_SIZE 0x40000000 /* 1G Bytes */
  630. #define BRIDGE_DMA_DIRECT_BASE 0x80000000
  631. #define BRIDGE_DMA_DIRECT_SIZE 0x80000000 /* 2G Bytes */
  632. #define PCI32_LOCAL_BASE BRIDGE_LOCAL_BASE
  633. /* PCI addresses of regions decoded by Bridge for DMA */
  634. #define PCI32_MAPPED_BASE BRIDGE_DMA_MAPPED_BASE
  635. #define PCI32_DIRECT_BASE BRIDGE_DMA_DIRECT_BASE
  636. #define IS_PCI32_LOCAL(x) ((ulong_t)(x) < PCI32_MAPPED_BASE)
  637. #define IS_PCI32_MAPPED(x) ((ulong_t)(x) < PCI32_DIRECT_BASE && \
  638. (ulong_t)(x) >= PCI32_MAPPED_BASE)
  639. #define IS_PCI32_DIRECT(x) ((ulong_t)(x) >= PCI32_MAPPED_BASE)
  640. #define IS_PCI64(x) ((ulong_t)(x) >= PCI64_BASE)
  641. /*
  642. * The GIO address space.
  643. */
  644. /* Xtalk to GIO PIO */
  645. #define BRIDGE_GIO_MEM32_BASE BRIDGE_PIO32_XTALK_ALIAS_BASE
  646. #define BRIDGE_GIO_MEM32_LIMIT BRIDGE_PIO32_XTALK_ALIAS_LIMIT
  647. #define GIO_LOCAL_BASE BRIDGE_LOCAL_BASE
  648. /* GIO addresses of regions decoded by Bridge for DMA */
  649. #define GIO_MAPPED_BASE BRIDGE_DMA_MAPPED_BASE
  650. #define GIO_DIRECT_BASE BRIDGE_DMA_DIRECT_BASE
  651. #define IS_GIO_LOCAL(x) ((ulong_t)(x) < GIO_MAPPED_BASE)
  652. #define IS_GIO_MAPPED(x) ((ulong_t)(x) < GIO_DIRECT_BASE && \
  653. (ulong_t)(x) >= GIO_MAPPED_BASE)
  654. #define IS_GIO_DIRECT(x) ((ulong_t)(x) >= GIO_MAPPED_BASE)
  655. /* PCI to xtalk mapping */
  656. /* given a DIR_OFF value and a pci/gio 32 bits direct address, determine
  657. * which xtalk address is accessed
  658. */
  659. #define BRIDGE_DIRECT_32_SEG_SIZE BRIDGE_DMA_DIRECT_SIZE
  660. #define BRIDGE_DIRECT_32_TO_XTALK(dir_off,adr) \
  661. ((dir_off) * BRIDGE_DIRECT_32_SEG_SIZE + \
  662. ((adr) & (BRIDGE_DIRECT_32_SEG_SIZE - 1)) + PHYS_RAMBASE)
  663. /* 64-bit address attribute masks */
  664. #define PCI64_ATTR_TARG_MASK 0xf000000000000000
  665. #define PCI64_ATTR_TARG_SHFT 60
  666. #define PCI64_ATTR_PREF 0x0800000000000000
  667. #define PCI64_ATTR_PREC 0x0400000000000000
  668. #define PCI64_ATTR_VIRTUAL 0x0200000000000000
  669. #define PCI64_ATTR_BAR 0x0100000000000000
  670. #define PCI64_ATTR_RMF_MASK 0x00ff000000000000
  671. #define PCI64_ATTR_RMF_SHFT 48
  672. struct bridge_controller {
  673. struct resource busn;
  674. struct bridge_regs *base;
  675. unsigned long baddr;
  676. unsigned long intr_addr;
  677. struct irq_domain *domain;
  678. unsigned int pci_int[8][2];
  679. unsigned int int_mapping[8][2];
  680. u32 ioc3_sid[8];
  681. nasid_t nasid;
  682. };
  683. #define BRIDGE_CONTROLLER(bus) \
  684. ((struct bridge_controller *)((bus)->sysdata))
  685. #define bridge_read(bc, reg) __raw_readl(&bc->base->reg)
  686. #define bridge_write(bc, reg, val) __raw_writel(val, &bc->base->reg)
  687. #define bridge_set(bc, reg, val) \
  688. __raw_writel(__raw_readl(&bc->base->reg) | (val), &bc->base->reg)
  689. #define bridge_clr(bc, reg, val) \
  690. __raw_writel(__raw_readl(&bc->base->reg) & ~(val), &bc->base->reg)
  691. #endif /* _ASM_PCI_BRIDGE_H */