cvmx-pow-defs.h 22 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: [email protected]
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_POW_DEFS_H__
  28. #define __CVMX_POW_DEFS_H__
  29. #define CVMX_POW_BIST_STAT (CVMX_ADD_IO_SEG(0x00016700000003F8ull))
  30. #define CVMX_POW_DS_PC (CVMX_ADD_IO_SEG(0x0001670000000398ull))
  31. #define CVMX_POW_ECC_ERR (CVMX_ADD_IO_SEG(0x0001670000000218ull))
  32. #define CVMX_POW_INT_CTL (CVMX_ADD_IO_SEG(0x0001670000000220ull))
  33. #define CVMX_POW_IQ_CNTX(offset) (CVMX_ADD_IO_SEG(0x0001670000000340ull) + ((offset) & 7) * 8)
  34. #define CVMX_POW_IQ_COM_CNT (CVMX_ADD_IO_SEG(0x0001670000000388ull))
  35. #define CVMX_POW_IQ_INT (CVMX_ADD_IO_SEG(0x0001670000000238ull))
  36. #define CVMX_POW_IQ_INT_EN (CVMX_ADD_IO_SEG(0x0001670000000240ull))
  37. #define CVMX_POW_IQ_THRX(offset) (CVMX_ADD_IO_SEG(0x00016700000003A0ull) + ((offset) & 7) * 8)
  38. #define CVMX_POW_NOS_CNT (CVMX_ADD_IO_SEG(0x0001670000000228ull))
  39. #define CVMX_POW_NW_TIM (CVMX_ADD_IO_SEG(0x0001670000000210ull))
  40. #define CVMX_POW_PF_RST_MSK (CVMX_ADD_IO_SEG(0x0001670000000230ull))
  41. #define CVMX_POW_PP_GRP_MSKX(offset) (CVMX_ADD_IO_SEG(0x0001670000000000ull) + ((offset) & 15) * 8)
  42. #define CVMX_POW_QOS_RNDX(offset) (CVMX_ADD_IO_SEG(0x00016700000001C0ull) + ((offset) & 7) * 8)
  43. #define CVMX_POW_QOS_THRX(offset) (CVMX_ADD_IO_SEG(0x0001670000000180ull) + ((offset) & 7) * 8)
  44. #define CVMX_POW_TS_PC (CVMX_ADD_IO_SEG(0x0001670000000390ull))
  45. #define CVMX_POW_WA_COM_PC (CVMX_ADD_IO_SEG(0x0001670000000380ull))
  46. #define CVMX_POW_WA_PCX(offset) (CVMX_ADD_IO_SEG(0x0001670000000300ull) + ((offset) & 7) * 8)
  47. #define CVMX_POW_WQ_INT (CVMX_ADD_IO_SEG(0x0001670000000200ull))
  48. #define CVMX_POW_WQ_INT_CNTX(offset) (CVMX_ADD_IO_SEG(0x0001670000000100ull) + ((offset) & 15) * 8)
  49. #define CVMX_POW_WQ_INT_PC (CVMX_ADD_IO_SEG(0x0001670000000208ull))
  50. #define CVMX_POW_WQ_INT_THRX(offset) (CVMX_ADD_IO_SEG(0x0001670000000080ull) + ((offset) & 15) * 8)
  51. #define CVMX_POW_WS_PCX(offset) (CVMX_ADD_IO_SEG(0x0001670000000280ull) + ((offset) & 15) * 8)
  52. #define CVMX_SSO_WQ_INT (CVMX_ADD_IO_SEG(0x0001670000001000ull))
  53. #define CVMX_SSO_WQ_IQ_DIS (CVMX_ADD_IO_SEG(0x0001670000001010ull))
  54. #define CVMX_SSO_WQ_INT_PC (CVMX_ADD_IO_SEG(0x0001670000001020ull))
  55. #define CVMX_SSO_PPX_GRP_MSK(offset) (CVMX_ADD_IO_SEG(0x0001670000006000ull) + ((offset) & 31) * 8)
  56. #define CVMX_SSO_WQ_INT_THRX(offset) (CVMX_ADD_IO_SEG(0x0001670000007000ull) + ((offset) & 63) * 8)
  57. union cvmx_pow_bist_stat {
  58. uint64_t u64;
  59. struct cvmx_pow_bist_stat_s {
  60. #ifdef __BIG_ENDIAN_BITFIELD
  61. uint64_t reserved_32_63:32;
  62. uint64_t pp:16;
  63. uint64_t reserved_0_15:16;
  64. #else
  65. uint64_t reserved_0_15:16;
  66. uint64_t pp:16;
  67. uint64_t reserved_32_63:32;
  68. #endif
  69. } s;
  70. struct cvmx_pow_bist_stat_cn30xx {
  71. #ifdef __BIG_ENDIAN_BITFIELD
  72. uint64_t reserved_17_63:47;
  73. uint64_t pp:1;
  74. uint64_t reserved_9_15:7;
  75. uint64_t cam:1;
  76. uint64_t nbt1:1;
  77. uint64_t nbt0:1;
  78. uint64_t index:1;
  79. uint64_t fidx:1;
  80. uint64_t nbr1:1;
  81. uint64_t nbr0:1;
  82. uint64_t pend:1;
  83. uint64_t adr:1;
  84. #else
  85. uint64_t adr:1;
  86. uint64_t pend:1;
  87. uint64_t nbr0:1;
  88. uint64_t nbr1:1;
  89. uint64_t fidx:1;
  90. uint64_t index:1;
  91. uint64_t nbt0:1;
  92. uint64_t nbt1:1;
  93. uint64_t cam:1;
  94. uint64_t reserved_9_15:7;
  95. uint64_t pp:1;
  96. uint64_t reserved_17_63:47;
  97. #endif
  98. } cn30xx;
  99. struct cvmx_pow_bist_stat_cn31xx {
  100. #ifdef __BIG_ENDIAN_BITFIELD
  101. uint64_t reserved_18_63:46;
  102. uint64_t pp:2;
  103. uint64_t reserved_9_15:7;
  104. uint64_t cam:1;
  105. uint64_t nbt1:1;
  106. uint64_t nbt0:1;
  107. uint64_t index:1;
  108. uint64_t fidx:1;
  109. uint64_t nbr1:1;
  110. uint64_t nbr0:1;
  111. uint64_t pend:1;
  112. uint64_t adr:1;
  113. #else
  114. uint64_t adr:1;
  115. uint64_t pend:1;
  116. uint64_t nbr0:1;
  117. uint64_t nbr1:1;
  118. uint64_t fidx:1;
  119. uint64_t index:1;
  120. uint64_t nbt0:1;
  121. uint64_t nbt1:1;
  122. uint64_t cam:1;
  123. uint64_t reserved_9_15:7;
  124. uint64_t pp:2;
  125. uint64_t reserved_18_63:46;
  126. #endif
  127. } cn31xx;
  128. struct cvmx_pow_bist_stat_cn38xx {
  129. #ifdef __BIG_ENDIAN_BITFIELD
  130. uint64_t reserved_32_63:32;
  131. uint64_t pp:16;
  132. uint64_t reserved_10_15:6;
  133. uint64_t cam:1;
  134. uint64_t nbt:1;
  135. uint64_t index:1;
  136. uint64_t fidx:1;
  137. uint64_t nbr1:1;
  138. uint64_t nbr0:1;
  139. uint64_t pend1:1;
  140. uint64_t pend0:1;
  141. uint64_t adr1:1;
  142. uint64_t adr0:1;
  143. #else
  144. uint64_t adr0:1;
  145. uint64_t adr1:1;
  146. uint64_t pend0:1;
  147. uint64_t pend1:1;
  148. uint64_t nbr0:1;
  149. uint64_t nbr1:1;
  150. uint64_t fidx:1;
  151. uint64_t index:1;
  152. uint64_t nbt:1;
  153. uint64_t cam:1;
  154. uint64_t reserved_10_15:6;
  155. uint64_t pp:16;
  156. uint64_t reserved_32_63:32;
  157. #endif
  158. } cn38xx;
  159. struct cvmx_pow_bist_stat_cn52xx {
  160. #ifdef __BIG_ENDIAN_BITFIELD
  161. uint64_t reserved_20_63:44;
  162. uint64_t pp:4;
  163. uint64_t reserved_9_15:7;
  164. uint64_t cam:1;
  165. uint64_t nbt1:1;
  166. uint64_t nbt0:1;
  167. uint64_t index:1;
  168. uint64_t fidx:1;
  169. uint64_t nbr1:1;
  170. uint64_t nbr0:1;
  171. uint64_t pend:1;
  172. uint64_t adr:1;
  173. #else
  174. uint64_t adr:1;
  175. uint64_t pend:1;
  176. uint64_t nbr0:1;
  177. uint64_t nbr1:1;
  178. uint64_t fidx:1;
  179. uint64_t index:1;
  180. uint64_t nbt0:1;
  181. uint64_t nbt1:1;
  182. uint64_t cam:1;
  183. uint64_t reserved_9_15:7;
  184. uint64_t pp:4;
  185. uint64_t reserved_20_63:44;
  186. #endif
  187. } cn52xx;
  188. struct cvmx_pow_bist_stat_cn56xx {
  189. #ifdef __BIG_ENDIAN_BITFIELD
  190. uint64_t reserved_28_63:36;
  191. uint64_t pp:12;
  192. uint64_t reserved_10_15:6;
  193. uint64_t cam:1;
  194. uint64_t nbt:1;
  195. uint64_t index:1;
  196. uint64_t fidx:1;
  197. uint64_t nbr1:1;
  198. uint64_t nbr0:1;
  199. uint64_t pend1:1;
  200. uint64_t pend0:1;
  201. uint64_t adr1:1;
  202. uint64_t adr0:1;
  203. #else
  204. uint64_t adr0:1;
  205. uint64_t adr1:1;
  206. uint64_t pend0:1;
  207. uint64_t pend1:1;
  208. uint64_t nbr0:1;
  209. uint64_t nbr1:1;
  210. uint64_t fidx:1;
  211. uint64_t index:1;
  212. uint64_t nbt:1;
  213. uint64_t cam:1;
  214. uint64_t reserved_10_15:6;
  215. uint64_t pp:12;
  216. uint64_t reserved_28_63:36;
  217. #endif
  218. } cn56xx;
  219. struct cvmx_pow_bist_stat_cn61xx {
  220. #ifdef __BIG_ENDIAN_BITFIELD
  221. uint64_t reserved_20_63:44;
  222. uint64_t pp:4;
  223. uint64_t reserved_12_15:4;
  224. uint64_t cam:1;
  225. uint64_t nbr:3;
  226. uint64_t nbt:4;
  227. uint64_t index:1;
  228. uint64_t fidx:1;
  229. uint64_t pend:1;
  230. uint64_t adr:1;
  231. #else
  232. uint64_t adr:1;
  233. uint64_t pend:1;
  234. uint64_t fidx:1;
  235. uint64_t index:1;
  236. uint64_t nbt:4;
  237. uint64_t nbr:3;
  238. uint64_t cam:1;
  239. uint64_t reserved_12_15:4;
  240. uint64_t pp:4;
  241. uint64_t reserved_20_63:44;
  242. #endif
  243. } cn61xx;
  244. struct cvmx_pow_bist_stat_cn63xx {
  245. #ifdef __BIG_ENDIAN_BITFIELD
  246. uint64_t reserved_22_63:42;
  247. uint64_t pp:6;
  248. uint64_t reserved_12_15:4;
  249. uint64_t cam:1;
  250. uint64_t nbr:3;
  251. uint64_t nbt:4;
  252. uint64_t index:1;
  253. uint64_t fidx:1;
  254. uint64_t pend:1;
  255. uint64_t adr:1;
  256. #else
  257. uint64_t adr:1;
  258. uint64_t pend:1;
  259. uint64_t fidx:1;
  260. uint64_t index:1;
  261. uint64_t nbt:4;
  262. uint64_t nbr:3;
  263. uint64_t cam:1;
  264. uint64_t reserved_12_15:4;
  265. uint64_t pp:6;
  266. uint64_t reserved_22_63:42;
  267. #endif
  268. } cn63xx;
  269. struct cvmx_pow_bist_stat_cn66xx {
  270. #ifdef __BIG_ENDIAN_BITFIELD
  271. uint64_t reserved_26_63:38;
  272. uint64_t pp:10;
  273. uint64_t reserved_12_15:4;
  274. uint64_t cam:1;
  275. uint64_t nbr:3;
  276. uint64_t nbt:4;
  277. uint64_t index:1;
  278. uint64_t fidx:1;
  279. uint64_t pend:1;
  280. uint64_t adr:1;
  281. #else
  282. uint64_t adr:1;
  283. uint64_t pend:1;
  284. uint64_t fidx:1;
  285. uint64_t index:1;
  286. uint64_t nbt:4;
  287. uint64_t nbr:3;
  288. uint64_t cam:1;
  289. uint64_t reserved_12_15:4;
  290. uint64_t pp:10;
  291. uint64_t reserved_26_63:38;
  292. #endif
  293. } cn66xx;
  294. };
  295. union cvmx_pow_ds_pc {
  296. uint64_t u64;
  297. struct cvmx_pow_ds_pc_s {
  298. #ifdef __BIG_ENDIAN_BITFIELD
  299. uint64_t reserved_32_63:32;
  300. uint64_t ds_pc:32;
  301. #else
  302. uint64_t ds_pc:32;
  303. uint64_t reserved_32_63:32;
  304. #endif
  305. } s;
  306. };
  307. union cvmx_pow_ecc_err {
  308. uint64_t u64;
  309. struct cvmx_pow_ecc_err_s {
  310. #ifdef __BIG_ENDIAN_BITFIELD
  311. uint64_t reserved_45_63:19;
  312. uint64_t iop_ie:13;
  313. uint64_t reserved_29_31:3;
  314. uint64_t iop:13;
  315. uint64_t reserved_14_15:2;
  316. uint64_t rpe_ie:1;
  317. uint64_t rpe:1;
  318. uint64_t reserved_9_11:3;
  319. uint64_t syn:5;
  320. uint64_t dbe_ie:1;
  321. uint64_t sbe_ie:1;
  322. uint64_t dbe:1;
  323. uint64_t sbe:1;
  324. #else
  325. uint64_t sbe:1;
  326. uint64_t dbe:1;
  327. uint64_t sbe_ie:1;
  328. uint64_t dbe_ie:1;
  329. uint64_t syn:5;
  330. uint64_t reserved_9_11:3;
  331. uint64_t rpe:1;
  332. uint64_t rpe_ie:1;
  333. uint64_t reserved_14_15:2;
  334. uint64_t iop:13;
  335. uint64_t reserved_29_31:3;
  336. uint64_t iop_ie:13;
  337. uint64_t reserved_45_63:19;
  338. #endif
  339. } s;
  340. struct cvmx_pow_ecc_err_cn31xx {
  341. #ifdef __BIG_ENDIAN_BITFIELD
  342. uint64_t reserved_14_63:50;
  343. uint64_t rpe_ie:1;
  344. uint64_t rpe:1;
  345. uint64_t reserved_9_11:3;
  346. uint64_t syn:5;
  347. uint64_t dbe_ie:1;
  348. uint64_t sbe_ie:1;
  349. uint64_t dbe:1;
  350. uint64_t sbe:1;
  351. #else
  352. uint64_t sbe:1;
  353. uint64_t dbe:1;
  354. uint64_t sbe_ie:1;
  355. uint64_t dbe_ie:1;
  356. uint64_t syn:5;
  357. uint64_t reserved_9_11:3;
  358. uint64_t rpe:1;
  359. uint64_t rpe_ie:1;
  360. uint64_t reserved_14_63:50;
  361. #endif
  362. } cn31xx;
  363. };
  364. union cvmx_pow_int_ctl {
  365. uint64_t u64;
  366. struct cvmx_pow_int_ctl_s {
  367. #ifdef __BIG_ENDIAN_BITFIELD
  368. uint64_t reserved_6_63:58;
  369. uint64_t pfr_dis:1;
  370. uint64_t nbr_thr:5;
  371. #else
  372. uint64_t nbr_thr:5;
  373. uint64_t pfr_dis:1;
  374. uint64_t reserved_6_63:58;
  375. #endif
  376. } s;
  377. };
  378. union cvmx_pow_iq_cntx {
  379. uint64_t u64;
  380. struct cvmx_pow_iq_cntx_s {
  381. #ifdef __BIG_ENDIAN_BITFIELD
  382. uint64_t reserved_32_63:32;
  383. uint64_t iq_cnt:32;
  384. #else
  385. uint64_t iq_cnt:32;
  386. uint64_t reserved_32_63:32;
  387. #endif
  388. } s;
  389. };
  390. union cvmx_pow_iq_com_cnt {
  391. uint64_t u64;
  392. struct cvmx_pow_iq_com_cnt_s {
  393. #ifdef __BIG_ENDIAN_BITFIELD
  394. uint64_t reserved_32_63:32;
  395. uint64_t iq_cnt:32;
  396. #else
  397. uint64_t iq_cnt:32;
  398. uint64_t reserved_32_63:32;
  399. #endif
  400. } s;
  401. };
  402. union cvmx_pow_iq_int {
  403. uint64_t u64;
  404. struct cvmx_pow_iq_int_s {
  405. #ifdef __BIG_ENDIAN_BITFIELD
  406. uint64_t reserved_8_63:56;
  407. uint64_t iq_int:8;
  408. #else
  409. uint64_t iq_int:8;
  410. uint64_t reserved_8_63:56;
  411. #endif
  412. } s;
  413. };
  414. union cvmx_pow_iq_int_en {
  415. uint64_t u64;
  416. struct cvmx_pow_iq_int_en_s {
  417. #ifdef __BIG_ENDIAN_BITFIELD
  418. uint64_t reserved_8_63:56;
  419. uint64_t int_en:8;
  420. #else
  421. uint64_t int_en:8;
  422. uint64_t reserved_8_63:56;
  423. #endif
  424. } s;
  425. };
  426. union cvmx_pow_iq_thrx {
  427. uint64_t u64;
  428. struct cvmx_pow_iq_thrx_s {
  429. #ifdef __BIG_ENDIAN_BITFIELD
  430. uint64_t reserved_32_63:32;
  431. uint64_t iq_thr:32;
  432. #else
  433. uint64_t iq_thr:32;
  434. uint64_t reserved_32_63:32;
  435. #endif
  436. } s;
  437. };
  438. union cvmx_pow_nos_cnt {
  439. uint64_t u64;
  440. struct cvmx_pow_nos_cnt_s {
  441. #ifdef __BIG_ENDIAN_BITFIELD
  442. uint64_t reserved_12_63:52;
  443. uint64_t nos_cnt:12;
  444. #else
  445. uint64_t nos_cnt:12;
  446. uint64_t reserved_12_63:52;
  447. #endif
  448. } s;
  449. struct cvmx_pow_nos_cnt_cn30xx {
  450. #ifdef __BIG_ENDIAN_BITFIELD
  451. uint64_t reserved_7_63:57;
  452. uint64_t nos_cnt:7;
  453. #else
  454. uint64_t nos_cnt:7;
  455. uint64_t reserved_7_63:57;
  456. #endif
  457. } cn30xx;
  458. struct cvmx_pow_nos_cnt_cn31xx {
  459. #ifdef __BIG_ENDIAN_BITFIELD
  460. uint64_t reserved_9_63:55;
  461. uint64_t nos_cnt:9;
  462. #else
  463. uint64_t nos_cnt:9;
  464. uint64_t reserved_9_63:55;
  465. #endif
  466. } cn31xx;
  467. struct cvmx_pow_nos_cnt_cn52xx {
  468. #ifdef __BIG_ENDIAN_BITFIELD
  469. uint64_t reserved_10_63:54;
  470. uint64_t nos_cnt:10;
  471. #else
  472. uint64_t nos_cnt:10;
  473. uint64_t reserved_10_63:54;
  474. #endif
  475. } cn52xx;
  476. struct cvmx_pow_nos_cnt_cn63xx {
  477. #ifdef __BIG_ENDIAN_BITFIELD
  478. uint64_t reserved_11_63:53;
  479. uint64_t nos_cnt:11;
  480. #else
  481. uint64_t nos_cnt:11;
  482. uint64_t reserved_11_63:53;
  483. #endif
  484. } cn63xx;
  485. };
  486. union cvmx_pow_nw_tim {
  487. uint64_t u64;
  488. struct cvmx_pow_nw_tim_s {
  489. #ifdef __BIG_ENDIAN_BITFIELD
  490. uint64_t reserved_10_63:54;
  491. uint64_t nw_tim:10;
  492. #else
  493. uint64_t nw_tim:10;
  494. uint64_t reserved_10_63:54;
  495. #endif
  496. } s;
  497. };
  498. union cvmx_pow_pf_rst_msk {
  499. uint64_t u64;
  500. struct cvmx_pow_pf_rst_msk_s {
  501. #ifdef __BIG_ENDIAN_BITFIELD
  502. uint64_t reserved_8_63:56;
  503. uint64_t rst_msk:8;
  504. #else
  505. uint64_t rst_msk:8;
  506. uint64_t reserved_8_63:56;
  507. #endif
  508. } s;
  509. };
  510. union cvmx_pow_pp_grp_mskx {
  511. uint64_t u64;
  512. struct cvmx_pow_pp_grp_mskx_s {
  513. #ifdef __BIG_ENDIAN_BITFIELD
  514. uint64_t reserved_48_63:16;
  515. uint64_t qos7_pri:4;
  516. uint64_t qos6_pri:4;
  517. uint64_t qos5_pri:4;
  518. uint64_t qos4_pri:4;
  519. uint64_t qos3_pri:4;
  520. uint64_t qos2_pri:4;
  521. uint64_t qos1_pri:4;
  522. uint64_t qos0_pri:4;
  523. uint64_t grp_msk:16;
  524. #else
  525. uint64_t grp_msk:16;
  526. uint64_t qos0_pri:4;
  527. uint64_t qos1_pri:4;
  528. uint64_t qos2_pri:4;
  529. uint64_t qos3_pri:4;
  530. uint64_t qos4_pri:4;
  531. uint64_t qos5_pri:4;
  532. uint64_t qos6_pri:4;
  533. uint64_t qos7_pri:4;
  534. uint64_t reserved_48_63:16;
  535. #endif
  536. } s;
  537. struct cvmx_pow_pp_grp_mskx_cn30xx {
  538. #ifdef __BIG_ENDIAN_BITFIELD
  539. uint64_t reserved_16_63:48;
  540. uint64_t grp_msk:16;
  541. #else
  542. uint64_t grp_msk:16;
  543. uint64_t reserved_16_63:48;
  544. #endif
  545. } cn30xx;
  546. };
  547. union cvmx_pow_qos_rndx {
  548. uint64_t u64;
  549. struct cvmx_pow_qos_rndx_s {
  550. #ifdef __BIG_ENDIAN_BITFIELD
  551. uint64_t reserved_32_63:32;
  552. uint64_t rnd_p3:8;
  553. uint64_t rnd_p2:8;
  554. uint64_t rnd_p1:8;
  555. uint64_t rnd:8;
  556. #else
  557. uint64_t rnd:8;
  558. uint64_t rnd_p1:8;
  559. uint64_t rnd_p2:8;
  560. uint64_t rnd_p3:8;
  561. uint64_t reserved_32_63:32;
  562. #endif
  563. } s;
  564. };
  565. union cvmx_pow_qos_thrx {
  566. uint64_t u64;
  567. struct cvmx_pow_qos_thrx_s {
  568. #ifdef __BIG_ENDIAN_BITFIELD
  569. uint64_t reserved_60_63:4;
  570. uint64_t des_cnt:12;
  571. uint64_t buf_cnt:12;
  572. uint64_t free_cnt:12;
  573. uint64_t reserved_23_23:1;
  574. uint64_t max_thr:11;
  575. uint64_t reserved_11_11:1;
  576. uint64_t min_thr:11;
  577. #else
  578. uint64_t min_thr:11;
  579. uint64_t reserved_11_11:1;
  580. uint64_t max_thr:11;
  581. uint64_t reserved_23_23:1;
  582. uint64_t free_cnt:12;
  583. uint64_t buf_cnt:12;
  584. uint64_t des_cnt:12;
  585. uint64_t reserved_60_63:4;
  586. #endif
  587. } s;
  588. struct cvmx_pow_qos_thrx_cn30xx {
  589. #ifdef __BIG_ENDIAN_BITFIELD
  590. uint64_t reserved_55_63:9;
  591. uint64_t des_cnt:7;
  592. uint64_t reserved_43_47:5;
  593. uint64_t buf_cnt:7;
  594. uint64_t reserved_31_35:5;
  595. uint64_t free_cnt:7;
  596. uint64_t reserved_18_23:6;
  597. uint64_t max_thr:6;
  598. uint64_t reserved_6_11:6;
  599. uint64_t min_thr:6;
  600. #else
  601. uint64_t min_thr:6;
  602. uint64_t reserved_6_11:6;
  603. uint64_t max_thr:6;
  604. uint64_t reserved_18_23:6;
  605. uint64_t free_cnt:7;
  606. uint64_t reserved_31_35:5;
  607. uint64_t buf_cnt:7;
  608. uint64_t reserved_43_47:5;
  609. uint64_t des_cnt:7;
  610. uint64_t reserved_55_63:9;
  611. #endif
  612. } cn30xx;
  613. struct cvmx_pow_qos_thrx_cn31xx {
  614. #ifdef __BIG_ENDIAN_BITFIELD
  615. uint64_t reserved_57_63:7;
  616. uint64_t des_cnt:9;
  617. uint64_t reserved_45_47:3;
  618. uint64_t buf_cnt:9;
  619. uint64_t reserved_33_35:3;
  620. uint64_t free_cnt:9;
  621. uint64_t reserved_20_23:4;
  622. uint64_t max_thr:8;
  623. uint64_t reserved_8_11:4;
  624. uint64_t min_thr:8;
  625. #else
  626. uint64_t min_thr:8;
  627. uint64_t reserved_8_11:4;
  628. uint64_t max_thr:8;
  629. uint64_t reserved_20_23:4;
  630. uint64_t free_cnt:9;
  631. uint64_t reserved_33_35:3;
  632. uint64_t buf_cnt:9;
  633. uint64_t reserved_45_47:3;
  634. uint64_t des_cnt:9;
  635. uint64_t reserved_57_63:7;
  636. #endif
  637. } cn31xx;
  638. struct cvmx_pow_qos_thrx_cn52xx {
  639. #ifdef __BIG_ENDIAN_BITFIELD
  640. uint64_t reserved_58_63:6;
  641. uint64_t des_cnt:10;
  642. uint64_t reserved_46_47:2;
  643. uint64_t buf_cnt:10;
  644. uint64_t reserved_34_35:2;
  645. uint64_t free_cnt:10;
  646. uint64_t reserved_21_23:3;
  647. uint64_t max_thr:9;
  648. uint64_t reserved_9_11:3;
  649. uint64_t min_thr:9;
  650. #else
  651. uint64_t min_thr:9;
  652. uint64_t reserved_9_11:3;
  653. uint64_t max_thr:9;
  654. uint64_t reserved_21_23:3;
  655. uint64_t free_cnt:10;
  656. uint64_t reserved_34_35:2;
  657. uint64_t buf_cnt:10;
  658. uint64_t reserved_46_47:2;
  659. uint64_t des_cnt:10;
  660. uint64_t reserved_58_63:6;
  661. #endif
  662. } cn52xx;
  663. struct cvmx_pow_qos_thrx_cn63xx {
  664. #ifdef __BIG_ENDIAN_BITFIELD
  665. uint64_t reserved_59_63:5;
  666. uint64_t des_cnt:11;
  667. uint64_t reserved_47_47:1;
  668. uint64_t buf_cnt:11;
  669. uint64_t reserved_35_35:1;
  670. uint64_t free_cnt:11;
  671. uint64_t reserved_22_23:2;
  672. uint64_t max_thr:10;
  673. uint64_t reserved_10_11:2;
  674. uint64_t min_thr:10;
  675. #else
  676. uint64_t min_thr:10;
  677. uint64_t reserved_10_11:2;
  678. uint64_t max_thr:10;
  679. uint64_t reserved_22_23:2;
  680. uint64_t free_cnt:11;
  681. uint64_t reserved_35_35:1;
  682. uint64_t buf_cnt:11;
  683. uint64_t reserved_47_47:1;
  684. uint64_t des_cnt:11;
  685. uint64_t reserved_59_63:5;
  686. #endif
  687. } cn63xx;
  688. };
  689. union cvmx_pow_ts_pc {
  690. uint64_t u64;
  691. struct cvmx_pow_ts_pc_s {
  692. #ifdef __BIG_ENDIAN_BITFIELD
  693. uint64_t reserved_32_63:32;
  694. uint64_t ts_pc:32;
  695. #else
  696. uint64_t ts_pc:32;
  697. uint64_t reserved_32_63:32;
  698. #endif
  699. } s;
  700. };
  701. union cvmx_pow_wa_com_pc {
  702. uint64_t u64;
  703. struct cvmx_pow_wa_com_pc_s {
  704. #ifdef __BIG_ENDIAN_BITFIELD
  705. uint64_t reserved_32_63:32;
  706. uint64_t wa_pc:32;
  707. #else
  708. uint64_t wa_pc:32;
  709. uint64_t reserved_32_63:32;
  710. #endif
  711. } s;
  712. };
  713. union cvmx_pow_wa_pcx {
  714. uint64_t u64;
  715. struct cvmx_pow_wa_pcx_s {
  716. #ifdef __BIG_ENDIAN_BITFIELD
  717. uint64_t reserved_32_63:32;
  718. uint64_t wa_pc:32;
  719. #else
  720. uint64_t wa_pc:32;
  721. uint64_t reserved_32_63:32;
  722. #endif
  723. } s;
  724. };
  725. union cvmx_pow_wq_int {
  726. uint64_t u64;
  727. struct cvmx_pow_wq_int_s {
  728. #ifdef __BIG_ENDIAN_BITFIELD
  729. uint64_t reserved_32_63:32;
  730. uint64_t iq_dis:16;
  731. uint64_t wq_int:16;
  732. #else
  733. uint64_t wq_int:16;
  734. uint64_t iq_dis:16;
  735. uint64_t reserved_32_63:32;
  736. #endif
  737. } s;
  738. };
  739. union cvmx_pow_wq_int_cntx {
  740. uint64_t u64;
  741. struct cvmx_pow_wq_int_cntx_s {
  742. #ifdef __BIG_ENDIAN_BITFIELD
  743. uint64_t reserved_28_63:36;
  744. uint64_t tc_cnt:4;
  745. uint64_t ds_cnt:12;
  746. uint64_t iq_cnt:12;
  747. #else
  748. uint64_t iq_cnt:12;
  749. uint64_t ds_cnt:12;
  750. uint64_t tc_cnt:4;
  751. uint64_t reserved_28_63:36;
  752. #endif
  753. } s;
  754. struct cvmx_pow_wq_int_cntx_cn30xx {
  755. #ifdef __BIG_ENDIAN_BITFIELD
  756. uint64_t reserved_28_63:36;
  757. uint64_t tc_cnt:4;
  758. uint64_t reserved_19_23:5;
  759. uint64_t ds_cnt:7;
  760. uint64_t reserved_7_11:5;
  761. uint64_t iq_cnt:7;
  762. #else
  763. uint64_t iq_cnt:7;
  764. uint64_t reserved_7_11:5;
  765. uint64_t ds_cnt:7;
  766. uint64_t reserved_19_23:5;
  767. uint64_t tc_cnt:4;
  768. uint64_t reserved_28_63:36;
  769. #endif
  770. } cn30xx;
  771. struct cvmx_pow_wq_int_cntx_cn31xx {
  772. #ifdef __BIG_ENDIAN_BITFIELD
  773. uint64_t reserved_28_63:36;
  774. uint64_t tc_cnt:4;
  775. uint64_t reserved_21_23:3;
  776. uint64_t ds_cnt:9;
  777. uint64_t reserved_9_11:3;
  778. uint64_t iq_cnt:9;
  779. #else
  780. uint64_t iq_cnt:9;
  781. uint64_t reserved_9_11:3;
  782. uint64_t ds_cnt:9;
  783. uint64_t reserved_21_23:3;
  784. uint64_t tc_cnt:4;
  785. uint64_t reserved_28_63:36;
  786. #endif
  787. } cn31xx;
  788. struct cvmx_pow_wq_int_cntx_cn52xx {
  789. #ifdef __BIG_ENDIAN_BITFIELD
  790. uint64_t reserved_28_63:36;
  791. uint64_t tc_cnt:4;
  792. uint64_t reserved_22_23:2;
  793. uint64_t ds_cnt:10;
  794. uint64_t reserved_10_11:2;
  795. uint64_t iq_cnt:10;
  796. #else
  797. uint64_t iq_cnt:10;
  798. uint64_t reserved_10_11:2;
  799. uint64_t ds_cnt:10;
  800. uint64_t reserved_22_23:2;
  801. uint64_t tc_cnt:4;
  802. uint64_t reserved_28_63:36;
  803. #endif
  804. } cn52xx;
  805. struct cvmx_pow_wq_int_cntx_cn63xx {
  806. #ifdef __BIG_ENDIAN_BITFIELD
  807. uint64_t reserved_28_63:36;
  808. uint64_t tc_cnt:4;
  809. uint64_t reserved_23_23:1;
  810. uint64_t ds_cnt:11;
  811. uint64_t reserved_11_11:1;
  812. uint64_t iq_cnt:11;
  813. #else
  814. uint64_t iq_cnt:11;
  815. uint64_t reserved_11_11:1;
  816. uint64_t ds_cnt:11;
  817. uint64_t reserved_23_23:1;
  818. uint64_t tc_cnt:4;
  819. uint64_t reserved_28_63:36;
  820. #endif
  821. } cn63xx;
  822. };
  823. union cvmx_pow_wq_int_pc {
  824. uint64_t u64;
  825. struct cvmx_pow_wq_int_pc_s {
  826. #ifdef __BIG_ENDIAN_BITFIELD
  827. uint64_t reserved_60_63:4;
  828. uint64_t pc:28;
  829. uint64_t reserved_28_31:4;
  830. uint64_t pc_thr:20;
  831. uint64_t reserved_0_7:8;
  832. #else
  833. uint64_t reserved_0_7:8;
  834. uint64_t pc_thr:20;
  835. uint64_t reserved_28_31:4;
  836. uint64_t pc:28;
  837. uint64_t reserved_60_63:4;
  838. #endif
  839. } s;
  840. };
  841. union cvmx_pow_wq_int_thrx {
  842. uint64_t u64;
  843. struct cvmx_pow_wq_int_thrx_s {
  844. #ifdef __BIG_ENDIAN_BITFIELD
  845. uint64_t reserved_29_63:35;
  846. uint64_t tc_en:1;
  847. uint64_t tc_thr:4;
  848. uint64_t reserved_23_23:1;
  849. uint64_t ds_thr:11;
  850. uint64_t reserved_11_11:1;
  851. uint64_t iq_thr:11;
  852. #else
  853. uint64_t iq_thr:11;
  854. uint64_t reserved_11_11:1;
  855. uint64_t ds_thr:11;
  856. uint64_t reserved_23_23:1;
  857. uint64_t tc_thr:4;
  858. uint64_t tc_en:1;
  859. uint64_t reserved_29_63:35;
  860. #endif
  861. } s;
  862. struct cvmx_pow_wq_int_thrx_cn30xx {
  863. #ifdef __BIG_ENDIAN_BITFIELD
  864. uint64_t reserved_29_63:35;
  865. uint64_t tc_en:1;
  866. uint64_t tc_thr:4;
  867. uint64_t reserved_18_23:6;
  868. uint64_t ds_thr:6;
  869. uint64_t reserved_6_11:6;
  870. uint64_t iq_thr:6;
  871. #else
  872. uint64_t iq_thr:6;
  873. uint64_t reserved_6_11:6;
  874. uint64_t ds_thr:6;
  875. uint64_t reserved_18_23:6;
  876. uint64_t tc_thr:4;
  877. uint64_t tc_en:1;
  878. uint64_t reserved_29_63:35;
  879. #endif
  880. } cn30xx;
  881. struct cvmx_pow_wq_int_thrx_cn31xx {
  882. #ifdef __BIG_ENDIAN_BITFIELD
  883. uint64_t reserved_29_63:35;
  884. uint64_t tc_en:1;
  885. uint64_t tc_thr:4;
  886. uint64_t reserved_20_23:4;
  887. uint64_t ds_thr:8;
  888. uint64_t reserved_8_11:4;
  889. uint64_t iq_thr:8;
  890. #else
  891. uint64_t iq_thr:8;
  892. uint64_t reserved_8_11:4;
  893. uint64_t ds_thr:8;
  894. uint64_t reserved_20_23:4;
  895. uint64_t tc_thr:4;
  896. uint64_t tc_en:1;
  897. uint64_t reserved_29_63:35;
  898. #endif
  899. } cn31xx;
  900. struct cvmx_pow_wq_int_thrx_cn52xx {
  901. #ifdef __BIG_ENDIAN_BITFIELD
  902. uint64_t reserved_29_63:35;
  903. uint64_t tc_en:1;
  904. uint64_t tc_thr:4;
  905. uint64_t reserved_21_23:3;
  906. uint64_t ds_thr:9;
  907. uint64_t reserved_9_11:3;
  908. uint64_t iq_thr:9;
  909. #else
  910. uint64_t iq_thr:9;
  911. uint64_t reserved_9_11:3;
  912. uint64_t ds_thr:9;
  913. uint64_t reserved_21_23:3;
  914. uint64_t tc_thr:4;
  915. uint64_t tc_en:1;
  916. uint64_t reserved_29_63:35;
  917. #endif
  918. } cn52xx;
  919. struct cvmx_pow_wq_int_thrx_cn63xx {
  920. #ifdef __BIG_ENDIAN_BITFIELD
  921. uint64_t reserved_29_63:35;
  922. uint64_t tc_en:1;
  923. uint64_t tc_thr:4;
  924. uint64_t reserved_22_23:2;
  925. uint64_t ds_thr:10;
  926. uint64_t reserved_10_11:2;
  927. uint64_t iq_thr:10;
  928. #else
  929. uint64_t iq_thr:10;
  930. uint64_t reserved_10_11:2;
  931. uint64_t ds_thr:10;
  932. uint64_t reserved_22_23:2;
  933. uint64_t tc_thr:4;
  934. uint64_t tc_en:1;
  935. uint64_t reserved_29_63:35;
  936. #endif
  937. } cn63xx;
  938. };
  939. union cvmx_pow_ws_pcx {
  940. uint64_t u64;
  941. struct cvmx_pow_ws_pcx_s {
  942. #ifdef __BIG_ENDIAN_BITFIELD
  943. uint64_t reserved_32_63:32;
  944. uint64_t ws_pc:32;
  945. #else
  946. uint64_t ws_pc:32;
  947. uint64_t reserved_32_63:32;
  948. #endif
  949. } s;
  950. };
  951. union cvmx_sso_wq_int_thrx {
  952. uint64_t u64;
  953. struct {
  954. #ifdef __BIG_ENDIAN_BITFIELD
  955. uint64_t reserved_33_63:31;
  956. uint64_t tc_en:1;
  957. uint64_t tc_thr:4;
  958. uint64_t reserved_26_27:2;
  959. uint64_t ds_thr:12;
  960. uint64_t reserved_12_13:2;
  961. uint64_t iq_thr:12;
  962. #else
  963. uint64_t iq_thr:12;
  964. uint64_t reserved_12_13:2;
  965. uint64_t ds_thr:12;
  966. uint64_t reserved_26_27:2;
  967. uint64_t tc_thr:4;
  968. uint64_t tc_en:1;
  969. uint64_t reserved_33_63:31;
  970. #endif
  971. } s;
  972. };
  973. #endif