cvmx-pko-defs.h 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: [email protected]
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_PKO_DEFS_H__
  28. #define __CVMX_PKO_DEFS_H__
  29. #define CVMX_PKO_MEM_COUNT0 (CVMX_ADD_IO_SEG(0x0001180050001080ull))
  30. #define CVMX_PKO_MEM_COUNT1 (CVMX_ADD_IO_SEG(0x0001180050001088ull))
  31. #define CVMX_PKO_MEM_DEBUG0 (CVMX_ADD_IO_SEG(0x0001180050001100ull))
  32. #define CVMX_PKO_MEM_DEBUG1 (CVMX_ADD_IO_SEG(0x0001180050001108ull))
  33. #define CVMX_PKO_MEM_DEBUG10 (CVMX_ADD_IO_SEG(0x0001180050001150ull))
  34. #define CVMX_PKO_MEM_DEBUG11 (CVMX_ADD_IO_SEG(0x0001180050001158ull))
  35. #define CVMX_PKO_MEM_DEBUG12 (CVMX_ADD_IO_SEG(0x0001180050001160ull))
  36. #define CVMX_PKO_MEM_DEBUG13 (CVMX_ADD_IO_SEG(0x0001180050001168ull))
  37. #define CVMX_PKO_MEM_DEBUG14 (CVMX_ADD_IO_SEG(0x0001180050001170ull))
  38. #define CVMX_PKO_MEM_DEBUG2 (CVMX_ADD_IO_SEG(0x0001180050001110ull))
  39. #define CVMX_PKO_MEM_DEBUG3 (CVMX_ADD_IO_SEG(0x0001180050001118ull))
  40. #define CVMX_PKO_MEM_DEBUG4 (CVMX_ADD_IO_SEG(0x0001180050001120ull))
  41. #define CVMX_PKO_MEM_DEBUG5 (CVMX_ADD_IO_SEG(0x0001180050001128ull))
  42. #define CVMX_PKO_MEM_DEBUG6 (CVMX_ADD_IO_SEG(0x0001180050001130ull))
  43. #define CVMX_PKO_MEM_DEBUG7 (CVMX_ADD_IO_SEG(0x0001180050001138ull))
  44. #define CVMX_PKO_MEM_DEBUG8 (CVMX_ADD_IO_SEG(0x0001180050001140ull))
  45. #define CVMX_PKO_MEM_DEBUG9 (CVMX_ADD_IO_SEG(0x0001180050001148ull))
  46. #define CVMX_PKO_MEM_IPORT_PTRS (CVMX_ADD_IO_SEG(0x0001180050001030ull))
  47. #define CVMX_PKO_MEM_IPORT_QOS (CVMX_ADD_IO_SEG(0x0001180050001038ull))
  48. #define CVMX_PKO_MEM_IQUEUE_PTRS (CVMX_ADD_IO_SEG(0x0001180050001040ull))
  49. #define CVMX_PKO_MEM_IQUEUE_QOS (CVMX_ADD_IO_SEG(0x0001180050001048ull))
  50. #define CVMX_PKO_MEM_PORT_PTRS (CVMX_ADD_IO_SEG(0x0001180050001010ull))
  51. #define CVMX_PKO_MEM_PORT_QOS (CVMX_ADD_IO_SEG(0x0001180050001018ull))
  52. #define CVMX_PKO_MEM_PORT_RATE0 (CVMX_ADD_IO_SEG(0x0001180050001020ull))
  53. #define CVMX_PKO_MEM_PORT_RATE1 (CVMX_ADD_IO_SEG(0x0001180050001028ull))
  54. #define CVMX_PKO_MEM_QUEUE_PTRS (CVMX_ADD_IO_SEG(0x0001180050001000ull))
  55. #define CVMX_PKO_MEM_QUEUE_QOS (CVMX_ADD_IO_SEG(0x0001180050001008ull))
  56. #define CVMX_PKO_MEM_THROTTLE_INT (CVMX_ADD_IO_SEG(0x0001180050001058ull))
  57. #define CVMX_PKO_MEM_THROTTLE_PIPE (CVMX_ADD_IO_SEG(0x0001180050001050ull))
  58. #define CVMX_PKO_REG_BIST_RESULT (CVMX_ADD_IO_SEG(0x0001180050000080ull))
  59. #define CVMX_PKO_REG_CMD_BUF (CVMX_ADD_IO_SEG(0x0001180050000010ull))
  60. #define CVMX_PKO_REG_CRC_CTLX(offset) (CVMX_ADD_IO_SEG(0x0001180050000028ull) + ((offset) & 1) * 8)
  61. #define CVMX_PKO_REG_CRC_ENABLE (CVMX_ADD_IO_SEG(0x0001180050000020ull))
  62. #define CVMX_PKO_REG_CRC_IVX(offset) (CVMX_ADD_IO_SEG(0x0001180050000038ull) + ((offset) & 1) * 8)
  63. #define CVMX_PKO_REG_DEBUG0 (CVMX_ADD_IO_SEG(0x0001180050000098ull))
  64. #define CVMX_PKO_REG_DEBUG1 (CVMX_ADD_IO_SEG(0x00011800500000A0ull))
  65. #define CVMX_PKO_REG_DEBUG2 (CVMX_ADD_IO_SEG(0x00011800500000A8ull))
  66. #define CVMX_PKO_REG_DEBUG3 (CVMX_ADD_IO_SEG(0x00011800500000B0ull))
  67. #define CVMX_PKO_REG_DEBUG4 (CVMX_ADD_IO_SEG(0x00011800500000B8ull))
  68. #define CVMX_PKO_REG_ENGINE_INFLIGHT (CVMX_ADD_IO_SEG(0x0001180050000050ull))
  69. #define CVMX_PKO_REG_ENGINE_INFLIGHT1 (CVMX_ADD_IO_SEG(0x0001180050000318ull))
  70. #define CVMX_PKO_REG_ENGINE_STORAGEX(offset) (CVMX_ADD_IO_SEG(0x0001180050000300ull) + ((offset) & 1) * 8)
  71. #define CVMX_PKO_REG_ENGINE_THRESH (CVMX_ADD_IO_SEG(0x0001180050000058ull))
  72. #define CVMX_PKO_REG_ERROR (CVMX_ADD_IO_SEG(0x0001180050000088ull))
  73. #define CVMX_PKO_REG_FLAGS (CVMX_ADD_IO_SEG(0x0001180050000000ull))
  74. #define CVMX_PKO_REG_GMX_PORT_MODE (CVMX_ADD_IO_SEG(0x0001180050000018ull))
  75. #define CVMX_PKO_REG_INT_MASK (CVMX_ADD_IO_SEG(0x0001180050000090ull))
  76. #define CVMX_PKO_REG_LOOPBACK_BPID (CVMX_ADD_IO_SEG(0x0001180050000118ull))
  77. #define CVMX_PKO_REG_LOOPBACK_PKIND (CVMX_ADD_IO_SEG(0x0001180050000068ull))
  78. #define CVMX_PKO_REG_MIN_PKT (CVMX_ADD_IO_SEG(0x0001180050000070ull))
  79. #define CVMX_PKO_REG_PREEMPT (CVMX_ADD_IO_SEG(0x0001180050000110ull))
  80. #define CVMX_PKO_REG_QUEUE_MODE (CVMX_ADD_IO_SEG(0x0001180050000048ull))
  81. #define CVMX_PKO_REG_QUEUE_PREEMPT (CVMX_ADD_IO_SEG(0x0001180050000108ull))
  82. #define CVMX_PKO_REG_QUEUE_PTRS1 (CVMX_ADD_IO_SEG(0x0001180050000100ull))
  83. #define CVMX_PKO_REG_READ_IDX (CVMX_ADD_IO_SEG(0x0001180050000008ull))
  84. #define CVMX_PKO_REG_THROTTLE (CVMX_ADD_IO_SEG(0x0001180050000078ull))
  85. #define CVMX_PKO_REG_TIMESTAMP (CVMX_ADD_IO_SEG(0x0001180050000060ull))
  86. union cvmx_pko_mem_count0 {
  87. uint64_t u64;
  88. struct cvmx_pko_mem_count0_s {
  89. #ifdef __BIG_ENDIAN_BITFIELD
  90. uint64_t reserved_32_63:32;
  91. uint64_t count:32;
  92. #else
  93. uint64_t count:32;
  94. uint64_t reserved_32_63:32;
  95. #endif
  96. } s;
  97. };
  98. union cvmx_pko_mem_count1 {
  99. uint64_t u64;
  100. struct cvmx_pko_mem_count1_s {
  101. #ifdef __BIG_ENDIAN_BITFIELD
  102. uint64_t reserved_48_63:16;
  103. uint64_t count:48;
  104. #else
  105. uint64_t count:48;
  106. uint64_t reserved_48_63:16;
  107. #endif
  108. } s;
  109. };
  110. union cvmx_pko_mem_debug0 {
  111. uint64_t u64;
  112. struct cvmx_pko_mem_debug0_s {
  113. #ifdef __BIG_ENDIAN_BITFIELD
  114. uint64_t fau:28;
  115. uint64_t cmd:14;
  116. uint64_t segs:6;
  117. uint64_t size:16;
  118. #else
  119. uint64_t size:16;
  120. uint64_t segs:6;
  121. uint64_t cmd:14;
  122. uint64_t fau:28;
  123. #endif
  124. } s;
  125. };
  126. union cvmx_pko_mem_debug1 {
  127. uint64_t u64;
  128. struct cvmx_pko_mem_debug1_s {
  129. #ifdef __BIG_ENDIAN_BITFIELD
  130. uint64_t i:1;
  131. uint64_t back:4;
  132. uint64_t pool:3;
  133. uint64_t size:16;
  134. uint64_t ptr:40;
  135. #else
  136. uint64_t ptr:40;
  137. uint64_t size:16;
  138. uint64_t pool:3;
  139. uint64_t back:4;
  140. uint64_t i:1;
  141. #endif
  142. } s;
  143. };
  144. union cvmx_pko_mem_debug10 {
  145. uint64_t u64;
  146. struct cvmx_pko_mem_debug10_s {
  147. #ifdef __BIG_ENDIAN_BITFIELD
  148. uint64_t reserved_0_63:64;
  149. #else
  150. uint64_t reserved_0_63:64;
  151. #endif
  152. } s;
  153. struct cvmx_pko_mem_debug10_cn30xx {
  154. #ifdef __BIG_ENDIAN_BITFIELD
  155. uint64_t fau:28;
  156. uint64_t cmd:14;
  157. uint64_t segs:6;
  158. uint64_t size:16;
  159. #else
  160. uint64_t size:16;
  161. uint64_t segs:6;
  162. uint64_t cmd:14;
  163. uint64_t fau:28;
  164. #endif
  165. } cn30xx;
  166. struct cvmx_pko_mem_debug10_cn50xx {
  167. #ifdef __BIG_ENDIAN_BITFIELD
  168. uint64_t reserved_49_63:15;
  169. uint64_t ptrs1:17;
  170. uint64_t reserved_17_31:15;
  171. uint64_t ptrs2:17;
  172. #else
  173. uint64_t ptrs2:17;
  174. uint64_t reserved_17_31:15;
  175. uint64_t ptrs1:17;
  176. uint64_t reserved_49_63:15;
  177. #endif
  178. } cn50xx;
  179. };
  180. union cvmx_pko_mem_debug11 {
  181. uint64_t u64;
  182. struct cvmx_pko_mem_debug11_s {
  183. #ifdef __BIG_ENDIAN_BITFIELD
  184. uint64_t i:1;
  185. uint64_t back:4;
  186. uint64_t pool:3;
  187. uint64_t size:16;
  188. uint64_t reserved_0_39:40;
  189. #else
  190. uint64_t reserved_0_39:40;
  191. uint64_t size:16;
  192. uint64_t pool:3;
  193. uint64_t back:4;
  194. uint64_t i:1;
  195. #endif
  196. } s;
  197. struct cvmx_pko_mem_debug11_cn30xx {
  198. #ifdef __BIG_ENDIAN_BITFIELD
  199. uint64_t i:1;
  200. uint64_t back:4;
  201. uint64_t pool:3;
  202. uint64_t size:16;
  203. uint64_t ptr:40;
  204. #else
  205. uint64_t ptr:40;
  206. uint64_t size:16;
  207. uint64_t pool:3;
  208. uint64_t back:4;
  209. uint64_t i:1;
  210. #endif
  211. } cn30xx;
  212. struct cvmx_pko_mem_debug11_cn50xx {
  213. #ifdef __BIG_ENDIAN_BITFIELD
  214. uint64_t reserved_23_63:41;
  215. uint64_t maj:1;
  216. uint64_t uid:3;
  217. uint64_t sop:1;
  218. uint64_t len:1;
  219. uint64_t chk:1;
  220. uint64_t cnt:13;
  221. uint64_t mod:3;
  222. #else
  223. uint64_t mod:3;
  224. uint64_t cnt:13;
  225. uint64_t chk:1;
  226. uint64_t len:1;
  227. uint64_t sop:1;
  228. uint64_t uid:3;
  229. uint64_t maj:1;
  230. uint64_t reserved_23_63:41;
  231. #endif
  232. } cn50xx;
  233. };
  234. union cvmx_pko_mem_debug12 {
  235. uint64_t u64;
  236. struct cvmx_pko_mem_debug12_s {
  237. #ifdef __BIG_ENDIAN_BITFIELD
  238. uint64_t reserved_0_63:64;
  239. #else
  240. uint64_t reserved_0_63:64;
  241. #endif
  242. } s;
  243. struct cvmx_pko_mem_debug12_cn30xx {
  244. #ifdef __BIG_ENDIAN_BITFIELD
  245. uint64_t data:64;
  246. #else
  247. uint64_t data:64;
  248. #endif
  249. } cn30xx;
  250. struct cvmx_pko_mem_debug12_cn50xx {
  251. #ifdef __BIG_ENDIAN_BITFIELD
  252. uint64_t fau:28;
  253. uint64_t cmd:14;
  254. uint64_t segs:6;
  255. uint64_t size:16;
  256. #else
  257. uint64_t size:16;
  258. uint64_t segs:6;
  259. uint64_t cmd:14;
  260. uint64_t fau:28;
  261. #endif
  262. } cn50xx;
  263. struct cvmx_pko_mem_debug12_cn68xx {
  264. #ifdef __BIG_ENDIAN_BITFIELD
  265. uint64_t state:64;
  266. #else
  267. uint64_t state:64;
  268. #endif
  269. } cn68xx;
  270. };
  271. union cvmx_pko_mem_debug13 {
  272. uint64_t u64;
  273. struct cvmx_pko_mem_debug13_s {
  274. #ifdef __BIG_ENDIAN_BITFIELD
  275. uint64_t reserved_0_63:64;
  276. #else
  277. uint64_t reserved_0_63:64;
  278. #endif
  279. } s;
  280. struct cvmx_pko_mem_debug13_cn30xx {
  281. #ifdef __BIG_ENDIAN_BITFIELD
  282. uint64_t reserved_51_63:13;
  283. uint64_t widx:17;
  284. uint64_t ridx2:17;
  285. uint64_t widx2:17;
  286. #else
  287. uint64_t widx2:17;
  288. uint64_t ridx2:17;
  289. uint64_t widx:17;
  290. uint64_t reserved_51_63:13;
  291. #endif
  292. } cn30xx;
  293. struct cvmx_pko_mem_debug13_cn50xx {
  294. #ifdef __BIG_ENDIAN_BITFIELD
  295. uint64_t i:1;
  296. uint64_t back:4;
  297. uint64_t pool:3;
  298. uint64_t size:16;
  299. uint64_t ptr:40;
  300. #else
  301. uint64_t ptr:40;
  302. uint64_t size:16;
  303. uint64_t pool:3;
  304. uint64_t back:4;
  305. uint64_t i:1;
  306. #endif
  307. } cn50xx;
  308. struct cvmx_pko_mem_debug13_cn68xx {
  309. #ifdef __BIG_ENDIAN_BITFIELD
  310. uint64_t state:64;
  311. #else
  312. uint64_t state:64;
  313. #endif
  314. } cn68xx;
  315. };
  316. union cvmx_pko_mem_debug14 {
  317. uint64_t u64;
  318. struct cvmx_pko_mem_debug14_s {
  319. #ifdef __BIG_ENDIAN_BITFIELD
  320. uint64_t reserved_0_63:64;
  321. #else
  322. uint64_t reserved_0_63:64;
  323. #endif
  324. } s;
  325. struct cvmx_pko_mem_debug14_cn30xx {
  326. #ifdef __BIG_ENDIAN_BITFIELD
  327. uint64_t reserved_17_63:47;
  328. uint64_t ridx:17;
  329. #else
  330. uint64_t ridx:17;
  331. uint64_t reserved_17_63:47;
  332. #endif
  333. } cn30xx;
  334. struct cvmx_pko_mem_debug14_cn52xx {
  335. #ifdef __BIG_ENDIAN_BITFIELD
  336. uint64_t data:64;
  337. #else
  338. uint64_t data:64;
  339. #endif
  340. } cn52xx;
  341. };
  342. union cvmx_pko_mem_debug2 {
  343. uint64_t u64;
  344. struct cvmx_pko_mem_debug2_s {
  345. #ifdef __BIG_ENDIAN_BITFIELD
  346. uint64_t i:1;
  347. uint64_t back:4;
  348. uint64_t pool:3;
  349. uint64_t size:16;
  350. uint64_t ptr:40;
  351. #else
  352. uint64_t ptr:40;
  353. uint64_t size:16;
  354. uint64_t pool:3;
  355. uint64_t back:4;
  356. uint64_t i:1;
  357. #endif
  358. } s;
  359. };
  360. union cvmx_pko_mem_debug3 {
  361. uint64_t u64;
  362. struct cvmx_pko_mem_debug3_s {
  363. #ifdef __BIG_ENDIAN_BITFIELD
  364. uint64_t reserved_0_63:64;
  365. #else
  366. uint64_t reserved_0_63:64;
  367. #endif
  368. } s;
  369. struct cvmx_pko_mem_debug3_cn30xx {
  370. #ifdef __BIG_ENDIAN_BITFIELD
  371. uint64_t i:1;
  372. uint64_t back:4;
  373. uint64_t pool:3;
  374. uint64_t size:16;
  375. uint64_t ptr:40;
  376. #else
  377. uint64_t ptr:40;
  378. uint64_t size:16;
  379. uint64_t pool:3;
  380. uint64_t back:4;
  381. uint64_t i:1;
  382. #endif
  383. } cn30xx;
  384. struct cvmx_pko_mem_debug3_cn50xx {
  385. #ifdef __BIG_ENDIAN_BITFIELD
  386. uint64_t data:64;
  387. #else
  388. uint64_t data:64;
  389. #endif
  390. } cn50xx;
  391. };
  392. union cvmx_pko_mem_debug4 {
  393. uint64_t u64;
  394. struct cvmx_pko_mem_debug4_s {
  395. #ifdef __BIG_ENDIAN_BITFIELD
  396. uint64_t reserved_0_63:64;
  397. #else
  398. uint64_t reserved_0_63:64;
  399. #endif
  400. } s;
  401. struct cvmx_pko_mem_debug4_cn30xx {
  402. #ifdef __BIG_ENDIAN_BITFIELD
  403. uint64_t data:64;
  404. #else
  405. uint64_t data:64;
  406. #endif
  407. } cn30xx;
  408. struct cvmx_pko_mem_debug4_cn50xx {
  409. #ifdef __BIG_ENDIAN_BITFIELD
  410. uint64_t cmnd_segs:3;
  411. uint64_t cmnd_siz:16;
  412. uint64_t cmnd_off:6;
  413. uint64_t uid:3;
  414. uint64_t dread_sop:1;
  415. uint64_t init_dwrite:1;
  416. uint64_t chk_once:1;
  417. uint64_t chk_mode:1;
  418. uint64_t active:1;
  419. uint64_t static_p:1;
  420. uint64_t qos:3;
  421. uint64_t qcb_ridx:5;
  422. uint64_t qid_off_max:4;
  423. uint64_t qid_off:4;
  424. uint64_t qid_base:8;
  425. uint64_t wait:1;
  426. uint64_t minor:2;
  427. uint64_t major:3;
  428. #else
  429. uint64_t major:3;
  430. uint64_t minor:2;
  431. uint64_t wait:1;
  432. uint64_t qid_base:8;
  433. uint64_t qid_off:4;
  434. uint64_t qid_off_max:4;
  435. uint64_t qcb_ridx:5;
  436. uint64_t qos:3;
  437. uint64_t static_p:1;
  438. uint64_t active:1;
  439. uint64_t chk_mode:1;
  440. uint64_t chk_once:1;
  441. uint64_t init_dwrite:1;
  442. uint64_t dread_sop:1;
  443. uint64_t uid:3;
  444. uint64_t cmnd_off:6;
  445. uint64_t cmnd_siz:16;
  446. uint64_t cmnd_segs:3;
  447. #endif
  448. } cn50xx;
  449. struct cvmx_pko_mem_debug4_cn52xx {
  450. #ifdef __BIG_ENDIAN_BITFIELD
  451. uint64_t curr_siz:8;
  452. uint64_t curr_off:16;
  453. uint64_t cmnd_segs:6;
  454. uint64_t cmnd_siz:16;
  455. uint64_t cmnd_off:6;
  456. uint64_t uid:2;
  457. uint64_t dread_sop:1;
  458. uint64_t init_dwrite:1;
  459. uint64_t chk_once:1;
  460. uint64_t chk_mode:1;
  461. uint64_t wait:1;
  462. uint64_t minor:2;
  463. uint64_t major:3;
  464. #else
  465. uint64_t major:3;
  466. uint64_t minor:2;
  467. uint64_t wait:1;
  468. uint64_t chk_mode:1;
  469. uint64_t chk_once:1;
  470. uint64_t init_dwrite:1;
  471. uint64_t dread_sop:1;
  472. uint64_t uid:2;
  473. uint64_t cmnd_off:6;
  474. uint64_t cmnd_siz:16;
  475. uint64_t cmnd_segs:6;
  476. uint64_t curr_off:16;
  477. uint64_t curr_siz:8;
  478. #endif
  479. } cn52xx;
  480. };
  481. union cvmx_pko_mem_debug5 {
  482. uint64_t u64;
  483. struct cvmx_pko_mem_debug5_s {
  484. #ifdef __BIG_ENDIAN_BITFIELD
  485. uint64_t reserved_0_63:64;
  486. #else
  487. uint64_t reserved_0_63:64;
  488. #endif
  489. } s;
  490. struct cvmx_pko_mem_debug5_cn30xx {
  491. #ifdef __BIG_ENDIAN_BITFIELD
  492. uint64_t dwri_mod:1;
  493. uint64_t dwri_sop:1;
  494. uint64_t dwri_len:1;
  495. uint64_t dwri_cnt:13;
  496. uint64_t cmnd_siz:16;
  497. uint64_t uid:1;
  498. uint64_t xfer_wor:1;
  499. uint64_t xfer_dwr:1;
  500. uint64_t cbuf_fre:1;
  501. uint64_t reserved_27_27:1;
  502. uint64_t chk_mode:1;
  503. uint64_t active:1;
  504. uint64_t qos:3;
  505. uint64_t qcb_ridx:5;
  506. uint64_t qid_off:3;
  507. uint64_t qid_base:7;
  508. uint64_t wait:1;
  509. uint64_t minor:2;
  510. uint64_t major:4;
  511. #else
  512. uint64_t major:4;
  513. uint64_t minor:2;
  514. uint64_t wait:1;
  515. uint64_t qid_base:7;
  516. uint64_t qid_off:3;
  517. uint64_t qcb_ridx:5;
  518. uint64_t qos:3;
  519. uint64_t active:1;
  520. uint64_t chk_mode:1;
  521. uint64_t reserved_27_27:1;
  522. uint64_t cbuf_fre:1;
  523. uint64_t xfer_dwr:1;
  524. uint64_t xfer_wor:1;
  525. uint64_t uid:1;
  526. uint64_t cmnd_siz:16;
  527. uint64_t dwri_cnt:13;
  528. uint64_t dwri_len:1;
  529. uint64_t dwri_sop:1;
  530. uint64_t dwri_mod:1;
  531. #endif
  532. } cn30xx;
  533. struct cvmx_pko_mem_debug5_cn50xx {
  534. #ifdef __BIG_ENDIAN_BITFIELD
  535. uint64_t curr_ptr:29;
  536. uint64_t curr_siz:16;
  537. uint64_t curr_off:16;
  538. uint64_t cmnd_segs:3;
  539. #else
  540. uint64_t cmnd_segs:3;
  541. uint64_t curr_off:16;
  542. uint64_t curr_siz:16;
  543. uint64_t curr_ptr:29;
  544. #endif
  545. } cn50xx;
  546. struct cvmx_pko_mem_debug5_cn52xx {
  547. #ifdef __BIG_ENDIAN_BITFIELD
  548. uint64_t reserved_54_63:10;
  549. uint64_t nxt_inflt:6;
  550. uint64_t curr_ptr:40;
  551. uint64_t curr_siz:8;
  552. #else
  553. uint64_t curr_siz:8;
  554. uint64_t curr_ptr:40;
  555. uint64_t nxt_inflt:6;
  556. uint64_t reserved_54_63:10;
  557. #endif
  558. } cn52xx;
  559. struct cvmx_pko_mem_debug5_cn61xx {
  560. #ifdef __BIG_ENDIAN_BITFIELD
  561. uint64_t reserved_56_63:8;
  562. uint64_t ptp:1;
  563. uint64_t major_3:1;
  564. uint64_t nxt_inflt:6;
  565. uint64_t curr_ptr:40;
  566. uint64_t curr_siz:8;
  567. #else
  568. uint64_t curr_siz:8;
  569. uint64_t curr_ptr:40;
  570. uint64_t nxt_inflt:6;
  571. uint64_t major_3:1;
  572. uint64_t ptp:1;
  573. uint64_t reserved_56_63:8;
  574. #endif
  575. } cn61xx;
  576. struct cvmx_pko_mem_debug5_cn68xx {
  577. #ifdef __BIG_ENDIAN_BITFIELD
  578. uint64_t reserved_57_63:7;
  579. uint64_t uid_2:1;
  580. uint64_t ptp:1;
  581. uint64_t major_3:1;
  582. uint64_t nxt_inflt:6;
  583. uint64_t curr_ptr:40;
  584. uint64_t curr_siz:8;
  585. #else
  586. uint64_t curr_siz:8;
  587. uint64_t curr_ptr:40;
  588. uint64_t nxt_inflt:6;
  589. uint64_t major_3:1;
  590. uint64_t ptp:1;
  591. uint64_t uid_2:1;
  592. uint64_t reserved_57_63:7;
  593. #endif
  594. } cn68xx;
  595. };
  596. union cvmx_pko_mem_debug6 {
  597. uint64_t u64;
  598. struct cvmx_pko_mem_debug6_s {
  599. #ifdef __BIG_ENDIAN_BITFIELD
  600. uint64_t reserved_37_63:27;
  601. uint64_t qid_offres:4;
  602. uint64_t qid_offths:4;
  603. uint64_t preempter:1;
  604. uint64_t preemptee:1;
  605. uint64_t preempted:1;
  606. uint64_t active:1;
  607. uint64_t statc:1;
  608. uint64_t qos:3;
  609. uint64_t qcb_ridx:5;
  610. uint64_t qid_offmax:4;
  611. uint64_t reserved_0_11:12;
  612. #else
  613. uint64_t reserved_0_11:12;
  614. uint64_t qid_offmax:4;
  615. uint64_t qcb_ridx:5;
  616. uint64_t qos:3;
  617. uint64_t statc:1;
  618. uint64_t active:1;
  619. uint64_t preempted:1;
  620. uint64_t preemptee:1;
  621. uint64_t preempter:1;
  622. uint64_t qid_offths:4;
  623. uint64_t qid_offres:4;
  624. uint64_t reserved_37_63:27;
  625. #endif
  626. } s;
  627. struct cvmx_pko_mem_debug6_cn30xx {
  628. #ifdef __BIG_ENDIAN_BITFIELD
  629. uint64_t reserved_11_63:53;
  630. uint64_t qid_offm:3;
  631. uint64_t static_p:1;
  632. uint64_t work_min:3;
  633. uint64_t dwri_chk:1;
  634. uint64_t dwri_uid:1;
  635. uint64_t dwri_mod:2;
  636. #else
  637. uint64_t dwri_mod:2;
  638. uint64_t dwri_uid:1;
  639. uint64_t dwri_chk:1;
  640. uint64_t work_min:3;
  641. uint64_t static_p:1;
  642. uint64_t qid_offm:3;
  643. uint64_t reserved_11_63:53;
  644. #endif
  645. } cn30xx;
  646. struct cvmx_pko_mem_debug6_cn50xx {
  647. #ifdef __BIG_ENDIAN_BITFIELD
  648. uint64_t reserved_11_63:53;
  649. uint64_t curr_ptr:11;
  650. #else
  651. uint64_t curr_ptr:11;
  652. uint64_t reserved_11_63:53;
  653. #endif
  654. } cn50xx;
  655. struct cvmx_pko_mem_debug6_cn52xx {
  656. #ifdef __BIG_ENDIAN_BITFIELD
  657. uint64_t reserved_37_63:27;
  658. uint64_t qid_offres:4;
  659. uint64_t qid_offths:4;
  660. uint64_t preempter:1;
  661. uint64_t preemptee:1;
  662. uint64_t preempted:1;
  663. uint64_t active:1;
  664. uint64_t statc:1;
  665. uint64_t qos:3;
  666. uint64_t qcb_ridx:5;
  667. uint64_t qid_offmax:4;
  668. uint64_t qid_off:4;
  669. uint64_t qid_base:8;
  670. #else
  671. uint64_t qid_base:8;
  672. uint64_t qid_off:4;
  673. uint64_t qid_offmax:4;
  674. uint64_t qcb_ridx:5;
  675. uint64_t qos:3;
  676. uint64_t statc:1;
  677. uint64_t active:1;
  678. uint64_t preempted:1;
  679. uint64_t preemptee:1;
  680. uint64_t preempter:1;
  681. uint64_t qid_offths:4;
  682. uint64_t qid_offres:4;
  683. uint64_t reserved_37_63:27;
  684. #endif
  685. } cn52xx;
  686. };
  687. union cvmx_pko_mem_debug7 {
  688. uint64_t u64;
  689. struct cvmx_pko_mem_debug7_s {
  690. #ifdef __BIG_ENDIAN_BITFIELD
  691. uint64_t reserved_0_63:64;
  692. #else
  693. uint64_t reserved_0_63:64;
  694. #endif
  695. } s;
  696. struct cvmx_pko_mem_debug7_cn30xx {
  697. #ifdef __BIG_ENDIAN_BITFIELD
  698. uint64_t reserved_58_63:6;
  699. uint64_t dwb:9;
  700. uint64_t start:33;
  701. uint64_t size:16;
  702. #else
  703. uint64_t size:16;
  704. uint64_t start:33;
  705. uint64_t dwb:9;
  706. uint64_t reserved_58_63:6;
  707. #endif
  708. } cn30xx;
  709. struct cvmx_pko_mem_debug7_cn50xx {
  710. #ifdef __BIG_ENDIAN_BITFIELD
  711. uint64_t qos:5;
  712. uint64_t tail:1;
  713. uint64_t buf_siz:13;
  714. uint64_t buf_ptr:33;
  715. uint64_t qcb_widx:6;
  716. uint64_t qcb_ridx:6;
  717. #else
  718. uint64_t qcb_ridx:6;
  719. uint64_t qcb_widx:6;
  720. uint64_t buf_ptr:33;
  721. uint64_t buf_siz:13;
  722. uint64_t tail:1;
  723. uint64_t qos:5;
  724. #endif
  725. } cn50xx;
  726. struct cvmx_pko_mem_debug7_cn68xx {
  727. #ifdef __BIG_ENDIAN_BITFIELD
  728. uint64_t qos:3;
  729. uint64_t tail:1;
  730. uint64_t buf_siz:13;
  731. uint64_t buf_ptr:33;
  732. uint64_t qcb_widx:7;
  733. uint64_t qcb_ridx:7;
  734. #else
  735. uint64_t qcb_ridx:7;
  736. uint64_t qcb_widx:7;
  737. uint64_t buf_ptr:33;
  738. uint64_t buf_siz:13;
  739. uint64_t tail:1;
  740. uint64_t qos:3;
  741. #endif
  742. } cn68xx;
  743. };
  744. union cvmx_pko_mem_debug8 {
  745. uint64_t u64;
  746. struct cvmx_pko_mem_debug8_s {
  747. #ifdef __BIG_ENDIAN_BITFIELD
  748. uint64_t reserved_59_63:5;
  749. uint64_t tail:1;
  750. uint64_t buf_siz:13;
  751. uint64_t reserved_0_44:45;
  752. #else
  753. uint64_t reserved_0_44:45;
  754. uint64_t buf_siz:13;
  755. uint64_t tail:1;
  756. uint64_t reserved_59_63:5;
  757. #endif
  758. } s;
  759. struct cvmx_pko_mem_debug8_cn30xx {
  760. #ifdef __BIG_ENDIAN_BITFIELD
  761. uint64_t qos:5;
  762. uint64_t tail:1;
  763. uint64_t buf_siz:13;
  764. uint64_t buf_ptr:33;
  765. uint64_t qcb_widx:6;
  766. uint64_t qcb_ridx:6;
  767. #else
  768. uint64_t qcb_ridx:6;
  769. uint64_t qcb_widx:6;
  770. uint64_t buf_ptr:33;
  771. uint64_t buf_siz:13;
  772. uint64_t tail:1;
  773. uint64_t qos:5;
  774. #endif
  775. } cn30xx;
  776. struct cvmx_pko_mem_debug8_cn50xx {
  777. #ifdef __BIG_ENDIAN_BITFIELD
  778. uint64_t reserved_28_63:36;
  779. uint64_t doorbell:20;
  780. uint64_t reserved_6_7:2;
  781. uint64_t static_p:1;
  782. uint64_t s_tail:1;
  783. uint64_t static_q:1;
  784. uint64_t qos:3;
  785. #else
  786. uint64_t qos:3;
  787. uint64_t static_q:1;
  788. uint64_t s_tail:1;
  789. uint64_t static_p:1;
  790. uint64_t reserved_6_7:2;
  791. uint64_t doorbell:20;
  792. uint64_t reserved_28_63:36;
  793. #endif
  794. } cn50xx;
  795. struct cvmx_pko_mem_debug8_cn52xx {
  796. #ifdef __BIG_ENDIAN_BITFIELD
  797. uint64_t reserved_29_63:35;
  798. uint64_t preempter:1;
  799. uint64_t doorbell:20;
  800. uint64_t reserved_7_7:1;
  801. uint64_t preemptee:1;
  802. uint64_t static_p:1;
  803. uint64_t s_tail:1;
  804. uint64_t static_q:1;
  805. uint64_t qos:3;
  806. #else
  807. uint64_t qos:3;
  808. uint64_t static_q:1;
  809. uint64_t s_tail:1;
  810. uint64_t static_p:1;
  811. uint64_t preemptee:1;
  812. uint64_t reserved_7_7:1;
  813. uint64_t doorbell:20;
  814. uint64_t preempter:1;
  815. uint64_t reserved_29_63:35;
  816. #endif
  817. } cn52xx;
  818. struct cvmx_pko_mem_debug8_cn61xx {
  819. #ifdef __BIG_ENDIAN_BITFIELD
  820. uint64_t reserved_42_63:22;
  821. uint64_t qid_qqos:8;
  822. uint64_t reserved_33_33:1;
  823. uint64_t qid_idx:4;
  824. uint64_t preempter:1;
  825. uint64_t doorbell:20;
  826. uint64_t reserved_7_7:1;
  827. uint64_t preemptee:1;
  828. uint64_t static_p:1;
  829. uint64_t s_tail:1;
  830. uint64_t static_q:1;
  831. uint64_t qos:3;
  832. #else
  833. uint64_t qos:3;
  834. uint64_t static_q:1;
  835. uint64_t s_tail:1;
  836. uint64_t static_p:1;
  837. uint64_t preemptee:1;
  838. uint64_t reserved_7_7:1;
  839. uint64_t doorbell:20;
  840. uint64_t preempter:1;
  841. uint64_t qid_idx:4;
  842. uint64_t reserved_33_33:1;
  843. uint64_t qid_qqos:8;
  844. uint64_t reserved_42_63:22;
  845. #endif
  846. } cn61xx;
  847. struct cvmx_pko_mem_debug8_cn68xx {
  848. #ifdef __BIG_ENDIAN_BITFIELD
  849. uint64_t reserved_37_63:27;
  850. uint64_t preempter:1;
  851. uint64_t doorbell:20;
  852. uint64_t reserved_9_15:7;
  853. uint64_t preemptee:1;
  854. uint64_t static_p:1;
  855. uint64_t s_tail:1;
  856. uint64_t static_q:1;
  857. uint64_t qos:5;
  858. #else
  859. uint64_t qos:5;
  860. uint64_t static_q:1;
  861. uint64_t s_tail:1;
  862. uint64_t static_p:1;
  863. uint64_t preemptee:1;
  864. uint64_t reserved_9_15:7;
  865. uint64_t doorbell:20;
  866. uint64_t preempter:1;
  867. uint64_t reserved_37_63:27;
  868. #endif
  869. } cn68xx;
  870. };
  871. union cvmx_pko_mem_debug9 {
  872. uint64_t u64;
  873. struct cvmx_pko_mem_debug9_s {
  874. #ifdef __BIG_ENDIAN_BITFIELD
  875. uint64_t reserved_49_63:15;
  876. uint64_t ptrs0:17;
  877. uint64_t reserved_0_31:32;
  878. #else
  879. uint64_t reserved_0_31:32;
  880. uint64_t ptrs0:17;
  881. uint64_t reserved_49_63:15;
  882. #endif
  883. } s;
  884. struct cvmx_pko_mem_debug9_cn30xx {
  885. #ifdef __BIG_ENDIAN_BITFIELD
  886. uint64_t reserved_28_63:36;
  887. uint64_t doorbell:20;
  888. uint64_t reserved_5_7:3;
  889. uint64_t s_tail:1;
  890. uint64_t static_q:1;
  891. uint64_t qos:3;
  892. #else
  893. uint64_t qos:3;
  894. uint64_t static_q:1;
  895. uint64_t s_tail:1;
  896. uint64_t reserved_5_7:3;
  897. uint64_t doorbell:20;
  898. uint64_t reserved_28_63:36;
  899. #endif
  900. } cn30xx;
  901. struct cvmx_pko_mem_debug9_cn38xx {
  902. #ifdef __BIG_ENDIAN_BITFIELD
  903. uint64_t reserved_28_63:36;
  904. uint64_t doorbell:20;
  905. uint64_t reserved_6_7:2;
  906. uint64_t static_p:1;
  907. uint64_t s_tail:1;
  908. uint64_t static_q:1;
  909. uint64_t qos:3;
  910. #else
  911. uint64_t qos:3;
  912. uint64_t static_q:1;
  913. uint64_t s_tail:1;
  914. uint64_t static_p:1;
  915. uint64_t reserved_6_7:2;
  916. uint64_t doorbell:20;
  917. uint64_t reserved_28_63:36;
  918. #endif
  919. } cn38xx;
  920. struct cvmx_pko_mem_debug9_cn50xx {
  921. #ifdef __BIG_ENDIAN_BITFIELD
  922. uint64_t reserved_49_63:15;
  923. uint64_t ptrs0:17;
  924. uint64_t reserved_17_31:15;
  925. uint64_t ptrs3:17;
  926. #else
  927. uint64_t ptrs3:17;
  928. uint64_t reserved_17_31:15;
  929. uint64_t ptrs0:17;
  930. uint64_t reserved_49_63:15;
  931. #endif
  932. } cn50xx;
  933. };
  934. union cvmx_pko_mem_iport_ptrs {
  935. uint64_t u64;
  936. struct cvmx_pko_mem_iport_ptrs_s {
  937. #ifdef __BIG_ENDIAN_BITFIELD
  938. uint64_t reserved_63_63:1;
  939. uint64_t crc:1;
  940. uint64_t static_p:1;
  941. uint64_t qos_mask:8;
  942. uint64_t min_pkt:3;
  943. uint64_t reserved_31_49:19;
  944. uint64_t pipe:7;
  945. uint64_t reserved_21_23:3;
  946. uint64_t intr:5;
  947. uint64_t reserved_13_15:3;
  948. uint64_t eid:5;
  949. uint64_t reserved_7_7:1;
  950. uint64_t ipid:7;
  951. #else
  952. uint64_t ipid:7;
  953. uint64_t reserved_7_7:1;
  954. uint64_t eid:5;
  955. uint64_t reserved_13_15:3;
  956. uint64_t intr:5;
  957. uint64_t reserved_21_23:3;
  958. uint64_t pipe:7;
  959. uint64_t reserved_31_49:19;
  960. uint64_t min_pkt:3;
  961. uint64_t qos_mask:8;
  962. uint64_t static_p:1;
  963. uint64_t crc:1;
  964. uint64_t reserved_63_63:1;
  965. #endif
  966. } s;
  967. };
  968. union cvmx_pko_mem_iport_qos {
  969. uint64_t u64;
  970. struct cvmx_pko_mem_iport_qos_s {
  971. #ifdef __BIG_ENDIAN_BITFIELD
  972. uint64_t reserved_61_63:3;
  973. uint64_t qos_mask:8;
  974. uint64_t reserved_13_52:40;
  975. uint64_t eid:5;
  976. uint64_t reserved_7_7:1;
  977. uint64_t ipid:7;
  978. #else
  979. uint64_t ipid:7;
  980. uint64_t reserved_7_7:1;
  981. uint64_t eid:5;
  982. uint64_t reserved_13_52:40;
  983. uint64_t qos_mask:8;
  984. uint64_t reserved_61_63:3;
  985. #endif
  986. } s;
  987. };
  988. union cvmx_pko_mem_iqueue_ptrs {
  989. uint64_t u64;
  990. struct cvmx_pko_mem_iqueue_ptrs_s {
  991. #ifdef __BIG_ENDIAN_BITFIELD
  992. uint64_t s_tail:1;
  993. uint64_t static_p:1;
  994. uint64_t static_q:1;
  995. uint64_t qos_mask:8;
  996. uint64_t buf_ptr:31;
  997. uint64_t tail:1;
  998. uint64_t index:5;
  999. uint64_t reserved_15_15:1;
  1000. uint64_t ipid:7;
  1001. uint64_t qid:8;
  1002. #else
  1003. uint64_t qid:8;
  1004. uint64_t ipid:7;
  1005. uint64_t reserved_15_15:1;
  1006. uint64_t index:5;
  1007. uint64_t tail:1;
  1008. uint64_t buf_ptr:31;
  1009. uint64_t qos_mask:8;
  1010. uint64_t static_q:1;
  1011. uint64_t static_p:1;
  1012. uint64_t s_tail:1;
  1013. #endif
  1014. } s;
  1015. };
  1016. union cvmx_pko_mem_iqueue_qos {
  1017. uint64_t u64;
  1018. struct cvmx_pko_mem_iqueue_qos_s {
  1019. #ifdef __BIG_ENDIAN_BITFIELD
  1020. uint64_t reserved_61_63:3;
  1021. uint64_t qos_mask:8;
  1022. uint64_t reserved_15_52:38;
  1023. uint64_t ipid:7;
  1024. uint64_t qid:8;
  1025. #else
  1026. uint64_t qid:8;
  1027. uint64_t ipid:7;
  1028. uint64_t reserved_15_52:38;
  1029. uint64_t qos_mask:8;
  1030. uint64_t reserved_61_63:3;
  1031. #endif
  1032. } s;
  1033. };
  1034. union cvmx_pko_mem_port_ptrs {
  1035. uint64_t u64;
  1036. struct cvmx_pko_mem_port_ptrs_s {
  1037. #ifdef __BIG_ENDIAN_BITFIELD
  1038. uint64_t reserved_62_63:2;
  1039. uint64_t static_p:1;
  1040. uint64_t qos_mask:8;
  1041. uint64_t reserved_16_52:37;
  1042. uint64_t bp_port:6;
  1043. uint64_t eid:4;
  1044. uint64_t pid:6;
  1045. #else
  1046. uint64_t pid:6;
  1047. uint64_t eid:4;
  1048. uint64_t bp_port:6;
  1049. uint64_t reserved_16_52:37;
  1050. uint64_t qos_mask:8;
  1051. uint64_t static_p:1;
  1052. uint64_t reserved_62_63:2;
  1053. #endif
  1054. } s;
  1055. };
  1056. union cvmx_pko_mem_port_qos {
  1057. uint64_t u64;
  1058. struct cvmx_pko_mem_port_qos_s {
  1059. #ifdef __BIG_ENDIAN_BITFIELD
  1060. uint64_t reserved_61_63:3;
  1061. uint64_t qos_mask:8;
  1062. uint64_t reserved_10_52:43;
  1063. uint64_t eid:4;
  1064. uint64_t pid:6;
  1065. #else
  1066. uint64_t pid:6;
  1067. uint64_t eid:4;
  1068. uint64_t reserved_10_52:43;
  1069. uint64_t qos_mask:8;
  1070. uint64_t reserved_61_63:3;
  1071. #endif
  1072. } s;
  1073. };
  1074. union cvmx_pko_mem_port_rate0 {
  1075. uint64_t u64;
  1076. struct cvmx_pko_mem_port_rate0_s {
  1077. #ifdef __BIG_ENDIAN_BITFIELD
  1078. uint64_t reserved_51_63:13;
  1079. uint64_t rate_word:19;
  1080. uint64_t rate_pkt:24;
  1081. uint64_t reserved_7_7:1;
  1082. uint64_t pid:7;
  1083. #else
  1084. uint64_t pid:7;
  1085. uint64_t reserved_7_7:1;
  1086. uint64_t rate_pkt:24;
  1087. uint64_t rate_word:19;
  1088. uint64_t reserved_51_63:13;
  1089. #endif
  1090. } s;
  1091. struct cvmx_pko_mem_port_rate0_cn52xx {
  1092. #ifdef __BIG_ENDIAN_BITFIELD
  1093. uint64_t reserved_51_63:13;
  1094. uint64_t rate_word:19;
  1095. uint64_t rate_pkt:24;
  1096. uint64_t reserved_6_7:2;
  1097. uint64_t pid:6;
  1098. #else
  1099. uint64_t pid:6;
  1100. uint64_t reserved_6_7:2;
  1101. uint64_t rate_pkt:24;
  1102. uint64_t rate_word:19;
  1103. uint64_t reserved_51_63:13;
  1104. #endif
  1105. } cn52xx;
  1106. };
  1107. union cvmx_pko_mem_port_rate1 {
  1108. uint64_t u64;
  1109. struct cvmx_pko_mem_port_rate1_s {
  1110. #ifdef __BIG_ENDIAN_BITFIELD
  1111. uint64_t reserved_32_63:32;
  1112. uint64_t rate_lim:24;
  1113. uint64_t reserved_7_7:1;
  1114. uint64_t pid:7;
  1115. #else
  1116. uint64_t pid:7;
  1117. uint64_t reserved_7_7:1;
  1118. uint64_t rate_lim:24;
  1119. uint64_t reserved_32_63:32;
  1120. #endif
  1121. } s;
  1122. struct cvmx_pko_mem_port_rate1_cn52xx {
  1123. #ifdef __BIG_ENDIAN_BITFIELD
  1124. uint64_t reserved_32_63:32;
  1125. uint64_t rate_lim:24;
  1126. uint64_t reserved_6_7:2;
  1127. uint64_t pid:6;
  1128. #else
  1129. uint64_t pid:6;
  1130. uint64_t reserved_6_7:2;
  1131. uint64_t rate_lim:24;
  1132. uint64_t reserved_32_63:32;
  1133. #endif
  1134. } cn52xx;
  1135. };
  1136. union cvmx_pko_mem_queue_ptrs {
  1137. uint64_t u64;
  1138. struct cvmx_pko_mem_queue_ptrs_s {
  1139. #ifdef __BIG_ENDIAN_BITFIELD
  1140. uint64_t s_tail:1;
  1141. uint64_t static_p:1;
  1142. uint64_t static_q:1;
  1143. uint64_t qos_mask:8;
  1144. uint64_t buf_ptr:36;
  1145. uint64_t tail:1;
  1146. uint64_t index:3;
  1147. uint64_t port:6;
  1148. uint64_t queue:7;
  1149. #else
  1150. uint64_t queue:7;
  1151. uint64_t port:6;
  1152. uint64_t index:3;
  1153. uint64_t tail:1;
  1154. uint64_t buf_ptr:36;
  1155. uint64_t qos_mask:8;
  1156. uint64_t static_q:1;
  1157. uint64_t static_p:1;
  1158. uint64_t s_tail:1;
  1159. #endif
  1160. } s;
  1161. };
  1162. union cvmx_pko_mem_queue_qos {
  1163. uint64_t u64;
  1164. struct cvmx_pko_mem_queue_qos_s {
  1165. #ifdef __BIG_ENDIAN_BITFIELD
  1166. uint64_t reserved_61_63:3;
  1167. uint64_t qos_mask:8;
  1168. uint64_t reserved_13_52:40;
  1169. uint64_t pid:6;
  1170. uint64_t qid:7;
  1171. #else
  1172. uint64_t qid:7;
  1173. uint64_t pid:6;
  1174. uint64_t reserved_13_52:40;
  1175. uint64_t qos_mask:8;
  1176. uint64_t reserved_61_63:3;
  1177. #endif
  1178. } s;
  1179. };
  1180. union cvmx_pko_mem_throttle_int {
  1181. uint64_t u64;
  1182. struct cvmx_pko_mem_throttle_int_s {
  1183. #ifdef __BIG_ENDIAN_BITFIELD
  1184. uint64_t reserved_47_63:17;
  1185. uint64_t word:15;
  1186. uint64_t reserved_14_31:18;
  1187. uint64_t packet:6;
  1188. uint64_t reserved_5_7:3;
  1189. uint64_t intr:5;
  1190. #else
  1191. uint64_t intr:5;
  1192. uint64_t reserved_5_7:3;
  1193. uint64_t packet:6;
  1194. uint64_t reserved_14_31:18;
  1195. uint64_t word:15;
  1196. uint64_t reserved_47_63:17;
  1197. #endif
  1198. } s;
  1199. };
  1200. union cvmx_pko_mem_throttle_pipe {
  1201. uint64_t u64;
  1202. struct cvmx_pko_mem_throttle_pipe_s {
  1203. #ifdef __BIG_ENDIAN_BITFIELD
  1204. uint64_t reserved_47_63:17;
  1205. uint64_t word:15;
  1206. uint64_t reserved_14_31:18;
  1207. uint64_t packet:6;
  1208. uint64_t reserved_7_7:1;
  1209. uint64_t pipe:7;
  1210. #else
  1211. uint64_t pipe:7;
  1212. uint64_t reserved_7_7:1;
  1213. uint64_t packet:6;
  1214. uint64_t reserved_14_31:18;
  1215. uint64_t word:15;
  1216. uint64_t reserved_47_63:17;
  1217. #endif
  1218. } s;
  1219. };
  1220. union cvmx_pko_reg_bist_result {
  1221. uint64_t u64;
  1222. struct cvmx_pko_reg_bist_result_s {
  1223. #ifdef __BIG_ENDIAN_BITFIELD
  1224. uint64_t reserved_0_63:64;
  1225. #else
  1226. uint64_t reserved_0_63:64;
  1227. #endif
  1228. } s;
  1229. struct cvmx_pko_reg_bist_result_cn30xx {
  1230. #ifdef __BIG_ENDIAN_BITFIELD
  1231. uint64_t reserved_27_63:37;
  1232. uint64_t psb2:5;
  1233. uint64_t count:1;
  1234. uint64_t rif:1;
  1235. uint64_t wif:1;
  1236. uint64_t ncb:1;
  1237. uint64_t out:1;
  1238. uint64_t crc:1;
  1239. uint64_t chk:1;
  1240. uint64_t qsb:2;
  1241. uint64_t qcb:2;
  1242. uint64_t pdb:4;
  1243. uint64_t psb:7;
  1244. #else
  1245. uint64_t psb:7;
  1246. uint64_t pdb:4;
  1247. uint64_t qcb:2;
  1248. uint64_t qsb:2;
  1249. uint64_t chk:1;
  1250. uint64_t crc:1;
  1251. uint64_t out:1;
  1252. uint64_t ncb:1;
  1253. uint64_t wif:1;
  1254. uint64_t rif:1;
  1255. uint64_t count:1;
  1256. uint64_t psb2:5;
  1257. uint64_t reserved_27_63:37;
  1258. #endif
  1259. } cn30xx;
  1260. struct cvmx_pko_reg_bist_result_cn50xx {
  1261. #ifdef __BIG_ENDIAN_BITFIELD
  1262. uint64_t reserved_33_63:31;
  1263. uint64_t csr:1;
  1264. uint64_t iob:1;
  1265. uint64_t out_crc:1;
  1266. uint64_t out_ctl:3;
  1267. uint64_t out_sta:1;
  1268. uint64_t out_wif:1;
  1269. uint64_t prt_chk:3;
  1270. uint64_t prt_nxt:1;
  1271. uint64_t prt_psb:6;
  1272. uint64_t ncb_inb:2;
  1273. uint64_t prt_qcb:2;
  1274. uint64_t prt_qsb:3;
  1275. uint64_t dat_dat:4;
  1276. uint64_t dat_ptr:4;
  1277. #else
  1278. uint64_t dat_ptr:4;
  1279. uint64_t dat_dat:4;
  1280. uint64_t prt_qsb:3;
  1281. uint64_t prt_qcb:2;
  1282. uint64_t ncb_inb:2;
  1283. uint64_t prt_psb:6;
  1284. uint64_t prt_nxt:1;
  1285. uint64_t prt_chk:3;
  1286. uint64_t out_wif:1;
  1287. uint64_t out_sta:1;
  1288. uint64_t out_ctl:3;
  1289. uint64_t out_crc:1;
  1290. uint64_t iob:1;
  1291. uint64_t csr:1;
  1292. uint64_t reserved_33_63:31;
  1293. #endif
  1294. } cn50xx;
  1295. struct cvmx_pko_reg_bist_result_cn52xx {
  1296. #ifdef __BIG_ENDIAN_BITFIELD
  1297. uint64_t reserved_35_63:29;
  1298. uint64_t csr:1;
  1299. uint64_t iob:1;
  1300. uint64_t out_dat:1;
  1301. uint64_t out_ctl:3;
  1302. uint64_t out_sta:1;
  1303. uint64_t out_wif:1;
  1304. uint64_t prt_chk:3;
  1305. uint64_t prt_nxt:1;
  1306. uint64_t prt_psb:8;
  1307. uint64_t ncb_inb:2;
  1308. uint64_t prt_qcb:2;
  1309. uint64_t prt_qsb:3;
  1310. uint64_t prt_ctl:2;
  1311. uint64_t dat_dat:2;
  1312. uint64_t dat_ptr:4;
  1313. #else
  1314. uint64_t dat_ptr:4;
  1315. uint64_t dat_dat:2;
  1316. uint64_t prt_ctl:2;
  1317. uint64_t prt_qsb:3;
  1318. uint64_t prt_qcb:2;
  1319. uint64_t ncb_inb:2;
  1320. uint64_t prt_psb:8;
  1321. uint64_t prt_nxt:1;
  1322. uint64_t prt_chk:3;
  1323. uint64_t out_wif:1;
  1324. uint64_t out_sta:1;
  1325. uint64_t out_ctl:3;
  1326. uint64_t out_dat:1;
  1327. uint64_t iob:1;
  1328. uint64_t csr:1;
  1329. uint64_t reserved_35_63:29;
  1330. #endif
  1331. } cn52xx;
  1332. struct cvmx_pko_reg_bist_result_cn68xx {
  1333. #ifdef __BIG_ENDIAN_BITFIELD
  1334. uint64_t reserved_36_63:28;
  1335. uint64_t crc:1;
  1336. uint64_t csr:1;
  1337. uint64_t iob:1;
  1338. uint64_t out_dat:1;
  1339. uint64_t reserved_31_31:1;
  1340. uint64_t out_ctl:2;
  1341. uint64_t out_sta:1;
  1342. uint64_t out_wif:1;
  1343. uint64_t prt_chk:3;
  1344. uint64_t prt_nxt:1;
  1345. uint64_t prt_psb7:1;
  1346. uint64_t reserved_21_21:1;
  1347. uint64_t prt_psb:6;
  1348. uint64_t ncb_inb:2;
  1349. uint64_t prt_qcb:2;
  1350. uint64_t prt_qsb:3;
  1351. uint64_t prt_ctl:2;
  1352. uint64_t dat_dat:2;
  1353. uint64_t dat_ptr:4;
  1354. #else
  1355. uint64_t dat_ptr:4;
  1356. uint64_t dat_dat:2;
  1357. uint64_t prt_ctl:2;
  1358. uint64_t prt_qsb:3;
  1359. uint64_t prt_qcb:2;
  1360. uint64_t ncb_inb:2;
  1361. uint64_t prt_psb:6;
  1362. uint64_t reserved_21_21:1;
  1363. uint64_t prt_psb7:1;
  1364. uint64_t prt_nxt:1;
  1365. uint64_t prt_chk:3;
  1366. uint64_t out_wif:1;
  1367. uint64_t out_sta:1;
  1368. uint64_t out_ctl:2;
  1369. uint64_t reserved_31_31:1;
  1370. uint64_t out_dat:1;
  1371. uint64_t iob:1;
  1372. uint64_t csr:1;
  1373. uint64_t crc:1;
  1374. uint64_t reserved_36_63:28;
  1375. #endif
  1376. } cn68xx;
  1377. struct cvmx_pko_reg_bist_result_cn68xxp1 {
  1378. #ifdef __BIG_ENDIAN_BITFIELD
  1379. uint64_t reserved_35_63:29;
  1380. uint64_t csr:1;
  1381. uint64_t iob:1;
  1382. uint64_t out_dat:1;
  1383. uint64_t reserved_31_31:1;
  1384. uint64_t out_ctl:2;
  1385. uint64_t out_sta:1;
  1386. uint64_t out_wif:1;
  1387. uint64_t prt_chk:3;
  1388. uint64_t prt_nxt:1;
  1389. uint64_t prt_psb7:1;
  1390. uint64_t reserved_21_21:1;
  1391. uint64_t prt_psb:6;
  1392. uint64_t ncb_inb:2;
  1393. uint64_t prt_qcb:2;
  1394. uint64_t prt_qsb:3;
  1395. uint64_t prt_ctl:2;
  1396. uint64_t dat_dat:2;
  1397. uint64_t dat_ptr:4;
  1398. #else
  1399. uint64_t dat_ptr:4;
  1400. uint64_t dat_dat:2;
  1401. uint64_t prt_ctl:2;
  1402. uint64_t prt_qsb:3;
  1403. uint64_t prt_qcb:2;
  1404. uint64_t ncb_inb:2;
  1405. uint64_t prt_psb:6;
  1406. uint64_t reserved_21_21:1;
  1407. uint64_t prt_psb7:1;
  1408. uint64_t prt_nxt:1;
  1409. uint64_t prt_chk:3;
  1410. uint64_t out_wif:1;
  1411. uint64_t out_sta:1;
  1412. uint64_t out_ctl:2;
  1413. uint64_t reserved_31_31:1;
  1414. uint64_t out_dat:1;
  1415. uint64_t iob:1;
  1416. uint64_t csr:1;
  1417. uint64_t reserved_35_63:29;
  1418. #endif
  1419. } cn68xxp1;
  1420. };
  1421. union cvmx_pko_reg_cmd_buf {
  1422. uint64_t u64;
  1423. struct cvmx_pko_reg_cmd_buf_s {
  1424. #ifdef __BIG_ENDIAN_BITFIELD
  1425. uint64_t reserved_23_63:41;
  1426. uint64_t pool:3;
  1427. uint64_t reserved_13_19:7;
  1428. uint64_t size:13;
  1429. #else
  1430. uint64_t size:13;
  1431. uint64_t reserved_13_19:7;
  1432. uint64_t pool:3;
  1433. uint64_t reserved_23_63:41;
  1434. #endif
  1435. } s;
  1436. };
  1437. union cvmx_pko_reg_crc_ctlx {
  1438. uint64_t u64;
  1439. struct cvmx_pko_reg_crc_ctlx_s {
  1440. #ifdef __BIG_ENDIAN_BITFIELD
  1441. uint64_t reserved_2_63:62;
  1442. uint64_t invres:1;
  1443. uint64_t refin:1;
  1444. #else
  1445. uint64_t refin:1;
  1446. uint64_t invres:1;
  1447. uint64_t reserved_2_63:62;
  1448. #endif
  1449. } s;
  1450. };
  1451. union cvmx_pko_reg_crc_enable {
  1452. uint64_t u64;
  1453. struct cvmx_pko_reg_crc_enable_s {
  1454. #ifdef __BIG_ENDIAN_BITFIELD
  1455. uint64_t reserved_32_63:32;
  1456. uint64_t enable:32;
  1457. #else
  1458. uint64_t enable:32;
  1459. uint64_t reserved_32_63:32;
  1460. #endif
  1461. } s;
  1462. };
  1463. union cvmx_pko_reg_crc_ivx {
  1464. uint64_t u64;
  1465. struct cvmx_pko_reg_crc_ivx_s {
  1466. #ifdef __BIG_ENDIAN_BITFIELD
  1467. uint64_t reserved_32_63:32;
  1468. uint64_t iv:32;
  1469. #else
  1470. uint64_t iv:32;
  1471. uint64_t reserved_32_63:32;
  1472. #endif
  1473. } s;
  1474. };
  1475. union cvmx_pko_reg_debug0 {
  1476. uint64_t u64;
  1477. struct cvmx_pko_reg_debug0_s {
  1478. #ifdef __BIG_ENDIAN_BITFIELD
  1479. uint64_t asserts:64;
  1480. #else
  1481. uint64_t asserts:64;
  1482. #endif
  1483. } s;
  1484. struct cvmx_pko_reg_debug0_cn30xx {
  1485. #ifdef __BIG_ENDIAN_BITFIELD
  1486. uint64_t reserved_17_63:47;
  1487. uint64_t asserts:17;
  1488. #else
  1489. uint64_t asserts:17;
  1490. uint64_t reserved_17_63:47;
  1491. #endif
  1492. } cn30xx;
  1493. };
  1494. union cvmx_pko_reg_debug1 {
  1495. uint64_t u64;
  1496. struct cvmx_pko_reg_debug1_s {
  1497. #ifdef __BIG_ENDIAN_BITFIELD
  1498. uint64_t asserts:64;
  1499. #else
  1500. uint64_t asserts:64;
  1501. #endif
  1502. } s;
  1503. };
  1504. union cvmx_pko_reg_debug2 {
  1505. uint64_t u64;
  1506. struct cvmx_pko_reg_debug2_s {
  1507. #ifdef __BIG_ENDIAN_BITFIELD
  1508. uint64_t asserts:64;
  1509. #else
  1510. uint64_t asserts:64;
  1511. #endif
  1512. } s;
  1513. };
  1514. union cvmx_pko_reg_debug3 {
  1515. uint64_t u64;
  1516. struct cvmx_pko_reg_debug3_s {
  1517. #ifdef __BIG_ENDIAN_BITFIELD
  1518. uint64_t asserts:64;
  1519. #else
  1520. uint64_t asserts:64;
  1521. #endif
  1522. } s;
  1523. };
  1524. union cvmx_pko_reg_debug4 {
  1525. uint64_t u64;
  1526. struct cvmx_pko_reg_debug4_s {
  1527. #ifdef __BIG_ENDIAN_BITFIELD
  1528. uint64_t asserts:64;
  1529. #else
  1530. uint64_t asserts:64;
  1531. #endif
  1532. } s;
  1533. };
  1534. union cvmx_pko_reg_engine_inflight {
  1535. uint64_t u64;
  1536. struct cvmx_pko_reg_engine_inflight_s {
  1537. #ifdef __BIG_ENDIAN_BITFIELD
  1538. uint64_t engine15:4;
  1539. uint64_t engine14:4;
  1540. uint64_t engine13:4;
  1541. uint64_t engine12:4;
  1542. uint64_t engine11:4;
  1543. uint64_t engine10:4;
  1544. uint64_t engine9:4;
  1545. uint64_t engine8:4;
  1546. uint64_t engine7:4;
  1547. uint64_t engine6:4;
  1548. uint64_t engine5:4;
  1549. uint64_t engine4:4;
  1550. uint64_t engine3:4;
  1551. uint64_t engine2:4;
  1552. uint64_t engine1:4;
  1553. uint64_t engine0:4;
  1554. #else
  1555. uint64_t engine0:4;
  1556. uint64_t engine1:4;
  1557. uint64_t engine2:4;
  1558. uint64_t engine3:4;
  1559. uint64_t engine4:4;
  1560. uint64_t engine5:4;
  1561. uint64_t engine6:4;
  1562. uint64_t engine7:4;
  1563. uint64_t engine8:4;
  1564. uint64_t engine9:4;
  1565. uint64_t engine10:4;
  1566. uint64_t engine11:4;
  1567. uint64_t engine12:4;
  1568. uint64_t engine13:4;
  1569. uint64_t engine14:4;
  1570. uint64_t engine15:4;
  1571. #endif
  1572. } s;
  1573. struct cvmx_pko_reg_engine_inflight_cn52xx {
  1574. #ifdef __BIG_ENDIAN_BITFIELD
  1575. uint64_t reserved_40_63:24;
  1576. uint64_t engine9:4;
  1577. uint64_t engine8:4;
  1578. uint64_t engine7:4;
  1579. uint64_t engine6:4;
  1580. uint64_t engine5:4;
  1581. uint64_t engine4:4;
  1582. uint64_t engine3:4;
  1583. uint64_t engine2:4;
  1584. uint64_t engine1:4;
  1585. uint64_t engine0:4;
  1586. #else
  1587. uint64_t engine0:4;
  1588. uint64_t engine1:4;
  1589. uint64_t engine2:4;
  1590. uint64_t engine3:4;
  1591. uint64_t engine4:4;
  1592. uint64_t engine5:4;
  1593. uint64_t engine6:4;
  1594. uint64_t engine7:4;
  1595. uint64_t engine8:4;
  1596. uint64_t engine9:4;
  1597. uint64_t reserved_40_63:24;
  1598. #endif
  1599. } cn52xx;
  1600. struct cvmx_pko_reg_engine_inflight_cn61xx {
  1601. #ifdef __BIG_ENDIAN_BITFIELD
  1602. uint64_t reserved_56_63:8;
  1603. uint64_t engine13:4;
  1604. uint64_t engine12:4;
  1605. uint64_t engine11:4;
  1606. uint64_t engine10:4;
  1607. uint64_t engine9:4;
  1608. uint64_t engine8:4;
  1609. uint64_t engine7:4;
  1610. uint64_t engine6:4;
  1611. uint64_t engine5:4;
  1612. uint64_t engine4:4;
  1613. uint64_t engine3:4;
  1614. uint64_t engine2:4;
  1615. uint64_t engine1:4;
  1616. uint64_t engine0:4;
  1617. #else
  1618. uint64_t engine0:4;
  1619. uint64_t engine1:4;
  1620. uint64_t engine2:4;
  1621. uint64_t engine3:4;
  1622. uint64_t engine4:4;
  1623. uint64_t engine5:4;
  1624. uint64_t engine6:4;
  1625. uint64_t engine7:4;
  1626. uint64_t engine8:4;
  1627. uint64_t engine9:4;
  1628. uint64_t engine10:4;
  1629. uint64_t engine11:4;
  1630. uint64_t engine12:4;
  1631. uint64_t engine13:4;
  1632. uint64_t reserved_56_63:8;
  1633. #endif
  1634. } cn61xx;
  1635. struct cvmx_pko_reg_engine_inflight_cn63xx {
  1636. #ifdef __BIG_ENDIAN_BITFIELD
  1637. uint64_t reserved_48_63:16;
  1638. uint64_t engine11:4;
  1639. uint64_t engine10:4;
  1640. uint64_t engine9:4;
  1641. uint64_t engine8:4;
  1642. uint64_t engine7:4;
  1643. uint64_t engine6:4;
  1644. uint64_t engine5:4;
  1645. uint64_t engine4:4;
  1646. uint64_t engine3:4;
  1647. uint64_t engine2:4;
  1648. uint64_t engine1:4;
  1649. uint64_t engine0:4;
  1650. #else
  1651. uint64_t engine0:4;
  1652. uint64_t engine1:4;
  1653. uint64_t engine2:4;
  1654. uint64_t engine3:4;
  1655. uint64_t engine4:4;
  1656. uint64_t engine5:4;
  1657. uint64_t engine6:4;
  1658. uint64_t engine7:4;
  1659. uint64_t engine8:4;
  1660. uint64_t engine9:4;
  1661. uint64_t engine10:4;
  1662. uint64_t engine11:4;
  1663. uint64_t reserved_48_63:16;
  1664. #endif
  1665. } cn63xx;
  1666. };
  1667. union cvmx_pko_reg_engine_inflight1 {
  1668. uint64_t u64;
  1669. struct cvmx_pko_reg_engine_inflight1_s {
  1670. #ifdef __BIG_ENDIAN_BITFIELD
  1671. uint64_t reserved_16_63:48;
  1672. uint64_t engine19:4;
  1673. uint64_t engine18:4;
  1674. uint64_t engine17:4;
  1675. uint64_t engine16:4;
  1676. #else
  1677. uint64_t engine16:4;
  1678. uint64_t engine17:4;
  1679. uint64_t engine18:4;
  1680. uint64_t engine19:4;
  1681. uint64_t reserved_16_63:48;
  1682. #endif
  1683. } s;
  1684. };
  1685. union cvmx_pko_reg_engine_storagex {
  1686. uint64_t u64;
  1687. struct cvmx_pko_reg_engine_storagex_s {
  1688. #ifdef __BIG_ENDIAN_BITFIELD
  1689. uint64_t engine15:4;
  1690. uint64_t engine14:4;
  1691. uint64_t engine13:4;
  1692. uint64_t engine12:4;
  1693. uint64_t engine11:4;
  1694. uint64_t engine10:4;
  1695. uint64_t engine9:4;
  1696. uint64_t engine8:4;
  1697. uint64_t engine7:4;
  1698. uint64_t engine6:4;
  1699. uint64_t engine5:4;
  1700. uint64_t engine4:4;
  1701. uint64_t engine3:4;
  1702. uint64_t engine2:4;
  1703. uint64_t engine1:4;
  1704. uint64_t engine0:4;
  1705. #else
  1706. uint64_t engine0:4;
  1707. uint64_t engine1:4;
  1708. uint64_t engine2:4;
  1709. uint64_t engine3:4;
  1710. uint64_t engine4:4;
  1711. uint64_t engine5:4;
  1712. uint64_t engine6:4;
  1713. uint64_t engine7:4;
  1714. uint64_t engine8:4;
  1715. uint64_t engine9:4;
  1716. uint64_t engine10:4;
  1717. uint64_t engine11:4;
  1718. uint64_t engine12:4;
  1719. uint64_t engine13:4;
  1720. uint64_t engine14:4;
  1721. uint64_t engine15:4;
  1722. #endif
  1723. } s;
  1724. };
  1725. union cvmx_pko_reg_engine_thresh {
  1726. uint64_t u64;
  1727. struct cvmx_pko_reg_engine_thresh_s {
  1728. #ifdef __BIG_ENDIAN_BITFIELD
  1729. uint64_t reserved_20_63:44;
  1730. uint64_t mask:20;
  1731. #else
  1732. uint64_t mask:20;
  1733. uint64_t reserved_20_63:44;
  1734. #endif
  1735. } s;
  1736. struct cvmx_pko_reg_engine_thresh_cn52xx {
  1737. #ifdef __BIG_ENDIAN_BITFIELD
  1738. uint64_t reserved_10_63:54;
  1739. uint64_t mask:10;
  1740. #else
  1741. uint64_t mask:10;
  1742. uint64_t reserved_10_63:54;
  1743. #endif
  1744. } cn52xx;
  1745. struct cvmx_pko_reg_engine_thresh_cn61xx {
  1746. #ifdef __BIG_ENDIAN_BITFIELD
  1747. uint64_t reserved_14_63:50;
  1748. uint64_t mask:14;
  1749. #else
  1750. uint64_t mask:14;
  1751. uint64_t reserved_14_63:50;
  1752. #endif
  1753. } cn61xx;
  1754. struct cvmx_pko_reg_engine_thresh_cn63xx {
  1755. #ifdef __BIG_ENDIAN_BITFIELD
  1756. uint64_t reserved_12_63:52;
  1757. uint64_t mask:12;
  1758. #else
  1759. uint64_t mask:12;
  1760. uint64_t reserved_12_63:52;
  1761. #endif
  1762. } cn63xx;
  1763. };
  1764. union cvmx_pko_reg_error {
  1765. uint64_t u64;
  1766. struct cvmx_pko_reg_error_s {
  1767. #ifdef __BIG_ENDIAN_BITFIELD
  1768. uint64_t reserved_4_63:60;
  1769. uint64_t loopback:1;
  1770. uint64_t currzero:1;
  1771. uint64_t doorbell:1;
  1772. uint64_t parity:1;
  1773. #else
  1774. uint64_t parity:1;
  1775. uint64_t doorbell:1;
  1776. uint64_t currzero:1;
  1777. uint64_t loopback:1;
  1778. uint64_t reserved_4_63:60;
  1779. #endif
  1780. } s;
  1781. struct cvmx_pko_reg_error_cn30xx {
  1782. #ifdef __BIG_ENDIAN_BITFIELD
  1783. uint64_t reserved_2_63:62;
  1784. uint64_t doorbell:1;
  1785. uint64_t parity:1;
  1786. #else
  1787. uint64_t parity:1;
  1788. uint64_t doorbell:1;
  1789. uint64_t reserved_2_63:62;
  1790. #endif
  1791. } cn30xx;
  1792. struct cvmx_pko_reg_error_cn50xx {
  1793. #ifdef __BIG_ENDIAN_BITFIELD
  1794. uint64_t reserved_3_63:61;
  1795. uint64_t currzero:1;
  1796. uint64_t doorbell:1;
  1797. uint64_t parity:1;
  1798. #else
  1799. uint64_t parity:1;
  1800. uint64_t doorbell:1;
  1801. uint64_t currzero:1;
  1802. uint64_t reserved_3_63:61;
  1803. #endif
  1804. } cn50xx;
  1805. };
  1806. union cvmx_pko_reg_flags {
  1807. uint64_t u64;
  1808. struct cvmx_pko_reg_flags_s {
  1809. #ifdef __BIG_ENDIAN_BITFIELD
  1810. uint64_t reserved_9_63:55;
  1811. uint64_t dis_perf3:1;
  1812. uint64_t dis_perf2:1;
  1813. uint64_t dis_perf1:1;
  1814. uint64_t dis_perf0:1;
  1815. uint64_t ena_throttle:1;
  1816. uint64_t reset:1;
  1817. uint64_t store_be:1;
  1818. uint64_t ena_dwb:1;
  1819. uint64_t ena_pko:1;
  1820. #else
  1821. uint64_t ena_pko:1;
  1822. uint64_t ena_dwb:1;
  1823. uint64_t store_be:1;
  1824. uint64_t reset:1;
  1825. uint64_t ena_throttle:1;
  1826. uint64_t dis_perf0:1;
  1827. uint64_t dis_perf1:1;
  1828. uint64_t dis_perf2:1;
  1829. uint64_t dis_perf3:1;
  1830. uint64_t reserved_9_63:55;
  1831. #endif
  1832. } s;
  1833. struct cvmx_pko_reg_flags_cn30xx {
  1834. #ifdef __BIG_ENDIAN_BITFIELD
  1835. uint64_t reserved_4_63:60;
  1836. uint64_t reset:1;
  1837. uint64_t store_be:1;
  1838. uint64_t ena_dwb:1;
  1839. uint64_t ena_pko:1;
  1840. #else
  1841. uint64_t ena_pko:1;
  1842. uint64_t ena_dwb:1;
  1843. uint64_t store_be:1;
  1844. uint64_t reset:1;
  1845. uint64_t reserved_4_63:60;
  1846. #endif
  1847. } cn30xx;
  1848. struct cvmx_pko_reg_flags_cn61xx {
  1849. #ifdef __BIG_ENDIAN_BITFIELD
  1850. uint64_t reserved_9_63:55;
  1851. uint64_t dis_perf3:1;
  1852. uint64_t dis_perf2:1;
  1853. uint64_t reserved_4_6:3;
  1854. uint64_t reset:1;
  1855. uint64_t store_be:1;
  1856. uint64_t ena_dwb:1;
  1857. uint64_t ena_pko:1;
  1858. #else
  1859. uint64_t ena_pko:1;
  1860. uint64_t ena_dwb:1;
  1861. uint64_t store_be:1;
  1862. uint64_t reset:1;
  1863. uint64_t reserved_4_6:3;
  1864. uint64_t dis_perf2:1;
  1865. uint64_t dis_perf3:1;
  1866. uint64_t reserved_9_63:55;
  1867. #endif
  1868. } cn61xx;
  1869. struct cvmx_pko_reg_flags_cn68xxp1 {
  1870. #ifdef __BIG_ENDIAN_BITFIELD
  1871. uint64_t reserved_7_63:57;
  1872. uint64_t dis_perf1:1;
  1873. uint64_t dis_perf0:1;
  1874. uint64_t ena_throttle:1;
  1875. uint64_t reset:1;
  1876. uint64_t store_be:1;
  1877. uint64_t ena_dwb:1;
  1878. uint64_t ena_pko:1;
  1879. #else
  1880. uint64_t ena_pko:1;
  1881. uint64_t ena_dwb:1;
  1882. uint64_t store_be:1;
  1883. uint64_t reset:1;
  1884. uint64_t ena_throttle:1;
  1885. uint64_t dis_perf0:1;
  1886. uint64_t dis_perf1:1;
  1887. uint64_t reserved_7_63:57;
  1888. #endif
  1889. } cn68xxp1;
  1890. };
  1891. union cvmx_pko_reg_gmx_port_mode {
  1892. uint64_t u64;
  1893. struct cvmx_pko_reg_gmx_port_mode_s {
  1894. #ifdef __BIG_ENDIAN_BITFIELD
  1895. uint64_t reserved_6_63:58;
  1896. uint64_t mode1:3;
  1897. uint64_t mode0:3;
  1898. #else
  1899. uint64_t mode0:3;
  1900. uint64_t mode1:3;
  1901. uint64_t reserved_6_63:58;
  1902. #endif
  1903. } s;
  1904. };
  1905. union cvmx_pko_reg_int_mask {
  1906. uint64_t u64;
  1907. struct cvmx_pko_reg_int_mask_s {
  1908. #ifdef __BIG_ENDIAN_BITFIELD
  1909. uint64_t reserved_4_63:60;
  1910. uint64_t loopback:1;
  1911. uint64_t currzero:1;
  1912. uint64_t doorbell:1;
  1913. uint64_t parity:1;
  1914. #else
  1915. uint64_t parity:1;
  1916. uint64_t doorbell:1;
  1917. uint64_t currzero:1;
  1918. uint64_t loopback:1;
  1919. uint64_t reserved_4_63:60;
  1920. #endif
  1921. } s;
  1922. struct cvmx_pko_reg_int_mask_cn30xx {
  1923. #ifdef __BIG_ENDIAN_BITFIELD
  1924. uint64_t reserved_2_63:62;
  1925. uint64_t doorbell:1;
  1926. uint64_t parity:1;
  1927. #else
  1928. uint64_t parity:1;
  1929. uint64_t doorbell:1;
  1930. uint64_t reserved_2_63:62;
  1931. #endif
  1932. } cn30xx;
  1933. struct cvmx_pko_reg_int_mask_cn50xx {
  1934. #ifdef __BIG_ENDIAN_BITFIELD
  1935. uint64_t reserved_3_63:61;
  1936. uint64_t currzero:1;
  1937. uint64_t doorbell:1;
  1938. uint64_t parity:1;
  1939. #else
  1940. uint64_t parity:1;
  1941. uint64_t doorbell:1;
  1942. uint64_t currzero:1;
  1943. uint64_t reserved_3_63:61;
  1944. #endif
  1945. } cn50xx;
  1946. };
  1947. union cvmx_pko_reg_loopback_bpid {
  1948. uint64_t u64;
  1949. struct cvmx_pko_reg_loopback_bpid_s {
  1950. #ifdef __BIG_ENDIAN_BITFIELD
  1951. uint64_t reserved_59_63:5;
  1952. uint64_t bpid7:6;
  1953. uint64_t reserved_52_52:1;
  1954. uint64_t bpid6:6;
  1955. uint64_t reserved_45_45:1;
  1956. uint64_t bpid5:6;
  1957. uint64_t reserved_38_38:1;
  1958. uint64_t bpid4:6;
  1959. uint64_t reserved_31_31:1;
  1960. uint64_t bpid3:6;
  1961. uint64_t reserved_24_24:1;
  1962. uint64_t bpid2:6;
  1963. uint64_t reserved_17_17:1;
  1964. uint64_t bpid1:6;
  1965. uint64_t reserved_10_10:1;
  1966. uint64_t bpid0:6;
  1967. uint64_t reserved_0_3:4;
  1968. #else
  1969. uint64_t reserved_0_3:4;
  1970. uint64_t bpid0:6;
  1971. uint64_t reserved_10_10:1;
  1972. uint64_t bpid1:6;
  1973. uint64_t reserved_17_17:1;
  1974. uint64_t bpid2:6;
  1975. uint64_t reserved_24_24:1;
  1976. uint64_t bpid3:6;
  1977. uint64_t reserved_31_31:1;
  1978. uint64_t bpid4:6;
  1979. uint64_t reserved_38_38:1;
  1980. uint64_t bpid5:6;
  1981. uint64_t reserved_45_45:1;
  1982. uint64_t bpid6:6;
  1983. uint64_t reserved_52_52:1;
  1984. uint64_t bpid7:6;
  1985. uint64_t reserved_59_63:5;
  1986. #endif
  1987. } s;
  1988. };
  1989. union cvmx_pko_reg_loopback_pkind {
  1990. uint64_t u64;
  1991. struct cvmx_pko_reg_loopback_pkind_s {
  1992. #ifdef __BIG_ENDIAN_BITFIELD
  1993. uint64_t reserved_59_63:5;
  1994. uint64_t pkind7:6;
  1995. uint64_t reserved_52_52:1;
  1996. uint64_t pkind6:6;
  1997. uint64_t reserved_45_45:1;
  1998. uint64_t pkind5:6;
  1999. uint64_t reserved_38_38:1;
  2000. uint64_t pkind4:6;
  2001. uint64_t reserved_31_31:1;
  2002. uint64_t pkind3:6;
  2003. uint64_t reserved_24_24:1;
  2004. uint64_t pkind2:6;
  2005. uint64_t reserved_17_17:1;
  2006. uint64_t pkind1:6;
  2007. uint64_t reserved_10_10:1;
  2008. uint64_t pkind0:6;
  2009. uint64_t num_ports:4;
  2010. #else
  2011. uint64_t num_ports:4;
  2012. uint64_t pkind0:6;
  2013. uint64_t reserved_10_10:1;
  2014. uint64_t pkind1:6;
  2015. uint64_t reserved_17_17:1;
  2016. uint64_t pkind2:6;
  2017. uint64_t reserved_24_24:1;
  2018. uint64_t pkind3:6;
  2019. uint64_t reserved_31_31:1;
  2020. uint64_t pkind4:6;
  2021. uint64_t reserved_38_38:1;
  2022. uint64_t pkind5:6;
  2023. uint64_t reserved_45_45:1;
  2024. uint64_t pkind6:6;
  2025. uint64_t reserved_52_52:1;
  2026. uint64_t pkind7:6;
  2027. uint64_t reserved_59_63:5;
  2028. #endif
  2029. } s;
  2030. };
  2031. union cvmx_pko_reg_min_pkt {
  2032. uint64_t u64;
  2033. struct cvmx_pko_reg_min_pkt_s {
  2034. #ifdef __BIG_ENDIAN_BITFIELD
  2035. uint64_t size7:8;
  2036. uint64_t size6:8;
  2037. uint64_t size5:8;
  2038. uint64_t size4:8;
  2039. uint64_t size3:8;
  2040. uint64_t size2:8;
  2041. uint64_t size1:8;
  2042. uint64_t size0:8;
  2043. #else
  2044. uint64_t size0:8;
  2045. uint64_t size1:8;
  2046. uint64_t size2:8;
  2047. uint64_t size3:8;
  2048. uint64_t size4:8;
  2049. uint64_t size5:8;
  2050. uint64_t size6:8;
  2051. uint64_t size7:8;
  2052. #endif
  2053. } s;
  2054. };
  2055. union cvmx_pko_reg_preempt {
  2056. uint64_t u64;
  2057. struct cvmx_pko_reg_preempt_s {
  2058. #ifdef __BIG_ENDIAN_BITFIELD
  2059. uint64_t reserved_16_63:48;
  2060. uint64_t min_size:16;
  2061. #else
  2062. uint64_t min_size:16;
  2063. uint64_t reserved_16_63:48;
  2064. #endif
  2065. } s;
  2066. };
  2067. union cvmx_pko_reg_queue_mode {
  2068. uint64_t u64;
  2069. struct cvmx_pko_reg_queue_mode_s {
  2070. #ifdef __BIG_ENDIAN_BITFIELD
  2071. uint64_t reserved_2_63:62;
  2072. uint64_t mode:2;
  2073. #else
  2074. uint64_t mode:2;
  2075. uint64_t reserved_2_63:62;
  2076. #endif
  2077. } s;
  2078. };
  2079. union cvmx_pko_reg_queue_preempt {
  2080. uint64_t u64;
  2081. struct cvmx_pko_reg_queue_preempt_s {
  2082. #ifdef __BIG_ENDIAN_BITFIELD
  2083. uint64_t reserved_2_63:62;
  2084. uint64_t preemptee:1;
  2085. uint64_t preempter:1;
  2086. #else
  2087. uint64_t preempter:1;
  2088. uint64_t preemptee:1;
  2089. uint64_t reserved_2_63:62;
  2090. #endif
  2091. } s;
  2092. };
  2093. union cvmx_pko_reg_queue_ptrs1 {
  2094. uint64_t u64;
  2095. struct cvmx_pko_reg_queue_ptrs1_s {
  2096. #ifdef __BIG_ENDIAN_BITFIELD
  2097. uint64_t reserved_2_63:62;
  2098. uint64_t idx3:1;
  2099. uint64_t qid7:1;
  2100. #else
  2101. uint64_t qid7:1;
  2102. uint64_t idx3:1;
  2103. uint64_t reserved_2_63:62;
  2104. #endif
  2105. } s;
  2106. };
  2107. union cvmx_pko_reg_read_idx {
  2108. uint64_t u64;
  2109. struct cvmx_pko_reg_read_idx_s {
  2110. #ifdef __BIG_ENDIAN_BITFIELD
  2111. uint64_t reserved_16_63:48;
  2112. uint64_t inc:8;
  2113. uint64_t index:8;
  2114. #else
  2115. uint64_t index:8;
  2116. uint64_t inc:8;
  2117. uint64_t reserved_16_63:48;
  2118. #endif
  2119. } s;
  2120. };
  2121. union cvmx_pko_reg_throttle {
  2122. uint64_t u64;
  2123. struct cvmx_pko_reg_throttle_s {
  2124. #ifdef __BIG_ENDIAN_BITFIELD
  2125. uint64_t reserved_32_63:32;
  2126. uint64_t int_mask:32;
  2127. #else
  2128. uint64_t int_mask:32;
  2129. uint64_t reserved_32_63:32;
  2130. #endif
  2131. } s;
  2132. };
  2133. union cvmx_pko_reg_timestamp {
  2134. uint64_t u64;
  2135. struct cvmx_pko_reg_timestamp_s {
  2136. #ifdef __BIG_ENDIAN_BITFIELD
  2137. uint64_t reserved_4_63:60;
  2138. uint64_t wqe_word:4;
  2139. #else
  2140. uint64_t wqe_word:4;
  2141. uint64_t reserved_4_63:60;
  2142. #endif
  2143. } s;
  2144. };
  2145. #endif