cvmx-pci-defs.h 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: [email protected]
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_PCI_DEFS_H__
  28. #define __CVMX_PCI_DEFS_H__
  29. #define CVMX_PCI_BAR1_INDEXX(offset) (0x0000000000000100ull + ((offset) & 31) * 4)
  30. #define CVMX_PCI_BIST_REG (0x00000000000001C0ull)
  31. #define CVMX_PCI_CFG00 (0x0000000000000000ull)
  32. #define CVMX_PCI_CFG01 (0x0000000000000004ull)
  33. #define CVMX_PCI_CFG02 (0x0000000000000008ull)
  34. #define CVMX_PCI_CFG03 (0x000000000000000Cull)
  35. #define CVMX_PCI_CFG04 (0x0000000000000010ull)
  36. #define CVMX_PCI_CFG05 (0x0000000000000014ull)
  37. #define CVMX_PCI_CFG06 (0x0000000000000018ull)
  38. #define CVMX_PCI_CFG07 (0x000000000000001Cull)
  39. #define CVMX_PCI_CFG08 (0x0000000000000020ull)
  40. #define CVMX_PCI_CFG09 (0x0000000000000024ull)
  41. #define CVMX_PCI_CFG10 (0x0000000000000028ull)
  42. #define CVMX_PCI_CFG11 (0x000000000000002Cull)
  43. #define CVMX_PCI_CFG12 (0x0000000000000030ull)
  44. #define CVMX_PCI_CFG13 (0x0000000000000034ull)
  45. #define CVMX_PCI_CFG15 (0x000000000000003Cull)
  46. #define CVMX_PCI_CFG16 (0x0000000000000040ull)
  47. #define CVMX_PCI_CFG17 (0x0000000000000044ull)
  48. #define CVMX_PCI_CFG18 (0x0000000000000048ull)
  49. #define CVMX_PCI_CFG19 (0x000000000000004Cull)
  50. #define CVMX_PCI_CFG20 (0x0000000000000050ull)
  51. #define CVMX_PCI_CFG21 (0x0000000000000054ull)
  52. #define CVMX_PCI_CFG22 (0x0000000000000058ull)
  53. #define CVMX_PCI_CFG56 (0x00000000000000E0ull)
  54. #define CVMX_PCI_CFG57 (0x00000000000000E4ull)
  55. #define CVMX_PCI_CFG58 (0x00000000000000E8ull)
  56. #define CVMX_PCI_CFG59 (0x00000000000000ECull)
  57. #define CVMX_PCI_CFG60 (0x00000000000000F0ull)
  58. #define CVMX_PCI_CFG61 (0x00000000000000F4ull)
  59. #define CVMX_PCI_CFG62 (0x00000000000000F8ull)
  60. #define CVMX_PCI_CFG63 (0x00000000000000FCull)
  61. #define CVMX_PCI_CNT_REG (0x00000000000001B8ull)
  62. #define CVMX_PCI_CTL_STATUS_2 (0x000000000000018Cull)
  63. #define CVMX_PCI_DBELL_X(offset) (0x0000000000000080ull + ((offset) & 3) * 8)
  64. #define CVMX_PCI_DMA_CNT0 CVMX_PCI_DMA_CNTX(0)
  65. #define CVMX_PCI_DMA_CNT1 CVMX_PCI_DMA_CNTX(1)
  66. #define CVMX_PCI_DMA_CNTX(offset) (0x00000000000000A0ull + ((offset) & 1) * 8)
  67. #define CVMX_PCI_DMA_INT_LEV0 CVMX_PCI_DMA_INT_LEVX(0)
  68. #define CVMX_PCI_DMA_INT_LEV1 CVMX_PCI_DMA_INT_LEVX(1)
  69. #define CVMX_PCI_DMA_INT_LEVX(offset) (0x00000000000000A4ull + ((offset) & 1) * 8)
  70. #define CVMX_PCI_DMA_TIME0 CVMX_PCI_DMA_TIMEX(0)
  71. #define CVMX_PCI_DMA_TIME1 CVMX_PCI_DMA_TIMEX(1)
  72. #define CVMX_PCI_DMA_TIMEX(offset) (0x00000000000000B0ull + ((offset) & 1) * 4)
  73. #define CVMX_PCI_INSTR_COUNT0 CVMX_PCI_INSTR_COUNTX(0)
  74. #define CVMX_PCI_INSTR_COUNT1 CVMX_PCI_INSTR_COUNTX(1)
  75. #define CVMX_PCI_INSTR_COUNT2 CVMX_PCI_INSTR_COUNTX(2)
  76. #define CVMX_PCI_INSTR_COUNT3 CVMX_PCI_INSTR_COUNTX(3)
  77. #define CVMX_PCI_INSTR_COUNTX(offset) (0x0000000000000084ull + ((offset) & 3) * 8)
  78. #define CVMX_PCI_INT_ENB (0x0000000000000038ull)
  79. #define CVMX_PCI_INT_ENB2 (0x00000000000001A0ull)
  80. #define CVMX_PCI_INT_SUM (0x0000000000000030ull)
  81. #define CVMX_PCI_INT_SUM2 (0x0000000000000198ull)
  82. #define CVMX_PCI_MSI_RCV (0x00000000000000F0ull)
  83. #define CVMX_PCI_PKTS_SENT0 CVMX_PCI_PKTS_SENTX(0)
  84. #define CVMX_PCI_PKTS_SENT1 CVMX_PCI_PKTS_SENTX(1)
  85. #define CVMX_PCI_PKTS_SENT2 CVMX_PCI_PKTS_SENTX(2)
  86. #define CVMX_PCI_PKTS_SENT3 CVMX_PCI_PKTS_SENTX(3)
  87. #define CVMX_PCI_PKTS_SENTX(offset) (0x0000000000000040ull + ((offset) & 3) * 16)
  88. #define CVMX_PCI_PKTS_SENT_INT_LEV0 CVMX_PCI_PKTS_SENT_INT_LEVX(0)
  89. #define CVMX_PCI_PKTS_SENT_INT_LEV1 CVMX_PCI_PKTS_SENT_INT_LEVX(1)
  90. #define CVMX_PCI_PKTS_SENT_INT_LEV2 CVMX_PCI_PKTS_SENT_INT_LEVX(2)
  91. #define CVMX_PCI_PKTS_SENT_INT_LEV3 CVMX_PCI_PKTS_SENT_INT_LEVX(3)
  92. #define CVMX_PCI_PKTS_SENT_INT_LEVX(offset) (0x0000000000000048ull + ((offset) & 3) * 16)
  93. #define CVMX_PCI_PKTS_SENT_TIME0 CVMX_PCI_PKTS_SENT_TIMEX(0)
  94. #define CVMX_PCI_PKTS_SENT_TIME1 CVMX_PCI_PKTS_SENT_TIMEX(1)
  95. #define CVMX_PCI_PKTS_SENT_TIME2 CVMX_PCI_PKTS_SENT_TIMEX(2)
  96. #define CVMX_PCI_PKTS_SENT_TIME3 CVMX_PCI_PKTS_SENT_TIMEX(3)
  97. #define CVMX_PCI_PKTS_SENT_TIMEX(offset) (0x000000000000004Cull + ((offset) & 3) * 16)
  98. #define CVMX_PCI_PKT_CREDITS0 CVMX_PCI_PKT_CREDITSX(0)
  99. #define CVMX_PCI_PKT_CREDITS1 CVMX_PCI_PKT_CREDITSX(1)
  100. #define CVMX_PCI_PKT_CREDITS2 CVMX_PCI_PKT_CREDITSX(2)
  101. #define CVMX_PCI_PKT_CREDITS3 CVMX_PCI_PKT_CREDITSX(3)
  102. #define CVMX_PCI_PKT_CREDITSX(offset) (0x0000000000000044ull + ((offset) & 3) * 16)
  103. #define CVMX_PCI_READ_CMD_6 (0x0000000000000180ull)
  104. #define CVMX_PCI_READ_CMD_C (0x0000000000000184ull)
  105. #define CVMX_PCI_READ_CMD_E (0x0000000000000188ull)
  106. #define CVMX_PCI_READ_TIMEOUT (CVMX_ADD_IO_SEG(0x00011F00000000B0ull))
  107. #define CVMX_PCI_SCM_REG (0x00000000000001A8ull)
  108. #define CVMX_PCI_TSR_REG (0x00000000000001B0ull)
  109. #define CVMX_PCI_WIN_RD_ADDR (0x0000000000000008ull)
  110. #define CVMX_PCI_WIN_RD_DATA (0x0000000000000020ull)
  111. #define CVMX_PCI_WIN_WR_ADDR (0x0000000000000000ull)
  112. #define CVMX_PCI_WIN_WR_DATA (0x0000000000000010ull)
  113. #define CVMX_PCI_WIN_WR_MASK (0x0000000000000018ull)
  114. union cvmx_pci_bar1_indexx {
  115. uint32_t u32;
  116. struct cvmx_pci_bar1_indexx_s {
  117. #ifdef __BIG_ENDIAN_BITFIELD
  118. uint32_t reserved_18_31:14;
  119. uint32_t addr_idx:14;
  120. uint32_t ca:1;
  121. uint32_t end_swp:2;
  122. uint32_t addr_v:1;
  123. #else
  124. uint32_t addr_v:1;
  125. uint32_t end_swp:2;
  126. uint32_t ca:1;
  127. uint32_t addr_idx:14;
  128. uint32_t reserved_18_31:14;
  129. #endif
  130. } s;
  131. };
  132. union cvmx_pci_bist_reg {
  133. uint64_t u64;
  134. struct cvmx_pci_bist_reg_s {
  135. #ifdef __BIG_ENDIAN_BITFIELD
  136. uint64_t reserved_10_63:54;
  137. uint64_t rsp_bs:1;
  138. uint64_t dma0_bs:1;
  139. uint64_t cmd0_bs:1;
  140. uint64_t cmd_bs:1;
  141. uint64_t csr2p_bs:1;
  142. uint64_t csrr_bs:1;
  143. uint64_t rsp2p_bs:1;
  144. uint64_t csr2n_bs:1;
  145. uint64_t dat2n_bs:1;
  146. uint64_t dbg2n_bs:1;
  147. #else
  148. uint64_t dbg2n_bs:1;
  149. uint64_t dat2n_bs:1;
  150. uint64_t csr2n_bs:1;
  151. uint64_t rsp2p_bs:1;
  152. uint64_t csrr_bs:1;
  153. uint64_t csr2p_bs:1;
  154. uint64_t cmd_bs:1;
  155. uint64_t cmd0_bs:1;
  156. uint64_t dma0_bs:1;
  157. uint64_t rsp_bs:1;
  158. uint64_t reserved_10_63:54;
  159. #endif
  160. } s;
  161. };
  162. union cvmx_pci_cfg00 {
  163. uint32_t u32;
  164. struct cvmx_pci_cfg00_s {
  165. #ifdef __BIG_ENDIAN_BITFIELD
  166. uint32_t devid:16;
  167. uint32_t vendid:16;
  168. #else
  169. uint32_t vendid:16;
  170. uint32_t devid:16;
  171. #endif
  172. } s;
  173. };
  174. union cvmx_pci_cfg01 {
  175. uint32_t u32;
  176. struct cvmx_pci_cfg01_s {
  177. #ifdef __BIG_ENDIAN_BITFIELD
  178. uint32_t dpe:1;
  179. uint32_t sse:1;
  180. uint32_t rma:1;
  181. uint32_t rta:1;
  182. uint32_t sta:1;
  183. uint32_t devt:2;
  184. uint32_t mdpe:1;
  185. uint32_t fbb:1;
  186. uint32_t reserved_22_22:1;
  187. uint32_t m66:1;
  188. uint32_t cle:1;
  189. uint32_t i_stat:1;
  190. uint32_t reserved_11_18:8;
  191. uint32_t i_dis:1;
  192. uint32_t fbbe:1;
  193. uint32_t see:1;
  194. uint32_t ads:1;
  195. uint32_t pee:1;
  196. uint32_t vps:1;
  197. uint32_t mwice:1;
  198. uint32_t scse:1;
  199. uint32_t me:1;
  200. uint32_t msae:1;
  201. uint32_t isae:1;
  202. #else
  203. uint32_t isae:1;
  204. uint32_t msae:1;
  205. uint32_t me:1;
  206. uint32_t scse:1;
  207. uint32_t mwice:1;
  208. uint32_t vps:1;
  209. uint32_t pee:1;
  210. uint32_t ads:1;
  211. uint32_t see:1;
  212. uint32_t fbbe:1;
  213. uint32_t i_dis:1;
  214. uint32_t reserved_11_18:8;
  215. uint32_t i_stat:1;
  216. uint32_t cle:1;
  217. uint32_t m66:1;
  218. uint32_t reserved_22_22:1;
  219. uint32_t fbb:1;
  220. uint32_t mdpe:1;
  221. uint32_t devt:2;
  222. uint32_t sta:1;
  223. uint32_t rta:1;
  224. uint32_t rma:1;
  225. uint32_t sse:1;
  226. uint32_t dpe:1;
  227. #endif
  228. } s;
  229. };
  230. union cvmx_pci_cfg02 {
  231. uint32_t u32;
  232. struct cvmx_pci_cfg02_s {
  233. #ifdef __BIG_ENDIAN_BITFIELD
  234. uint32_t cc:24;
  235. uint32_t rid:8;
  236. #else
  237. uint32_t rid:8;
  238. uint32_t cc:24;
  239. #endif
  240. } s;
  241. };
  242. union cvmx_pci_cfg03 {
  243. uint32_t u32;
  244. struct cvmx_pci_cfg03_s {
  245. #ifdef __BIG_ENDIAN_BITFIELD
  246. uint32_t bcap:1;
  247. uint32_t brb:1;
  248. uint32_t reserved_28_29:2;
  249. uint32_t bcod:4;
  250. uint32_t ht:8;
  251. uint32_t lt:8;
  252. uint32_t cls:8;
  253. #else
  254. uint32_t cls:8;
  255. uint32_t lt:8;
  256. uint32_t ht:8;
  257. uint32_t bcod:4;
  258. uint32_t reserved_28_29:2;
  259. uint32_t brb:1;
  260. uint32_t bcap:1;
  261. #endif
  262. } s;
  263. };
  264. union cvmx_pci_cfg04 {
  265. uint32_t u32;
  266. struct cvmx_pci_cfg04_s {
  267. #ifdef __BIG_ENDIAN_BITFIELD
  268. uint32_t lbase:20;
  269. uint32_t lbasez:8;
  270. uint32_t pf:1;
  271. uint32_t typ:2;
  272. uint32_t mspc:1;
  273. #else
  274. uint32_t mspc:1;
  275. uint32_t typ:2;
  276. uint32_t pf:1;
  277. uint32_t lbasez:8;
  278. uint32_t lbase:20;
  279. #endif
  280. } s;
  281. };
  282. union cvmx_pci_cfg05 {
  283. uint32_t u32;
  284. struct cvmx_pci_cfg05_s {
  285. #ifdef __BIG_ENDIAN_BITFIELD
  286. uint32_t hbase:32;
  287. #else
  288. uint32_t hbase:32;
  289. #endif
  290. } s;
  291. };
  292. union cvmx_pci_cfg06 {
  293. uint32_t u32;
  294. struct cvmx_pci_cfg06_s {
  295. #ifdef __BIG_ENDIAN_BITFIELD
  296. uint32_t lbase:5;
  297. uint32_t lbasez:23;
  298. uint32_t pf:1;
  299. uint32_t typ:2;
  300. uint32_t mspc:1;
  301. #else
  302. uint32_t mspc:1;
  303. uint32_t typ:2;
  304. uint32_t pf:1;
  305. uint32_t lbasez:23;
  306. uint32_t lbase:5;
  307. #endif
  308. } s;
  309. };
  310. union cvmx_pci_cfg07 {
  311. uint32_t u32;
  312. struct cvmx_pci_cfg07_s {
  313. #ifdef __BIG_ENDIAN_BITFIELD
  314. uint32_t hbase:32;
  315. #else
  316. uint32_t hbase:32;
  317. #endif
  318. } s;
  319. };
  320. union cvmx_pci_cfg08 {
  321. uint32_t u32;
  322. struct cvmx_pci_cfg08_s {
  323. #ifdef __BIG_ENDIAN_BITFIELD
  324. uint32_t lbasez:28;
  325. uint32_t pf:1;
  326. uint32_t typ:2;
  327. uint32_t mspc:1;
  328. #else
  329. uint32_t mspc:1;
  330. uint32_t typ:2;
  331. uint32_t pf:1;
  332. uint32_t lbasez:28;
  333. #endif
  334. } s;
  335. };
  336. union cvmx_pci_cfg09 {
  337. uint32_t u32;
  338. struct cvmx_pci_cfg09_s {
  339. #ifdef __BIG_ENDIAN_BITFIELD
  340. uint32_t hbase:25;
  341. uint32_t hbasez:7;
  342. #else
  343. uint32_t hbasez:7;
  344. uint32_t hbase:25;
  345. #endif
  346. } s;
  347. };
  348. union cvmx_pci_cfg10 {
  349. uint32_t u32;
  350. struct cvmx_pci_cfg10_s {
  351. #ifdef __BIG_ENDIAN_BITFIELD
  352. uint32_t cisp:32;
  353. #else
  354. uint32_t cisp:32;
  355. #endif
  356. } s;
  357. };
  358. union cvmx_pci_cfg11 {
  359. uint32_t u32;
  360. struct cvmx_pci_cfg11_s {
  361. #ifdef __BIG_ENDIAN_BITFIELD
  362. uint32_t ssid:16;
  363. uint32_t ssvid:16;
  364. #else
  365. uint32_t ssvid:16;
  366. uint32_t ssid:16;
  367. #endif
  368. } s;
  369. };
  370. union cvmx_pci_cfg12 {
  371. uint32_t u32;
  372. struct cvmx_pci_cfg12_s {
  373. #ifdef __BIG_ENDIAN_BITFIELD
  374. uint32_t erbar:16;
  375. uint32_t erbarz:5;
  376. uint32_t reserved_1_10:10;
  377. uint32_t erbar_en:1;
  378. #else
  379. uint32_t erbar_en:1;
  380. uint32_t reserved_1_10:10;
  381. uint32_t erbarz:5;
  382. uint32_t erbar:16;
  383. #endif
  384. } s;
  385. };
  386. union cvmx_pci_cfg13 {
  387. uint32_t u32;
  388. struct cvmx_pci_cfg13_s {
  389. #ifdef __BIG_ENDIAN_BITFIELD
  390. uint32_t reserved_8_31:24;
  391. uint32_t cp:8;
  392. #else
  393. uint32_t cp:8;
  394. uint32_t reserved_8_31:24;
  395. #endif
  396. } s;
  397. };
  398. union cvmx_pci_cfg15 {
  399. uint32_t u32;
  400. struct cvmx_pci_cfg15_s {
  401. #ifdef __BIG_ENDIAN_BITFIELD
  402. uint32_t ml:8;
  403. uint32_t mg:8;
  404. uint32_t inta:8;
  405. uint32_t il:8;
  406. #else
  407. uint32_t il:8;
  408. uint32_t inta:8;
  409. uint32_t mg:8;
  410. uint32_t ml:8;
  411. #endif
  412. } s;
  413. };
  414. union cvmx_pci_cfg16 {
  415. uint32_t u32;
  416. struct cvmx_pci_cfg16_s {
  417. #ifdef __BIG_ENDIAN_BITFIELD
  418. uint32_t trdnpr:1;
  419. uint32_t trdard:1;
  420. uint32_t rdsati:1;
  421. uint32_t trdrs:1;
  422. uint32_t trtae:1;
  423. uint32_t twsei:1;
  424. uint32_t twsen:1;
  425. uint32_t twtae:1;
  426. uint32_t tmae:1;
  427. uint32_t tslte:3;
  428. uint32_t tilt:4;
  429. uint32_t pbe:12;
  430. uint32_t dppmr:1;
  431. uint32_t reserved_2_2:1;
  432. uint32_t tswc:1;
  433. uint32_t mltd:1;
  434. #else
  435. uint32_t mltd:1;
  436. uint32_t tswc:1;
  437. uint32_t reserved_2_2:1;
  438. uint32_t dppmr:1;
  439. uint32_t pbe:12;
  440. uint32_t tilt:4;
  441. uint32_t tslte:3;
  442. uint32_t tmae:1;
  443. uint32_t twtae:1;
  444. uint32_t twsen:1;
  445. uint32_t twsei:1;
  446. uint32_t trtae:1;
  447. uint32_t trdrs:1;
  448. uint32_t rdsati:1;
  449. uint32_t trdard:1;
  450. uint32_t trdnpr:1;
  451. #endif
  452. } s;
  453. };
  454. union cvmx_pci_cfg17 {
  455. uint32_t u32;
  456. struct cvmx_pci_cfg17_s {
  457. #ifdef __BIG_ENDIAN_BITFIELD
  458. uint32_t tscme:32;
  459. #else
  460. uint32_t tscme:32;
  461. #endif
  462. } s;
  463. };
  464. union cvmx_pci_cfg18 {
  465. uint32_t u32;
  466. struct cvmx_pci_cfg18_s {
  467. #ifdef __BIG_ENDIAN_BITFIELD
  468. uint32_t tdsrps:32;
  469. #else
  470. uint32_t tdsrps:32;
  471. #endif
  472. } s;
  473. };
  474. union cvmx_pci_cfg19 {
  475. uint32_t u32;
  476. struct cvmx_pci_cfg19_s {
  477. #ifdef __BIG_ENDIAN_BITFIELD
  478. uint32_t mrbcm:1;
  479. uint32_t mrbci:1;
  480. uint32_t mdwe:1;
  481. uint32_t mdre:1;
  482. uint32_t mdrimc:1;
  483. uint32_t mdrrmc:3;
  484. uint32_t tmes:8;
  485. uint32_t teci:1;
  486. uint32_t tmei:1;
  487. uint32_t tmse:1;
  488. uint32_t tmdpes:1;
  489. uint32_t tmapes:1;
  490. uint32_t reserved_9_10:2;
  491. uint32_t tibcd:1;
  492. uint32_t tibde:1;
  493. uint32_t reserved_6_6:1;
  494. uint32_t tidomc:1;
  495. uint32_t tdomc:5;
  496. #else
  497. uint32_t tdomc:5;
  498. uint32_t tidomc:1;
  499. uint32_t reserved_6_6:1;
  500. uint32_t tibde:1;
  501. uint32_t tibcd:1;
  502. uint32_t reserved_9_10:2;
  503. uint32_t tmapes:1;
  504. uint32_t tmdpes:1;
  505. uint32_t tmse:1;
  506. uint32_t tmei:1;
  507. uint32_t teci:1;
  508. uint32_t tmes:8;
  509. uint32_t mdrrmc:3;
  510. uint32_t mdrimc:1;
  511. uint32_t mdre:1;
  512. uint32_t mdwe:1;
  513. uint32_t mrbci:1;
  514. uint32_t mrbcm:1;
  515. #endif
  516. } s;
  517. };
  518. union cvmx_pci_cfg20 {
  519. uint32_t u32;
  520. struct cvmx_pci_cfg20_s {
  521. #ifdef __BIG_ENDIAN_BITFIELD
  522. uint32_t mdsp:32;
  523. #else
  524. uint32_t mdsp:32;
  525. #endif
  526. } s;
  527. };
  528. union cvmx_pci_cfg21 {
  529. uint32_t u32;
  530. struct cvmx_pci_cfg21_s {
  531. #ifdef __BIG_ENDIAN_BITFIELD
  532. uint32_t scmre:32;
  533. #else
  534. uint32_t scmre:32;
  535. #endif
  536. } s;
  537. };
  538. union cvmx_pci_cfg22 {
  539. uint32_t u32;
  540. struct cvmx_pci_cfg22_s {
  541. #ifdef __BIG_ENDIAN_BITFIELD
  542. uint32_t mac:7;
  543. uint32_t reserved_19_24:6;
  544. uint32_t flush:1;
  545. uint32_t mra:1;
  546. uint32_t mtta:1;
  547. uint32_t mrv:8;
  548. uint32_t mttv:8;
  549. #else
  550. uint32_t mttv:8;
  551. uint32_t mrv:8;
  552. uint32_t mtta:1;
  553. uint32_t mra:1;
  554. uint32_t flush:1;
  555. uint32_t reserved_19_24:6;
  556. uint32_t mac:7;
  557. #endif
  558. } s;
  559. };
  560. union cvmx_pci_cfg56 {
  561. uint32_t u32;
  562. struct cvmx_pci_cfg56_s {
  563. #ifdef __BIG_ENDIAN_BITFIELD
  564. uint32_t reserved_23_31:9;
  565. uint32_t most:3;
  566. uint32_t mmbc:2;
  567. uint32_t roe:1;
  568. uint32_t dpere:1;
  569. uint32_t ncp:8;
  570. uint32_t pxcid:8;
  571. #else
  572. uint32_t pxcid:8;
  573. uint32_t ncp:8;
  574. uint32_t dpere:1;
  575. uint32_t roe:1;
  576. uint32_t mmbc:2;
  577. uint32_t most:3;
  578. uint32_t reserved_23_31:9;
  579. #endif
  580. } s;
  581. };
  582. union cvmx_pci_cfg57 {
  583. uint32_t u32;
  584. struct cvmx_pci_cfg57_s {
  585. #ifdef __BIG_ENDIAN_BITFIELD
  586. uint32_t reserved_30_31:2;
  587. uint32_t scemr:1;
  588. uint32_t mcrsd:3;
  589. uint32_t mostd:3;
  590. uint32_t mmrbcd:2;
  591. uint32_t dc:1;
  592. uint32_t usc:1;
  593. uint32_t scd:1;
  594. uint32_t m133:1;
  595. uint32_t w64:1;
  596. uint32_t bn:8;
  597. uint32_t dn:5;
  598. uint32_t fn:3;
  599. #else
  600. uint32_t fn:3;
  601. uint32_t dn:5;
  602. uint32_t bn:8;
  603. uint32_t w64:1;
  604. uint32_t m133:1;
  605. uint32_t scd:1;
  606. uint32_t usc:1;
  607. uint32_t dc:1;
  608. uint32_t mmrbcd:2;
  609. uint32_t mostd:3;
  610. uint32_t mcrsd:3;
  611. uint32_t scemr:1;
  612. uint32_t reserved_30_31:2;
  613. #endif
  614. } s;
  615. };
  616. union cvmx_pci_cfg58 {
  617. uint32_t u32;
  618. struct cvmx_pci_cfg58_s {
  619. #ifdef __BIG_ENDIAN_BITFIELD
  620. uint32_t pmes:5;
  621. uint32_t d2s:1;
  622. uint32_t d1s:1;
  623. uint32_t auxc:3;
  624. uint32_t dsi:1;
  625. uint32_t reserved_20_20:1;
  626. uint32_t pmec:1;
  627. uint32_t pcimiv:3;
  628. uint32_t ncp:8;
  629. uint32_t pmcid:8;
  630. #else
  631. uint32_t pmcid:8;
  632. uint32_t ncp:8;
  633. uint32_t pcimiv:3;
  634. uint32_t pmec:1;
  635. uint32_t reserved_20_20:1;
  636. uint32_t dsi:1;
  637. uint32_t auxc:3;
  638. uint32_t d1s:1;
  639. uint32_t d2s:1;
  640. uint32_t pmes:5;
  641. #endif
  642. } s;
  643. };
  644. union cvmx_pci_cfg59 {
  645. uint32_t u32;
  646. struct cvmx_pci_cfg59_s {
  647. #ifdef __BIG_ENDIAN_BITFIELD
  648. uint32_t pmdia:8;
  649. uint32_t bpccen:1;
  650. uint32_t bd3h:1;
  651. uint32_t reserved_16_21:6;
  652. uint32_t pmess:1;
  653. uint32_t pmedsia:2;
  654. uint32_t pmds:4;
  655. uint32_t pmeens:1;
  656. uint32_t reserved_2_7:6;
  657. uint32_t ps:2;
  658. #else
  659. uint32_t ps:2;
  660. uint32_t reserved_2_7:6;
  661. uint32_t pmeens:1;
  662. uint32_t pmds:4;
  663. uint32_t pmedsia:2;
  664. uint32_t pmess:1;
  665. uint32_t reserved_16_21:6;
  666. uint32_t bd3h:1;
  667. uint32_t bpccen:1;
  668. uint32_t pmdia:8;
  669. #endif
  670. } s;
  671. };
  672. union cvmx_pci_cfg60 {
  673. uint32_t u32;
  674. struct cvmx_pci_cfg60_s {
  675. #ifdef __BIG_ENDIAN_BITFIELD
  676. uint32_t reserved_24_31:8;
  677. uint32_t m64:1;
  678. uint32_t mme:3;
  679. uint32_t mmc:3;
  680. uint32_t msien:1;
  681. uint32_t ncp:8;
  682. uint32_t msicid:8;
  683. #else
  684. uint32_t msicid:8;
  685. uint32_t ncp:8;
  686. uint32_t msien:1;
  687. uint32_t mmc:3;
  688. uint32_t mme:3;
  689. uint32_t m64:1;
  690. uint32_t reserved_24_31:8;
  691. #endif
  692. } s;
  693. };
  694. union cvmx_pci_cfg61 {
  695. uint32_t u32;
  696. struct cvmx_pci_cfg61_s {
  697. #ifdef __BIG_ENDIAN_BITFIELD
  698. uint32_t msi31t2:30;
  699. uint32_t reserved_0_1:2;
  700. #else
  701. uint32_t reserved_0_1:2;
  702. uint32_t msi31t2:30;
  703. #endif
  704. } s;
  705. };
  706. union cvmx_pci_cfg62 {
  707. uint32_t u32;
  708. struct cvmx_pci_cfg62_s {
  709. #ifdef __BIG_ENDIAN_BITFIELD
  710. uint32_t msi:32;
  711. #else
  712. uint32_t msi:32;
  713. #endif
  714. } s;
  715. };
  716. union cvmx_pci_cfg63 {
  717. uint32_t u32;
  718. struct cvmx_pci_cfg63_s {
  719. #ifdef __BIG_ENDIAN_BITFIELD
  720. uint32_t reserved_16_31:16;
  721. uint32_t msimd:16;
  722. #else
  723. uint32_t msimd:16;
  724. uint32_t reserved_16_31:16;
  725. #endif
  726. } s;
  727. };
  728. union cvmx_pci_cnt_reg {
  729. uint64_t u64;
  730. struct cvmx_pci_cnt_reg_s {
  731. #ifdef __BIG_ENDIAN_BITFIELD
  732. uint64_t reserved_38_63:26;
  733. uint64_t hm_pcix:1;
  734. uint64_t hm_speed:2;
  735. uint64_t ap_pcix:1;
  736. uint64_t ap_speed:2;
  737. uint64_t pcicnt:32;
  738. #else
  739. uint64_t pcicnt:32;
  740. uint64_t ap_speed:2;
  741. uint64_t ap_pcix:1;
  742. uint64_t hm_speed:2;
  743. uint64_t hm_pcix:1;
  744. uint64_t reserved_38_63:26;
  745. #endif
  746. } s;
  747. };
  748. union cvmx_pci_ctl_status_2 {
  749. uint32_t u32;
  750. struct cvmx_pci_ctl_status_2_s {
  751. #ifdef __BIG_ENDIAN_BITFIELD
  752. uint32_t reserved_29_31:3;
  753. uint32_t bb1_hole:3;
  754. uint32_t bb1_siz:1;
  755. uint32_t bb_ca:1;
  756. uint32_t bb_es:2;
  757. uint32_t bb1:1;
  758. uint32_t bb0:1;
  759. uint32_t erst_n:1;
  760. uint32_t bar2pres:1;
  761. uint32_t scmtyp:1;
  762. uint32_t scm:1;
  763. uint32_t en_wfilt:1;
  764. uint32_t reserved_14_14:1;
  765. uint32_t ap_pcix:1;
  766. uint32_t ap_64ad:1;
  767. uint32_t b12_bist:1;
  768. uint32_t pmo_amod:1;
  769. uint32_t pmo_fpc:3;
  770. uint32_t tsr_hwm:3;
  771. uint32_t bar2_enb:1;
  772. uint32_t bar2_esx:2;
  773. uint32_t bar2_cax:1;
  774. #else
  775. uint32_t bar2_cax:1;
  776. uint32_t bar2_esx:2;
  777. uint32_t bar2_enb:1;
  778. uint32_t tsr_hwm:3;
  779. uint32_t pmo_fpc:3;
  780. uint32_t pmo_amod:1;
  781. uint32_t b12_bist:1;
  782. uint32_t ap_64ad:1;
  783. uint32_t ap_pcix:1;
  784. uint32_t reserved_14_14:1;
  785. uint32_t en_wfilt:1;
  786. uint32_t scm:1;
  787. uint32_t scmtyp:1;
  788. uint32_t bar2pres:1;
  789. uint32_t erst_n:1;
  790. uint32_t bb0:1;
  791. uint32_t bb1:1;
  792. uint32_t bb_es:2;
  793. uint32_t bb_ca:1;
  794. uint32_t bb1_siz:1;
  795. uint32_t bb1_hole:3;
  796. uint32_t reserved_29_31:3;
  797. #endif
  798. } s;
  799. struct cvmx_pci_ctl_status_2_cn31xx {
  800. #ifdef __BIG_ENDIAN_BITFIELD
  801. uint32_t reserved_20_31:12;
  802. uint32_t erst_n:1;
  803. uint32_t bar2pres:1;
  804. uint32_t scmtyp:1;
  805. uint32_t scm:1;
  806. uint32_t en_wfilt:1;
  807. uint32_t reserved_14_14:1;
  808. uint32_t ap_pcix:1;
  809. uint32_t ap_64ad:1;
  810. uint32_t b12_bist:1;
  811. uint32_t pmo_amod:1;
  812. uint32_t pmo_fpc:3;
  813. uint32_t tsr_hwm:3;
  814. uint32_t bar2_enb:1;
  815. uint32_t bar2_esx:2;
  816. uint32_t bar2_cax:1;
  817. #else
  818. uint32_t bar2_cax:1;
  819. uint32_t bar2_esx:2;
  820. uint32_t bar2_enb:1;
  821. uint32_t tsr_hwm:3;
  822. uint32_t pmo_fpc:3;
  823. uint32_t pmo_amod:1;
  824. uint32_t b12_bist:1;
  825. uint32_t ap_64ad:1;
  826. uint32_t ap_pcix:1;
  827. uint32_t reserved_14_14:1;
  828. uint32_t en_wfilt:1;
  829. uint32_t scm:1;
  830. uint32_t scmtyp:1;
  831. uint32_t bar2pres:1;
  832. uint32_t erst_n:1;
  833. uint32_t reserved_20_31:12;
  834. #endif
  835. } cn31xx;
  836. };
  837. union cvmx_pci_dbellx {
  838. uint32_t u32;
  839. struct cvmx_pci_dbellx_s {
  840. #ifdef __BIG_ENDIAN_BITFIELD
  841. uint32_t reserved_16_31:16;
  842. uint32_t inc_val:16;
  843. #else
  844. uint32_t inc_val:16;
  845. uint32_t reserved_16_31:16;
  846. #endif
  847. } s;
  848. };
  849. union cvmx_pci_dma_cntx {
  850. uint32_t u32;
  851. struct cvmx_pci_dma_cntx_s {
  852. #ifdef __BIG_ENDIAN_BITFIELD
  853. uint32_t dma_cnt:32;
  854. #else
  855. uint32_t dma_cnt:32;
  856. #endif
  857. } s;
  858. };
  859. union cvmx_pci_dma_int_levx {
  860. uint32_t u32;
  861. struct cvmx_pci_dma_int_levx_s {
  862. #ifdef __BIG_ENDIAN_BITFIELD
  863. uint32_t pkt_cnt:32;
  864. #else
  865. uint32_t pkt_cnt:32;
  866. #endif
  867. } s;
  868. };
  869. union cvmx_pci_dma_timex {
  870. uint32_t u32;
  871. struct cvmx_pci_dma_timex_s {
  872. #ifdef __BIG_ENDIAN_BITFIELD
  873. uint32_t dma_time:32;
  874. #else
  875. uint32_t dma_time:32;
  876. #endif
  877. } s;
  878. };
  879. union cvmx_pci_instr_countx {
  880. uint32_t u32;
  881. struct cvmx_pci_instr_countx_s {
  882. #ifdef __BIG_ENDIAN_BITFIELD
  883. uint32_t icnt:32;
  884. #else
  885. uint32_t icnt:32;
  886. #endif
  887. } s;
  888. };
  889. union cvmx_pci_int_enb {
  890. uint64_t u64;
  891. struct cvmx_pci_int_enb_s {
  892. #ifdef __BIG_ENDIAN_BITFIELD
  893. uint64_t reserved_34_63:30;
  894. uint64_t ill_rd:1;
  895. uint64_t ill_wr:1;
  896. uint64_t win_wr:1;
  897. uint64_t dma1_fi:1;
  898. uint64_t dma0_fi:1;
  899. uint64_t idtime1:1;
  900. uint64_t idtime0:1;
  901. uint64_t idcnt1:1;
  902. uint64_t idcnt0:1;
  903. uint64_t iptime3:1;
  904. uint64_t iptime2:1;
  905. uint64_t iptime1:1;
  906. uint64_t iptime0:1;
  907. uint64_t ipcnt3:1;
  908. uint64_t ipcnt2:1;
  909. uint64_t ipcnt1:1;
  910. uint64_t ipcnt0:1;
  911. uint64_t irsl_int:1;
  912. uint64_t ill_rrd:1;
  913. uint64_t ill_rwr:1;
  914. uint64_t idperr:1;
  915. uint64_t iaperr:1;
  916. uint64_t iserr:1;
  917. uint64_t itsr_abt:1;
  918. uint64_t imsc_msg:1;
  919. uint64_t imsi_mabt:1;
  920. uint64_t imsi_tabt:1;
  921. uint64_t imsi_per:1;
  922. uint64_t imr_tto:1;
  923. uint64_t imr_abt:1;
  924. uint64_t itr_abt:1;
  925. uint64_t imr_wtto:1;
  926. uint64_t imr_wabt:1;
  927. uint64_t itr_wabt:1;
  928. #else
  929. uint64_t itr_wabt:1;
  930. uint64_t imr_wabt:1;
  931. uint64_t imr_wtto:1;
  932. uint64_t itr_abt:1;
  933. uint64_t imr_abt:1;
  934. uint64_t imr_tto:1;
  935. uint64_t imsi_per:1;
  936. uint64_t imsi_tabt:1;
  937. uint64_t imsi_mabt:1;
  938. uint64_t imsc_msg:1;
  939. uint64_t itsr_abt:1;
  940. uint64_t iserr:1;
  941. uint64_t iaperr:1;
  942. uint64_t idperr:1;
  943. uint64_t ill_rwr:1;
  944. uint64_t ill_rrd:1;
  945. uint64_t irsl_int:1;
  946. uint64_t ipcnt0:1;
  947. uint64_t ipcnt1:1;
  948. uint64_t ipcnt2:1;
  949. uint64_t ipcnt3:1;
  950. uint64_t iptime0:1;
  951. uint64_t iptime1:1;
  952. uint64_t iptime2:1;
  953. uint64_t iptime3:1;
  954. uint64_t idcnt0:1;
  955. uint64_t idcnt1:1;
  956. uint64_t idtime0:1;
  957. uint64_t idtime1:1;
  958. uint64_t dma0_fi:1;
  959. uint64_t dma1_fi:1;
  960. uint64_t win_wr:1;
  961. uint64_t ill_wr:1;
  962. uint64_t ill_rd:1;
  963. uint64_t reserved_34_63:30;
  964. #endif
  965. } s;
  966. struct cvmx_pci_int_enb_cn30xx {
  967. #ifdef __BIG_ENDIAN_BITFIELD
  968. uint64_t reserved_34_63:30;
  969. uint64_t ill_rd:1;
  970. uint64_t ill_wr:1;
  971. uint64_t win_wr:1;
  972. uint64_t dma1_fi:1;
  973. uint64_t dma0_fi:1;
  974. uint64_t idtime1:1;
  975. uint64_t idtime0:1;
  976. uint64_t idcnt1:1;
  977. uint64_t idcnt0:1;
  978. uint64_t reserved_22_24:3;
  979. uint64_t iptime0:1;
  980. uint64_t reserved_18_20:3;
  981. uint64_t ipcnt0:1;
  982. uint64_t irsl_int:1;
  983. uint64_t ill_rrd:1;
  984. uint64_t ill_rwr:1;
  985. uint64_t idperr:1;
  986. uint64_t iaperr:1;
  987. uint64_t iserr:1;
  988. uint64_t itsr_abt:1;
  989. uint64_t imsc_msg:1;
  990. uint64_t imsi_mabt:1;
  991. uint64_t imsi_tabt:1;
  992. uint64_t imsi_per:1;
  993. uint64_t imr_tto:1;
  994. uint64_t imr_abt:1;
  995. uint64_t itr_abt:1;
  996. uint64_t imr_wtto:1;
  997. uint64_t imr_wabt:1;
  998. uint64_t itr_wabt:1;
  999. #else
  1000. uint64_t itr_wabt:1;
  1001. uint64_t imr_wabt:1;
  1002. uint64_t imr_wtto:1;
  1003. uint64_t itr_abt:1;
  1004. uint64_t imr_abt:1;
  1005. uint64_t imr_tto:1;
  1006. uint64_t imsi_per:1;
  1007. uint64_t imsi_tabt:1;
  1008. uint64_t imsi_mabt:1;
  1009. uint64_t imsc_msg:1;
  1010. uint64_t itsr_abt:1;
  1011. uint64_t iserr:1;
  1012. uint64_t iaperr:1;
  1013. uint64_t idperr:1;
  1014. uint64_t ill_rwr:1;
  1015. uint64_t ill_rrd:1;
  1016. uint64_t irsl_int:1;
  1017. uint64_t ipcnt0:1;
  1018. uint64_t reserved_18_20:3;
  1019. uint64_t iptime0:1;
  1020. uint64_t reserved_22_24:3;
  1021. uint64_t idcnt0:1;
  1022. uint64_t idcnt1:1;
  1023. uint64_t idtime0:1;
  1024. uint64_t idtime1:1;
  1025. uint64_t dma0_fi:1;
  1026. uint64_t dma1_fi:1;
  1027. uint64_t win_wr:1;
  1028. uint64_t ill_wr:1;
  1029. uint64_t ill_rd:1;
  1030. uint64_t reserved_34_63:30;
  1031. #endif
  1032. } cn30xx;
  1033. struct cvmx_pci_int_enb_cn31xx {
  1034. #ifdef __BIG_ENDIAN_BITFIELD
  1035. uint64_t reserved_34_63:30;
  1036. uint64_t ill_rd:1;
  1037. uint64_t ill_wr:1;
  1038. uint64_t win_wr:1;
  1039. uint64_t dma1_fi:1;
  1040. uint64_t dma0_fi:1;
  1041. uint64_t idtime1:1;
  1042. uint64_t idtime0:1;
  1043. uint64_t idcnt1:1;
  1044. uint64_t idcnt0:1;
  1045. uint64_t reserved_23_24:2;
  1046. uint64_t iptime1:1;
  1047. uint64_t iptime0:1;
  1048. uint64_t reserved_19_20:2;
  1049. uint64_t ipcnt1:1;
  1050. uint64_t ipcnt0:1;
  1051. uint64_t irsl_int:1;
  1052. uint64_t ill_rrd:1;
  1053. uint64_t ill_rwr:1;
  1054. uint64_t idperr:1;
  1055. uint64_t iaperr:1;
  1056. uint64_t iserr:1;
  1057. uint64_t itsr_abt:1;
  1058. uint64_t imsc_msg:1;
  1059. uint64_t imsi_mabt:1;
  1060. uint64_t imsi_tabt:1;
  1061. uint64_t imsi_per:1;
  1062. uint64_t imr_tto:1;
  1063. uint64_t imr_abt:1;
  1064. uint64_t itr_abt:1;
  1065. uint64_t imr_wtto:1;
  1066. uint64_t imr_wabt:1;
  1067. uint64_t itr_wabt:1;
  1068. #else
  1069. uint64_t itr_wabt:1;
  1070. uint64_t imr_wabt:1;
  1071. uint64_t imr_wtto:1;
  1072. uint64_t itr_abt:1;
  1073. uint64_t imr_abt:1;
  1074. uint64_t imr_tto:1;
  1075. uint64_t imsi_per:1;
  1076. uint64_t imsi_tabt:1;
  1077. uint64_t imsi_mabt:1;
  1078. uint64_t imsc_msg:1;
  1079. uint64_t itsr_abt:1;
  1080. uint64_t iserr:1;
  1081. uint64_t iaperr:1;
  1082. uint64_t idperr:1;
  1083. uint64_t ill_rwr:1;
  1084. uint64_t ill_rrd:1;
  1085. uint64_t irsl_int:1;
  1086. uint64_t ipcnt0:1;
  1087. uint64_t ipcnt1:1;
  1088. uint64_t reserved_19_20:2;
  1089. uint64_t iptime0:1;
  1090. uint64_t iptime1:1;
  1091. uint64_t reserved_23_24:2;
  1092. uint64_t idcnt0:1;
  1093. uint64_t idcnt1:1;
  1094. uint64_t idtime0:1;
  1095. uint64_t idtime1:1;
  1096. uint64_t dma0_fi:1;
  1097. uint64_t dma1_fi:1;
  1098. uint64_t win_wr:1;
  1099. uint64_t ill_wr:1;
  1100. uint64_t ill_rd:1;
  1101. uint64_t reserved_34_63:30;
  1102. #endif
  1103. } cn31xx;
  1104. };
  1105. union cvmx_pci_int_enb2 {
  1106. uint64_t u64;
  1107. struct cvmx_pci_int_enb2_s {
  1108. #ifdef __BIG_ENDIAN_BITFIELD
  1109. uint64_t reserved_34_63:30;
  1110. uint64_t ill_rd:1;
  1111. uint64_t ill_wr:1;
  1112. uint64_t win_wr:1;
  1113. uint64_t dma1_fi:1;
  1114. uint64_t dma0_fi:1;
  1115. uint64_t rdtime1:1;
  1116. uint64_t rdtime0:1;
  1117. uint64_t rdcnt1:1;
  1118. uint64_t rdcnt0:1;
  1119. uint64_t rptime3:1;
  1120. uint64_t rptime2:1;
  1121. uint64_t rptime1:1;
  1122. uint64_t rptime0:1;
  1123. uint64_t rpcnt3:1;
  1124. uint64_t rpcnt2:1;
  1125. uint64_t rpcnt1:1;
  1126. uint64_t rpcnt0:1;
  1127. uint64_t rrsl_int:1;
  1128. uint64_t ill_rrd:1;
  1129. uint64_t ill_rwr:1;
  1130. uint64_t rdperr:1;
  1131. uint64_t raperr:1;
  1132. uint64_t rserr:1;
  1133. uint64_t rtsr_abt:1;
  1134. uint64_t rmsc_msg:1;
  1135. uint64_t rmsi_mabt:1;
  1136. uint64_t rmsi_tabt:1;
  1137. uint64_t rmsi_per:1;
  1138. uint64_t rmr_tto:1;
  1139. uint64_t rmr_abt:1;
  1140. uint64_t rtr_abt:1;
  1141. uint64_t rmr_wtto:1;
  1142. uint64_t rmr_wabt:1;
  1143. uint64_t rtr_wabt:1;
  1144. #else
  1145. uint64_t rtr_wabt:1;
  1146. uint64_t rmr_wabt:1;
  1147. uint64_t rmr_wtto:1;
  1148. uint64_t rtr_abt:1;
  1149. uint64_t rmr_abt:1;
  1150. uint64_t rmr_tto:1;
  1151. uint64_t rmsi_per:1;
  1152. uint64_t rmsi_tabt:1;
  1153. uint64_t rmsi_mabt:1;
  1154. uint64_t rmsc_msg:1;
  1155. uint64_t rtsr_abt:1;
  1156. uint64_t rserr:1;
  1157. uint64_t raperr:1;
  1158. uint64_t rdperr:1;
  1159. uint64_t ill_rwr:1;
  1160. uint64_t ill_rrd:1;
  1161. uint64_t rrsl_int:1;
  1162. uint64_t rpcnt0:1;
  1163. uint64_t rpcnt1:1;
  1164. uint64_t rpcnt2:1;
  1165. uint64_t rpcnt3:1;
  1166. uint64_t rptime0:1;
  1167. uint64_t rptime1:1;
  1168. uint64_t rptime2:1;
  1169. uint64_t rptime3:1;
  1170. uint64_t rdcnt0:1;
  1171. uint64_t rdcnt1:1;
  1172. uint64_t rdtime0:1;
  1173. uint64_t rdtime1:1;
  1174. uint64_t dma0_fi:1;
  1175. uint64_t dma1_fi:1;
  1176. uint64_t win_wr:1;
  1177. uint64_t ill_wr:1;
  1178. uint64_t ill_rd:1;
  1179. uint64_t reserved_34_63:30;
  1180. #endif
  1181. } s;
  1182. struct cvmx_pci_int_enb2_cn30xx {
  1183. #ifdef __BIG_ENDIAN_BITFIELD
  1184. uint64_t reserved_34_63:30;
  1185. uint64_t ill_rd:1;
  1186. uint64_t ill_wr:1;
  1187. uint64_t win_wr:1;
  1188. uint64_t dma1_fi:1;
  1189. uint64_t dma0_fi:1;
  1190. uint64_t rdtime1:1;
  1191. uint64_t rdtime0:1;
  1192. uint64_t rdcnt1:1;
  1193. uint64_t rdcnt0:1;
  1194. uint64_t reserved_22_24:3;
  1195. uint64_t rptime0:1;
  1196. uint64_t reserved_18_20:3;
  1197. uint64_t rpcnt0:1;
  1198. uint64_t rrsl_int:1;
  1199. uint64_t ill_rrd:1;
  1200. uint64_t ill_rwr:1;
  1201. uint64_t rdperr:1;
  1202. uint64_t raperr:1;
  1203. uint64_t rserr:1;
  1204. uint64_t rtsr_abt:1;
  1205. uint64_t rmsc_msg:1;
  1206. uint64_t rmsi_mabt:1;
  1207. uint64_t rmsi_tabt:1;
  1208. uint64_t rmsi_per:1;
  1209. uint64_t rmr_tto:1;
  1210. uint64_t rmr_abt:1;
  1211. uint64_t rtr_abt:1;
  1212. uint64_t rmr_wtto:1;
  1213. uint64_t rmr_wabt:1;
  1214. uint64_t rtr_wabt:1;
  1215. #else
  1216. uint64_t rtr_wabt:1;
  1217. uint64_t rmr_wabt:1;
  1218. uint64_t rmr_wtto:1;
  1219. uint64_t rtr_abt:1;
  1220. uint64_t rmr_abt:1;
  1221. uint64_t rmr_tto:1;
  1222. uint64_t rmsi_per:1;
  1223. uint64_t rmsi_tabt:1;
  1224. uint64_t rmsi_mabt:1;
  1225. uint64_t rmsc_msg:1;
  1226. uint64_t rtsr_abt:1;
  1227. uint64_t rserr:1;
  1228. uint64_t raperr:1;
  1229. uint64_t rdperr:1;
  1230. uint64_t ill_rwr:1;
  1231. uint64_t ill_rrd:1;
  1232. uint64_t rrsl_int:1;
  1233. uint64_t rpcnt0:1;
  1234. uint64_t reserved_18_20:3;
  1235. uint64_t rptime0:1;
  1236. uint64_t reserved_22_24:3;
  1237. uint64_t rdcnt0:1;
  1238. uint64_t rdcnt1:1;
  1239. uint64_t rdtime0:1;
  1240. uint64_t rdtime1:1;
  1241. uint64_t dma0_fi:1;
  1242. uint64_t dma1_fi:1;
  1243. uint64_t win_wr:1;
  1244. uint64_t ill_wr:1;
  1245. uint64_t ill_rd:1;
  1246. uint64_t reserved_34_63:30;
  1247. #endif
  1248. } cn30xx;
  1249. struct cvmx_pci_int_enb2_cn31xx {
  1250. #ifdef __BIG_ENDIAN_BITFIELD
  1251. uint64_t reserved_34_63:30;
  1252. uint64_t ill_rd:1;
  1253. uint64_t ill_wr:1;
  1254. uint64_t win_wr:1;
  1255. uint64_t dma1_fi:1;
  1256. uint64_t dma0_fi:1;
  1257. uint64_t rdtime1:1;
  1258. uint64_t rdtime0:1;
  1259. uint64_t rdcnt1:1;
  1260. uint64_t rdcnt0:1;
  1261. uint64_t reserved_23_24:2;
  1262. uint64_t rptime1:1;
  1263. uint64_t rptime0:1;
  1264. uint64_t reserved_19_20:2;
  1265. uint64_t rpcnt1:1;
  1266. uint64_t rpcnt0:1;
  1267. uint64_t rrsl_int:1;
  1268. uint64_t ill_rrd:1;
  1269. uint64_t ill_rwr:1;
  1270. uint64_t rdperr:1;
  1271. uint64_t raperr:1;
  1272. uint64_t rserr:1;
  1273. uint64_t rtsr_abt:1;
  1274. uint64_t rmsc_msg:1;
  1275. uint64_t rmsi_mabt:1;
  1276. uint64_t rmsi_tabt:1;
  1277. uint64_t rmsi_per:1;
  1278. uint64_t rmr_tto:1;
  1279. uint64_t rmr_abt:1;
  1280. uint64_t rtr_abt:1;
  1281. uint64_t rmr_wtto:1;
  1282. uint64_t rmr_wabt:1;
  1283. uint64_t rtr_wabt:1;
  1284. #else
  1285. uint64_t rtr_wabt:1;
  1286. uint64_t rmr_wabt:1;
  1287. uint64_t rmr_wtto:1;
  1288. uint64_t rtr_abt:1;
  1289. uint64_t rmr_abt:1;
  1290. uint64_t rmr_tto:1;
  1291. uint64_t rmsi_per:1;
  1292. uint64_t rmsi_tabt:1;
  1293. uint64_t rmsi_mabt:1;
  1294. uint64_t rmsc_msg:1;
  1295. uint64_t rtsr_abt:1;
  1296. uint64_t rserr:1;
  1297. uint64_t raperr:1;
  1298. uint64_t rdperr:1;
  1299. uint64_t ill_rwr:1;
  1300. uint64_t ill_rrd:1;
  1301. uint64_t rrsl_int:1;
  1302. uint64_t rpcnt0:1;
  1303. uint64_t rpcnt1:1;
  1304. uint64_t reserved_19_20:2;
  1305. uint64_t rptime0:1;
  1306. uint64_t rptime1:1;
  1307. uint64_t reserved_23_24:2;
  1308. uint64_t rdcnt0:1;
  1309. uint64_t rdcnt1:1;
  1310. uint64_t rdtime0:1;
  1311. uint64_t rdtime1:1;
  1312. uint64_t dma0_fi:1;
  1313. uint64_t dma1_fi:1;
  1314. uint64_t win_wr:1;
  1315. uint64_t ill_wr:1;
  1316. uint64_t ill_rd:1;
  1317. uint64_t reserved_34_63:30;
  1318. #endif
  1319. } cn31xx;
  1320. };
  1321. union cvmx_pci_int_sum {
  1322. uint64_t u64;
  1323. struct cvmx_pci_int_sum_s {
  1324. #ifdef __BIG_ENDIAN_BITFIELD
  1325. uint64_t reserved_34_63:30;
  1326. uint64_t ill_rd:1;
  1327. uint64_t ill_wr:1;
  1328. uint64_t win_wr:1;
  1329. uint64_t dma1_fi:1;
  1330. uint64_t dma0_fi:1;
  1331. uint64_t dtime1:1;
  1332. uint64_t dtime0:1;
  1333. uint64_t dcnt1:1;
  1334. uint64_t dcnt0:1;
  1335. uint64_t ptime3:1;
  1336. uint64_t ptime2:1;
  1337. uint64_t ptime1:1;
  1338. uint64_t ptime0:1;
  1339. uint64_t pcnt3:1;
  1340. uint64_t pcnt2:1;
  1341. uint64_t pcnt1:1;
  1342. uint64_t pcnt0:1;
  1343. uint64_t rsl_int:1;
  1344. uint64_t ill_rrd:1;
  1345. uint64_t ill_rwr:1;
  1346. uint64_t dperr:1;
  1347. uint64_t aperr:1;
  1348. uint64_t serr:1;
  1349. uint64_t tsr_abt:1;
  1350. uint64_t msc_msg:1;
  1351. uint64_t msi_mabt:1;
  1352. uint64_t msi_tabt:1;
  1353. uint64_t msi_per:1;
  1354. uint64_t mr_tto:1;
  1355. uint64_t mr_abt:1;
  1356. uint64_t tr_abt:1;
  1357. uint64_t mr_wtto:1;
  1358. uint64_t mr_wabt:1;
  1359. uint64_t tr_wabt:1;
  1360. #else
  1361. uint64_t tr_wabt:1;
  1362. uint64_t mr_wabt:1;
  1363. uint64_t mr_wtto:1;
  1364. uint64_t tr_abt:1;
  1365. uint64_t mr_abt:1;
  1366. uint64_t mr_tto:1;
  1367. uint64_t msi_per:1;
  1368. uint64_t msi_tabt:1;
  1369. uint64_t msi_mabt:1;
  1370. uint64_t msc_msg:1;
  1371. uint64_t tsr_abt:1;
  1372. uint64_t serr:1;
  1373. uint64_t aperr:1;
  1374. uint64_t dperr:1;
  1375. uint64_t ill_rwr:1;
  1376. uint64_t ill_rrd:1;
  1377. uint64_t rsl_int:1;
  1378. uint64_t pcnt0:1;
  1379. uint64_t pcnt1:1;
  1380. uint64_t pcnt2:1;
  1381. uint64_t pcnt3:1;
  1382. uint64_t ptime0:1;
  1383. uint64_t ptime1:1;
  1384. uint64_t ptime2:1;
  1385. uint64_t ptime3:1;
  1386. uint64_t dcnt0:1;
  1387. uint64_t dcnt1:1;
  1388. uint64_t dtime0:1;
  1389. uint64_t dtime1:1;
  1390. uint64_t dma0_fi:1;
  1391. uint64_t dma1_fi:1;
  1392. uint64_t win_wr:1;
  1393. uint64_t ill_wr:1;
  1394. uint64_t ill_rd:1;
  1395. uint64_t reserved_34_63:30;
  1396. #endif
  1397. } s;
  1398. struct cvmx_pci_int_sum_cn30xx {
  1399. #ifdef __BIG_ENDIAN_BITFIELD
  1400. uint64_t reserved_34_63:30;
  1401. uint64_t ill_rd:1;
  1402. uint64_t ill_wr:1;
  1403. uint64_t win_wr:1;
  1404. uint64_t dma1_fi:1;
  1405. uint64_t dma0_fi:1;
  1406. uint64_t dtime1:1;
  1407. uint64_t dtime0:1;
  1408. uint64_t dcnt1:1;
  1409. uint64_t dcnt0:1;
  1410. uint64_t reserved_22_24:3;
  1411. uint64_t ptime0:1;
  1412. uint64_t reserved_18_20:3;
  1413. uint64_t pcnt0:1;
  1414. uint64_t rsl_int:1;
  1415. uint64_t ill_rrd:1;
  1416. uint64_t ill_rwr:1;
  1417. uint64_t dperr:1;
  1418. uint64_t aperr:1;
  1419. uint64_t serr:1;
  1420. uint64_t tsr_abt:1;
  1421. uint64_t msc_msg:1;
  1422. uint64_t msi_mabt:1;
  1423. uint64_t msi_tabt:1;
  1424. uint64_t msi_per:1;
  1425. uint64_t mr_tto:1;
  1426. uint64_t mr_abt:1;
  1427. uint64_t tr_abt:1;
  1428. uint64_t mr_wtto:1;
  1429. uint64_t mr_wabt:1;
  1430. uint64_t tr_wabt:1;
  1431. #else
  1432. uint64_t tr_wabt:1;
  1433. uint64_t mr_wabt:1;
  1434. uint64_t mr_wtto:1;
  1435. uint64_t tr_abt:1;
  1436. uint64_t mr_abt:1;
  1437. uint64_t mr_tto:1;
  1438. uint64_t msi_per:1;
  1439. uint64_t msi_tabt:1;
  1440. uint64_t msi_mabt:1;
  1441. uint64_t msc_msg:1;
  1442. uint64_t tsr_abt:1;
  1443. uint64_t serr:1;
  1444. uint64_t aperr:1;
  1445. uint64_t dperr:1;
  1446. uint64_t ill_rwr:1;
  1447. uint64_t ill_rrd:1;
  1448. uint64_t rsl_int:1;
  1449. uint64_t pcnt0:1;
  1450. uint64_t reserved_18_20:3;
  1451. uint64_t ptime0:1;
  1452. uint64_t reserved_22_24:3;
  1453. uint64_t dcnt0:1;
  1454. uint64_t dcnt1:1;
  1455. uint64_t dtime0:1;
  1456. uint64_t dtime1:1;
  1457. uint64_t dma0_fi:1;
  1458. uint64_t dma1_fi:1;
  1459. uint64_t win_wr:1;
  1460. uint64_t ill_wr:1;
  1461. uint64_t ill_rd:1;
  1462. uint64_t reserved_34_63:30;
  1463. #endif
  1464. } cn30xx;
  1465. struct cvmx_pci_int_sum_cn31xx {
  1466. #ifdef __BIG_ENDIAN_BITFIELD
  1467. uint64_t reserved_34_63:30;
  1468. uint64_t ill_rd:1;
  1469. uint64_t ill_wr:1;
  1470. uint64_t win_wr:1;
  1471. uint64_t dma1_fi:1;
  1472. uint64_t dma0_fi:1;
  1473. uint64_t dtime1:1;
  1474. uint64_t dtime0:1;
  1475. uint64_t dcnt1:1;
  1476. uint64_t dcnt0:1;
  1477. uint64_t reserved_23_24:2;
  1478. uint64_t ptime1:1;
  1479. uint64_t ptime0:1;
  1480. uint64_t reserved_19_20:2;
  1481. uint64_t pcnt1:1;
  1482. uint64_t pcnt0:1;
  1483. uint64_t rsl_int:1;
  1484. uint64_t ill_rrd:1;
  1485. uint64_t ill_rwr:1;
  1486. uint64_t dperr:1;
  1487. uint64_t aperr:1;
  1488. uint64_t serr:1;
  1489. uint64_t tsr_abt:1;
  1490. uint64_t msc_msg:1;
  1491. uint64_t msi_mabt:1;
  1492. uint64_t msi_tabt:1;
  1493. uint64_t msi_per:1;
  1494. uint64_t mr_tto:1;
  1495. uint64_t mr_abt:1;
  1496. uint64_t tr_abt:1;
  1497. uint64_t mr_wtto:1;
  1498. uint64_t mr_wabt:1;
  1499. uint64_t tr_wabt:1;
  1500. #else
  1501. uint64_t tr_wabt:1;
  1502. uint64_t mr_wabt:1;
  1503. uint64_t mr_wtto:1;
  1504. uint64_t tr_abt:1;
  1505. uint64_t mr_abt:1;
  1506. uint64_t mr_tto:1;
  1507. uint64_t msi_per:1;
  1508. uint64_t msi_tabt:1;
  1509. uint64_t msi_mabt:1;
  1510. uint64_t msc_msg:1;
  1511. uint64_t tsr_abt:1;
  1512. uint64_t serr:1;
  1513. uint64_t aperr:1;
  1514. uint64_t dperr:1;
  1515. uint64_t ill_rwr:1;
  1516. uint64_t ill_rrd:1;
  1517. uint64_t rsl_int:1;
  1518. uint64_t pcnt0:1;
  1519. uint64_t pcnt1:1;
  1520. uint64_t reserved_19_20:2;
  1521. uint64_t ptime0:1;
  1522. uint64_t ptime1:1;
  1523. uint64_t reserved_23_24:2;
  1524. uint64_t dcnt0:1;
  1525. uint64_t dcnt1:1;
  1526. uint64_t dtime0:1;
  1527. uint64_t dtime1:1;
  1528. uint64_t dma0_fi:1;
  1529. uint64_t dma1_fi:1;
  1530. uint64_t win_wr:1;
  1531. uint64_t ill_wr:1;
  1532. uint64_t ill_rd:1;
  1533. uint64_t reserved_34_63:30;
  1534. #endif
  1535. } cn31xx;
  1536. };
  1537. union cvmx_pci_int_sum2 {
  1538. uint64_t u64;
  1539. struct cvmx_pci_int_sum2_s {
  1540. #ifdef __BIG_ENDIAN_BITFIELD
  1541. uint64_t reserved_34_63:30;
  1542. uint64_t ill_rd:1;
  1543. uint64_t ill_wr:1;
  1544. uint64_t win_wr:1;
  1545. uint64_t dma1_fi:1;
  1546. uint64_t dma0_fi:1;
  1547. uint64_t dtime1:1;
  1548. uint64_t dtime0:1;
  1549. uint64_t dcnt1:1;
  1550. uint64_t dcnt0:1;
  1551. uint64_t ptime3:1;
  1552. uint64_t ptime2:1;
  1553. uint64_t ptime1:1;
  1554. uint64_t ptime0:1;
  1555. uint64_t pcnt3:1;
  1556. uint64_t pcnt2:1;
  1557. uint64_t pcnt1:1;
  1558. uint64_t pcnt0:1;
  1559. uint64_t rsl_int:1;
  1560. uint64_t ill_rrd:1;
  1561. uint64_t ill_rwr:1;
  1562. uint64_t dperr:1;
  1563. uint64_t aperr:1;
  1564. uint64_t serr:1;
  1565. uint64_t tsr_abt:1;
  1566. uint64_t msc_msg:1;
  1567. uint64_t msi_mabt:1;
  1568. uint64_t msi_tabt:1;
  1569. uint64_t msi_per:1;
  1570. uint64_t mr_tto:1;
  1571. uint64_t mr_abt:1;
  1572. uint64_t tr_abt:1;
  1573. uint64_t mr_wtto:1;
  1574. uint64_t mr_wabt:1;
  1575. uint64_t tr_wabt:1;
  1576. #else
  1577. uint64_t tr_wabt:1;
  1578. uint64_t mr_wabt:1;
  1579. uint64_t mr_wtto:1;
  1580. uint64_t tr_abt:1;
  1581. uint64_t mr_abt:1;
  1582. uint64_t mr_tto:1;
  1583. uint64_t msi_per:1;
  1584. uint64_t msi_tabt:1;
  1585. uint64_t msi_mabt:1;
  1586. uint64_t msc_msg:1;
  1587. uint64_t tsr_abt:1;
  1588. uint64_t serr:1;
  1589. uint64_t aperr:1;
  1590. uint64_t dperr:1;
  1591. uint64_t ill_rwr:1;
  1592. uint64_t ill_rrd:1;
  1593. uint64_t rsl_int:1;
  1594. uint64_t pcnt0:1;
  1595. uint64_t pcnt1:1;
  1596. uint64_t pcnt2:1;
  1597. uint64_t pcnt3:1;
  1598. uint64_t ptime0:1;
  1599. uint64_t ptime1:1;
  1600. uint64_t ptime2:1;
  1601. uint64_t ptime3:1;
  1602. uint64_t dcnt0:1;
  1603. uint64_t dcnt1:1;
  1604. uint64_t dtime0:1;
  1605. uint64_t dtime1:1;
  1606. uint64_t dma0_fi:1;
  1607. uint64_t dma1_fi:1;
  1608. uint64_t win_wr:1;
  1609. uint64_t ill_wr:1;
  1610. uint64_t ill_rd:1;
  1611. uint64_t reserved_34_63:30;
  1612. #endif
  1613. } s;
  1614. struct cvmx_pci_int_sum2_cn30xx {
  1615. #ifdef __BIG_ENDIAN_BITFIELD
  1616. uint64_t reserved_34_63:30;
  1617. uint64_t ill_rd:1;
  1618. uint64_t ill_wr:1;
  1619. uint64_t win_wr:1;
  1620. uint64_t dma1_fi:1;
  1621. uint64_t dma0_fi:1;
  1622. uint64_t dtime1:1;
  1623. uint64_t dtime0:1;
  1624. uint64_t dcnt1:1;
  1625. uint64_t dcnt0:1;
  1626. uint64_t reserved_22_24:3;
  1627. uint64_t ptime0:1;
  1628. uint64_t reserved_18_20:3;
  1629. uint64_t pcnt0:1;
  1630. uint64_t rsl_int:1;
  1631. uint64_t ill_rrd:1;
  1632. uint64_t ill_rwr:1;
  1633. uint64_t dperr:1;
  1634. uint64_t aperr:1;
  1635. uint64_t serr:1;
  1636. uint64_t tsr_abt:1;
  1637. uint64_t msc_msg:1;
  1638. uint64_t msi_mabt:1;
  1639. uint64_t msi_tabt:1;
  1640. uint64_t msi_per:1;
  1641. uint64_t mr_tto:1;
  1642. uint64_t mr_abt:1;
  1643. uint64_t tr_abt:1;
  1644. uint64_t mr_wtto:1;
  1645. uint64_t mr_wabt:1;
  1646. uint64_t tr_wabt:1;
  1647. #else
  1648. uint64_t tr_wabt:1;
  1649. uint64_t mr_wabt:1;
  1650. uint64_t mr_wtto:1;
  1651. uint64_t tr_abt:1;
  1652. uint64_t mr_abt:1;
  1653. uint64_t mr_tto:1;
  1654. uint64_t msi_per:1;
  1655. uint64_t msi_tabt:1;
  1656. uint64_t msi_mabt:1;
  1657. uint64_t msc_msg:1;
  1658. uint64_t tsr_abt:1;
  1659. uint64_t serr:1;
  1660. uint64_t aperr:1;
  1661. uint64_t dperr:1;
  1662. uint64_t ill_rwr:1;
  1663. uint64_t ill_rrd:1;
  1664. uint64_t rsl_int:1;
  1665. uint64_t pcnt0:1;
  1666. uint64_t reserved_18_20:3;
  1667. uint64_t ptime0:1;
  1668. uint64_t reserved_22_24:3;
  1669. uint64_t dcnt0:1;
  1670. uint64_t dcnt1:1;
  1671. uint64_t dtime0:1;
  1672. uint64_t dtime1:1;
  1673. uint64_t dma0_fi:1;
  1674. uint64_t dma1_fi:1;
  1675. uint64_t win_wr:1;
  1676. uint64_t ill_wr:1;
  1677. uint64_t ill_rd:1;
  1678. uint64_t reserved_34_63:30;
  1679. #endif
  1680. } cn30xx;
  1681. struct cvmx_pci_int_sum2_cn31xx {
  1682. #ifdef __BIG_ENDIAN_BITFIELD
  1683. uint64_t reserved_34_63:30;
  1684. uint64_t ill_rd:1;
  1685. uint64_t ill_wr:1;
  1686. uint64_t win_wr:1;
  1687. uint64_t dma1_fi:1;
  1688. uint64_t dma0_fi:1;
  1689. uint64_t dtime1:1;
  1690. uint64_t dtime0:1;
  1691. uint64_t dcnt1:1;
  1692. uint64_t dcnt0:1;
  1693. uint64_t reserved_23_24:2;
  1694. uint64_t ptime1:1;
  1695. uint64_t ptime0:1;
  1696. uint64_t reserved_19_20:2;
  1697. uint64_t pcnt1:1;
  1698. uint64_t pcnt0:1;
  1699. uint64_t rsl_int:1;
  1700. uint64_t ill_rrd:1;
  1701. uint64_t ill_rwr:1;
  1702. uint64_t dperr:1;
  1703. uint64_t aperr:1;
  1704. uint64_t serr:1;
  1705. uint64_t tsr_abt:1;
  1706. uint64_t msc_msg:1;
  1707. uint64_t msi_mabt:1;
  1708. uint64_t msi_tabt:1;
  1709. uint64_t msi_per:1;
  1710. uint64_t mr_tto:1;
  1711. uint64_t mr_abt:1;
  1712. uint64_t tr_abt:1;
  1713. uint64_t mr_wtto:1;
  1714. uint64_t mr_wabt:1;
  1715. uint64_t tr_wabt:1;
  1716. #else
  1717. uint64_t tr_wabt:1;
  1718. uint64_t mr_wabt:1;
  1719. uint64_t mr_wtto:1;
  1720. uint64_t tr_abt:1;
  1721. uint64_t mr_abt:1;
  1722. uint64_t mr_tto:1;
  1723. uint64_t msi_per:1;
  1724. uint64_t msi_tabt:1;
  1725. uint64_t msi_mabt:1;
  1726. uint64_t msc_msg:1;
  1727. uint64_t tsr_abt:1;
  1728. uint64_t serr:1;
  1729. uint64_t aperr:1;
  1730. uint64_t dperr:1;
  1731. uint64_t ill_rwr:1;
  1732. uint64_t ill_rrd:1;
  1733. uint64_t rsl_int:1;
  1734. uint64_t pcnt0:1;
  1735. uint64_t pcnt1:1;
  1736. uint64_t reserved_19_20:2;
  1737. uint64_t ptime0:1;
  1738. uint64_t ptime1:1;
  1739. uint64_t reserved_23_24:2;
  1740. uint64_t dcnt0:1;
  1741. uint64_t dcnt1:1;
  1742. uint64_t dtime0:1;
  1743. uint64_t dtime1:1;
  1744. uint64_t dma0_fi:1;
  1745. uint64_t dma1_fi:1;
  1746. uint64_t win_wr:1;
  1747. uint64_t ill_wr:1;
  1748. uint64_t ill_rd:1;
  1749. uint64_t reserved_34_63:30;
  1750. #endif
  1751. } cn31xx;
  1752. };
  1753. union cvmx_pci_msi_rcv {
  1754. uint32_t u32;
  1755. struct cvmx_pci_msi_rcv_s {
  1756. #ifdef __BIG_ENDIAN_BITFIELD
  1757. uint32_t reserved_6_31:26;
  1758. uint32_t intr:6;
  1759. #else
  1760. uint32_t intr:6;
  1761. uint32_t reserved_6_31:26;
  1762. #endif
  1763. } s;
  1764. };
  1765. union cvmx_pci_pkt_creditsx {
  1766. uint32_t u32;
  1767. struct cvmx_pci_pkt_creditsx_s {
  1768. #ifdef __BIG_ENDIAN_BITFIELD
  1769. uint32_t pkt_cnt:16;
  1770. uint32_t ptr_cnt:16;
  1771. #else
  1772. uint32_t ptr_cnt:16;
  1773. uint32_t pkt_cnt:16;
  1774. #endif
  1775. } s;
  1776. };
  1777. union cvmx_pci_pkts_sentx {
  1778. uint32_t u32;
  1779. struct cvmx_pci_pkts_sentx_s {
  1780. #ifdef __BIG_ENDIAN_BITFIELD
  1781. uint32_t pkt_cnt:32;
  1782. #else
  1783. uint32_t pkt_cnt:32;
  1784. #endif
  1785. } s;
  1786. };
  1787. union cvmx_pci_pkts_sent_int_levx {
  1788. uint32_t u32;
  1789. struct cvmx_pci_pkts_sent_int_levx_s {
  1790. #ifdef __BIG_ENDIAN_BITFIELD
  1791. uint32_t pkt_cnt:32;
  1792. #else
  1793. uint32_t pkt_cnt:32;
  1794. #endif
  1795. } s;
  1796. };
  1797. union cvmx_pci_pkts_sent_timex {
  1798. uint32_t u32;
  1799. struct cvmx_pci_pkts_sent_timex_s {
  1800. #ifdef __BIG_ENDIAN_BITFIELD
  1801. uint32_t pkt_time:32;
  1802. #else
  1803. uint32_t pkt_time:32;
  1804. #endif
  1805. } s;
  1806. };
  1807. union cvmx_pci_read_cmd_6 {
  1808. uint32_t u32;
  1809. struct cvmx_pci_read_cmd_6_s {
  1810. #ifdef __BIG_ENDIAN_BITFIELD
  1811. uint32_t reserved_9_31:23;
  1812. uint32_t min_data:6;
  1813. uint32_t prefetch:3;
  1814. #else
  1815. uint32_t prefetch:3;
  1816. uint32_t min_data:6;
  1817. uint32_t reserved_9_31:23;
  1818. #endif
  1819. } s;
  1820. };
  1821. union cvmx_pci_read_cmd_c {
  1822. uint32_t u32;
  1823. struct cvmx_pci_read_cmd_c_s {
  1824. #ifdef __BIG_ENDIAN_BITFIELD
  1825. uint32_t reserved_9_31:23;
  1826. uint32_t min_data:6;
  1827. uint32_t prefetch:3;
  1828. #else
  1829. uint32_t prefetch:3;
  1830. uint32_t min_data:6;
  1831. uint32_t reserved_9_31:23;
  1832. #endif
  1833. } s;
  1834. };
  1835. union cvmx_pci_read_cmd_e {
  1836. uint32_t u32;
  1837. struct cvmx_pci_read_cmd_e_s {
  1838. #ifdef __BIG_ENDIAN_BITFIELD
  1839. uint32_t reserved_9_31:23;
  1840. uint32_t min_data:6;
  1841. uint32_t prefetch:3;
  1842. #else
  1843. uint32_t prefetch:3;
  1844. uint32_t min_data:6;
  1845. uint32_t reserved_9_31:23;
  1846. #endif
  1847. } s;
  1848. };
  1849. union cvmx_pci_read_timeout {
  1850. uint64_t u64;
  1851. struct cvmx_pci_read_timeout_s {
  1852. #ifdef __BIG_ENDIAN_BITFIELD
  1853. uint64_t reserved_32_63:32;
  1854. uint64_t enb:1;
  1855. uint64_t cnt:31;
  1856. #else
  1857. uint64_t cnt:31;
  1858. uint64_t enb:1;
  1859. uint64_t reserved_32_63:32;
  1860. #endif
  1861. } s;
  1862. };
  1863. union cvmx_pci_scm_reg {
  1864. uint64_t u64;
  1865. struct cvmx_pci_scm_reg_s {
  1866. #ifdef __BIG_ENDIAN_BITFIELD
  1867. uint64_t reserved_32_63:32;
  1868. uint64_t scm:32;
  1869. #else
  1870. uint64_t scm:32;
  1871. uint64_t reserved_32_63:32;
  1872. #endif
  1873. } s;
  1874. };
  1875. union cvmx_pci_tsr_reg {
  1876. uint64_t u64;
  1877. struct cvmx_pci_tsr_reg_s {
  1878. #ifdef __BIG_ENDIAN_BITFIELD
  1879. uint64_t reserved_36_63:28;
  1880. uint64_t tsr:36;
  1881. #else
  1882. uint64_t tsr:36;
  1883. uint64_t reserved_36_63:28;
  1884. #endif
  1885. } s;
  1886. };
  1887. union cvmx_pci_win_rd_addr {
  1888. uint64_t u64;
  1889. struct cvmx_pci_win_rd_addr_s {
  1890. #ifdef __BIG_ENDIAN_BITFIELD
  1891. uint64_t reserved_49_63:15;
  1892. uint64_t iobit:1;
  1893. uint64_t reserved_0_47:48;
  1894. #else
  1895. uint64_t reserved_0_47:48;
  1896. uint64_t iobit:1;
  1897. uint64_t reserved_49_63:15;
  1898. #endif
  1899. } s;
  1900. struct cvmx_pci_win_rd_addr_cn30xx {
  1901. #ifdef __BIG_ENDIAN_BITFIELD
  1902. uint64_t reserved_49_63:15;
  1903. uint64_t iobit:1;
  1904. uint64_t rd_addr:46;
  1905. uint64_t reserved_0_1:2;
  1906. #else
  1907. uint64_t reserved_0_1:2;
  1908. uint64_t rd_addr:46;
  1909. uint64_t iobit:1;
  1910. uint64_t reserved_49_63:15;
  1911. #endif
  1912. } cn30xx;
  1913. struct cvmx_pci_win_rd_addr_cn38xx {
  1914. #ifdef __BIG_ENDIAN_BITFIELD
  1915. uint64_t reserved_49_63:15;
  1916. uint64_t iobit:1;
  1917. uint64_t rd_addr:45;
  1918. uint64_t reserved_0_2:3;
  1919. #else
  1920. uint64_t reserved_0_2:3;
  1921. uint64_t rd_addr:45;
  1922. uint64_t iobit:1;
  1923. uint64_t reserved_49_63:15;
  1924. #endif
  1925. } cn38xx;
  1926. };
  1927. union cvmx_pci_win_rd_data {
  1928. uint64_t u64;
  1929. struct cvmx_pci_win_rd_data_s {
  1930. #ifdef __BIG_ENDIAN_BITFIELD
  1931. uint64_t rd_data:64;
  1932. #else
  1933. uint64_t rd_data:64;
  1934. #endif
  1935. } s;
  1936. };
  1937. union cvmx_pci_win_wr_addr {
  1938. uint64_t u64;
  1939. struct cvmx_pci_win_wr_addr_s {
  1940. #ifdef __BIG_ENDIAN_BITFIELD
  1941. uint64_t reserved_49_63:15;
  1942. uint64_t iobit:1;
  1943. uint64_t wr_addr:45;
  1944. uint64_t reserved_0_2:3;
  1945. #else
  1946. uint64_t reserved_0_2:3;
  1947. uint64_t wr_addr:45;
  1948. uint64_t iobit:1;
  1949. uint64_t reserved_49_63:15;
  1950. #endif
  1951. } s;
  1952. };
  1953. union cvmx_pci_win_wr_data {
  1954. uint64_t u64;
  1955. struct cvmx_pci_win_wr_data_s {
  1956. #ifdef __BIG_ENDIAN_BITFIELD
  1957. uint64_t wr_data:64;
  1958. #else
  1959. uint64_t wr_data:64;
  1960. #endif
  1961. } s;
  1962. };
  1963. union cvmx_pci_win_wr_mask {
  1964. uint64_t u64;
  1965. struct cvmx_pci_win_wr_mask_s {
  1966. #ifdef __BIG_ENDIAN_BITFIELD
  1967. uint64_t reserved_8_63:56;
  1968. uint64_t wr_mask:8;
  1969. #else
  1970. uint64_t wr_mask:8;
  1971. uint64_t reserved_8_63:56;
  1972. #endif
  1973. } s;
  1974. };
  1975. #endif