123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037 |
- /***********************license start***************
- * Author: Cavium Networks
- *
- * Contact: [email protected]
- * This file is part of the OCTEON SDK
- *
- * Copyright (c) 2003-2012 Cavium Networks
- *
- * This file is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License, Version 2, as
- * published by the Free Software Foundation.
- *
- * This file is distributed in the hope that it will be useful, but
- * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
- * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
- * NONINFRINGEMENT. See the GNU General Public License for more
- * details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this file; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
- * or visit http://www.gnu.org/licenses/.
- *
- * This file may also be available under a different license from Cavium.
- * Contact Cavium Networks for more information
- ***********************license end**************************************/
- #ifndef __CVMX_PCI_DEFS_H__
- #define __CVMX_PCI_DEFS_H__
- #define CVMX_PCI_BAR1_INDEXX(offset) (0x0000000000000100ull + ((offset) & 31) * 4)
- #define CVMX_PCI_BIST_REG (0x00000000000001C0ull)
- #define CVMX_PCI_CFG00 (0x0000000000000000ull)
- #define CVMX_PCI_CFG01 (0x0000000000000004ull)
- #define CVMX_PCI_CFG02 (0x0000000000000008ull)
- #define CVMX_PCI_CFG03 (0x000000000000000Cull)
- #define CVMX_PCI_CFG04 (0x0000000000000010ull)
- #define CVMX_PCI_CFG05 (0x0000000000000014ull)
- #define CVMX_PCI_CFG06 (0x0000000000000018ull)
- #define CVMX_PCI_CFG07 (0x000000000000001Cull)
- #define CVMX_PCI_CFG08 (0x0000000000000020ull)
- #define CVMX_PCI_CFG09 (0x0000000000000024ull)
- #define CVMX_PCI_CFG10 (0x0000000000000028ull)
- #define CVMX_PCI_CFG11 (0x000000000000002Cull)
- #define CVMX_PCI_CFG12 (0x0000000000000030ull)
- #define CVMX_PCI_CFG13 (0x0000000000000034ull)
- #define CVMX_PCI_CFG15 (0x000000000000003Cull)
- #define CVMX_PCI_CFG16 (0x0000000000000040ull)
- #define CVMX_PCI_CFG17 (0x0000000000000044ull)
- #define CVMX_PCI_CFG18 (0x0000000000000048ull)
- #define CVMX_PCI_CFG19 (0x000000000000004Cull)
- #define CVMX_PCI_CFG20 (0x0000000000000050ull)
- #define CVMX_PCI_CFG21 (0x0000000000000054ull)
- #define CVMX_PCI_CFG22 (0x0000000000000058ull)
- #define CVMX_PCI_CFG56 (0x00000000000000E0ull)
- #define CVMX_PCI_CFG57 (0x00000000000000E4ull)
- #define CVMX_PCI_CFG58 (0x00000000000000E8ull)
- #define CVMX_PCI_CFG59 (0x00000000000000ECull)
- #define CVMX_PCI_CFG60 (0x00000000000000F0ull)
- #define CVMX_PCI_CFG61 (0x00000000000000F4ull)
- #define CVMX_PCI_CFG62 (0x00000000000000F8ull)
- #define CVMX_PCI_CFG63 (0x00000000000000FCull)
- #define CVMX_PCI_CNT_REG (0x00000000000001B8ull)
- #define CVMX_PCI_CTL_STATUS_2 (0x000000000000018Cull)
- #define CVMX_PCI_DBELL_X(offset) (0x0000000000000080ull + ((offset) & 3) * 8)
- #define CVMX_PCI_DMA_CNT0 CVMX_PCI_DMA_CNTX(0)
- #define CVMX_PCI_DMA_CNT1 CVMX_PCI_DMA_CNTX(1)
- #define CVMX_PCI_DMA_CNTX(offset) (0x00000000000000A0ull + ((offset) & 1) * 8)
- #define CVMX_PCI_DMA_INT_LEV0 CVMX_PCI_DMA_INT_LEVX(0)
- #define CVMX_PCI_DMA_INT_LEV1 CVMX_PCI_DMA_INT_LEVX(1)
- #define CVMX_PCI_DMA_INT_LEVX(offset) (0x00000000000000A4ull + ((offset) & 1) * 8)
- #define CVMX_PCI_DMA_TIME0 CVMX_PCI_DMA_TIMEX(0)
- #define CVMX_PCI_DMA_TIME1 CVMX_PCI_DMA_TIMEX(1)
- #define CVMX_PCI_DMA_TIMEX(offset) (0x00000000000000B0ull + ((offset) & 1) * 4)
- #define CVMX_PCI_INSTR_COUNT0 CVMX_PCI_INSTR_COUNTX(0)
- #define CVMX_PCI_INSTR_COUNT1 CVMX_PCI_INSTR_COUNTX(1)
- #define CVMX_PCI_INSTR_COUNT2 CVMX_PCI_INSTR_COUNTX(2)
- #define CVMX_PCI_INSTR_COUNT3 CVMX_PCI_INSTR_COUNTX(3)
- #define CVMX_PCI_INSTR_COUNTX(offset) (0x0000000000000084ull + ((offset) & 3) * 8)
- #define CVMX_PCI_INT_ENB (0x0000000000000038ull)
- #define CVMX_PCI_INT_ENB2 (0x00000000000001A0ull)
- #define CVMX_PCI_INT_SUM (0x0000000000000030ull)
- #define CVMX_PCI_INT_SUM2 (0x0000000000000198ull)
- #define CVMX_PCI_MSI_RCV (0x00000000000000F0ull)
- #define CVMX_PCI_PKTS_SENT0 CVMX_PCI_PKTS_SENTX(0)
- #define CVMX_PCI_PKTS_SENT1 CVMX_PCI_PKTS_SENTX(1)
- #define CVMX_PCI_PKTS_SENT2 CVMX_PCI_PKTS_SENTX(2)
- #define CVMX_PCI_PKTS_SENT3 CVMX_PCI_PKTS_SENTX(3)
- #define CVMX_PCI_PKTS_SENTX(offset) (0x0000000000000040ull + ((offset) & 3) * 16)
- #define CVMX_PCI_PKTS_SENT_INT_LEV0 CVMX_PCI_PKTS_SENT_INT_LEVX(0)
- #define CVMX_PCI_PKTS_SENT_INT_LEV1 CVMX_PCI_PKTS_SENT_INT_LEVX(1)
- #define CVMX_PCI_PKTS_SENT_INT_LEV2 CVMX_PCI_PKTS_SENT_INT_LEVX(2)
- #define CVMX_PCI_PKTS_SENT_INT_LEV3 CVMX_PCI_PKTS_SENT_INT_LEVX(3)
- #define CVMX_PCI_PKTS_SENT_INT_LEVX(offset) (0x0000000000000048ull + ((offset) & 3) * 16)
- #define CVMX_PCI_PKTS_SENT_TIME0 CVMX_PCI_PKTS_SENT_TIMEX(0)
- #define CVMX_PCI_PKTS_SENT_TIME1 CVMX_PCI_PKTS_SENT_TIMEX(1)
- #define CVMX_PCI_PKTS_SENT_TIME2 CVMX_PCI_PKTS_SENT_TIMEX(2)
- #define CVMX_PCI_PKTS_SENT_TIME3 CVMX_PCI_PKTS_SENT_TIMEX(3)
- #define CVMX_PCI_PKTS_SENT_TIMEX(offset) (0x000000000000004Cull + ((offset) & 3) * 16)
- #define CVMX_PCI_PKT_CREDITS0 CVMX_PCI_PKT_CREDITSX(0)
- #define CVMX_PCI_PKT_CREDITS1 CVMX_PCI_PKT_CREDITSX(1)
- #define CVMX_PCI_PKT_CREDITS2 CVMX_PCI_PKT_CREDITSX(2)
- #define CVMX_PCI_PKT_CREDITS3 CVMX_PCI_PKT_CREDITSX(3)
- #define CVMX_PCI_PKT_CREDITSX(offset) (0x0000000000000044ull + ((offset) & 3) * 16)
- #define CVMX_PCI_READ_CMD_6 (0x0000000000000180ull)
- #define CVMX_PCI_READ_CMD_C (0x0000000000000184ull)
- #define CVMX_PCI_READ_CMD_E (0x0000000000000188ull)
- #define CVMX_PCI_READ_TIMEOUT (CVMX_ADD_IO_SEG(0x00011F00000000B0ull))
- #define CVMX_PCI_SCM_REG (0x00000000000001A8ull)
- #define CVMX_PCI_TSR_REG (0x00000000000001B0ull)
- #define CVMX_PCI_WIN_RD_ADDR (0x0000000000000008ull)
- #define CVMX_PCI_WIN_RD_DATA (0x0000000000000020ull)
- #define CVMX_PCI_WIN_WR_ADDR (0x0000000000000000ull)
- #define CVMX_PCI_WIN_WR_DATA (0x0000000000000010ull)
- #define CVMX_PCI_WIN_WR_MASK (0x0000000000000018ull)
- union cvmx_pci_bar1_indexx {
- uint32_t u32;
- struct cvmx_pci_bar1_indexx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_18_31:14;
- uint32_t addr_idx:14;
- uint32_t ca:1;
- uint32_t end_swp:2;
- uint32_t addr_v:1;
- #else
- uint32_t addr_v:1;
- uint32_t end_swp:2;
- uint32_t ca:1;
- uint32_t addr_idx:14;
- uint32_t reserved_18_31:14;
- #endif
- } s;
- };
- union cvmx_pci_bist_reg {
- uint64_t u64;
- struct cvmx_pci_bist_reg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t rsp_bs:1;
- uint64_t dma0_bs:1;
- uint64_t cmd0_bs:1;
- uint64_t cmd_bs:1;
- uint64_t csr2p_bs:1;
- uint64_t csrr_bs:1;
- uint64_t rsp2p_bs:1;
- uint64_t csr2n_bs:1;
- uint64_t dat2n_bs:1;
- uint64_t dbg2n_bs:1;
- #else
- uint64_t dbg2n_bs:1;
- uint64_t dat2n_bs:1;
- uint64_t csr2n_bs:1;
- uint64_t rsp2p_bs:1;
- uint64_t csrr_bs:1;
- uint64_t csr2p_bs:1;
- uint64_t cmd_bs:1;
- uint64_t cmd0_bs:1;
- uint64_t dma0_bs:1;
- uint64_t rsp_bs:1;
- uint64_t reserved_10_63:54;
- #endif
- } s;
- };
- union cvmx_pci_cfg00 {
- uint32_t u32;
- struct cvmx_pci_cfg00_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t devid:16;
- uint32_t vendid:16;
- #else
- uint32_t vendid:16;
- uint32_t devid:16;
- #endif
- } s;
- };
- union cvmx_pci_cfg01 {
- uint32_t u32;
- struct cvmx_pci_cfg01_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t dpe:1;
- uint32_t sse:1;
- uint32_t rma:1;
- uint32_t rta:1;
- uint32_t sta:1;
- uint32_t devt:2;
- uint32_t mdpe:1;
- uint32_t fbb:1;
- uint32_t reserved_22_22:1;
- uint32_t m66:1;
- uint32_t cle:1;
- uint32_t i_stat:1;
- uint32_t reserved_11_18:8;
- uint32_t i_dis:1;
- uint32_t fbbe:1;
- uint32_t see:1;
- uint32_t ads:1;
- uint32_t pee:1;
- uint32_t vps:1;
- uint32_t mwice:1;
- uint32_t scse:1;
- uint32_t me:1;
- uint32_t msae:1;
- uint32_t isae:1;
- #else
- uint32_t isae:1;
- uint32_t msae:1;
- uint32_t me:1;
- uint32_t scse:1;
- uint32_t mwice:1;
- uint32_t vps:1;
- uint32_t pee:1;
- uint32_t ads:1;
- uint32_t see:1;
- uint32_t fbbe:1;
- uint32_t i_dis:1;
- uint32_t reserved_11_18:8;
- uint32_t i_stat:1;
- uint32_t cle:1;
- uint32_t m66:1;
- uint32_t reserved_22_22:1;
- uint32_t fbb:1;
- uint32_t mdpe:1;
- uint32_t devt:2;
- uint32_t sta:1;
- uint32_t rta:1;
- uint32_t rma:1;
- uint32_t sse:1;
- uint32_t dpe:1;
- #endif
- } s;
- };
- union cvmx_pci_cfg02 {
- uint32_t u32;
- struct cvmx_pci_cfg02_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t cc:24;
- uint32_t rid:8;
- #else
- uint32_t rid:8;
- uint32_t cc:24;
- #endif
- } s;
- };
- union cvmx_pci_cfg03 {
- uint32_t u32;
- struct cvmx_pci_cfg03_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t bcap:1;
- uint32_t brb:1;
- uint32_t reserved_28_29:2;
- uint32_t bcod:4;
- uint32_t ht:8;
- uint32_t lt:8;
- uint32_t cls:8;
- #else
- uint32_t cls:8;
- uint32_t lt:8;
- uint32_t ht:8;
- uint32_t bcod:4;
- uint32_t reserved_28_29:2;
- uint32_t brb:1;
- uint32_t bcap:1;
- #endif
- } s;
- };
- union cvmx_pci_cfg04 {
- uint32_t u32;
- struct cvmx_pci_cfg04_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t lbase:20;
- uint32_t lbasez:8;
- uint32_t pf:1;
- uint32_t typ:2;
- uint32_t mspc:1;
- #else
- uint32_t mspc:1;
- uint32_t typ:2;
- uint32_t pf:1;
- uint32_t lbasez:8;
- uint32_t lbase:20;
- #endif
- } s;
- };
- union cvmx_pci_cfg05 {
- uint32_t u32;
- struct cvmx_pci_cfg05_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t hbase:32;
- #else
- uint32_t hbase:32;
- #endif
- } s;
- };
- union cvmx_pci_cfg06 {
- uint32_t u32;
- struct cvmx_pci_cfg06_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t lbase:5;
- uint32_t lbasez:23;
- uint32_t pf:1;
- uint32_t typ:2;
- uint32_t mspc:1;
- #else
- uint32_t mspc:1;
- uint32_t typ:2;
- uint32_t pf:1;
- uint32_t lbasez:23;
- uint32_t lbase:5;
- #endif
- } s;
- };
- union cvmx_pci_cfg07 {
- uint32_t u32;
- struct cvmx_pci_cfg07_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t hbase:32;
- #else
- uint32_t hbase:32;
- #endif
- } s;
- };
- union cvmx_pci_cfg08 {
- uint32_t u32;
- struct cvmx_pci_cfg08_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t lbasez:28;
- uint32_t pf:1;
- uint32_t typ:2;
- uint32_t mspc:1;
- #else
- uint32_t mspc:1;
- uint32_t typ:2;
- uint32_t pf:1;
- uint32_t lbasez:28;
- #endif
- } s;
- };
- union cvmx_pci_cfg09 {
- uint32_t u32;
- struct cvmx_pci_cfg09_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t hbase:25;
- uint32_t hbasez:7;
- #else
- uint32_t hbasez:7;
- uint32_t hbase:25;
- #endif
- } s;
- };
- union cvmx_pci_cfg10 {
- uint32_t u32;
- struct cvmx_pci_cfg10_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t cisp:32;
- #else
- uint32_t cisp:32;
- #endif
- } s;
- };
- union cvmx_pci_cfg11 {
- uint32_t u32;
- struct cvmx_pci_cfg11_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t ssid:16;
- uint32_t ssvid:16;
- #else
- uint32_t ssvid:16;
- uint32_t ssid:16;
- #endif
- } s;
- };
- union cvmx_pci_cfg12 {
- uint32_t u32;
- struct cvmx_pci_cfg12_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t erbar:16;
- uint32_t erbarz:5;
- uint32_t reserved_1_10:10;
- uint32_t erbar_en:1;
- #else
- uint32_t erbar_en:1;
- uint32_t reserved_1_10:10;
- uint32_t erbarz:5;
- uint32_t erbar:16;
- #endif
- } s;
- };
- union cvmx_pci_cfg13 {
- uint32_t u32;
- struct cvmx_pci_cfg13_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_8_31:24;
- uint32_t cp:8;
- #else
- uint32_t cp:8;
- uint32_t reserved_8_31:24;
- #endif
- } s;
- };
- union cvmx_pci_cfg15 {
- uint32_t u32;
- struct cvmx_pci_cfg15_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t ml:8;
- uint32_t mg:8;
- uint32_t inta:8;
- uint32_t il:8;
- #else
- uint32_t il:8;
- uint32_t inta:8;
- uint32_t mg:8;
- uint32_t ml:8;
- #endif
- } s;
- };
- union cvmx_pci_cfg16 {
- uint32_t u32;
- struct cvmx_pci_cfg16_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t trdnpr:1;
- uint32_t trdard:1;
- uint32_t rdsati:1;
- uint32_t trdrs:1;
- uint32_t trtae:1;
- uint32_t twsei:1;
- uint32_t twsen:1;
- uint32_t twtae:1;
- uint32_t tmae:1;
- uint32_t tslte:3;
- uint32_t tilt:4;
- uint32_t pbe:12;
- uint32_t dppmr:1;
- uint32_t reserved_2_2:1;
- uint32_t tswc:1;
- uint32_t mltd:1;
- #else
- uint32_t mltd:1;
- uint32_t tswc:1;
- uint32_t reserved_2_2:1;
- uint32_t dppmr:1;
- uint32_t pbe:12;
- uint32_t tilt:4;
- uint32_t tslte:3;
- uint32_t tmae:1;
- uint32_t twtae:1;
- uint32_t twsen:1;
- uint32_t twsei:1;
- uint32_t trtae:1;
- uint32_t trdrs:1;
- uint32_t rdsati:1;
- uint32_t trdard:1;
- uint32_t trdnpr:1;
- #endif
- } s;
- };
- union cvmx_pci_cfg17 {
- uint32_t u32;
- struct cvmx_pci_cfg17_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t tscme:32;
- #else
- uint32_t tscme:32;
- #endif
- } s;
- };
- union cvmx_pci_cfg18 {
- uint32_t u32;
- struct cvmx_pci_cfg18_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t tdsrps:32;
- #else
- uint32_t tdsrps:32;
- #endif
- } s;
- };
- union cvmx_pci_cfg19 {
- uint32_t u32;
- struct cvmx_pci_cfg19_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t mrbcm:1;
- uint32_t mrbci:1;
- uint32_t mdwe:1;
- uint32_t mdre:1;
- uint32_t mdrimc:1;
- uint32_t mdrrmc:3;
- uint32_t tmes:8;
- uint32_t teci:1;
- uint32_t tmei:1;
- uint32_t tmse:1;
- uint32_t tmdpes:1;
- uint32_t tmapes:1;
- uint32_t reserved_9_10:2;
- uint32_t tibcd:1;
- uint32_t tibde:1;
- uint32_t reserved_6_6:1;
- uint32_t tidomc:1;
- uint32_t tdomc:5;
- #else
- uint32_t tdomc:5;
- uint32_t tidomc:1;
- uint32_t reserved_6_6:1;
- uint32_t tibde:1;
- uint32_t tibcd:1;
- uint32_t reserved_9_10:2;
- uint32_t tmapes:1;
- uint32_t tmdpes:1;
- uint32_t tmse:1;
- uint32_t tmei:1;
- uint32_t teci:1;
- uint32_t tmes:8;
- uint32_t mdrrmc:3;
- uint32_t mdrimc:1;
- uint32_t mdre:1;
- uint32_t mdwe:1;
- uint32_t mrbci:1;
- uint32_t mrbcm:1;
- #endif
- } s;
- };
- union cvmx_pci_cfg20 {
- uint32_t u32;
- struct cvmx_pci_cfg20_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t mdsp:32;
- #else
- uint32_t mdsp:32;
- #endif
- } s;
- };
- union cvmx_pci_cfg21 {
- uint32_t u32;
- struct cvmx_pci_cfg21_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t scmre:32;
- #else
- uint32_t scmre:32;
- #endif
- } s;
- };
- union cvmx_pci_cfg22 {
- uint32_t u32;
- struct cvmx_pci_cfg22_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t mac:7;
- uint32_t reserved_19_24:6;
- uint32_t flush:1;
- uint32_t mra:1;
- uint32_t mtta:1;
- uint32_t mrv:8;
- uint32_t mttv:8;
- #else
- uint32_t mttv:8;
- uint32_t mrv:8;
- uint32_t mtta:1;
- uint32_t mra:1;
- uint32_t flush:1;
- uint32_t reserved_19_24:6;
- uint32_t mac:7;
- #endif
- } s;
- };
- union cvmx_pci_cfg56 {
- uint32_t u32;
- struct cvmx_pci_cfg56_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_23_31:9;
- uint32_t most:3;
- uint32_t mmbc:2;
- uint32_t roe:1;
- uint32_t dpere:1;
- uint32_t ncp:8;
- uint32_t pxcid:8;
- #else
- uint32_t pxcid:8;
- uint32_t ncp:8;
- uint32_t dpere:1;
- uint32_t roe:1;
- uint32_t mmbc:2;
- uint32_t most:3;
- uint32_t reserved_23_31:9;
- #endif
- } s;
- };
- union cvmx_pci_cfg57 {
- uint32_t u32;
- struct cvmx_pci_cfg57_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_30_31:2;
- uint32_t scemr:1;
- uint32_t mcrsd:3;
- uint32_t mostd:3;
- uint32_t mmrbcd:2;
- uint32_t dc:1;
- uint32_t usc:1;
- uint32_t scd:1;
- uint32_t m133:1;
- uint32_t w64:1;
- uint32_t bn:8;
- uint32_t dn:5;
- uint32_t fn:3;
- #else
- uint32_t fn:3;
- uint32_t dn:5;
- uint32_t bn:8;
- uint32_t w64:1;
- uint32_t m133:1;
- uint32_t scd:1;
- uint32_t usc:1;
- uint32_t dc:1;
- uint32_t mmrbcd:2;
- uint32_t mostd:3;
- uint32_t mcrsd:3;
- uint32_t scemr:1;
- uint32_t reserved_30_31:2;
- #endif
- } s;
- };
- union cvmx_pci_cfg58 {
- uint32_t u32;
- struct cvmx_pci_cfg58_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t pmes:5;
- uint32_t d2s:1;
- uint32_t d1s:1;
- uint32_t auxc:3;
- uint32_t dsi:1;
- uint32_t reserved_20_20:1;
- uint32_t pmec:1;
- uint32_t pcimiv:3;
- uint32_t ncp:8;
- uint32_t pmcid:8;
- #else
- uint32_t pmcid:8;
- uint32_t ncp:8;
- uint32_t pcimiv:3;
- uint32_t pmec:1;
- uint32_t reserved_20_20:1;
- uint32_t dsi:1;
- uint32_t auxc:3;
- uint32_t d1s:1;
- uint32_t d2s:1;
- uint32_t pmes:5;
- #endif
- } s;
- };
- union cvmx_pci_cfg59 {
- uint32_t u32;
- struct cvmx_pci_cfg59_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t pmdia:8;
- uint32_t bpccen:1;
- uint32_t bd3h:1;
- uint32_t reserved_16_21:6;
- uint32_t pmess:1;
- uint32_t pmedsia:2;
- uint32_t pmds:4;
- uint32_t pmeens:1;
- uint32_t reserved_2_7:6;
- uint32_t ps:2;
- #else
- uint32_t ps:2;
- uint32_t reserved_2_7:6;
- uint32_t pmeens:1;
- uint32_t pmds:4;
- uint32_t pmedsia:2;
- uint32_t pmess:1;
- uint32_t reserved_16_21:6;
- uint32_t bd3h:1;
- uint32_t bpccen:1;
- uint32_t pmdia:8;
- #endif
- } s;
- };
- union cvmx_pci_cfg60 {
- uint32_t u32;
- struct cvmx_pci_cfg60_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_24_31:8;
- uint32_t m64:1;
- uint32_t mme:3;
- uint32_t mmc:3;
- uint32_t msien:1;
- uint32_t ncp:8;
- uint32_t msicid:8;
- #else
- uint32_t msicid:8;
- uint32_t ncp:8;
- uint32_t msien:1;
- uint32_t mmc:3;
- uint32_t mme:3;
- uint32_t m64:1;
- uint32_t reserved_24_31:8;
- #endif
- } s;
- };
- union cvmx_pci_cfg61 {
- uint32_t u32;
- struct cvmx_pci_cfg61_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t msi31t2:30;
- uint32_t reserved_0_1:2;
- #else
- uint32_t reserved_0_1:2;
- uint32_t msi31t2:30;
- #endif
- } s;
- };
- union cvmx_pci_cfg62 {
- uint32_t u32;
- struct cvmx_pci_cfg62_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t msi:32;
- #else
- uint32_t msi:32;
- #endif
- } s;
- };
- union cvmx_pci_cfg63 {
- uint32_t u32;
- struct cvmx_pci_cfg63_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_16_31:16;
- uint32_t msimd:16;
- #else
- uint32_t msimd:16;
- uint32_t reserved_16_31:16;
- #endif
- } s;
- };
- union cvmx_pci_cnt_reg {
- uint64_t u64;
- struct cvmx_pci_cnt_reg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_38_63:26;
- uint64_t hm_pcix:1;
- uint64_t hm_speed:2;
- uint64_t ap_pcix:1;
- uint64_t ap_speed:2;
- uint64_t pcicnt:32;
- #else
- uint64_t pcicnt:32;
- uint64_t ap_speed:2;
- uint64_t ap_pcix:1;
- uint64_t hm_speed:2;
- uint64_t hm_pcix:1;
- uint64_t reserved_38_63:26;
- #endif
- } s;
- };
- union cvmx_pci_ctl_status_2 {
- uint32_t u32;
- struct cvmx_pci_ctl_status_2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_29_31:3;
- uint32_t bb1_hole:3;
- uint32_t bb1_siz:1;
- uint32_t bb_ca:1;
- uint32_t bb_es:2;
- uint32_t bb1:1;
- uint32_t bb0:1;
- uint32_t erst_n:1;
- uint32_t bar2pres:1;
- uint32_t scmtyp:1;
- uint32_t scm:1;
- uint32_t en_wfilt:1;
- uint32_t reserved_14_14:1;
- uint32_t ap_pcix:1;
- uint32_t ap_64ad:1;
- uint32_t b12_bist:1;
- uint32_t pmo_amod:1;
- uint32_t pmo_fpc:3;
- uint32_t tsr_hwm:3;
- uint32_t bar2_enb:1;
- uint32_t bar2_esx:2;
- uint32_t bar2_cax:1;
- #else
- uint32_t bar2_cax:1;
- uint32_t bar2_esx:2;
- uint32_t bar2_enb:1;
- uint32_t tsr_hwm:3;
- uint32_t pmo_fpc:3;
- uint32_t pmo_amod:1;
- uint32_t b12_bist:1;
- uint32_t ap_64ad:1;
- uint32_t ap_pcix:1;
- uint32_t reserved_14_14:1;
- uint32_t en_wfilt:1;
- uint32_t scm:1;
- uint32_t scmtyp:1;
- uint32_t bar2pres:1;
- uint32_t erst_n:1;
- uint32_t bb0:1;
- uint32_t bb1:1;
- uint32_t bb_es:2;
- uint32_t bb_ca:1;
- uint32_t bb1_siz:1;
- uint32_t bb1_hole:3;
- uint32_t reserved_29_31:3;
- #endif
- } s;
- struct cvmx_pci_ctl_status_2_cn31xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_20_31:12;
- uint32_t erst_n:1;
- uint32_t bar2pres:1;
- uint32_t scmtyp:1;
- uint32_t scm:1;
- uint32_t en_wfilt:1;
- uint32_t reserved_14_14:1;
- uint32_t ap_pcix:1;
- uint32_t ap_64ad:1;
- uint32_t b12_bist:1;
- uint32_t pmo_amod:1;
- uint32_t pmo_fpc:3;
- uint32_t tsr_hwm:3;
- uint32_t bar2_enb:1;
- uint32_t bar2_esx:2;
- uint32_t bar2_cax:1;
- #else
- uint32_t bar2_cax:1;
- uint32_t bar2_esx:2;
- uint32_t bar2_enb:1;
- uint32_t tsr_hwm:3;
- uint32_t pmo_fpc:3;
- uint32_t pmo_amod:1;
- uint32_t b12_bist:1;
- uint32_t ap_64ad:1;
- uint32_t ap_pcix:1;
- uint32_t reserved_14_14:1;
- uint32_t en_wfilt:1;
- uint32_t scm:1;
- uint32_t scmtyp:1;
- uint32_t bar2pres:1;
- uint32_t erst_n:1;
- uint32_t reserved_20_31:12;
- #endif
- } cn31xx;
- };
- union cvmx_pci_dbellx {
- uint32_t u32;
- struct cvmx_pci_dbellx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_16_31:16;
- uint32_t inc_val:16;
- #else
- uint32_t inc_val:16;
- uint32_t reserved_16_31:16;
- #endif
- } s;
- };
- union cvmx_pci_dma_cntx {
- uint32_t u32;
- struct cvmx_pci_dma_cntx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t dma_cnt:32;
- #else
- uint32_t dma_cnt:32;
- #endif
- } s;
- };
- union cvmx_pci_dma_int_levx {
- uint32_t u32;
- struct cvmx_pci_dma_int_levx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t pkt_cnt:32;
- #else
- uint32_t pkt_cnt:32;
- #endif
- } s;
- };
- union cvmx_pci_dma_timex {
- uint32_t u32;
- struct cvmx_pci_dma_timex_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t dma_time:32;
- #else
- uint32_t dma_time:32;
- #endif
- } s;
- };
- union cvmx_pci_instr_countx {
- uint32_t u32;
- struct cvmx_pci_instr_countx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t icnt:32;
- #else
- uint32_t icnt:32;
- #endif
- } s;
- };
- union cvmx_pci_int_enb {
- uint64_t u64;
- struct cvmx_pci_int_enb_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t ill_rd:1;
- uint64_t ill_wr:1;
- uint64_t win_wr:1;
- uint64_t dma1_fi:1;
- uint64_t dma0_fi:1;
- uint64_t idtime1:1;
- uint64_t idtime0:1;
- uint64_t idcnt1:1;
- uint64_t idcnt0:1;
- uint64_t iptime3:1;
- uint64_t iptime2:1;
- uint64_t iptime1:1;
- uint64_t iptime0:1;
- uint64_t ipcnt3:1;
- uint64_t ipcnt2:1;
- uint64_t ipcnt1:1;
- uint64_t ipcnt0:1;
- uint64_t irsl_int:1;
- uint64_t ill_rrd:1;
- uint64_t ill_rwr:1;
- uint64_t idperr:1;
- uint64_t iaperr:1;
- uint64_t iserr:1;
- uint64_t itsr_abt:1;
- uint64_t imsc_msg:1;
- uint64_t imsi_mabt:1;
- uint64_t imsi_tabt:1;
- uint64_t imsi_per:1;
- uint64_t imr_tto:1;
- uint64_t imr_abt:1;
- uint64_t itr_abt:1;
- uint64_t imr_wtto:1;
- uint64_t imr_wabt:1;
- uint64_t itr_wabt:1;
- #else
- uint64_t itr_wabt:1;
- uint64_t imr_wabt:1;
- uint64_t imr_wtto:1;
- uint64_t itr_abt:1;
- uint64_t imr_abt:1;
- uint64_t imr_tto:1;
- uint64_t imsi_per:1;
- uint64_t imsi_tabt:1;
- uint64_t imsi_mabt:1;
- uint64_t imsc_msg:1;
- uint64_t itsr_abt:1;
- uint64_t iserr:1;
- uint64_t iaperr:1;
- uint64_t idperr:1;
- uint64_t ill_rwr:1;
- uint64_t ill_rrd:1;
- uint64_t irsl_int:1;
- uint64_t ipcnt0:1;
- uint64_t ipcnt1:1;
- uint64_t ipcnt2:1;
- uint64_t ipcnt3:1;
- uint64_t iptime0:1;
- uint64_t iptime1:1;
- uint64_t iptime2:1;
- uint64_t iptime3:1;
- uint64_t idcnt0:1;
- uint64_t idcnt1:1;
- uint64_t idtime0:1;
- uint64_t idtime1:1;
- uint64_t dma0_fi:1;
- uint64_t dma1_fi:1;
- uint64_t win_wr:1;
- uint64_t ill_wr:1;
- uint64_t ill_rd:1;
- uint64_t reserved_34_63:30;
- #endif
- } s;
- struct cvmx_pci_int_enb_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t ill_rd:1;
- uint64_t ill_wr:1;
- uint64_t win_wr:1;
- uint64_t dma1_fi:1;
- uint64_t dma0_fi:1;
- uint64_t idtime1:1;
- uint64_t idtime0:1;
- uint64_t idcnt1:1;
- uint64_t idcnt0:1;
- uint64_t reserved_22_24:3;
- uint64_t iptime0:1;
- uint64_t reserved_18_20:3;
- uint64_t ipcnt0:1;
- uint64_t irsl_int:1;
- uint64_t ill_rrd:1;
- uint64_t ill_rwr:1;
- uint64_t idperr:1;
- uint64_t iaperr:1;
- uint64_t iserr:1;
- uint64_t itsr_abt:1;
- uint64_t imsc_msg:1;
- uint64_t imsi_mabt:1;
- uint64_t imsi_tabt:1;
- uint64_t imsi_per:1;
- uint64_t imr_tto:1;
- uint64_t imr_abt:1;
- uint64_t itr_abt:1;
- uint64_t imr_wtto:1;
- uint64_t imr_wabt:1;
- uint64_t itr_wabt:1;
- #else
- uint64_t itr_wabt:1;
- uint64_t imr_wabt:1;
- uint64_t imr_wtto:1;
- uint64_t itr_abt:1;
- uint64_t imr_abt:1;
- uint64_t imr_tto:1;
- uint64_t imsi_per:1;
- uint64_t imsi_tabt:1;
- uint64_t imsi_mabt:1;
- uint64_t imsc_msg:1;
- uint64_t itsr_abt:1;
- uint64_t iserr:1;
- uint64_t iaperr:1;
- uint64_t idperr:1;
- uint64_t ill_rwr:1;
- uint64_t ill_rrd:1;
- uint64_t irsl_int:1;
- uint64_t ipcnt0:1;
- uint64_t reserved_18_20:3;
- uint64_t iptime0:1;
- uint64_t reserved_22_24:3;
- uint64_t idcnt0:1;
- uint64_t idcnt1:1;
- uint64_t idtime0:1;
- uint64_t idtime1:1;
- uint64_t dma0_fi:1;
- uint64_t dma1_fi:1;
- uint64_t win_wr:1;
- uint64_t ill_wr:1;
- uint64_t ill_rd:1;
- uint64_t reserved_34_63:30;
- #endif
- } cn30xx;
- struct cvmx_pci_int_enb_cn31xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t ill_rd:1;
- uint64_t ill_wr:1;
- uint64_t win_wr:1;
- uint64_t dma1_fi:1;
- uint64_t dma0_fi:1;
- uint64_t idtime1:1;
- uint64_t idtime0:1;
- uint64_t idcnt1:1;
- uint64_t idcnt0:1;
- uint64_t reserved_23_24:2;
- uint64_t iptime1:1;
- uint64_t iptime0:1;
- uint64_t reserved_19_20:2;
- uint64_t ipcnt1:1;
- uint64_t ipcnt0:1;
- uint64_t irsl_int:1;
- uint64_t ill_rrd:1;
- uint64_t ill_rwr:1;
- uint64_t idperr:1;
- uint64_t iaperr:1;
- uint64_t iserr:1;
- uint64_t itsr_abt:1;
- uint64_t imsc_msg:1;
- uint64_t imsi_mabt:1;
- uint64_t imsi_tabt:1;
- uint64_t imsi_per:1;
- uint64_t imr_tto:1;
- uint64_t imr_abt:1;
- uint64_t itr_abt:1;
- uint64_t imr_wtto:1;
- uint64_t imr_wabt:1;
- uint64_t itr_wabt:1;
- #else
- uint64_t itr_wabt:1;
- uint64_t imr_wabt:1;
- uint64_t imr_wtto:1;
- uint64_t itr_abt:1;
- uint64_t imr_abt:1;
- uint64_t imr_tto:1;
- uint64_t imsi_per:1;
- uint64_t imsi_tabt:1;
- uint64_t imsi_mabt:1;
- uint64_t imsc_msg:1;
- uint64_t itsr_abt:1;
- uint64_t iserr:1;
- uint64_t iaperr:1;
- uint64_t idperr:1;
- uint64_t ill_rwr:1;
- uint64_t ill_rrd:1;
- uint64_t irsl_int:1;
- uint64_t ipcnt0:1;
- uint64_t ipcnt1:1;
- uint64_t reserved_19_20:2;
- uint64_t iptime0:1;
- uint64_t iptime1:1;
- uint64_t reserved_23_24:2;
- uint64_t idcnt0:1;
- uint64_t idcnt1:1;
- uint64_t idtime0:1;
- uint64_t idtime1:1;
- uint64_t dma0_fi:1;
- uint64_t dma1_fi:1;
- uint64_t win_wr:1;
- uint64_t ill_wr:1;
- uint64_t ill_rd:1;
- uint64_t reserved_34_63:30;
- #endif
- } cn31xx;
- };
- union cvmx_pci_int_enb2 {
- uint64_t u64;
- struct cvmx_pci_int_enb2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t ill_rd:1;
- uint64_t ill_wr:1;
- uint64_t win_wr:1;
- uint64_t dma1_fi:1;
- uint64_t dma0_fi:1;
- uint64_t rdtime1:1;
- uint64_t rdtime0:1;
- uint64_t rdcnt1:1;
- uint64_t rdcnt0:1;
- uint64_t rptime3:1;
- uint64_t rptime2:1;
- uint64_t rptime1:1;
- uint64_t rptime0:1;
- uint64_t rpcnt3:1;
- uint64_t rpcnt2:1;
- uint64_t rpcnt1:1;
- uint64_t rpcnt0:1;
- uint64_t rrsl_int:1;
- uint64_t ill_rrd:1;
- uint64_t ill_rwr:1;
- uint64_t rdperr:1;
- uint64_t raperr:1;
- uint64_t rserr:1;
- uint64_t rtsr_abt:1;
- uint64_t rmsc_msg:1;
- uint64_t rmsi_mabt:1;
- uint64_t rmsi_tabt:1;
- uint64_t rmsi_per:1;
- uint64_t rmr_tto:1;
- uint64_t rmr_abt:1;
- uint64_t rtr_abt:1;
- uint64_t rmr_wtto:1;
- uint64_t rmr_wabt:1;
- uint64_t rtr_wabt:1;
- #else
- uint64_t rtr_wabt:1;
- uint64_t rmr_wabt:1;
- uint64_t rmr_wtto:1;
- uint64_t rtr_abt:1;
- uint64_t rmr_abt:1;
- uint64_t rmr_tto:1;
- uint64_t rmsi_per:1;
- uint64_t rmsi_tabt:1;
- uint64_t rmsi_mabt:1;
- uint64_t rmsc_msg:1;
- uint64_t rtsr_abt:1;
- uint64_t rserr:1;
- uint64_t raperr:1;
- uint64_t rdperr:1;
- uint64_t ill_rwr:1;
- uint64_t ill_rrd:1;
- uint64_t rrsl_int:1;
- uint64_t rpcnt0:1;
- uint64_t rpcnt1:1;
- uint64_t rpcnt2:1;
- uint64_t rpcnt3:1;
- uint64_t rptime0:1;
- uint64_t rptime1:1;
- uint64_t rptime2:1;
- uint64_t rptime3:1;
- uint64_t rdcnt0:1;
- uint64_t rdcnt1:1;
- uint64_t rdtime0:1;
- uint64_t rdtime1:1;
- uint64_t dma0_fi:1;
- uint64_t dma1_fi:1;
- uint64_t win_wr:1;
- uint64_t ill_wr:1;
- uint64_t ill_rd:1;
- uint64_t reserved_34_63:30;
- #endif
- } s;
- struct cvmx_pci_int_enb2_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t ill_rd:1;
- uint64_t ill_wr:1;
- uint64_t win_wr:1;
- uint64_t dma1_fi:1;
- uint64_t dma0_fi:1;
- uint64_t rdtime1:1;
- uint64_t rdtime0:1;
- uint64_t rdcnt1:1;
- uint64_t rdcnt0:1;
- uint64_t reserved_22_24:3;
- uint64_t rptime0:1;
- uint64_t reserved_18_20:3;
- uint64_t rpcnt0:1;
- uint64_t rrsl_int:1;
- uint64_t ill_rrd:1;
- uint64_t ill_rwr:1;
- uint64_t rdperr:1;
- uint64_t raperr:1;
- uint64_t rserr:1;
- uint64_t rtsr_abt:1;
- uint64_t rmsc_msg:1;
- uint64_t rmsi_mabt:1;
- uint64_t rmsi_tabt:1;
- uint64_t rmsi_per:1;
- uint64_t rmr_tto:1;
- uint64_t rmr_abt:1;
- uint64_t rtr_abt:1;
- uint64_t rmr_wtto:1;
- uint64_t rmr_wabt:1;
- uint64_t rtr_wabt:1;
- #else
- uint64_t rtr_wabt:1;
- uint64_t rmr_wabt:1;
- uint64_t rmr_wtto:1;
- uint64_t rtr_abt:1;
- uint64_t rmr_abt:1;
- uint64_t rmr_tto:1;
- uint64_t rmsi_per:1;
- uint64_t rmsi_tabt:1;
- uint64_t rmsi_mabt:1;
- uint64_t rmsc_msg:1;
- uint64_t rtsr_abt:1;
- uint64_t rserr:1;
- uint64_t raperr:1;
- uint64_t rdperr:1;
- uint64_t ill_rwr:1;
- uint64_t ill_rrd:1;
- uint64_t rrsl_int:1;
- uint64_t rpcnt0:1;
- uint64_t reserved_18_20:3;
- uint64_t rptime0:1;
- uint64_t reserved_22_24:3;
- uint64_t rdcnt0:1;
- uint64_t rdcnt1:1;
- uint64_t rdtime0:1;
- uint64_t rdtime1:1;
- uint64_t dma0_fi:1;
- uint64_t dma1_fi:1;
- uint64_t win_wr:1;
- uint64_t ill_wr:1;
- uint64_t ill_rd:1;
- uint64_t reserved_34_63:30;
- #endif
- } cn30xx;
- struct cvmx_pci_int_enb2_cn31xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t ill_rd:1;
- uint64_t ill_wr:1;
- uint64_t win_wr:1;
- uint64_t dma1_fi:1;
- uint64_t dma0_fi:1;
- uint64_t rdtime1:1;
- uint64_t rdtime0:1;
- uint64_t rdcnt1:1;
- uint64_t rdcnt0:1;
- uint64_t reserved_23_24:2;
- uint64_t rptime1:1;
- uint64_t rptime0:1;
- uint64_t reserved_19_20:2;
- uint64_t rpcnt1:1;
- uint64_t rpcnt0:1;
- uint64_t rrsl_int:1;
- uint64_t ill_rrd:1;
- uint64_t ill_rwr:1;
- uint64_t rdperr:1;
- uint64_t raperr:1;
- uint64_t rserr:1;
- uint64_t rtsr_abt:1;
- uint64_t rmsc_msg:1;
- uint64_t rmsi_mabt:1;
- uint64_t rmsi_tabt:1;
- uint64_t rmsi_per:1;
- uint64_t rmr_tto:1;
- uint64_t rmr_abt:1;
- uint64_t rtr_abt:1;
- uint64_t rmr_wtto:1;
- uint64_t rmr_wabt:1;
- uint64_t rtr_wabt:1;
- #else
- uint64_t rtr_wabt:1;
- uint64_t rmr_wabt:1;
- uint64_t rmr_wtto:1;
- uint64_t rtr_abt:1;
- uint64_t rmr_abt:1;
- uint64_t rmr_tto:1;
- uint64_t rmsi_per:1;
- uint64_t rmsi_tabt:1;
- uint64_t rmsi_mabt:1;
- uint64_t rmsc_msg:1;
- uint64_t rtsr_abt:1;
- uint64_t rserr:1;
- uint64_t raperr:1;
- uint64_t rdperr:1;
- uint64_t ill_rwr:1;
- uint64_t ill_rrd:1;
- uint64_t rrsl_int:1;
- uint64_t rpcnt0:1;
- uint64_t rpcnt1:1;
- uint64_t reserved_19_20:2;
- uint64_t rptime0:1;
- uint64_t rptime1:1;
- uint64_t reserved_23_24:2;
- uint64_t rdcnt0:1;
- uint64_t rdcnt1:1;
- uint64_t rdtime0:1;
- uint64_t rdtime1:1;
- uint64_t dma0_fi:1;
- uint64_t dma1_fi:1;
- uint64_t win_wr:1;
- uint64_t ill_wr:1;
- uint64_t ill_rd:1;
- uint64_t reserved_34_63:30;
- #endif
- } cn31xx;
- };
- union cvmx_pci_int_sum {
- uint64_t u64;
- struct cvmx_pci_int_sum_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t ill_rd:1;
- uint64_t ill_wr:1;
- uint64_t win_wr:1;
- uint64_t dma1_fi:1;
- uint64_t dma0_fi:1;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t ptime3:1;
- uint64_t ptime2:1;
- uint64_t ptime1:1;
- uint64_t ptime0:1;
- uint64_t pcnt3:1;
- uint64_t pcnt2:1;
- uint64_t pcnt1:1;
- uint64_t pcnt0:1;
- uint64_t rsl_int:1;
- uint64_t ill_rrd:1;
- uint64_t ill_rwr:1;
- uint64_t dperr:1;
- uint64_t aperr:1;
- uint64_t serr:1;
- uint64_t tsr_abt:1;
- uint64_t msc_msg:1;
- uint64_t msi_mabt:1;
- uint64_t msi_tabt:1;
- uint64_t msi_per:1;
- uint64_t mr_tto:1;
- uint64_t mr_abt:1;
- uint64_t tr_abt:1;
- uint64_t mr_wtto:1;
- uint64_t mr_wabt:1;
- uint64_t tr_wabt:1;
- #else
- uint64_t tr_wabt:1;
- uint64_t mr_wabt:1;
- uint64_t mr_wtto:1;
- uint64_t tr_abt:1;
- uint64_t mr_abt:1;
- uint64_t mr_tto:1;
- uint64_t msi_per:1;
- uint64_t msi_tabt:1;
- uint64_t msi_mabt:1;
- uint64_t msc_msg:1;
- uint64_t tsr_abt:1;
- uint64_t serr:1;
- uint64_t aperr:1;
- uint64_t dperr:1;
- uint64_t ill_rwr:1;
- uint64_t ill_rrd:1;
- uint64_t rsl_int:1;
- uint64_t pcnt0:1;
- uint64_t pcnt1:1;
- uint64_t pcnt2:1;
- uint64_t pcnt3:1;
- uint64_t ptime0:1;
- uint64_t ptime1:1;
- uint64_t ptime2:1;
- uint64_t ptime3:1;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t dma0_fi:1;
- uint64_t dma1_fi:1;
- uint64_t win_wr:1;
- uint64_t ill_wr:1;
- uint64_t ill_rd:1;
- uint64_t reserved_34_63:30;
- #endif
- } s;
- struct cvmx_pci_int_sum_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t ill_rd:1;
- uint64_t ill_wr:1;
- uint64_t win_wr:1;
- uint64_t dma1_fi:1;
- uint64_t dma0_fi:1;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t reserved_22_24:3;
- uint64_t ptime0:1;
- uint64_t reserved_18_20:3;
- uint64_t pcnt0:1;
- uint64_t rsl_int:1;
- uint64_t ill_rrd:1;
- uint64_t ill_rwr:1;
- uint64_t dperr:1;
- uint64_t aperr:1;
- uint64_t serr:1;
- uint64_t tsr_abt:1;
- uint64_t msc_msg:1;
- uint64_t msi_mabt:1;
- uint64_t msi_tabt:1;
- uint64_t msi_per:1;
- uint64_t mr_tto:1;
- uint64_t mr_abt:1;
- uint64_t tr_abt:1;
- uint64_t mr_wtto:1;
- uint64_t mr_wabt:1;
- uint64_t tr_wabt:1;
- #else
- uint64_t tr_wabt:1;
- uint64_t mr_wabt:1;
- uint64_t mr_wtto:1;
- uint64_t tr_abt:1;
- uint64_t mr_abt:1;
- uint64_t mr_tto:1;
- uint64_t msi_per:1;
- uint64_t msi_tabt:1;
- uint64_t msi_mabt:1;
- uint64_t msc_msg:1;
- uint64_t tsr_abt:1;
- uint64_t serr:1;
- uint64_t aperr:1;
- uint64_t dperr:1;
- uint64_t ill_rwr:1;
- uint64_t ill_rrd:1;
- uint64_t rsl_int:1;
- uint64_t pcnt0:1;
- uint64_t reserved_18_20:3;
- uint64_t ptime0:1;
- uint64_t reserved_22_24:3;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t dma0_fi:1;
- uint64_t dma1_fi:1;
- uint64_t win_wr:1;
- uint64_t ill_wr:1;
- uint64_t ill_rd:1;
- uint64_t reserved_34_63:30;
- #endif
- } cn30xx;
- struct cvmx_pci_int_sum_cn31xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t ill_rd:1;
- uint64_t ill_wr:1;
- uint64_t win_wr:1;
- uint64_t dma1_fi:1;
- uint64_t dma0_fi:1;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t reserved_23_24:2;
- uint64_t ptime1:1;
- uint64_t ptime0:1;
- uint64_t reserved_19_20:2;
- uint64_t pcnt1:1;
- uint64_t pcnt0:1;
- uint64_t rsl_int:1;
- uint64_t ill_rrd:1;
- uint64_t ill_rwr:1;
- uint64_t dperr:1;
- uint64_t aperr:1;
- uint64_t serr:1;
- uint64_t tsr_abt:1;
- uint64_t msc_msg:1;
- uint64_t msi_mabt:1;
- uint64_t msi_tabt:1;
- uint64_t msi_per:1;
- uint64_t mr_tto:1;
- uint64_t mr_abt:1;
- uint64_t tr_abt:1;
- uint64_t mr_wtto:1;
- uint64_t mr_wabt:1;
- uint64_t tr_wabt:1;
- #else
- uint64_t tr_wabt:1;
- uint64_t mr_wabt:1;
- uint64_t mr_wtto:1;
- uint64_t tr_abt:1;
- uint64_t mr_abt:1;
- uint64_t mr_tto:1;
- uint64_t msi_per:1;
- uint64_t msi_tabt:1;
- uint64_t msi_mabt:1;
- uint64_t msc_msg:1;
- uint64_t tsr_abt:1;
- uint64_t serr:1;
- uint64_t aperr:1;
- uint64_t dperr:1;
- uint64_t ill_rwr:1;
- uint64_t ill_rrd:1;
- uint64_t rsl_int:1;
- uint64_t pcnt0:1;
- uint64_t pcnt1:1;
- uint64_t reserved_19_20:2;
- uint64_t ptime0:1;
- uint64_t ptime1:1;
- uint64_t reserved_23_24:2;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t dma0_fi:1;
- uint64_t dma1_fi:1;
- uint64_t win_wr:1;
- uint64_t ill_wr:1;
- uint64_t ill_rd:1;
- uint64_t reserved_34_63:30;
- #endif
- } cn31xx;
- };
- union cvmx_pci_int_sum2 {
- uint64_t u64;
- struct cvmx_pci_int_sum2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t ill_rd:1;
- uint64_t ill_wr:1;
- uint64_t win_wr:1;
- uint64_t dma1_fi:1;
- uint64_t dma0_fi:1;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t ptime3:1;
- uint64_t ptime2:1;
- uint64_t ptime1:1;
- uint64_t ptime0:1;
- uint64_t pcnt3:1;
- uint64_t pcnt2:1;
- uint64_t pcnt1:1;
- uint64_t pcnt0:1;
- uint64_t rsl_int:1;
- uint64_t ill_rrd:1;
- uint64_t ill_rwr:1;
- uint64_t dperr:1;
- uint64_t aperr:1;
- uint64_t serr:1;
- uint64_t tsr_abt:1;
- uint64_t msc_msg:1;
- uint64_t msi_mabt:1;
- uint64_t msi_tabt:1;
- uint64_t msi_per:1;
- uint64_t mr_tto:1;
- uint64_t mr_abt:1;
- uint64_t tr_abt:1;
- uint64_t mr_wtto:1;
- uint64_t mr_wabt:1;
- uint64_t tr_wabt:1;
- #else
- uint64_t tr_wabt:1;
- uint64_t mr_wabt:1;
- uint64_t mr_wtto:1;
- uint64_t tr_abt:1;
- uint64_t mr_abt:1;
- uint64_t mr_tto:1;
- uint64_t msi_per:1;
- uint64_t msi_tabt:1;
- uint64_t msi_mabt:1;
- uint64_t msc_msg:1;
- uint64_t tsr_abt:1;
- uint64_t serr:1;
- uint64_t aperr:1;
- uint64_t dperr:1;
- uint64_t ill_rwr:1;
- uint64_t ill_rrd:1;
- uint64_t rsl_int:1;
- uint64_t pcnt0:1;
- uint64_t pcnt1:1;
- uint64_t pcnt2:1;
- uint64_t pcnt3:1;
- uint64_t ptime0:1;
- uint64_t ptime1:1;
- uint64_t ptime2:1;
- uint64_t ptime3:1;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t dma0_fi:1;
- uint64_t dma1_fi:1;
- uint64_t win_wr:1;
- uint64_t ill_wr:1;
- uint64_t ill_rd:1;
- uint64_t reserved_34_63:30;
- #endif
- } s;
- struct cvmx_pci_int_sum2_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t ill_rd:1;
- uint64_t ill_wr:1;
- uint64_t win_wr:1;
- uint64_t dma1_fi:1;
- uint64_t dma0_fi:1;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t reserved_22_24:3;
- uint64_t ptime0:1;
- uint64_t reserved_18_20:3;
- uint64_t pcnt0:1;
- uint64_t rsl_int:1;
- uint64_t ill_rrd:1;
- uint64_t ill_rwr:1;
- uint64_t dperr:1;
- uint64_t aperr:1;
- uint64_t serr:1;
- uint64_t tsr_abt:1;
- uint64_t msc_msg:1;
- uint64_t msi_mabt:1;
- uint64_t msi_tabt:1;
- uint64_t msi_per:1;
- uint64_t mr_tto:1;
- uint64_t mr_abt:1;
- uint64_t tr_abt:1;
- uint64_t mr_wtto:1;
- uint64_t mr_wabt:1;
- uint64_t tr_wabt:1;
- #else
- uint64_t tr_wabt:1;
- uint64_t mr_wabt:1;
- uint64_t mr_wtto:1;
- uint64_t tr_abt:1;
- uint64_t mr_abt:1;
- uint64_t mr_tto:1;
- uint64_t msi_per:1;
- uint64_t msi_tabt:1;
- uint64_t msi_mabt:1;
- uint64_t msc_msg:1;
- uint64_t tsr_abt:1;
- uint64_t serr:1;
- uint64_t aperr:1;
- uint64_t dperr:1;
- uint64_t ill_rwr:1;
- uint64_t ill_rrd:1;
- uint64_t rsl_int:1;
- uint64_t pcnt0:1;
- uint64_t reserved_18_20:3;
- uint64_t ptime0:1;
- uint64_t reserved_22_24:3;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t dma0_fi:1;
- uint64_t dma1_fi:1;
- uint64_t win_wr:1;
- uint64_t ill_wr:1;
- uint64_t ill_rd:1;
- uint64_t reserved_34_63:30;
- #endif
- } cn30xx;
- struct cvmx_pci_int_sum2_cn31xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t ill_rd:1;
- uint64_t ill_wr:1;
- uint64_t win_wr:1;
- uint64_t dma1_fi:1;
- uint64_t dma0_fi:1;
- uint64_t dtime1:1;
- uint64_t dtime0:1;
- uint64_t dcnt1:1;
- uint64_t dcnt0:1;
- uint64_t reserved_23_24:2;
- uint64_t ptime1:1;
- uint64_t ptime0:1;
- uint64_t reserved_19_20:2;
- uint64_t pcnt1:1;
- uint64_t pcnt0:1;
- uint64_t rsl_int:1;
- uint64_t ill_rrd:1;
- uint64_t ill_rwr:1;
- uint64_t dperr:1;
- uint64_t aperr:1;
- uint64_t serr:1;
- uint64_t tsr_abt:1;
- uint64_t msc_msg:1;
- uint64_t msi_mabt:1;
- uint64_t msi_tabt:1;
- uint64_t msi_per:1;
- uint64_t mr_tto:1;
- uint64_t mr_abt:1;
- uint64_t tr_abt:1;
- uint64_t mr_wtto:1;
- uint64_t mr_wabt:1;
- uint64_t tr_wabt:1;
- #else
- uint64_t tr_wabt:1;
- uint64_t mr_wabt:1;
- uint64_t mr_wtto:1;
- uint64_t tr_abt:1;
- uint64_t mr_abt:1;
- uint64_t mr_tto:1;
- uint64_t msi_per:1;
- uint64_t msi_tabt:1;
- uint64_t msi_mabt:1;
- uint64_t msc_msg:1;
- uint64_t tsr_abt:1;
- uint64_t serr:1;
- uint64_t aperr:1;
- uint64_t dperr:1;
- uint64_t ill_rwr:1;
- uint64_t ill_rrd:1;
- uint64_t rsl_int:1;
- uint64_t pcnt0:1;
- uint64_t pcnt1:1;
- uint64_t reserved_19_20:2;
- uint64_t ptime0:1;
- uint64_t ptime1:1;
- uint64_t reserved_23_24:2;
- uint64_t dcnt0:1;
- uint64_t dcnt1:1;
- uint64_t dtime0:1;
- uint64_t dtime1:1;
- uint64_t dma0_fi:1;
- uint64_t dma1_fi:1;
- uint64_t win_wr:1;
- uint64_t ill_wr:1;
- uint64_t ill_rd:1;
- uint64_t reserved_34_63:30;
- #endif
- } cn31xx;
- };
- union cvmx_pci_msi_rcv {
- uint32_t u32;
- struct cvmx_pci_msi_rcv_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_6_31:26;
- uint32_t intr:6;
- #else
- uint32_t intr:6;
- uint32_t reserved_6_31:26;
- #endif
- } s;
- };
- union cvmx_pci_pkt_creditsx {
- uint32_t u32;
- struct cvmx_pci_pkt_creditsx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t pkt_cnt:16;
- uint32_t ptr_cnt:16;
- #else
- uint32_t ptr_cnt:16;
- uint32_t pkt_cnt:16;
- #endif
- } s;
- };
- union cvmx_pci_pkts_sentx {
- uint32_t u32;
- struct cvmx_pci_pkts_sentx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t pkt_cnt:32;
- #else
- uint32_t pkt_cnt:32;
- #endif
- } s;
- };
- union cvmx_pci_pkts_sent_int_levx {
- uint32_t u32;
- struct cvmx_pci_pkts_sent_int_levx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t pkt_cnt:32;
- #else
- uint32_t pkt_cnt:32;
- #endif
- } s;
- };
- union cvmx_pci_pkts_sent_timex {
- uint32_t u32;
- struct cvmx_pci_pkts_sent_timex_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t pkt_time:32;
- #else
- uint32_t pkt_time:32;
- #endif
- } s;
- };
- union cvmx_pci_read_cmd_6 {
- uint32_t u32;
- struct cvmx_pci_read_cmd_6_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_9_31:23;
- uint32_t min_data:6;
- uint32_t prefetch:3;
- #else
- uint32_t prefetch:3;
- uint32_t min_data:6;
- uint32_t reserved_9_31:23;
- #endif
- } s;
- };
- union cvmx_pci_read_cmd_c {
- uint32_t u32;
- struct cvmx_pci_read_cmd_c_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_9_31:23;
- uint32_t min_data:6;
- uint32_t prefetch:3;
- #else
- uint32_t prefetch:3;
- uint32_t min_data:6;
- uint32_t reserved_9_31:23;
- #endif
- } s;
- };
- union cvmx_pci_read_cmd_e {
- uint32_t u32;
- struct cvmx_pci_read_cmd_e_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint32_t reserved_9_31:23;
- uint32_t min_data:6;
- uint32_t prefetch:3;
- #else
- uint32_t prefetch:3;
- uint32_t min_data:6;
- uint32_t reserved_9_31:23;
- #endif
- } s;
- };
- union cvmx_pci_read_timeout {
- uint64_t u64;
- struct cvmx_pci_read_timeout_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t enb:1;
- uint64_t cnt:31;
- #else
- uint64_t cnt:31;
- uint64_t enb:1;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_pci_scm_reg {
- uint64_t u64;
- struct cvmx_pci_scm_reg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t scm:32;
- #else
- uint64_t scm:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_pci_tsr_reg {
- uint64_t u64;
- struct cvmx_pci_tsr_reg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_36_63:28;
- uint64_t tsr:36;
- #else
- uint64_t tsr:36;
- uint64_t reserved_36_63:28;
- #endif
- } s;
- };
- union cvmx_pci_win_rd_addr {
- uint64_t u64;
- struct cvmx_pci_win_rd_addr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_49_63:15;
- uint64_t iobit:1;
- uint64_t reserved_0_47:48;
- #else
- uint64_t reserved_0_47:48;
- uint64_t iobit:1;
- uint64_t reserved_49_63:15;
- #endif
- } s;
- struct cvmx_pci_win_rd_addr_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_49_63:15;
- uint64_t iobit:1;
- uint64_t rd_addr:46;
- uint64_t reserved_0_1:2;
- #else
- uint64_t reserved_0_1:2;
- uint64_t rd_addr:46;
- uint64_t iobit:1;
- uint64_t reserved_49_63:15;
- #endif
- } cn30xx;
- struct cvmx_pci_win_rd_addr_cn38xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_49_63:15;
- uint64_t iobit:1;
- uint64_t rd_addr:45;
- uint64_t reserved_0_2:3;
- #else
- uint64_t reserved_0_2:3;
- uint64_t rd_addr:45;
- uint64_t iobit:1;
- uint64_t reserved_49_63:15;
- #endif
- } cn38xx;
- };
- union cvmx_pci_win_rd_data {
- uint64_t u64;
- struct cvmx_pci_win_rd_data_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t rd_data:64;
- #else
- uint64_t rd_data:64;
- #endif
- } s;
- };
- union cvmx_pci_win_wr_addr {
- uint64_t u64;
- struct cvmx_pci_win_wr_addr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_49_63:15;
- uint64_t iobit:1;
- uint64_t wr_addr:45;
- uint64_t reserved_0_2:3;
- #else
- uint64_t reserved_0_2:3;
- uint64_t wr_addr:45;
- uint64_t iobit:1;
- uint64_t reserved_49_63:15;
- #endif
- } s;
- };
- union cvmx_pci_win_wr_data {
- uint64_t u64;
- struct cvmx_pci_win_wr_data_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t wr_data:64;
- #else
- uint64_t wr_data:64;
- #endif
- } s;
- };
- union cvmx_pci_win_wr_mask {
- uint64_t u64;
- struct cvmx_pci_win_wr_mask_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t wr_mask:8;
- #else
- uint64_t wr_mask:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- #endif
|