cvmx-npei-defs.h 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: [email protected]
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_NPEI_DEFS_H__
  28. #define __CVMX_NPEI_DEFS_H__
  29. #define CVMX_NPEI_BAR1_INDEXX(offset) (0x0000000000000000ull + ((offset) & 31) * 16)
  30. #define CVMX_NPEI_BIST_STATUS (0x0000000000000580ull)
  31. #define CVMX_NPEI_BIST_STATUS2 (0x0000000000000680ull)
  32. #define CVMX_NPEI_CTL_PORT0 (0x0000000000000250ull)
  33. #define CVMX_NPEI_CTL_PORT1 (0x0000000000000260ull)
  34. #define CVMX_NPEI_CTL_STATUS (0x0000000000000570ull)
  35. #define CVMX_NPEI_CTL_STATUS2 (0x0000000000003C00ull)
  36. #define CVMX_NPEI_DATA_OUT_CNT (0x00000000000005F0ull)
  37. #define CVMX_NPEI_DBG_DATA (0x0000000000000510ull)
  38. #define CVMX_NPEI_DBG_SELECT (0x0000000000000500ull)
  39. #define CVMX_NPEI_DMA0_INT_LEVEL (0x00000000000005C0ull)
  40. #define CVMX_NPEI_DMA1_INT_LEVEL (0x00000000000005D0ull)
  41. #define CVMX_NPEI_DMAX_COUNTS(offset) (0x0000000000000450ull + ((offset) & 7) * 16)
  42. #define CVMX_NPEI_DMAX_DBELL(offset) (0x00000000000003B0ull + ((offset) & 7) * 16)
  43. #define CVMX_NPEI_DMAX_IBUFF_SADDR(offset) (0x0000000000000400ull + ((offset) & 7) * 16)
  44. #define CVMX_NPEI_DMAX_NADDR(offset) (0x00000000000004A0ull + ((offset) & 7) * 16)
  45. #define CVMX_NPEI_DMA_CNTS (0x00000000000005E0ull)
  46. #define CVMX_NPEI_DMA_CONTROL (0x00000000000003A0ull)
  47. #define CVMX_NPEI_DMA_PCIE_REQ_NUM (0x00000000000005B0ull)
  48. #define CVMX_NPEI_DMA_STATE1 (0x00000000000006C0ull)
  49. #define CVMX_NPEI_DMA_STATE1_P1 (0x0000000000000680ull)
  50. #define CVMX_NPEI_DMA_STATE2 (0x00000000000006D0ull)
  51. #define CVMX_NPEI_DMA_STATE2_P1 (0x0000000000000690ull)
  52. #define CVMX_NPEI_DMA_STATE3_P1 (0x00000000000006A0ull)
  53. #define CVMX_NPEI_DMA_STATE4_P1 (0x00000000000006B0ull)
  54. #define CVMX_NPEI_DMA_STATE5_P1 (0x00000000000006C0ull)
  55. #define CVMX_NPEI_INT_A_ENB (0x0000000000000560ull)
  56. #define CVMX_NPEI_INT_A_ENB2 (0x0000000000003CE0ull)
  57. #define CVMX_NPEI_INT_A_SUM (0x0000000000000550ull)
  58. #define CVMX_NPEI_INT_ENB (0x0000000000000540ull)
  59. #define CVMX_NPEI_INT_ENB2 (0x0000000000003CD0ull)
  60. #define CVMX_NPEI_INT_INFO (0x0000000000000590ull)
  61. #define CVMX_NPEI_INT_SUM (0x0000000000000530ull)
  62. #define CVMX_NPEI_INT_SUM2 (0x0000000000003CC0ull)
  63. #define CVMX_NPEI_LAST_WIN_RDATA0 (0x0000000000000600ull)
  64. #define CVMX_NPEI_LAST_WIN_RDATA1 (0x0000000000000610ull)
  65. #define CVMX_NPEI_MEM_ACCESS_CTL (0x00000000000004F0ull)
  66. #define CVMX_NPEI_MEM_ACCESS_SUBIDX(offset) (0x0000000000000280ull + ((offset) & 31) * 16 - 16*12)
  67. #define CVMX_NPEI_MSI_ENB0 (0x0000000000003C50ull)
  68. #define CVMX_NPEI_MSI_ENB1 (0x0000000000003C60ull)
  69. #define CVMX_NPEI_MSI_ENB2 (0x0000000000003C70ull)
  70. #define CVMX_NPEI_MSI_ENB3 (0x0000000000003C80ull)
  71. #define CVMX_NPEI_MSI_RCV0 (0x0000000000003C10ull)
  72. #define CVMX_NPEI_MSI_RCV1 (0x0000000000003C20ull)
  73. #define CVMX_NPEI_MSI_RCV2 (0x0000000000003C30ull)
  74. #define CVMX_NPEI_MSI_RCV3 (0x0000000000003C40ull)
  75. #define CVMX_NPEI_MSI_RD_MAP (0x0000000000003CA0ull)
  76. #define CVMX_NPEI_MSI_W1C_ENB0 (0x0000000000003CF0ull)
  77. #define CVMX_NPEI_MSI_W1C_ENB1 (0x0000000000003D00ull)
  78. #define CVMX_NPEI_MSI_W1C_ENB2 (0x0000000000003D10ull)
  79. #define CVMX_NPEI_MSI_W1C_ENB3 (0x0000000000003D20ull)
  80. #define CVMX_NPEI_MSI_W1S_ENB0 (0x0000000000003D30ull)
  81. #define CVMX_NPEI_MSI_W1S_ENB1 (0x0000000000003D40ull)
  82. #define CVMX_NPEI_MSI_W1S_ENB2 (0x0000000000003D50ull)
  83. #define CVMX_NPEI_MSI_W1S_ENB3 (0x0000000000003D60ull)
  84. #define CVMX_NPEI_MSI_WR_MAP (0x0000000000003C90ull)
  85. #define CVMX_NPEI_PCIE_CREDIT_CNT (0x0000000000003D70ull)
  86. #define CVMX_NPEI_PCIE_MSI_RCV (0x0000000000003CB0ull)
  87. #define CVMX_NPEI_PCIE_MSI_RCV_B1 (0x0000000000000650ull)
  88. #define CVMX_NPEI_PCIE_MSI_RCV_B2 (0x0000000000000660ull)
  89. #define CVMX_NPEI_PCIE_MSI_RCV_B3 (0x0000000000000670ull)
  90. #define CVMX_NPEI_PKTX_CNTS(offset) (0x0000000000002400ull + ((offset) & 31) * 16)
  91. #define CVMX_NPEI_PKTX_INSTR_BADDR(offset) (0x0000000000002800ull + ((offset) & 31) * 16)
  92. #define CVMX_NPEI_PKTX_INSTR_BAOFF_DBELL(offset) (0x0000000000002C00ull + ((offset) & 31) * 16)
  93. #define CVMX_NPEI_PKTX_INSTR_FIFO_RSIZE(offset) (0x0000000000003000ull + ((offset) & 31) * 16)
  94. #define CVMX_NPEI_PKTX_INSTR_HEADER(offset) (0x0000000000003400ull + ((offset) & 31) * 16)
  95. #define CVMX_NPEI_PKTX_IN_BP(offset) (0x0000000000003800ull + ((offset) & 31) * 16)
  96. #define CVMX_NPEI_PKTX_SLIST_BADDR(offset) (0x0000000000001400ull + ((offset) & 31) * 16)
  97. #define CVMX_NPEI_PKTX_SLIST_BAOFF_DBELL(offset) (0x0000000000001800ull + ((offset) & 31) * 16)
  98. #define CVMX_NPEI_PKTX_SLIST_FIFO_RSIZE(offset) (0x0000000000001C00ull + ((offset) & 31) * 16)
  99. #define CVMX_NPEI_PKT_CNT_INT (0x0000000000001110ull)
  100. #define CVMX_NPEI_PKT_CNT_INT_ENB (0x0000000000001130ull)
  101. #define CVMX_NPEI_PKT_DATA_OUT_ES (0x00000000000010B0ull)
  102. #define CVMX_NPEI_PKT_DATA_OUT_NS (0x00000000000010A0ull)
  103. #define CVMX_NPEI_PKT_DATA_OUT_ROR (0x0000000000001090ull)
  104. #define CVMX_NPEI_PKT_DPADDR (0x0000000000001080ull)
  105. #define CVMX_NPEI_PKT_INPUT_CONTROL (0x0000000000001150ull)
  106. #define CVMX_NPEI_PKT_INSTR_ENB (0x0000000000001000ull)
  107. #define CVMX_NPEI_PKT_INSTR_RD_SIZE (0x0000000000001190ull)
  108. #define CVMX_NPEI_PKT_INSTR_SIZE (0x0000000000001020ull)
  109. #define CVMX_NPEI_PKT_INT_LEVELS (0x0000000000001100ull)
  110. #define CVMX_NPEI_PKT_IN_BP (0x00000000000006B0ull)
  111. #define CVMX_NPEI_PKT_IN_DONEX_CNTS(offset) (0x0000000000002000ull + ((offset) & 31) * 16)
  112. #define CVMX_NPEI_PKT_IN_INSTR_COUNTS (0x00000000000006A0ull)
  113. #define CVMX_NPEI_PKT_IN_PCIE_PORT (0x00000000000011A0ull)
  114. #define CVMX_NPEI_PKT_IPTR (0x0000000000001070ull)
  115. #define CVMX_NPEI_PKT_OUTPUT_WMARK (0x0000000000001160ull)
  116. #define CVMX_NPEI_PKT_OUT_BMODE (0x00000000000010D0ull)
  117. #define CVMX_NPEI_PKT_OUT_ENB (0x0000000000001010ull)
  118. #define CVMX_NPEI_PKT_PCIE_PORT (0x00000000000010E0ull)
  119. #define CVMX_NPEI_PKT_PORT_IN_RST (0x0000000000000690ull)
  120. #define CVMX_NPEI_PKT_SLIST_ES (0x0000000000001050ull)
  121. #define CVMX_NPEI_PKT_SLIST_ID_SIZE (0x0000000000001180ull)
  122. #define CVMX_NPEI_PKT_SLIST_NS (0x0000000000001040ull)
  123. #define CVMX_NPEI_PKT_SLIST_ROR (0x0000000000001030ull)
  124. #define CVMX_NPEI_PKT_TIME_INT (0x0000000000001120ull)
  125. #define CVMX_NPEI_PKT_TIME_INT_ENB (0x0000000000001140ull)
  126. #define CVMX_NPEI_RSL_INT_BLOCKS (0x0000000000000520ull)
  127. #define CVMX_NPEI_SCRATCH_1 (0x0000000000000270ull)
  128. #define CVMX_NPEI_STATE1 (0x0000000000000620ull)
  129. #define CVMX_NPEI_STATE2 (0x0000000000000630ull)
  130. #define CVMX_NPEI_STATE3 (0x0000000000000640ull)
  131. #define CVMX_NPEI_WINDOW_CTL (0x0000000000000380ull)
  132. #define CVMX_NPEI_WIN_RD_ADDR (0x0000000000000210ull)
  133. #define CVMX_NPEI_WIN_RD_DATA (0x0000000000000240ull)
  134. #define CVMX_NPEI_WIN_WR_ADDR (0x0000000000000200ull)
  135. #define CVMX_NPEI_WIN_WR_DATA (0x0000000000000220ull)
  136. #define CVMX_NPEI_WIN_WR_MASK (0x0000000000000230ull)
  137. union cvmx_npei_bar1_indexx {
  138. uint32_t u32;
  139. struct cvmx_npei_bar1_indexx_s {
  140. #ifdef __BIG_ENDIAN_BITFIELD
  141. uint32_t reserved_18_31:14;
  142. uint32_t addr_idx:14;
  143. uint32_t ca:1;
  144. uint32_t end_swp:2;
  145. uint32_t addr_v:1;
  146. #else
  147. uint32_t addr_v:1;
  148. uint32_t end_swp:2;
  149. uint32_t ca:1;
  150. uint32_t addr_idx:14;
  151. uint32_t reserved_18_31:14;
  152. #endif
  153. } s;
  154. };
  155. union cvmx_npei_bist_status {
  156. uint64_t u64;
  157. struct cvmx_npei_bist_status_s {
  158. #ifdef __BIG_ENDIAN_BITFIELD
  159. uint64_t pkt_rdf:1;
  160. uint64_t reserved_60_62:3;
  161. uint64_t pcr_gim:1;
  162. uint64_t pkt_pif:1;
  163. uint64_t pcsr_int:1;
  164. uint64_t pcsr_im:1;
  165. uint64_t pcsr_cnt:1;
  166. uint64_t pcsr_id:1;
  167. uint64_t pcsr_sl:1;
  168. uint64_t reserved_50_52:3;
  169. uint64_t pkt_ind:1;
  170. uint64_t pkt_slm:1;
  171. uint64_t reserved_36_47:12;
  172. uint64_t d0_pst:1;
  173. uint64_t d1_pst:1;
  174. uint64_t d2_pst:1;
  175. uint64_t d3_pst:1;
  176. uint64_t reserved_31_31:1;
  177. uint64_t n2p0_c:1;
  178. uint64_t n2p0_o:1;
  179. uint64_t n2p1_c:1;
  180. uint64_t n2p1_o:1;
  181. uint64_t cpl_p0:1;
  182. uint64_t cpl_p1:1;
  183. uint64_t p2n1_po:1;
  184. uint64_t p2n1_no:1;
  185. uint64_t p2n1_co:1;
  186. uint64_t p2n0_po:1;
  187. uint64_t p2n0_no:1;
  188. uint64_t p2n0_co:1;
  189. uint64_t p2n0_c0:1;
  190. uint64_t p2n0_c1:1;
  191. uint64_t p2n0_n:1;
  192. uint64_t p2n0_p0:1;
  193. uint64_t p2n0_p1:1;
  194. uint64_t p2n1_c0:1;
  195. uint64_t p2n1_c1:1;
  196. uint64_t p2n1_n:1;
  197. uint64_t p2n1_p0:1;
  198. uint64_t p2n1_p1:1;
  199. uint64_t csm0:1;
  200. uint64_t csm1:1;
  201. uint64_t dif0:1;
  202. uint64_t dif1:1;
  203. uint64_t dif2:1;
  204. uint64_t dif3:1;
  205. uint64_t reserved_2_2:1;
  206. uint64_t msi:1;
  207. uint64_t ncb_cmd:1;
  208. #else
  209. uint64_t ncb_cmd:1;
  210. uint64_t msi:1;
  211. uint64_t reserved_2_2:1;
  212. uint64_t dif3:1;
  213. uint64_t dif2:1;
  214. uint64_t dif1:1;
  215. uint64_t dif0:1;
  216. uint64_t csm1:1;
  217. uint64_t csm0:1;
  218. uint64_t p2n1_p1:1;
  219. uint64_t p2n1_p0:1;
  220. uint64_t p2n1_n:1;
  221. uint64_t p2n1_c1:1;
  222. uint64_t p2n1_c0:1;
  223. uint64_t p2n0_p1:1;
  224. uint64_t p2n0_p0:1;
  225. uint64_t p2n0_n:1;
  226. uint64_t p2n0_c1:1;
  227. uint64_t p2n0_c0:1;
  228. uint64_t p2n0_co:1;
  229. uint64_t p2n0_no:1;
  230. uint64_t p2n0_po:1;
  231. uint64_t p2n1_co:1;
  232. uint64_t p2n1_no:1;
  233. uint64_t p2n1_po:1;
  234. uint64_t cpl_p1:1;
  235. uint64_t cpl_p0:1;
  236. uint64_t n2p1_o:1;
  237. uint64_t n2p1_c:1;
  238. uint64_t n2p0_o:1;
  239. uint64_t n2p0_c:1;
  240. uint64_t reserved_31_31:1;
  241. uint64_t d3_pst:1;
  242. uint64_t d2_pst:1;
  243. uint64_t d1_pst:1;
  244. uint64_t d0_pst:1;
  245. uint64_t reserved_36_47:12;
  246. uint64_t pkt_slm:1;
  247. uint64_t pkt_ind:1;
  248. uint64_t reserved_50_52:3;
  249. uint64_t pcsr_sl:1;
  250. uint64_t pcsr_id:1;
  251. uint64_t pcsr_cnt:1;
  252. uint64_t pcsr_im:1;
  253. uint64_t pcsr_int:1;
  254. uint64_t pkt_pif:1;
  255. uint64_t pcr_gim:1;
  256. uint64_t reserved_60_62:3;
  257. uint64_t pkt_rdf:1;
  258. #endif
  259. } s;
  260. struct cvmx_npei_bist_status_cn52xx {
  261. #ifdef __BIG_ENDIAN_BITFIELD
  262. uint64_t pkt_rdf:1;
  263. uint64_t reserved_60_62:3;
  264. uint64_t pcr_gim:1;
  265. uint64_t pkt_pif:1;
  266. uint64_t pcsr_int:1;
  267. uint64_t pcsr_im:1;
  268. uint64_t pcsr_cnt:1;
  269. uint64_t pcsr_id:1;
  270. uint64_t pcsr_sl:1;
  271. uint64_t pkt_imem:1;
  272. uint64_t pkt_pfm:1;
  273. uint64_t pkt_pof:1;
  274. uint64_t reserved_48_49:2;
  275. uint64_t pkt_pop0:1;
  276. uint64_t pkt_pop1:1;
  277. uint64_t d0_mem:1;
  278. uint64_t d1_mem:1;
  279. uint64_t d2_mem:1;
  280. uint64_t d3_mem:1;
  281. uint64_t d4_mem:1;
  282. uint64_t ds_mem:1;
  283. uint64_t reserved_36_39:4;
  284. uint64_t d0_pst:1;
  285. uint64_t d1_pst:1;
  286. uint64_t d2_pst:1;
  287. uint64_t d3_pst:1;
  288. uint64_t d4_pst:1;
  289. uint64_t n2p0_c:1;
  290. uint64_t n2p0_o:1;
  291. uint64_t n2p1_c:1;
  292. uint64_t n2p1_o:1;
  293. uint64_t cpl_p0:1;
  294. uint64_t cpl_p1:1;
  295. uint64_t p2n1_po:1;
  296. uint64_t p2n1_no:1;
  297. uint64_t p2n1_co:1;
  298. uint64_t p2n0_po:1;
  299. uint64_t p2n0_no:1;
  300. uint64_t p2n0_co:1;
  301. uint64_t p2n0_c0:1;
  302. uint64_t p2n0_c1:1;
  303. uint64_t p2n0_n:1;
  304. uint64_t p2n0_p0:1;
  305. uint64_t p2n0_p1:1;
  306. uint64_t p2n1_c0:1;
  307. uint64_t p2n1_c1:1;
  308. uint64_t p2n1_n:1;
  309. uint64_t p2n1_p0:1;
  310. uint64_t p2n1_p1:1;
  311. uint64_t csm0:1;
  312. uint64_t csm1:1;
  313. uint64_t dif0:1;
  314. uint64_t dif1:1;
  315. uint64_t dif2:1;
  316. uint64_t dif3:1;
  317. uint64_t dif4:1;
  318. uint64_t msi:1;
  319. uint64_t ncb_cmd:1;
  320. #else
  321. uint64_t ncb_cmd:1;
  322. uint64_t msi:1;
  323. uint64_t dif4:1;
  324. uint64_t dif3:1;
  325. uint64_t dif2:1;
  326. uint64_t dif1:1;
  327. uint64_t dif0:1;
  328. uint64_t csm1:1;
  329. uint64_t csm0:1;
  330. uint64_t p2n1_p1:1;
  331. uint64_t p2n1_p0:1;
  332. uint64_t p2n1_n:1;
  333. uint64_t p2n1_c1:1;
  334. uint64_t p2n1_c0:1;
  335. uint64_t p2n0_p1:1;
  336. uint64_t p2n0_p0:1;
  337. uint64_t p2n0_n:1;
  338. uint64_t p2n0_c1:1;
  339. uint64_t p2n0_c0:1;
  340. uint64_t p2n0_co:1;
  341. uint64_t p2n0_no:1;
  342. uint64_t p2n0_po:1;
  343. uint64_t p2n1_co:1;
  344. uint64_t p2n1_no:1;
  345. uint64_t p2n1_po:1;
  346. uint64_t cpl_p1:1;
  347. uint64_t cpl_p0:1;
  348. uint64_t n2p1_o:1;
  349. uint64_t n2p1_c:1;
  350. uint64_t n2p0_o:1;
  351. uint64_t n2p0_c:1;
  352. uint64_t d4_pst:1;
  353. uint64_t d3_pst:1;
  354. uint64_t d2_pst:1;
  355. uint64_t d1_pst:1;
  356. uint64_t d0_pst:1;
  357. uint64_t reserved_36_39:4;
  358. uint64_t ds_mem:1;
  359. uint64_t d4_mem:1;
  360. uint64_t d3_mem:1;
  361. uint64_t d2_mem:1;
  362. uint64_t d1_mem:1;
  363. uint64_t d0_mem:1;
  364. uint64_t pkt_pop1:1;
  365. uint64_t pkt_pop0:1;
  366. uint64_t reserved_48_49:2;
  367. uint64_t pkt_pof:1;
  368. uint64_t pkt_pfm:1;
  369. uint64_t pkt_imem:1;
  370. uint64_t pcsr_sl:1;
  371. uint64_t pcsr_id:1;
  372. uint64_t pcsr_cnt:1;
  373. uint64_t pcsr_im:1;
  374. uint64_t pcsr_int:1;
  375. uint64_t pkt_pif:1;
  376. uint64_t pcr_gim:1;
  377. uint64_t reserved_60_62:3;
  378. uint64_t pkt_rdf:1;
  379. #endif
  380. } cn52xx;
  381. struct cvmx_npei_bist_status_cn52xxp1 {
  382. #ifdef __BIG_ENDIAN_BITFIELD
  383. uint64_t reserved_46_63:18;
  384. uint64_t d0_mem0:1;
  385. uint64_t d1_mem1:1;
  386. uint64_t d2_mem2:1;
  387. uint64_t d3_mem3:1;
  388. uint64_t dr0_mem:1;
  389. uint64_t d0_mem:1;
  390. uint64_t d1_mem:1;
  391. uint64_t d2_mem:1;
  392. uint64_t d3_mem:1;
  393. uint64_t dr1_mem:1;
  394. uint64_t d0_pst:1;
  395. uint64_t d1_pst:1;
  396. uint64_t d2_pst:1;
  397. uint64_t d3_pst:1;
  398. uint64_t dr2_mem:1;
  399. uint64_t n2p0_c:1;
  400. uint64_t n2p0_o:1;
  401. uint64_t n2p1_c:1;
  402. uint64_t n2p1_o:1;
  403. uint64_t cpl_p0:1;
  404. uint64_t cpl_p1:1;
  405. uint64_t p2n1_po:1;
  406. uint64_t p2n1_no:1;
  407. uint64_t p2n1_co:1;
  408. uint64_t p2n0_po:1;
  409. uint64_t p2n0_no:1;
  410. uint64_t p2n0_co:1;
  411. uint64_t p2n0_c0:1;
  412. uint64_t p2n0_c1:1;
  413. uint64_t p2n0_n:1;
  414. uint64_t p2n0_p0:1;
  415. uint64_t p2n0_p1:1;
  416. uint64_t p2n1_c0:1;
  417. uint64_t p2n1_c1:1;
  418. uint64_t p2n1_n:1;
  419. uint64_t p2n1_p0:1;
  420. uint64_t p2n1_p1:1;
  421. uint64_t csm0:1;
  422. uint64_t csm1:1;
  423. uint64_t dif0:1;
  424. uint64_t dif1:1;
  425. uint64_t dif2:1;
  426. uint64_t dif3:1;
  427. uint64_t dr3_mem:1;
  428. uint64_t msi:1;
  429. uint64_t ncb_cmd:1;
  430. #else
  431. uint64_t ncb_cmd:1;
  432. uint64_t msi:1;
  433. uint64_t dr3_mem:1;
  434. uint64_t dif3:1;
  435. uint64_t dif2:1;
  436. uint64_t dif1:1;
  437. uint64_t dif0:1;
  438. uint64_t csm1:1;
  439. uint64_t csm0:1;
  440. uint64_t p2n1_p1:1;
  441. uint64_t p2n1_p0:1;
  442. uint64_t p2n1_n:1;
  443. uint64_t p2n1_c1:1;
  444. uint64_t p2n1_c0:1;
  445. uint64_t p2n0_p1:1;
  446. uint64_t p2n0_p0:1;
  447. uint64_t p2n0_n:1;
  448. uint64_t p2n0_c1:1;
  449. uint64_t p2n0_c0:1;
  450. uint64_t p2n0_co:1;
  451. uint64_t p2n0_no:1;
  452. uint64_t p2n0_po:1;
  453. uint64_t p2n1_co:1;
  454. uint64_t p2n1_no:1;
  455. uint64_t p2n1_po:1;
  456. uint64_t cpl_p1:1;
  457. uint64_t cpl_p0:1;
  458. uint64_t n2p1_o:1;
  459. uint64_t n2p1_c:1;
  460. uint64_t n2p0_o:1;
  461. uint64_t n2p0_c:1;
  462. uint64_t dr2_mem:1;
  463. uint64_t d3_pst:1;
  464. uint64_t d2_pst:1;
  465. uint64_t d1_pst:1;
  466. uint64_t d0_pst:1;
  467. uint64_t dr1_mem:1;
  468. uint64_t d3_mem:1;
  469. uint64_t d2_mem:1;
  470. uint64_t d1_mem:1;
  471. uint64_t d0_mem:1;
  472. uint64_t dr0_mem:1;
  473. uint64_t d3_mem3:1;
  474. uint64_t d2_mem2:1;
  475. uint64_t d1_mem1:1;
  476. uint64_t d0_mem0:1;
  477. uint64_t reserved_46_63:18;
  478. #endif
  479. } cn52xxp1;
  480. struct cvmx_npei_bist_status_cn56xxp1 {
  481. #ifdef __BIG_ENDIAN_BITFIELD
  482. uint64_t reserved_58_63:6;
  483. uint64_t pcsr_int:1;
  484. uint64_t pcsr_im:1;
  485. uint64_t pcsr_cnt:1;
  486. uint64_t pcsr_id:1;
  487. uint64_t pcsr_sl:1;
  488. uint64_t pkt_pout:1;
  489. uint64_t pkt_imem:1;
  490. uint64_t pkt_cntm:1;
  491. uint64_t pkt_ind:1;
  492. uint64_t pkt_slm:1;
  493. uint64_t pkt_odf:1;
  494. uint64_t pkt_oif:1;
  495. uint64_t pkt_out:1;
  496. uint64_t pkt_i0:1;
  497. uint64_t pkt_i1:1;
  498. uint64_t pkt_s0:1;
  499. uint64_t pkt_s1:1;
  500. uint64_t d0_mem:1;
  501. uint64_t d1_mem:1;
  502. uint64_t d2_mem:1;
  503. uint64_t d3_mem:1;
  504. uint64_t d4_mem:1;
  505. uint64_t d0_pst:1;
  506. uint64_t d1_pst:1;
  507. uint64_t d2_pst:1;
  508. uint64_t d3_pst:1;
  509. uint64_t d4_pst:1;
  510. uint64_t n2p0_c:1;
  511. uint64_t n2p0_o:1;
  512. uint64_t n2p1_c:1;
  513. uint64_t n2p1_o:1;
  514. uint64_t cpl_p0:1;
  515. uint64_t cpl_p1:1;
  516. uint64_t p2n1_po:1;
  517. uint64_t p2n1_no:1;
  518. uint64_t p2n1_co:1;
  519. uint64_t p2n0_po:1;
  520. uint64_t p2n0_no:1;
  521. uint64_t p2n0_co:1;
  522. uint64_t p2n0_c0:1;
  523. uint64_t p2n0_c1:1;
  524. uint64_t p2n0_n:1;
  525. uint64_t p2n0_p0:1;
  526. uint64_t p2n0_p1:1;
  527. uint64_t p2n1_c0:1;
  528. uint64_t p2n1_c1:1;
  529. uint64_t p2n1_n:1;
  530. uint64_t p2n1_p0:1;
  531. uint64_t p2n1_p1:1;
  532. uint64_t csm0:1;
  533. uint64_t csm1:1;
  534. uint64_t dif0:1;
  535. uint64_t dif1:1;
  536. uint64_t dif2:1;
  537. uint64_t dif3:1;
  538. uint64_t dif4:1;
  539. uint64_t msi:1;
  540. uint64_t ncb_cmd:1;
  541. #else
  542. uint64_t ncb_cmd:1;
  543. uint64_t msi:1;
  544. uint64_t dif4:1;
  545. uint64_t dif3:1;
  546. uint64_t dif2:1;
  547. uint64_t dif1:1;
  548. uint64_t dif0:1;
  549. uint64_t csm1:1;
  550. uint64_t csm0:1;
  551. uint64_t p2n1_p1:1;
  552. uint64_t p2n1_p0:1;
  553. uint64_t p2n1_n:1;
  554. uint64_t p2n1_c1:1;
  555. uint64_t p2n1_c0:1;
  556. uint64_t p2n0_p1:1;
  557. uint64_t p2n0_p0:1;
  558. uint64_t p2n0_n:1;
  559. uint64_t p2n0_c1:1;
  560. uint64_t p2n0_c0:1;
  561. uint64_t p2n0_co:1;
  562. uint64_t p2n0_no:1;
  563. uint64_t p2n0_po:1;
  564. uint64_t p2n1_co:1;
  565. uint64_t p2n1_no:1;
  566. uint64_t p2n1_po:1;
  567. uint64_t cpl_p1:1;
  568. uint64_t cpl_p0:1;
  569. uint64_t n2p1_o:1;
  570. uint64_t n2p1_c:1;
  571. uint64_t n2p0_o:1;
  572. uint64_t n2p0_c:1;
  573. uint64_t d4_pst:1;
  574. uint64_t d3_pst:1;
  575. uint64_t d2_pst:1;
  576. uint64_t d1_pst:1;
  577. uint64_t d0_pst:1;
  578. uint64_t d4_mem:1;
  579. uint64_t d3_mem:1;
  580. uint64_t d2_mem:1;
  581. uint64_t d1_mem:1;
  582. uint64_t d0_mem:1;
  583. uint64_t pkt_s1:1;
  584. uint64_t pkt_s0:1;
  585. uint64_t pkt_i1:1;
  586. uint64_t pkt_i0:1;
  587. uint64_t pkt_out:1;
  588. uint64_t pkt_oif:1;
  589. uint64_t pkt_odf:1;
  590. uint64_t pkt_slm:1;
  591. uint64_t pkt_ind:1;
  592. uint64_t pkt_cntm:1;
  593. uint64_t pkt_imem:1;
  594. uint64_t pkt_pout:1;
  595. uint64_t pcsr_sl:1;
  596. uint64_t pcsr_id:1;
  597. uint64_t pcsr_cnt:1;
  598. uint64_t pcsr_im:1;
  599. uint64_t pcsr_int:1;
  600. uint64_t reserved_58_63:6;
  601. #endif
  602. } cn56xxp1;
  603. };
  604. union cvmx_npei_bist_status2 {
  605. uint64_t u64;
  606. struct cvmx_npei_bist_status2_s {
  607. #ifdef __BIG_ENDIAN_BITFIELD
  608. uint64_t reserved_14_63:50;
  609. uint64_t prd_tag:1;
  610. uint64_t prd_st0:1;
  611. uint64_t prd_st1:1;
  612. uint64_t prd_err:1;
  613. uint64_t nrd_st:1;
  614. uint64_t nwe_st:1;
  615. uint64_t nwe_wr0:1;
  616. uint64_t nwe_wr1:1;
  617. uint64_t pkt_rd:1;
  618. uint64_t psc_p0:1;
  619. uint64_t psc_p1:1;
  620. uint64_t pkt_gd:1;
  621. uint64_t pkt_gl:1;
  622. uint64_t pkt_blk:1;
  623. #else
  624. uint64_t pkt_blk:1;
  625. uint64_t pkt_gl:1;
  626. uint64_t pkt_gd:1;
  627. uint64_t psc_p1:1;
  628. uint64_t psc_p0:1;
  629. uint64_t pkt_rd:1;
  630. uint64_t nwe_wr1:1;
  631. uint64_t nwe_wr0:1;
  632. uint64_t nwe_st:1;
  633. uint64_t nrd_st:1;
  634. uint64_t prd_err:1;
  635. uint64_t prd_st1:1;
  636. uint64_t prd_st0:1;
  637. uint64_t prd_tag:1;
  638. uint64_t reserved_14_63:50;
  639. #endif
  640. } s;
  641. };
  642. union cvmx_npei_ctl_port0 {
  643. uint64_t u64;
  644. struct cvmx_npei_ctl_port0_s {
  645. #ifdef __BIG_ENDIAN_BITFIELD
  646. uint64_t reserved_21_63:43;
  647. uint64_t waitl_com:1;
  648. uint64_t intd:1;
  649. uint64_t intc:1;
  650. uint64_t intb:1;
  651. uint64_t inta:1;
  652. uint64_t intd_map:2;
  653. uint64_t intc_map:2;
  654. uint64_t intb_map:2;
  655. uint64_t inta_map:2;
  656. uint64_t ctlp_ro:1;
  657. uint64_t reserved_6_6:1;
  658. uint64_t ptlp_ro:1;
  659. uint64_t bar2_enb:1;
  660. uint64_t bar2_esx:2;
  661. uint64_t bar2_cax:1;
  662. uint64_t wait_com:1;
  663. #else
  664. uint64_t wait_com:1;
  665. uint64_t bar2_cax:1;
  666. uint64_t bar2_esx:2;
  667. uint64_t bar2_enb:1;
  668. uint64_t ptlp_ro:1;
  669. uint64_t reserved_6_6:1;
  670. uint64_t ctlp_ro:1;
  671. uint64_t inta_map:2;
  672. uint64_t intb_map:2;
  673. uint64_t intc_map:2;
  674. uint64_t intd_map:2;
  675. uint64_t inta:1;
  676. uint64_t intb:1;
  677. uint64_t intc:1;
  678. uint64_t intd:1;
  679. uint64_t waitl_com:1;
  680. uint64_t reserved_21_63:43;
  681. #endif
  682. } s;
  683. };
  684. union cvmx_npei_ctl_port1 {
  685. uint64_t u64;
  686. struct cvmx_npei_ctl_port1_s {
  687. #ifdef __BIG_ENDIAN_BITFIELD
  688. uint64_t reserved_21_63:43;
  689. uint64_t waitl_com:1;
  690. uint64_t intd:1;
  691. uint64_t intc:1;
  692. uint64_t intb:1;
  693. uint64_t inta:1;
  694. uint64_t intd_map:2;
  695. uint64_t intc_map:2;
  696. uint64_t intb_map:2;
  697. uint64_t inta_map:2;
  698. uint64_t ctlp_ro:1;
  699. uint64_t reserved_6_6:1;
  700. uint64_t ptlp_ro:1;
  701. uint64_t bar2_enb:1;
  702. uint64_t bar2_esx:2;
  703. uint64_t bar2_cax:1;
  704. uint64_t wait_com:1;
  705. #else
  706. uint64_t wait_com:1;
  707. uint64_t bar2_cax:1;
  708. uint64_t bar2_esx:2;
  709. uint64_t bar2_enb:1;
  710. uint64_t ptlp_ro:1;
  711. uint64_t reserved_6_6:1;
  712. uint64_t ctlp_ro:1;
  713. uint64_t inta_map:2;
  714. uint64_t intb_map:2;
  715. uint64_t intc_map:2;
  716. uint64_t intd_map:2;
  717. uint64_t inta:1;
  718. uint64_t intb:1;
  719. uint64_t intc:1;
  720. uint64_t intd:1;
  721. uint64_t waitl_com:1;
  722. uint64_t reserved_21_63:43;
  723. #endif
  724. } s;
  725. };
  726. union cvmx_npei_ctl_status {
  727. uint64_t u64;
  728. struct cvmx_npei_ctl_status_s {
  729. #ifdef __BIG_ENDIAN_BITFIELD
  730. uint64_t reserved_44_63:20;
  731. uint64_t p1_ntags:6;
  732. uint64_t p0_ntags:6;
  733. uint64_t cfg_rtry:16;
  734. uint64_t ring_en:1;
  735. uint64_t lnk_rst:1;
  736. uint64_t arb:1;
  737. uint64_t pkt_bp:4;
  738. uint64_t host_mode:1;
  739. uint64_t chip_rev:8;
  740. #else
  741. uint64_t chip_rev:8;
  742. uint64_t host_mode:1;
  743. uint64_t pkt_bp:4;
  744. uint64_t arb:1;
  745. uint64_t lnk_rst:1;
  746. uint64_t ring_en:1;
  747. uint64_t cfg_rtry:16;
  748. uint64_t p0_ntags:6;
  749. uint64_t p1_ntags:6;
  750. uint64_t reserved_44_63:20;
  751. #endif
  752. } s;
  753. struct cvmx_npei_ctl_status_cn52xxp1 {
  754. #ifdef __BIG_ENDIAN_BITFIELD
  755. uint64_t reserved_44_63:20;
  756. uint64_t p1_ntags:6;
  757. uint64_t p0_ntags:6;
  758. uint64_t cfg_rtry:16;
  759. uint64_t reserved_15_15:1;
  760. uint64_t lnk_rst:1;
  761. uint64_t arb:1;
  762. uint64_t reserved_9_12:4;
  763. uint64_t host_mode:1;
  764. uint64_t chip_rev:8;
  765. #else
  766. uint64_t chip_rev:8;
  767. uint64_t host_mode:1;
  768. uint64_t reserved_9_12:4;
  769. uint64_t arb:1;
  770. uint64_t lnk_rst:1;
  771. uint64_t reserved_15_15:1;
  772. uint64_t cfg_rtry:16;
  773. uint64_t p0_ntags:6;
  774. uint64_t p1_ntags:6;
  775. uint64_t reserved_44_63:20;
  776. #endif
  777. } cn52xxp1;
  778. struct cvmx_npei_ctl_status_cn56xxp1 {
  779. #ifdef __BIG_ENDIAN_BITFIELD
  780. uint64_t reserved_15_63:49;
  781. uint64_t lnk_rst:1;
  782. uint64_t arb:1;
  783. uint64_t pkt_bp:4;
  784. uint64_t host_mode:1;
  785. uint64_t chip_rev:8;
  786. #else
  787. uint64_t chip_rev:8;
  788. uint64_t host_mode:1;
  789. uint64_t pkt_bp:4;
  790. uint64_t arb:1;
  791. uint64_t lnk_rst:1;
  792. uint64_t reserved_15_63:49;
  793. #endif
  794. } cn56xxp1;
  795. };
  796. union cvmx_npei_ctl_status2 {
  797. uint64_t u64;
  798. struct cvmx_npei_ctl_status2_s {
  799. #ifdef __BIG_ENDIAN_BITFIELD
  800. uint64_t reserved_16_63:48;
  801. uint64_t mps:1;
  802. uint64_t mrrs:3;
  803. uint64_t c1_w_flt:1;
  804. uint64_t c0_w_flt:1;
  805. uint64_t c1_b1_s:3;
  806. uint64_t c0_b1_s:3;
  807. uint64_t c1_wi_d:1;
  808. uint64_t c1_b0_d:1;
  809. uint64_t c0_wi_d:1;
  810. uint64_t c0_b0_d:1;
  811. #else
  812. uint64_t c0_b0_d:1;
  813. uint64_t c0_wi_d:1;
  814. uint64_t c1_b0_d:1;
  815. uint64_t c1_wi_d:1;
  816. uint64_t c0_b1_s:3;
  817. uint64_t c1_b1_s:3;
  818. uint64_t c0_w_flt:1;
  819. uint64_t c1_w_flt:1;
  820. uint64_t mrrs:3;
  821. uint64_t mps:1;
  822. uint64_t reserved_16_63:48;
  823. #endif
  824. } s;
  825. };
  826. union cvmx_npei_data_out_cnt {
  827. uint64_t u64;
  828. struct cvmx_npei_data_out_cnt_s {
  829. #ifdef __BIG_ENDIAN_BITFIELD
  830. uint64_t reserved_44_63:20;
  831. uint64_t p1_ucnt:16;
  832. uint64_t p1_fcnt:6;
  833. uint64_t p0_ucnt:16;
  834. uint64_t p0_fcnt:6;
  835. #else
  836. uint64_t p0_fcnt:6;
  837. uint64_t p0_ucnt:16;
  838. uint64_t p1_fcnt:6;
  839. uint64_t p1_ucnt:16;
  840. uint64_t reserved_44_63:20;
  841. #endif
  842. } s;
  843. };
  844. union cvmx_npei_dbg_data {
  845. uint64_t u64;
  846. struct cvmx_npei_dbg_data_s {
  847. #ifdef __BIG_ENDIAN_BITFIELD
  848. uint64_t reserved_28_63:36;
  849. uint64_t qlm0_rev_lanes:1;
  850. uint64_t reserved_25_26:2;
  851. uint64_t qlm1_spd:2;
  852. uint64_t c_mul:5;
  853. uint64_t dsel_ext:1;
  854. uint64_t data:17;
  855. #else
  856. uint64_t data:17;
  857. uint64_t dsel_ext:1;
  858. uint64_t c_mul:5;
  859. uint64_t qlm1_spd:2;
  860. uint64_t reserved_25_26:2;
  861. uint64_t qlm0_rev_lanes:1;
  862. uint64_t reserved_28_63:36;
  863. #endif
  864. } s;
  865. struct cvmx_npei_dbg_data_cn52xx {
  866. #ifdef __BIG_ENDIAN_BITFIELD
  867. uint64_t reserved_29_63:35;
  868. uint64_t qlm0_link_width:1;
  869. uint64_t qlm0_rev_lanes:1;
  870. uint64_t qlm1_mode:2;
  871. uint64_t qlm1_spd:2;
  872. uint64_t c_mul:5;
  873. uint64_t dsel_ext:1;
  874. uint64_t data:17;
  875. #else
  876. uint64_t data:17;
  877. uint64_t dsel_ext:1;
  878. uint64_t c_mul:5;
  879. uint64_t qlm1_spd:2;
  880. uint64_t qlm1_mode:2;
  881. uint64_t qlm0_rev_lanes:1;
  882. uint64_t qlm0_link_width:1;
  883. uint64_t reserved_29_63:35;
  884. #endif
  885. } cn52xx;
  886. struct cvmx_npei_dbg_data_cn56xx {
  887. #ifdef __BIG_ENDIAN_BITFIELD
  888. uint64_t reserved_29_63:35;
  889. uint64_t qlm2_rev_lanes:1;
  890. uint64_t qlm0_rev_lanes:1;
  891. uint64_t qlm3_spd:2;
  892. uint64_t qlm1_spd:2;
  893. uint64_t c_mul:5;
  894. uint64_t dsel_ext:1;
  895. uint64_t data:17;
  896. #else
  897. uint64_t data:17;
  898. uint64_t dsel_ext:1;
  899. uint64_t c_mul:5;
  900. uint64_t qlm1_spd:2;
  901. uint64_t qlm3_spd:2;
  902. uint64_t qlm0_rev_lanes:1;
  903. uint64_t qlm2_rev_lanes:1;
  904. uint64_t reserved_29_63:35;
  905. #endif
  906. } cn56xx;
  907. };
  908. union cvmx_npei_dbg_select {
  909. uint64_t u64;
  910. struct cvmx_npei_dbg_select_s {
  911. #ifdef __BIG_ENDIAN_BITFIELD
  912. uint64_t reserved_16_63:48;
  913. uint64_t dbg_sel:16;
  914. #else
  915. uint64_t dbg_sel:16;
  916. uint64_t reserved_16_63:48;
  917. #endif
  918. } s;
  919. };
  920. union cvmx_npei_dmax_counts {
  921. uint64_t u64;
  922. struct cvmx_npei_dmax_counts_s {
  923. #ifdef __BIG_ENDIAN_BITFIELD
  924. uint64_t reserved_39_63:25;
  925. uint64_t fcnt:7;
  926. uint64_t dbell:32;
  927. #else
  928. uint64_t dbell:32;
  929. uint64_t fcnt:7;
  930. uint64_t reserved_39_63:25;
  931. #endif
  932. } s;
  933. };
  934. union cvmx_npei_dmax_dbell {
  935. uint32_t u32;
  936. struct cvmx_npei_dmax_dbell_s {
  937. #ifdef __BIG_ENDIAN_BITFIELD
  938. uint32_t reserved_16_31:16;
  939. uint32_t dbell:16;
  940. #else
  941. uint32_t dbell:16;
  942. uint32_t reserved_16_31:16;
  943. #endif
  944. } s;
  945. };
  946. union cvmx_npei_dmax_ibuff_saddr {
  947. uint64_t u64;
  948. struct cvmx_npei_dmax_ibuff_saddr_s {
  949. #ifdef __BIG_ENDIAN_BITFIELD
  950. uint64_t reserved_37_63:27;
  951. uint64_t idle:1;
  952. uint64_t saddr:29;
  953. uint64_t reserved_0_6:7;
  954. #else
  955. uint64_t reserved_0_6:7;
  956. uint64_t saddr:29;
  957. uint64_t idle:1;
  958. uint64_t reserved_37_63:27;
  959. #endif
  960. } s;
  961. struct cvmx_npei_dmax_ibuff_saddr_cn52xxp1 {
  962. #ifdef __BIG_ENDIAN_BITFIELD
  963. uint64_t reserved_36_63:28;
  964. uint64_t saddr:29;
  965. uint64_t reserved_0_6:7;
  966. #else
  967. uint64_t reserved_0_6:7;
  968. uint64_t saddr:29;
  969. uint64_t reserved_36_63:28;
  970. #endif
  971. } cn52xxp1;
  972. };
  973. union cvmx_npei_dmax_naddr {
  974. uint64_t u64;
  975. struct cvmx_npei_dmax_naddr_s {
  976. #ifdef __BIG_ENDIAN_BITFIELD
  977. uint64_t reserved_36_63:28;
  978. uint64_t addr:36;
  979. #else
  980. uint64_t addr:36;
  981. uint64_t reserved_36_63:28;
  982. #endif
  983. } s;
  984. };
  985. union cvmx_npei_dma0_int_level {
  986. uint64_t u64;
  987. struct cvmx_npei_dma0_int_level_s {
  988. #ifdef __BIG_ENDIAN_BITFIELD
  989. uint64_t time:32;
  990. uint64_t cnt:32;
  991. #else
  992. uint64_t cnt:32;
  993. uint64_t time:32;
  994. #endif
  995. } s;
  996. };
  997. union cvmx_npei_dma1_int_level {
  998. uint64_t u64;
  999. struct cvmx_npei_dma1_int_level_s {
  1000. #ifdef __BIG_ENDIAN_BITFIELD
  1001. uint64_t time:32;
  1002. uint64_t cnt:32;
  1003. #else
  1004. uint64_t cnt:32;
  1005. uint64_t time:32;
  1006. #endif
  1007. } s;
  1008. };
  1009. union cvmx_npei_dma_cnts {
  1010. uint64_t u64;
  1011. struct cvmx_npei_dma_cnts_s {
  1012. #ifdef __BIG_ENDIAN_BITFIELD
  1013. uint64_t dma1:32;
  1014. uint64_t dma0:32;
  1015. #else
  1016. uint64_t dma0:32;
  1017. uint64_t dma1:32;
  1018. #endif
  1019. } s;
  1020. };
  1021. union cvmx_npei_dma_control {
  1022. uint64_t u64;
  1023. struct cvmx_npei_dma_control_s {
  1024. #ifdef __BIG_ENDIAN_BITFIELD
  1025. uint64_t reserved_40_63:24;
  1026. uint64_t p_32b_m:1;
  1027. uint64_t dma4_enb:1;
  1028. uint64_t dma3_enb:1;
  1029. uint64_t dma2_enb:1;
  1030. uint64_t dma1_enb:1;
  1031. uint64_t dma0_enb:1;
  1032. uint64_t b0_lend:1;
  1033. uint64_t dwb_denb:1;
  1034. uint64_t dwb_ichk:9;
  1035. uint64_t fpa_que:3;
  1036. uint64_t o_add1:1;
  1037. uint64_t o_ro:1;
  1038. uint64_t o_ns:1;
  1039. uint64_t o_es:2;
  1040. uint64_t o_mode:1;
  1041. uint64_t csize:14;
  1042. #else
  1043. uint64_t csize:14;
  1044. uint64_t o_mode:1;
  1045. uint64_t o_es:2;
  1046. uint64_t o_ns:1;
  1047. uint64_t o_ro:1;
  1048. uint64_t o_add1:1;
  1049. uint64_t fpa_que:3;
  1050. uint64_t dwb_ichk:9;
  1051. uint64_t dwb_denb:1;
  1052. uint64_t b0_lend:1;
  1053. uint64_t dma0_enb:1;
  1054. uint64_t dma1_enb:1;
  1055. uint64_t dma2_enb:1;
  1056. uint64_t dma3_enb:1;
  1057. uint64_t dma4_enb:1;
  1058. uint64_t p_32b_m:1;
  1059. uint64_t reserved_40_63:24;
  1060. #endif
  1061. } s;
  1062. struct cvmx_npei_dma_control_cn52xxp1 {
  1063. #ifdef __BIG_ENDIAN_BITFIELD
  1064. uint64_t reserved_38_63:26;
  1065. uint64_t dma3_enb:1;
  1066. uint64_t dma2_enb:1;
  1067. uint64_t dma1_enb:1;
  1068. uint64_t dma0_enb:1;
  1069. uint64_t b0_lend:1;
  1070. uint64_t dwb_denb:1;
  1071. uint64_t dwb_ichk:9;
  1072. uint64_t fpa_que:3;
  1073. uint64_t o_add1:1;
  1074. uint64_t o_ro:1;
  1075. uint64_t o_ns:1;
  1076. uint64_t o_es:2;
  1077. uint64_t o_mode:1;
  1078. uint64_t csize:14;
  1079. #else
  1080. uint64_t csize:14;
  1081. uint64_t o_mode:1;
  1082. uint64_t o_es:2;
  1083. uint64_t o_ns:1;
  1084. uint64_t o_ro:1;
  1085. uint64_t o_add1:1;
  1086. uint64_t fpa_que:3;
  1087. uint64_t dwb_ichk:9;
  1088. uint64_t dwb_denb:1;
  1089. uint64_t b0_lend:1;
  1090. uint64_t dma0_enb:1;
  1091. uint64_t dma1_enb:1;
  1092. uint64_t dma2_enb:1;
  1093. uint64_t dma3_enb:1;
  1094. uint64_t reserved_38_63:26;
  1095. #endif
  1096. } cn52xxp1;
  1097. struct cvmx_npei_dma_control_cn56xxp1 {
  1098. #ifdef __BIG_ENDIAN_BITFIELD
  1099. uint64_t reserved_39_63:25;
  1100. uint64_t dma4_enb:1;
  1101. uint64_t dma3_enb:1;
  1102. uint64_t dma2_enb:1;
  1103. uint64_t dma1_enb:1;
  1104. uint64_t dma0_enb:1;
  1105. uint64_t b0_lend:1;
  1106. uint64_t dwb_denb:1;
  1107. uint64_t dwb_ichk:9;
  1108. uint64_t fpa_que:3;
  1109. uint64_t o_add1:1;
  1110. uint64_t o_ro:1;
  1111. uint64_t o_ns:1;
  1112. uint64_t o_es:2;
  1113. uint64_t o_mode:1;
  1114. uint64_t csize:14;
  1115. #else
  1116. uint64_t csize:14;
  1117. uint64_t o_mode:1;
  1118. uint64_t o_es:2;
  1119. uint64_t o_ns:1;
  1120. uint64_t o_ro:1;
  1121. uint64_t o_add1:1;
  1122. uint64_t fpa_que:3;
  1123. uint64_t dwb_ichk:9;
  1124. uint64_t dwb_denb:1;
  1125. uint64_t b0_lend:1;
  1126. uint64_t dma0_enb:1;
  1127. uint64_t dma1_enb:1;
  1128. uint64_t dma2_enb:1;
  1129. uint64_t dma3_enb:1;
  1130. uint64_t dma4_enb:1;
  1131. uint64_t reserved_39_63:25;
  1132. #endif
  1133. } cn56xxp1;
  1134. };
  1135. union cvmx_npei_dma_pcie_req_num {
  1136. uint64_t u64;
  1137. struct cvmx_npei_dma_pcie_req_num_s {
  1138. #ifdef __BIG_ENDIAN_BITFIELD
  1139. uint64_t dma_arb:1;
  1140. uint64_t reserved_53_62:10;
  1141. uint64_t pkt_cnt:5;
  1142. uint64_t reserved_45_47:3;
  1143. uint64_t dma4_cnt:5;
  1144. uint64_t reserved_37_39:3;
  1145. uint64_t dma3_cnt:5;
  1146. uint64_t reserved_29_31:3;
  1147. uint64_t dma2_cnt:5;
  1148. uint64_t reserved_21_23:3;
  1149. uint64_t dma1_cnt:5;
  1150. uint64_t reserved_13_15:3;
  1151. uint64_t dma0_cnt:5;
  1152. uint64_t reserved_5_7:3;
  1153. uint64_t dma_cnt:5;
  1154. #else
  1155. uint64_t dma_cnt:5;
  1156. uint64_t reserved_5_7:3;
  1157. uint64_t dma0_cnt:5;
  1158. uint64_t reserved_13_15:3;
  1159. uint64_t dma1_cnt:5;
  1160. uint64_t reserved_21_23:3;
  1161. uint64_t dma2_cnt:5;
  1162. uint64_t reserved_29_31:3;
  1163. uint64_t dma3_cnt:5;
  1164. uint64_t reserved_37_39:3;
  1165. uint64_t dma4_cnt:5;
  1166. uint64_t reserved_45_47:3;
  1167. uint64_t pkt_cnt:5;
  1168. uint64_t reserved_53_62:10;
  1169. uint64_t dma_arb:1;
  1170. #endif
  1171. } s;
  1172. };
  1173. union cvmx_npei_dma_state1 {
  1174. uint64_t u64;
  1175. struct cvmx_npei_dma_state1_s {
  1176. #ifdef __BIG_ENDIAN_BITFIELD
  1177. uint64_t reserved_40_63:24;
  1178. uint64_t d4_dwe:8;
  1179. uint64_t d3_dwe:8;
  1180. uint64_t d2_dwe:8;
  1181. uint64_t d1_dwe:8;
  1182. uint64_t d0_dwe:8;
  1183. #else
  1184. uint64_t d0_dwe:8;
  1185. uint64_t d1_dwe:8;
  1186. uint64_t d2_dwe:8;
  1187. uint64_t d3_dwe:8;
  1188. uint64_t d4_dwe:8;
  1189. uint64_t reserved_40_63:24;
  1190. #endif
  1191. } s;
  1192. };
  1193. union cvmx_npei_dma_state1_p1 {
  1194. uint64_t u64;
  1195. struct cvmx_npei_dma_state1_p1_s {
  1196. #ifdef __BIG_ENDIAN_BITFIELD
  1197. uint64_t reserved_60_63:4;
  1198. uint64_t d0_difst:7;
  1199. uint64_t d1_difst:7;
  1200. uint64_t d2_difst:7;
  1201. uint64_t d3_difst:7;
  1202. uint64_t d4_difst:7;
  1203. uint64_t d0_reqst:5;
  1204. uint64_t d1_reqst:5;
  1205. uint64_t d2_reqst:5;
  1206. uint64_t d3_reqst:5;
  1207. uint64_t d4_reqst:5;
  1208. #else
  1209. uint64_t d4_reqst:5;
  1210. uint64_t d3_reqst:5;
  1211. uint64_t d2_reqst:5;
  1212. uint64_t d1_reqst:5;
  1213. uint64_t d0_reqst:5;
  1214. uint64_t d4_difst:7;
  1215. uint64_t d3_difst:7;
  1216. uint64_t d2_difst:7;
  1217. uint64_t d1_difst:7;
  1218. uint64_t d0_difst:7;
  1219. uint64_t reserved_60_63:4;
  1220. #endif
  1221. } s;
  1222. struct cvmx_npei_dma_state1_p1_cn52xxp1 {
  1223. #ifdef __BIG_ENDIAN_BITFIELD
  1224. uint64_t reserved_60_63:4;
  1225. uint64_t d0_difst:7;
  1226. uint64_t d1_difst:7;
  1227. uint64_t d2_difst:7;
  1228. uint64_t d3_difst:7;
  1229. uint64_t reserved_25_31:7;
  1230. uint64_t d0_reqst:5;
  1231. uint64_t d1_reqst:5;
  1232. uint64_t d2_reqst:5;
  1233. uint64_t d3_reqst:5;
  1234. uint64_t reserved_0_4:5;
  1235. #else
  1236. uint64_t reserved_0_4:5;
  1237. uint64_t d3_reqst:5;
  1238. uint64_t d2_reqst:5;
  1239. uint64_t d1_reqst:5;
  1240. uint64_t d0_reqst:5;
  1241. uint64_t reserved_25_31:7;
  1242. uint64_t d3_difst:7;
  1243. uint64_t d2_difst:7;
  1244. uint64_t d1_difst:7;
  1245. uint64_t d0_difst:7;
  1246. uint64_t reserved_60_63:4;
  1247. #endif
  1248. } cn52xxp1;
  1249. };
  1250. union cvmx_npei_dma_state2 {
  1251. uint64_t u64;
  1252. struct cvmx_npei_dma_state2_s {
  1253. #ifdef __BIG_ENDIAN_BITFIELD
  1254. uint64_t reserved_28_63:36;
  1255. uint64_t ndwe:4;
  1256. uint64_t reserved_21_23:3;
  1257. uint64_t ndre:5;
  1258. uint64_t reserved_10_15:6;
  1259. uint64_t prd:10;
  1260. #else
  1261. uint64_t prd:10;
  1262. uint64_t reserved_10_15:6;
  1263. uint64_t ndre:5;
  1264. uint64_t reserved_21_23:3;
  1265. uint64_t ndwe:4;
  1266. uint64_t reserved_28_63:36;
  1267. #endif
  1268. } s;
  1269. };
  1270. union cvmx_npei_dma_state2_p1 {
  1271. uint64_t u64;
  1272. struct cvmx_npei_dma_state2_p1_s {
  1273. #ifdef __BIG_ENDIAN_BITFIELD
  1274. uint64_t reserved_45_63:19;
  1275. uint64_t d0_dffst:9;
  1276. uint64_t d1_dffst:9;
  1277. uint64_t d2_dffst:9;
  1278. uint64_t d3_dffst:9;
  1279. uint64_t d4_dffst:9;
  1280. #else
  1281. uint64_t d4_dffst:9;
  1282. uint64_t d3_dffst:9;
  1283. uint64_t d2_dffst:9;
  1284. uint64_t d1_dffst:9;
  1285. uint64_t d0_dffst:9;
  1286. uint64_t reserved_45_63:19;
  1287. #endif
  1288. } s;
  1289. struct cvmx_npei_dma_state2_p1_cn52xxp1 {
  1290. #ifdef __BIG_ENDIAN_BITFIELD
  1291. uint64_t reserved_45_63:19;
  1292. uint64_t d0_dffst:9;
  1293. uint64_t d1_dffst:9;
  1294. uint64_t d2_dffst:9;
  1295. uint64_t d3_dffst:9;
  1296. uint64_t reserved_0_8:9;
  1297. #else
  1298. uint64_t reserved_0_8:9;
  1299. uint64_t d3_dffst:9;
  1300. uint64_t d2_dffst:9;
  1301. uint64_t d1_dffst:9;
  1302. uint64_t d0_dffst:9;
  1303. uint64_t reserved_45_63:19;
  1304. #endif
  1305. } cn52xxp1;
  1306. };
  1307. union cvmx_npei_dma_state3_p1 {
  1308. uint64_t u64;
  1309. struct cvmx_npei_dma_state3_p1_s {
  1310. #ifdef __BIG_ENDIAN_BITFIELD
  1311. uint64_t reserved_60_63:4;
  1312. uint64_t d0_drest:15;
  1313. uint64_t d1_drest:15;
  1314. uint64_t d2_drest:15;
  1315. uint64_t d3_drest:15;
  1316. #else
  1317. uint64_t d3_drest:15;
  1318. uint64_t d2_drest:15;
  1319. uint64_t d1_drest:15;
  1320. uint64_t d0_drest:15;
  1321. uint64_t reserved_60_63:4;
  1322. #endif
  1323. } s;
  1324. };
  1325. union cvmx_npei_dma_state4_p1 {
  1326. uint64_t u64;
  1327. struct cvmx_npei_dma_state4_p1_s {
  1328. #ifdef __BIG_ENDIAN_BITFIELD
  1329. uint64_t reserved_52_63:12;
  1330. uint64_t d0_dwest:13;
  1331. uint64_t d1_dwest:13;
  1332. uint64_t d2_dwest:13;
  1333. uint64_t d3_dwest:13;
  1334. #else
  1335. uint64_t d3_dwest:13;
  1336. uint64_t d2_dwest:13;
  1337. uint64_t d1_dwest:13;
  1338. uint64_t d0_dwest:13;
  1339. uint64_t reserved_52_63:12;
  1340. #endif
  1341. } s;
  1342. };
  1343. union cvmx_npei_dma_state5_p1 {
  1344. uint64_t u64;
  1345. struct cvmx_npei_dma_state5_p1_s {
  1346. #ifdef __BIG_ENDIAN_BITFIELD
  1347. uint64_t reserved_28_63:36;
  1348. uint64_t d4_drest:15;
  1349. uint64_t d4_dwest:13;
  1350. #else
  1351. uint64_t d4_dwest:13;
  1352. uint64_t d4_drest:15;
  1353. uint64_t reserved_28_63:36;
  1354. #endif
  1355. } s;
  1356. };
  1357. union cvmx_npei_int_a_enb {
  1358. uint64_t u64;
  1359. struct cvmx_npei_int_a_enb_s {
  1360. #ifdef __BIG_ENDIAN_BITFIELD
  1361. uint64_t reserved_10_63:54;
  1362. uint64_t pout_err:1;
  1363. uint64_t pin_bp:1;
  1364. uint64_t p1_rdlk:1;
  1365. uint64_t p0_rdlk:1;
  1366. uint64_t pgl_err:1;
  1367. uint64_t pdi_err:1;
  1368. uint64_t pop_err:1;
  1369. uint64_t pins_err:1;
  1370. uint64_t dma1_cpl:1;
  1371. uint64_t dma0_cpl:1;
  1372. #else
  1373. uint64_t dma0_cpl:1;
  1374. uint64_t dma1_cpl:1;
  1375. uint64_t pins_err:1;
  1376. uint64_t pop_err:1;
  1377. uint64_t pdi_err:1;
  1378. uint64_t pgl_err:1;
  1379. uint64_t p0_rdlk:1;
  1380. uint64_t p1_rdlk:1;
  1381. uint64_t pin_bp:1;
  1382. uint64_t pout_err:1;
  1383. uint64_t reserved_10_63:54;
  1384. #endif
  1385. } s;
  1386. struct cvmx_npei_int_a_enb_cn52xxp1 {
  1387. #ifdef __BIG_ENDIAN_BITFIELD
  1388. uint64_t reserved_2_63:62;
  1389. uint64_t dma1_cpl:1;
  1390. uint64_t dma0_cpl:1;
  1391. #else
  1392. uint64_t dma0_cpl:1;
  1393. uint64_t dma1_cpl:1;
  1394. uint64_t reserved_2_63:62;
  1395. #endif
  1396. } cn52xxp1;
  1397. };
  1398. union cvmx_npei_int_a_enb2 {
  1399. uint64_t u64;
  1400. struct cvmx_npei_int_a_enb2_s {
  1401. #ifdef __BIG_ENDIAN_BITFIELD
  1402. uint64_t reserved_10_63:54;
  1403. uint64_t pout_err:1;
  1404. uint64_t pin_bp:1;
  1405. uint64_t p1_rdlk:1;
  1406. uint64_t p0_rdlk:1;
  1407. uint64_t pgl_err:1;
  1408. uint64_t pdi_err:1;
  1409. uint64_t pop_err:1;
  1410. uint64_t pins_err:1;
  1411. uint64_t dma1_cpl:1;
  1412. uint64_t dma0_cpl:1;
  1413. #else
  1414. uint64_t dma0_cpl:1;
  1415. uint64_t dma1_cpl:1;
  1416. uint64_t pins_err:1;
  1417. uint64_t pop_err:1;
  1418. uint64_t pdi_err:1;
  1419. uint64_t pgl_err:1;
  1420. uint64_t p0_rdlk:1;
  1421. uint64_t p1_rdlk:1;
  1422. uint64_t pin_bp:1;
  1423. uint64_t pout_err:1;
  1424. uint64_t reserved_10_63:54;
  1425. #endif
  1426. } s;
  1427. struct cvmx_npei_int_a_enb2_cn52xxp1 {
  1428. #ifdef __BIG_ENDIAN_BITFIELD
  1429. uint64_t reserved_2_63:62;
  1430. uint64_t dma1_cpl:1;
  1431. uint64_t dma0_cpl:1;
  1432. #else
  1433. uint64_t dma0_cpl:1;
  1434. uint64_t dma1_cpl:1;
  1435. uint64_t reserved_2_63:62;
  1436. #endif
  1437. } cn52xxp1;
  1438. };
  1439. union cvmx_npei_int_a_sum {
  1440. uint64_t u64;
  1441. struct cvmx_npei_int_a_sum_s {
  1442. #ifdef __BIG_ENDIAN_BITFIELD
  1443. uint64_t reserved_10_63:54;
  1444. uint64_t pout_err:1;
  1445. uint64_t pin_bp:1;
  1446. uint64_t p1_rdlk:1;
  1447. uint64_t p0_rdlk:1;
  1448. uint64_t pgl_err:1;
  1449. uint64_t pdi_err:1;
  1450. uint64_t pop_err:1;
  1451. uint64_t pins_err:1;
  1452. uint64_t dma1_cpl:1;
  1453. uint64_t dma0_cpl:1;
  1454. #else
  1455. uint64_t dma0_cpl:1;
  1456. uint64_t dma1_cpl:1;
  1457. uint64_t pins_err:1;
  1458. uint64_t pop_err:1;
  1459. uint64_t pdi_err:1;
  1460. uint64_t pgl_err:1;
  1461. uint64_t p0_rdlk:1;
  1462. uint64_t p1_rdlk:1;
  1463. uint64_t pin_bp:1;
  1464. uint64_t pout_err:1;
  1465. uint64_t reserved_10_63:54;
  1466. #endif
  1467. } s;
  1468. struct cvmx_npei_int_a_sum_cn52xxp1 {
  1469. #ifdef __BIG_ENDIAN_BITFIELD
  1470. uint64_t reserved_2_63:62;
  1471. uint64_t dma1_cpl:1;
  1472. uint64_t dma0_cpl:1;
  1473. #else
  1474. uint64_t dma0_cpl:1;
  1475. uint64_t dma1_cpl:1;
  1476. uint64_t reserved_2_63:62;
  1477. #endif
  1478. } cn52xxp1;
  1479. };
  1480. union cvmx_npei_int_enb {
  1481. uint64_t u64;
  1482. struct cvmx_npei_int_enb_s {
  1483. #ifdef __BIG_ENDIAN_BITFIELD
  1484. uint64_t mio_inta:1;
  1485. uint64_t reserved_62_62:1;
  1486. uint64_t int_a:1;
  1487. uint64_t c1_ldwn:1;
  1488. uint64_t c0_ldwn:1;
  1489. uint64_t c1_exc:1;
  1490. uint64_t c0_exc:1;
  1491. uint64_t c1_up_wf:1;
  1492. uint64_t c0_up_wf:1;
  1493. uint64_t c1_un_wf:1;
  1494. uint64_t c0_un_wf:1;
  1495. uint64_t c1_un_bx:1;
  1496. uint64_t c1_un_wi:1;
  1497. uint64_t c1_un_b2:1;
  1498. uint64_t c1_un_b1:1;
  1499. uint64_t c1_un_b0:1;
  1500. uint64_t c1_up_bx:1;
  1501. uint64_t c1_up_wi:1;
  1502. uint64_t c1_up_b2:1;
  1503. uint64_t c1_up_b1:1;
  1504. uint64_t c1_up_b0:1;
  1505. uint64_t c0_un_bx:1;
  1506. uint64_t c0_un_wi:1;
  1507. uint64_t c0_un_b2:1;
  1508. uint64_t c0_un_b1:1;
  1509. uint64_t c0_un_b0:1;
  1510. uint64_t c0_up_bx:1;
  1511. uint64_t c0_up_wi:1;
  1512. uint64_t c0_up_b2:1;
  1513. uint64_t c0_up_b1:1;
  1514. uint64_t c0_up_b0:1;
  1515. uint64_t c1_hpint:1;
  1516. uint64_t c1_pmei:1;
  1517. uint64_t c1_wake:1;
  1518. uint64_t crs1_dr:1;
  1519. uint64_t c1_se:1;
  1520. uint64_t crs1_er:1;
  1521. uint64_t c1_aeri:1;
  1522. uint64_t c0_hpint:1;
  1523. uint64_t c0_pmei:1;
  1524. uint64_t c0_wake:1;
  1525. uint64_t crs0_dr:1;
  1526. uint64_t c0_se:1;
  1527. uint64_t crs0_er:1;
  1528. uint64_t c0_aeri:1;
  1529. uint64_t ptime:1;
  1530. uint64_t pcnt:1;
  1531. uint64_t pidbof:1;
  1532. uint64_t psldbof:1;
  1533. uint64_t dtime1:1;
  1534. uint64_t dtime0:1;
  1535. uint64_t dcnt1:1;
  1536. uint64_t dcnt0:1;
  1537. uint64_t dma1fi:1;
  1538. uint64_t dma0fi:1;
  1539. uint64_t dma4dbo:1;
  1540. uint64_t dma3dbo:1;
  1541. uint64_t dma2dbo:1;
  1542. uint64_t dma1dbo:1;
  1543. uint64_t dma0dbo:1;
  1544. uint64_t iob2big:1;
  1545. uint64_t bar0_to:1;
  1546. uint64_t rml_wto:1;
  1547. uint64_t rml_rto:1;
  1548. #else
  1549. uint64_t rml_rto:1;
  1550. uint64_t rml_wto:1;
  1551. uint64_t bar0_to:1;
  1552. uint64_t iob2big:1;
  1553. uint64_t dma0dbo:1;
  1554. uint64_t dma1dbo:1;
  1555. uint64_t dma2dbo:1;
  1556. uint64_t dma3dbo:1;
  1557. uint64_t dma4dbo:1;
  1558. uint64_t dma0fi:1;
  1559. uint64_t dma1fi:1;
  1560. uint64_t dcnt0:1;
  1561. uint64_t dcnt1:1;
  1562. uint64_t dtime0:1;
  1563. uint64_t dtime1:1;
  1564. uint64_t psldbof:1;
  1565. uint64_t pidbof:1;
  1566. uint64_t pcnt:1;
  1567. uint64_t ptime:1;
  1568. uint64_t c0_aeri:1;
  1569. uint64_t crs0_er:1;
  1570. uint64_t c0_se:1;
  1571. uint64_t crs0_dr:1;
  1572. uint64_t c0_wake:1;
  1573. uint64_t c0_pmei:1;
  1574. uint64_t c0_hpint:1;
  1575. uint64_t c1_aeri:1;
  1576. uint64_t crs1_er:1;
  1577. uint64_t c1_se:1;
  1578. uint64_t crs1_dr:1;
  1579. uint64_t c1_wake:1;
  1580. uint64_t c1_pmei:1;
  1581. uint64_t c1_hpint:1;
  1582. uint64_t c0_up_b0:1;
  1583. uint64_t c0_up_b1:1;
  1584. uint64_t c0_up_b2:1;
  1585. uint64_t c0_up_wi:1;
  1586. uint64_t c0_up_bx:1;
  1587. uint64_t c0_un_b0:1;
  1588. uint64_t c0_un_b1:1;
  1589. uint64_t c0_un_b2:1;
  1590. uint64_t c0_un_wi:1;
  1591. uint64_t c0_un_bx:1;
  1592. uint64_t c1_up_b0:1;
  1593. uint64_t c1_up_b1:1;
  1594. uint64_t c1_up_b2:1;
  1595. uint64_t c1_up_wi:1;
  1596. uint64_t c1_up_bx:1;
  1597. uint64_t c1_un_b0:1;
  1598. uint64_t c1_un_b1:1;
  1599. uint64_t c1_un_b2:1;
  1600. uint64_t c1_un_wi:1;
  1601. uint64_t c1_un_bx:1;
  1602. uint64_t c0_un_wf:1;
  1603. uint64_t c1_un_wf:1;
  1604. uint64_t c0_up_wf:1;
  1605. uint64_t c1_up_wf:1;
  1606. uint64_t c0_exc:1;
  1607. uint64_t c1_exc:1;
  1608. uint64_t c0_ldwn:1;
  1609. uint64_t c1_ldwn:1;
  1610. uint64_t int_a:1;
  1611. uint64_t reserved_62_62:1;
  1612. uint64_t mio_inta:1;
  1613. #endif
  1614. } s;
  1615. struct cvmx_npei_int_enb_cn52xxp1 {
  1616. #ifdef __BIG_ENDIAN_BITFIELD
  1617. uint64_t mio_inta:1;
  1618. uint64_t reserved_62_62:1;
  1619. uint64_t int_a:1;
  1620. uint64_t c1_ldwn:1;
  1621. uint64_t c0_ldwn:1;
  1622. uint64_t c1_exc:1;
  1623. uint64_t c0_exc:1;
  1624. uint64_t c1_up_wf:1;
  1625. uint64_t c0_up_wf:1;
  1626. uint64_t c1_un_wf:1;
  1627. uint64_t c0_un_wf:1;
  1628. uint64_t c1_un_bx:1;
  1629. uint64_t c1_un_wi:1;
  1630. uint64_t c1_un_b2:1;
  1631. uint64_t c1_un_b1:1;
  1632. uint64_t c1_un_b0:1;
  1633. uint64_t c1_up_bx:1;
  1634. uint64_t c1_up_wi:1;
  1635. uint64_t c1_up_b2:1;
  1636. uint64_t c1_up_b1:1;
  1637. uint64_t c1_up_b0:1;
  1638. uint64_t c0_un_bx:1;
  1639. uint64_t c0_un_wi:1;
  1640. uint64_t c0_un_b2:1;
  1641. uint64_t c0_un_b1:1;
  1642. uint64_t c0_un_b0:1;
  1643. uint64_t c0_up_bx:1;
  1644. uint64_t c0_up_wi:1;
  1645. uint64_t c0_up_b2:1;
  1646. uint64_t c0_up_b1:1;
  1647. uint64_t c0_up_b0:1;
  1648. uint64_t c1_hpint:1;
  1649. uint64_t c1_pmei:1;
  1650. uint64_t c1_wake:1;
  1651. uint64_t crs1_dr:1;
  1652. uint64_t c1_se:1;
  1653. uint64_t crs1_er:1;
  1654. uint64_t c1_aeri:1;
  1655. uint64_t c0_hpint:1;
  1656. uint64_t c0_pmei:1;
  1657. uint64_t c0_wake:1;
  1658. uint64_t crs0_dr:1;
  1659. uint64_t c0_se:1;
  1660. uint64_t crs0_er:1;
  1661. uint64_t c0_aeri:1;
  1662. uint64_t ptime:1;
  1663. uint64_t pcnt:1;
  1664. uint64_t pidbof:1;
  1665. uint64_t psldbof:1;
  1666. uint64_t dtime1:1;
  1667. uint64_t dtime0:1;
  1668. uint64_t dcnt1:1;
  1669. uint64_t dcnt0:1;
  1670. uint64_t dma1fi:1;
  1671. uint64_t dma0fi:1;
  1672. uint64_t reserved_8_8:1;
  1673. uint64_t dma3dbo:1;
  1674. uint64_t dma2dbo:1;
  1675. uint64_t dma1dbo:1;
  1676. uint64_t dma0dbo:1;
  1677. uint64_t iob2big:1;
  1678. uint64_t bar0_to:1;
  1679. uint64_t rml_wto:1;
  1680. uint64_t rml_rto:1;
  1681. #else
  1682. uint64_t rml_rto:1;
  1683. uint64_t rml_wto:1;
  1684. uint64_t bar0_to:1;
  1685. uint64_t iob2big:1;
  1686. uint64_t dma0dbo:1;
  1687. uint64_t dma1dbo:1;
  1688. uint64_t dma2dbo:1;
  1689. uint64_t dma3dbo:1;
  1690. uint64_t reserved_8_8:1;
  1691. uint64_t dma0fi:1;
  1692. uint64_t dma1fi:1;
  1693. uint64_t dcnt0:1;
  1694. uint64_t dcnt1:1;
  1695. uint64_t dtime0:1;
  1696. uint64_t dtime1:1;
  1697. uint64_t psldbof:1;
  1698. uint64_t pidbof:1;
  1699. uint64_t pcnt:1;
  1700. uint64_t ptime:1;
  1701. uint64_t c0_aeri:1;
  1702. uint64_t crs0_er:1;
  1703. uint64_t c0_se:1;
  1704. uint64_t crs0_dr:1;
  1705. uint64_t c0_wake:1;
  1706. uint64_t c0_pmei:1;
  1707. uint64_t c0_hpint:1;
  1708. uint64_t c1_aeri:1;
  1709. uint64_t crs1_er:1;
  1710. uint64_t c1_se:1;
  1711. uint64_t crs1_dr:1;
  1712. uint64_t c1_wake:1;
  1713. uint64_t c1_pmei:1;
  1714. uint64_t c1_hpint:1;
  1715. uint64_t c0_up_b0:1;
  1716. uint64_t c0_up_b1:1;
  1717. uint64_t c0_up_b2:1;
  1718. uint64_t c0_up_wi:1;
  1719. uint64_t c0_up_bx:1;
  1720. uint64_t c0_un_b0:1;
  1721. uint64_t c0_un_b1:1;
  1722. uint64_t c0_un_b2:1;
  1723. uint64_t c0_un_wi:1;
  1724. uint64_t c0_un_bx:1;
  1725. uint64_t c1_up_b0:1;
  1726. uint64_t c1_up_b1:1;
  1727. uint64_t c1_up_b2:1;
  1728. uint64_t c1_up_wi:1;
  1729. uint64_t c1_up_bx:1;
  1730. uint64_t c1_un_b0:1;
  1731. uint64_t c1_un_b1:1;
  1732. uint64_t c1_un_b2:1;
  1733. uint64_t c1_un_wi:1;
  1734. uint64_t c1_un_bx:1;
  1735. uint64_t c0_un_wf:1;
  1736. uint64_t c1_un_wf:1;
  1737. uint64_t c0_up_wf:1;
  1738. uint64_t c1_up_wf:1;
  1739. uint64_t c0_exc:1;
  1740. uint64_t c1_exc:1;
  1741. uint64_t c0_ldwn:1;
  1742. uint64_t c1_ldwn:1;
  1743. uint64_t int_a:1;
  1744. uint64_t reserved_62_62:1;
  1745. uint64_t mio_inta:1;
  1746. #endif
  1747. } cn52xxp1;
  1748. struct cvmx_npei_int_enb_cn56xxp1 {
  1749. #ifdef __BIG_ENDIAN_BITFIELD
  1750. uint64_t mio_inta:1;
  1751. uint64_t reserved_61_62:2;
  1752. uint64_t c1_ldwn:1;
  1753. uint64_t c0_ldwn:1;
  1754. uint64_t c1_exc:1;
  1755. uint64_t c0_exc:1;
  1756. uint64_t c1_up_wf:1;
  1757. uint64_t c0_up_wf:1;
  1758. uint64_t c1_un_wf:1;
  1759. uint64_t c0_un_wf:1;
  1760. uint64_t c1_un_bx:1;
  1761. uint64_t c1_un_wi:1;
  1762. uint64_t c1_un_b2:1;
  1763. uint64_t c1_un_b1:1;
  1764. uint64_t c1_un_b0:1;
  1765. uint64_t c1_up_bx:1;
  1766. uint64_t c1_up_wi:1;
  1767. uint64_t c1_up_b2:1;
  1768. uint64_t c1_up_b1:1;
  1769. uint64_t c1_up_b0:1;
  1770. uint64_t c0_un_bx:1;
  1771. uint64_t c0_un_wi:1;
  1772. uint64_t c0_un_b2:1;
  1773. uint64_t c0_un_b1:1;
  1774. uint64_t c0_un_b0:1;
  1775. uint64_t c0_up_bx:1;
  1776. uint64_t c0_up_wi:1;
  1777. uint64_t c0_up_b2:1;
  1778. uint64_t c0_up_b1:1;
  1779. uint64_t c0_up_b0:1;
  1780. uint64_t c1_hpint:1;
  1781. uint64_t c1_pmei:1;
  1782. uint64_t c1_wake:1;
  1783. uint64_t reserved_29_29:1;
  1784. uint64_t c1_se:1;
  1785. uint64_t reserved_27_27:1;
  1786. uint64_t c1_aeri:1;
  1787. uint64_t c0_hpint:1;
  1788. uint64_t c0_pmei:1;
  1789. uint64_t c0_wake:1;
  1790. uint64_t reserved_22_22:1;
  1791. uint64_t c0_se:1;
  1792. uint64_t reserved_20_20:1;
  1793. uint64_t c0_aeri:1;
  1794. uint64_t ptime:1;
  1795. uint64_t pcnt:1;
  1796. uint64_t pidbof:1;
  1797. uint64_t psldbof:1;
  1798. uint64_t dtime1:1;
  1799. uint64_t dtime0:1;
  1800. uint64_t dcnt1:1;
  1801. uint64_t dcnt0:1;
  1802. uint64_t dma1fi:1;
  1803. uint64_t dma0fi:1;
  1804. uint64_t dma4dbo:1;
  1805. uint64_t dma3dbo:1;
  1806. uint64_t dma2dbo:1;
  1807. uint64_t dma1dbo:1;
  1808. uint64_t dma0dbo:1;
  1809. uint64_t iob2big:1;
  1810. uint64_t bar0_to:1;
  1811. uint64_t rml_wto:1;
  1812. uint64_t rml_rto:1;
  1813. #else
  1814. uint64_t rml_rto:1;
  1815. uint64_t rml_wto:1;
  1816. uint64_t bar0_to:1;
  1817. uint64_t iob2big:1;
  1818. uint64_t dma0dbo:1;
  1819. uint64_t dma1dbo:1;
  1820. uint64_t dma2dbo:1;
  1821. uint64_t dma3dbo:1;
  1822. uint64_t dma4dbo:1;
  1823. uint64_t dma0fi:1;
  1824. uint64_t dma1fi:1;
  1825. uint64_t dcnt0:1;
  1826. uint64_t dcnt1:1;
  1827. uint64_t dtime0:1;
  1828. uint64_t dtime1:1;
  1829. uint64_t psldbof:1;
  1830. uint64_t pidbof:1;
  1831. uint64_t pcnt:1;
  1832. uint64_t ptime:1;
  1833. uint64_t c0_aeri:1;
  1834. uint64_t reserved_20_20:1;
  1835. uint64_t c0_se:1;
  1836. uint64_t reserved_22_22:1;
  1837. uint64_t c0_wake:1;
  1838. uint64_t c0_pmei:1;
  1839. uint64_t c0_hpint:1;
  1840. uint64_t c1_aeri:1;
  1841. uint64_t reserved_27_27:1;
  1842. uint64_t c1_se:1;
  1843. uint64_t reserved_29_29:1;
  1844. uint64_t c1_wake:1;
  1845. uint64_t c1_pmei:1;
  1846. uint64_t c1_hpint:1;
  1847. uint64_t c0_up_b0:1;
  1848. uint64_t c0_up_b1:1;
  1849. uint64_t c0_up_b2:1;
  1850. uint64_t c0_up_wi:1;
  1851. uint64_t c0_up_bx:1;
  1852. uint64_t c0_un_b0:1;
  1853. uint64_t c0_un_b1:1;
  1854. uint64_t c0_un_b2:1;
  1855. uint64_t c0_un_wi:1;
  1856. uint64_t c0_un_bx:1;
  1857. uint64_t c1_up_b0:1;
  1858. uint64_t c1_up_b1:1;
  1859. uint64_t c1_up_b2:1;
  1860. uint64_t c1_up_wi:1;
  1861. uint64_t c1_up_bx:1;
  1862. uint64_t c1_un_b0:1;
  1863. uint64_t c1_un_b1:1;
  1864. uint64_t c1_un_b2:1;
  1865. uint64_t c1_un_wi:1;
  1866. uint64_t c1_un_bx:1;
  1867. uint64_t c0_un_wf:1;
  1868. uint64_t c1_un_wf:1;
  1869. uint64_t c0_up_wf:1;
  1870. uint64_t c1_up_wf:1;
  1871. uint64_t c0_exc:1;
  1872. uint64_t c1_exc:1;
  1873. uint64_t c0_ldwn:1;
  1874. uint64_t c1_ldwn:1;
  1875. uint64_t reserved_61_62:2;
  1876. uint64_t mio_inta:1;
  1877. #endif
  1878. } cn56xxp1;
  1879. };
  1880. union cvmx_npei_int_enb2 {
  1881. uint64_t u64;
  1882. struct cvmx_npei_int_enb2_s {
  1883. #ifdef __BIG_ENDIAN_BITFIELD
  1884. uint64_t reserved_62_63:2;
  1885. uint64_t int_a:1;
  1886. uint64_t c1_ldwn:1;
  1887. uint64_t c0_ldwn:1;
  1888. uint64_t c1_exc:1;
  1889. uint64_t c0_exc:1;
  1890. uint64_t c1_up_wf:1;
  1891. uint64_t c0_up_wf:1;
  1892. uint64_t c1_un_wf:1;
  1893. uint64_t c0_un_wf:1;
  1894. uint64_t c1_un_bx:1;
  1895. uint64_t c1_un_wi:1;
  1896. uint64_t c1_un_b2:1;
  1897. uint64_t c1_un_b1:1;
  1898. uint64_t c1_un_b0:1;
  1899. uint64_t c1_up_bx:1;
  1900. uint64_t c1_up_wi:1;
  1901. uint64_t c1_up_b2:1;
  1902. uint64_t c1_up_b1:1;
  1903. uint64_t c1_up_b0:1;
  1904. uint64_t c0_un_bx:1;
  1905. uint64_t c0_un_wi:1;
  1906. uint64_t c0_un_b2:1;
  1907. uint64_t c0_un_b1:1;
  1908. uint64_t c0_un_b0:1;
  1909. uint64_t c0_up_bx:1;
  1910. uint64_t c0_up_wi:1;
  1911. uint64_t c0_up_b2:1;
  1912. uint64_t c0_up_b1:1;
  1913. uint64_t c0_up_b0:1;
  1914. uint64_t c1_hpint:1;
  1915. uint64_t c1_pmei:1;
  1916. uint64_t c1_wake:1;
  1917. uint64_t crs1_dr:1;
  1918. uint64_t c1_se:1;
  1919. uint64_t crs1_er:1;
  1920. uint64_t c1_aeri:1;
  1921. uint64_t c0_hpint:1;
  1922. uint64_t c0_pmei:1;
  1923. uint64_t c0_wake:1;
  1924. uint64_t crs0_dr:1;
  1925. uint64_t c0_se:1;
  1926. uint64_t crs0_er:1;
  1927. uint64_t c0_aeri:1;
  1928. uint64_t ptime:1;
  1929. uint64_t pcnt:1;
  1930. uint64_t pidbof:1;
  1931. uint64_t psldbof:1;
  1932. uint64_t dtime1:1;
  1933. uint64_t dtime0:1;
  1934. uint64_t dcnt1:1;
  1935. uint64_t dcnt0:1;
  1936. uint64_t dma1fi:1;
  1937. uint64_t dma0fi:1;
  1938. uint64_t dma4dbo:1;
  1939. uint64_t dma3dbo:1;
  1940. uint64_t dma2dbo:1;
  1941. uint64_t dma1dbo:1;
  1942. uint64_t dma0dbo:1;
  1943. uint64_t iob2big:1;
  1944. uint64_t bar0_to:1;
  1945. uint64_t rml_wto:1;
  1946. uint64_t rml_rto:1;
  1947. #else
  1948. uint64_t rml_rto:1;
  1949. uint64_t rml_wto:1;
  1950. uint64_t bar0_to:1;
  1951. uint64_t iob2big:1;
  1952. uint64_t dma0dbo:1;
  1953. uint64_t dma1dbo:1;
  1954. uint64_t dma2dbo:1;
  1955. uint64_t dma3dbo:1;
  1956. uint64_t dma4dbo:1;
  1957. uint64_t dma0fi:1;
  1958. uint64_t dma1fi:1;
  1959. uint64_t dcnt0:1;
  1960. uint64_t dcnt1:1;
  1961. uint64_t dtime0:1;
  1962. uint64_t dtime1:1;
  1963. uint64_t psldbof:1;
  1964. uint64_t pidbof:1;
  1965. uint64_t pcnt:1;
  1966. uint64_t ptime:1;
  1967. uint64_t c0_aeri:1;
  1968. uint64_t crs0_er:1;
  1969. uint64_t c0_se:1;
  1970. uint64_t crs0_dr:1;
  1971. uint64_t c0_wake:1;
  1972. uint64_t c0_pmei:1;
  1973. uint64_t c0_hpint:1;
  1974. uint64_t c1_aeri:1;
  1975. uint64_t crs1_er:1;
  1976. uint64_t c1_se:1;
  1977. uint64_t crs1_dr:1;
  1978. uint64_t c1_wake:1;
  1979. uint64_t c1_pmei:1;
  1980. uint64_t c1_hpint:1;
  1981. uint64_t c0_up_b0:1;
  1982. uint64_t c0_up_b1:1;
  1983. uint64_t c0_up_b2:1;
  1984. uint64_t c0_up_wi:1;
  1985. uint64_t c0_up_bx:1;
  1986. uint64_t c0_un_b0:1;
  1987. uint64_t c0_un_b1:1;
  1988. uint64_t c0_un_b2:1;
  1989. uint64_t c0_un_wi:1;
  1990. uint64_t c0_un_bx:1;
  1991. uint64_t c1_up_b0:1;
  1992. uint64_t c1_up_b1:1;
  1993. uint64_t c1_up_b2:1;
  1994. uint64_t c1_up_wi:1;
  1995. uint64_t c1_up_bx:1;
  1996. uint64_t c1_un_b0:1;
  1997. uint64_t c1_un_b1:1;
  1998. uint64_t c1_un_b2:1;
  1999. uint64_t c1_un_wi:1;
  2000. uint64_t c1_un_bx:1;
  2001. uint64_t c0_un_wf:1;
  2002. uint64_t c1_un_wf:1;
  2003. uint64_t c0_up_wf:1;
  2004. uint64_t c1_up_wf:1;
  2005. uint64_t c0_exc:1;
  2006. uint64_t c1_exc:1;
  2007. uint64_t c0_ldwn:1;
  2008. uint64_t c1_ldwn:1;
  2009. uint64_t int_a:1;
  2010. uint64_t reserved_62_63:2;
  2011. #endif
  2012. } s;
  2013. struct cvmx_npei_int_enb2_cn52xxp1 {
  2014. #ifdef __BIG_ENDIAN_BITFIELD
  2015. uint64_t reserved_62_63:2;
  2016. uint64_t int_a:1;
  2017. uint64_t c1_ldwn:1;
  2018. uint64_t c0_ldwn:1;
  2019. uint64_t c1_exc:1;
  2020. uint64_t c0_exc:1;
  2021. uint64_t c1_up_wf:1;
  2022. uint64_t c0_up_wf:1;
  2023. uint64_t c1_un_wf:1;
  2024. uint64_t c0_un_wf:1;
  2025. uint64_t c1_un_bx:1;
  2026. uint64_t c1_un_wi:1;
  2027. uint64_t c1_un_b2:1;
  2028. uint64_t c1_un_b1:1;
  2029. uint64_t c1_un_b0:1;
  2030. uint64_t c1_up_bx:1;
  2031. uint64_t c1_up_wi:1;
  2032. uint64_t c1_up_b2:1;
  2033. uint64_t c1_up_b1:1;
  2034. uint64_t c1_up_b0:1;
  2035. uint64_t c0_un_bx:1;
  2036. uint64_t c0_un_wi:1;
  2037. uint64_t c0_un_b2:1;
  2038. uint64_t c0_un_b1:1;
  2039. uint64_t c0_un_b0:1;
  2040. uint64_t c0_up_bx:1;
  2041. uint64_t c0_up_wi:1;
  2042. uint64_t c0_up_b2:1;
  2043. uint64_t c0_up_b1:1;
  2044. uint64_t c0_up_b0:1;
  2045. uint64_t c1_hpint:1;
  2046. uint64_t c1_pmei:1;
  2047. uint64_t c1_wake:1;
  2048. uint64_t crs1_dr:1;
  2049. uint64_t c1_se:1;
  2050. uint64_t crs1_er:1;
  2051. uint64_t c1_aeri:1;
  2052. uint64_t c0_hpint:1;
  2053. uint64_t c0_pmei:1;
  2054. uint64_t c0_wake:1;
  2055. uint64_t crs0_dr:1;
  2056. uint64_t c0_se:1;
  2057. uint64_t crs0_er:1;
  2058. uint64_t c0_aeri:1;
  2059. uint64_t ptime:1;
  2060. uint64_t pcnt:1;
  2061. uint64_t pidbof:1;
  2062. uint64_t psldbof:1;
  2063. uint64_t dtime1:1;
  2064. uint64_t dtime0:1;
  2065. uint64_t dcnt1:1;
  2066. uint64_t dcnt0:1;
  2067. uint64_t dma1fi:1;
  2068. uint64_t dma0fi:1;
  2069. uint64_t reserved_8_8:1;
  2070. uint64_t dma3dbo:1;
  2071. uint64_t dma2dbo:1;
  2072. uint64_t dma1dbo:1;
  2073. uint64_t dma0dbo:1;
  2074. uint64_t iob2big:1;
  2075. uint64_t bar0_to:1;
  2076. uint64_t rml_wto:1;
  2077. uint64_t rml_rto:1;
  2078. #else
  2079. uint64_t rml_rto:1;
  2080. uint64_t rml_wto:1;
  2081. uint64_t bar0_to:1;
  2082. uint64_t iob2big:1;
  2083. uint64_t dma0dbo:1;
  2084. uint64_t dma1dbo:1;
  2085. uint64_t dma2dbo:1;
  2086. uint64_t dma3dbo:1;
  2087. uint64_t reserved_8_8:1;
  2088. uint64_t dma0fi:1;
  2089. uint64_t dma1fi:1;
  2090. uint64_t dcnt0:1;
  2091. uint64_t dcnt1:1;
  2092. uint64_t dtime0:1;
  2093. uint64_t dtime1:1;
  2094. uint64_t psldbof:1;
  2095. uint64_t pidbof:1;
  2096. uint64_t pcnt:1;
  2097. uint64_t ptime:1;
  2098. uint64_t c0_aeri:1;
  2099. uint64_t crs0_er:1;
  2100. uint64_t c0_se:1;
  2101. uint64_t crs0_dr:1;
  2102. uint64_t c0_wake:1;
  2103. uint64_t c0_pmei:1;
  2104. uint64_t c0_hpint:1;
  2105. uint64_t c1_aeri:1;
  2106. uint64_t crs1_er:1;
  2107. uint64_t c1_se:1;
  2108. uint64_t crs1_dr:1;
  2109. uint64_t c1_wake:1;
  2110. uint64_t c1_pmei:1;
  2111. uint64_t c1_hpint:1;
  2112. uint64_t c0_up_b0:1;
  2113. uint64_t c0_up_b1:1;
  2114. uint64_t c0_up_b2:1;
  2115. uint64_t c0_up_wi:1;
  2116. uint64_t c0_up_bx:1;
  2117. uint64_t c0_un_b0:1;
  2118. uint64_t c0_un_b1:1;
  2119. uint64_t c0_un_b2:1;
  2120. uint64_t c0_un_wi:1;
  2121. uint64_t c0_un_bx:1;
  2122. uint64_t c1_up_b0:1;
  2123. uint64_t c1_up_b1:1;
  2124. uint64_t c1_up_b2:1;
  2125. uint64_t c1_up_wi:1;
  2126. uint64_t c1_up_bx:1;
  2127. uint64_t c1_un_b0:1;
  2128. uint64_t c1_un_b1:1;
  2129. uint64_t c1_un_b2:1;
  2130. uint64_t c1_un_wi:1;
  2131. uint64_t c1_un_bx:1;
  2132. uint64_t c0_un_wf:1;
  2133. uint64_t c1_un_wf:1;
  2134. uint64_t c0_up_wf:1;
  2135. uint64_t c1_up_wf:1;
  2136. uint64_t c0_exc:1;
  2137. uint64_t c1_exc:1;
  2138. uint64_t c0_ldwn:1;
  2139. uint64_t c1_ldwn:1;
  2140. uint64_t int_a:1;
  2141. uint64_t reserved_62_63:2;
  2142. #endif
  2143. } cn52xxp1;
  2144. struct cvmx_npei_int_enb2_cn56xxp1 {
  2145. #ifdef __BIG_ENDIAN_BITFIELD
  2146. uint64_t reserved_61_63:3;
  2147. uint64_t c1_ldwn:1;
  2148. uint64_t c0_ldwn:1;
  2149. uint64_t c1_exc:1;
  2150. uint64_t c0_exc:1;
  2151. uint64_t c1_up_wf:1;
  2152. uint64_t c0_up_wf:1;
  2153. uint64_t c1_un_wf:1;
  2154. uint64_t c0_un_wf:1;
  2155. uint64_t c1_un_bx:1;
  2156. uint64_t c1_un_wi:1;
  2157. uint64_t c1_un_b2:1;
  2158. uint64_t c1_un_b1:1;
  2159. uint64_t c1_un_b0:1;
  2160. uint64_t c1_up_bx:1;
  2161. uint64_t c1_up_wi:1;
  2162. uint64_t c1_up_b2:1;
  2163. uint64_t c1_up_b1:1;
  2164. uint64_t c1_up_b0:1;
  2165. uint64_t c0_un_bx:1;
  2166. uint64_t c0_un_wi:1;
  2167. uint64_t c0_un_b2:1;
  2168. uint64_t c0_un_b1:1;
  2169. uint64_t c0_un_b0:1;
  2170. uint64_t c0_up_bx:1;
  2171. uint64_t c0_up_wi:1;
  2172. uint64_t c0_up_b2:1;
  2173. uint64_t c0_up_b1:1;
  2174. uint64_t c0_up_b0:1;
  2175. uint64_t c1_hpint:1;
  2176. uint64_t c1_pmei:1;
  2177. uint64_t c1_wake:1;
  2178. uint64_t reserved_29_29:1;
  2179. uint64_t c1_se:1;
  2180. uint64_t reserved_27_27:1;
  2181. uint64_t c1_aeri:1;
  2182. uint64_t c0_hpint:1;
  2183. uint64_t c0_pmei:1;
  2184. uint64_t c0_wake:1;
  2185. uint64_t reserved_22_22:1;
  2186. uint64_t c0_se:1;
  2187. uint64_t reserved_20_20:1;
  2188. uint64_t c0_aeri:1;
  2189. uint64_t ptime:1;
  2190. uint64_t pcnt:1;
  2191. uint64_t pidbof:1;
  2192. uint64_t psldbof:1;
  2193. uint64_t dtime1:1;
  2194. uint64_t dtime0:1;
  2195. uint64_t dcnt1:1;
  2196. uint64_t dcnt0:1;
  2197. uint64_t dma1fi:1;
  2198. uint64_t dma0fi:1;
  2199. uint64_t dma4dbo:1;
  2200. uint64_t dma3dbo:1;
  2201. uint64_t dma2dbo:1;
  2202. uint64_t dma1dbo:1;
  2203. uint64_t dma0dbo:1;
  2204. uint64_t iob2big:1;
  2205. uint64_t bar0_to:1;
  2206. uint64_t rml_wto:1;
  2207. uint64_t rml_rto:1;
  2208. #else
  2209. uint64_t rml_rto:1;
  2210. uint64_t rml_wto:1;
  2211. uint64_t bar0_to:1;
  2212. uint64_t iob2big:1;
  2213. uint64_t dma0dbo:1;
  2214. uint64_t dma1dbo:1;
  2215. uint64_t dma2dbo:1;
  2216. uint64_t dma3dbo:1;
  2217. uint64_t dma4dbo:1;
  2218. uint64_t dma0fi:1;
  2219. uint64_t dma1fi:1;
  2220. uint64_t dcnt0:1;
  2221. uint64_t dcnt1:1;
  2222. uint64_t dtime0:1;
  2223. uint64_t dtime1:1;
  2224. uint64_t psldbof:1;
  2225. uint64_t pidbof:1;
  2226. uint64_t pcnt:1;
  2227. uint64_t ptime:1;
  2228. uint64_t c0_aeri:1;
  2229. uint64_t reserved_20_20:1;
  2230. uint64_t c0_se:1;
  2231. uint64_t reserved_22_22:1;
  2232. uint64_t c0_wake:1;
  2233. uint64_t c0_pmei:1;
  2234. uint64_t c0_hpint:1;
  2235. uint64_t c1_aeri:1;
  2236. uint64_t reserved_27_27:1;
  2237. uint64_t c1_se:1;
  2238. uint64_t reserved_29_29:1;
  2239. uint64_t c1_wake:1;
  2240. uint64_t c1_pmei:1;
  2241. uint64_t c1_hpint:1;
  2242. uint64_t c0_up_b0:1;
  2243. uint64_t c0_up_b1:1;
  2244. uint64_t c0_up_b2:1;
  2245. uint64_t c0_up_wi:1;
  2246. uint64_t c0_up_bx:1;
  2247. uint64_t c0_un_b0:1;
  2248. uint64_t c0_un_b1:1;
  2249. uint64_t c0_un_b2:1;
  2250. uint64_t c0_un_wi:1;
  2251. uint64_t c0_un_bx:1;
  2252. uint64_t c1_up_b0:1;
  2253. uint64_t c1_up_b1:1;
  2254. uint64_t c1_up_b2:1;
  2255. uint64_t c1_up_wi:1;
  2256. uint64_t c1_up_bx:1;
  2257. uint64_t c1_un_b0:1;
  2258. uint64_t c1_un_b1:1;
  2259. uint64_t c1_un_b2:1;
  2260. uint64_t c1_un_wi:1;
  2261. uint64_t c1_un_bx:1;
  2262. uint64_t c0_un_wf:1;
  2263. uint64_t c1_un_wf:1;
  2264. uint64_t c0_up_wf:1;
  2265. uint64_t c1_up_wf:1;
  2266. uint64_t c0_exc:1;
  2267. uint64_t c1_exc:1;
  2268. uint64_t c0_ldwn:1;
  2269. uint64_t c1_ldwn:1;
  2270. uint64_t reserved_61_63:3;
  2271. #endif
  2272. } cn56xxp1;
  2273. };
  2274. union cvmx_npei_int_info {
  2275. uint64_t u64;
  2276. struct cvmx_npei_int_info_s {
  2277. #ifdef __BIG_ENDIAN_BITFIELD
  2278. uint64_t reserved_12_63:52;
  2279. uint64_t pidbof:6;
  2280. uint64_t psldbof:6;
  2281. #else
  2282. uint64_t psldbof:6;
  2283. uint64_t pidbof:6;
  2284. uint64_t reserved_12_63:52;
  2285. #endif
  2286. } s;
  2287. };
  2288. union cvmx_npei_int_sum {
  2289. uint64_t u64;
  2290. struct cvmx_npei_int_sum_s {
  2291. #ifdef __BIG_ENDIAN_BITFIELD
  2292. uint64_t mio_inta:1;
  2293. uint64_t reserved_62_62:1;
  2294. uint64_t int_a:1;
  2295. uint64_t c1_ldwn:1;
  2296. uint64_t c0_ldwn:1;
  2297. uint64_t c1_exc:1;
  2298. uint64_t c0_exc:1;
  2299. uint64_t c1_up_wf:1;
  2300. uint64_t c0_up_wf:1;
  2301. uint64_t c1_un_wf:1;
  2302. uint64_t c0_un_wf:1;
  2303. uint64_t c1_un_bx:1;
  2304. uint64_t c1_un_wi:1;
  2305. uint64_t c1_un_b2:1;
  2306. uint64_t c1_un_b1:1;
  2307. uint64_t c1_un_b0:1;
  2308. uint64_t c1_up_bx:1;
  2309. uint64_t c1_up_wi:1;
  2310. uint64_t c1_up_b2:1;
  2311. uint64_t c1_up_b1:1;
  2312. uint64_t c1_up_b0:1;
  2313. uint64_t c0_un_bx:1;
  2314. uint64_t c0_un_wi:1;
  2315. uint64_t c0_un_b2:1;
  2316. uint64_t c0_un_b1:1;
  2317. uint64_t c0_un_b0:1;
  2318. uint64_t c0_up_bx:1;
  2319. uint64_t c0_up_wi:1;
  2320. uint64_t c0_up_b2:1;
  2321. uint64_t c0_up_b1:1;
  2322. uint64_t c0_up_b0:1;
  2323. uint64_t c1_hpint:1;
  2324. uint64_t c1_pmei:1;
  2325. uint64_t c1_wake:1;
  2326. uint64_t crs1_dr:1;
  2327. uint64_t c1_se:1;
  2328. uint64_t crs1_er:1;
  2329. uint64_t c1_aeri:1;
  2330. uint64_t c0_hpint:1;
  2331. uint64_t c0_pmei:1;
  2332. uint64_t c0_wake:1;
  2333. uint64_t crs0_dr:1;
  2334. uint64_t c0_se:1;
  2335. uint64_t crs0_er:1;
  2336. uint64_t c0_aeri:1;
  2337. uint64_t ptime:1;
  2338. uint64_t pcnt:1;
  2339. uint64_t pidbof:1;
  2340. uint64_t psldbof:1;
  2341. uint64_t dtime1:1;
  2342. uint64_t dtime0:1;
  2343. uint64_t dcnt1:1;
  2344. uint64_t dcnt0:1;
  2345. uint64_t dma1fi:1;
  2346. uint64_t dma0fi:1;
  2347. uint64_t dma4dbo:1;
  2348. uint64_t dma3dbo:1;
  2349. uint64_t dma2dbo:1;
  2350. uint64_t dma1dbo:1;
  2351. uint64_t dma0dbo:1;
  2352. uint64_t iob2big:1;
  2353. uint64_t bar0_to:1;
  2354. uint64_t rml_wto:1;
  2355. uint64_t rml_rto:1;
  2356. #else
  2357. uint64_t rml_rto:1;
  2358. uint64_t rml_wto:1;
  2359. uint64_t bar0_to:1;
  2360. uint64_t iob2big:1;
  2361. uint64_t dma0dbo:1;
  2362. uint64_t dma1dbo:1;
  2363. uint64_t dma2dbo:1;
  2364. uint64_t dma3dbo:1;
  2365. uint64_t dma4dbo:1;
  2366. uint64_t dma0fi:1;
  2367. uint64_t dma1fi:1;
  2368. uint64_t dcnt0:1;
  2369. uint64_t dcnt1:1;
  2370. uint64_t dtime0:1;
  2371. uint64_t dtime1:1;
  2372. uint64_t psldbof:1;
  2373. uint64_t pidbof:1;
  2374. uint64_t pcnt:1;
  2375. uint64_t ptime:1;
  2376. uint64_t c0_aeri:1;
  2377. uint64_t crs0_er:1;
  2378. uint64_t c0_se:1;
  2379. uint64_t crs0_dr:1;
  2380. uint64_t c0_wake:1;
  2381. uint64_t c0_pmei:1;
  2382. uint64_t c0_hpint:1;
  2383. uint64_t c1_aeri:1;
  2384. uint64_t crs1_er:1;
  2385. uint64_t c1_se:1;
  2386. uint64_t crs1_dr:1;
  2387. uint64_t c1_wake:1;
  2388. uint64_t c1_pmei:1;
  2389. uint64_t c1_hpint:1;
  2390. uint64_t c0_up_b0:1;
  2391. uint64_t c0_up_b1:1;
  2392. uint64_t c0_up_b2:1;
  2393. uint64_t c0_up_wi:1;
  2394. uint64_t c0_up_bx:1;
  2395. uint64_t c0_un_b0:1;
  2396. uint64_t c0_un_b1:1;
  2397. uint64_t c0_un_b2:1;
  2398. uint64_t c0_un_wi:1;
  2399. uint64_t c0_un_bx:1;
  2400. uint64_t c1_up_b0:1;
  2401. uint64_t c1_up_b1:1;
  2402. uint64_t c1_up_b2:1;
  2403. uint64_t c1_up_wi:1;
  2404. uint64_t c1_up_bx:1;
  2405. uint64_t c1_un_b0:1;
  2406. uint64_t c1_un_b1:1;
  2407. uint64_t c1_un_b2:1;
  2408. uint64_t c1_un_wi:1;
  2409. uint64_t c1_un_bx:1;
  2410. uint64_t c0_un_wf:1;
  2411. uint64_t c1_un_wf:1;
  2412. uint64_t c0_up_wf:1;
  2413. uint64_t c1_up_wf:1;
  2414. uint64_t c0_exc:1;
  2415. uint64_t c1_exc:1;
  2416. uint64_t c0_ldwn:1;
  2417. uint64_t c1_ldwn:1;
  2418. uint64_t int_a:1;
  2419. uint64_t reserved_62_62:1;
  2420. uint64_t mio_inta:1;
  2421. #endif
  2422. } s;
  2423. struct cvmx_npei_int_sum_cn52xxp1 {
  2424. #ifdef __BIG_ENDIAN_BITFIELD
  2425. uint64_t mio_inta:1;
  2426. uint64_t reserved_62_62:1;
  2427. uint64_t int_a:1;
  2428. uint64_t c1_ldwn:1;
  2429. uint64_t c0_ldwn:1;
  2430. uint64_t c1_exc:1;
  2431. uint64_t c0_exc:1;
  2432. uint64_t c1_up_wf:1;
  2433. uint64_t c0_up_wf:1;
  2434. uint64_t c1_un_wf:1;
  2435. uint64_t c0_un_wf:1;
  2436. uint64_t c1_un_bx:1;
  2437. uint64_t c1_un_wi:1;
  2438. uint64_t c1_un_b2:1;
  2439. uint64_t c1_un_b1:1;
  2440. uint64_t c1_un_b0:1;
  2441. uint64_t c1_up_bx:1;
  2442. uint64_t c1_up_wi:1;
  2443. uint64_t c1_up_b2:1;
  2444. uint64_t c1_up_b1:1;
  2445. uint64_t c1_up_b0:1;
  2446. uint64_t c0_un_bx:1;
  2447. uint64_t c0_un_wi:1;
  2448. uint64_t c0_un_b2:1;
  2449. uint64_t c0_un_b1:1;
  2450. uint64_t c0_un_b0:1;
  2451. uint64_t c0_up_bx:1;
  2452. uint64_t c0_up_wi:1;
  2453. uint64_t c0_up_b2:1;
  2454. uint64_t c0_up_b1:1;
  2455. uint64_t c0_up_b0:1;
  2456. uint64_t c1_hpint:1;
  2457. uint64_t c1_pmei:1;
  2458. uint64_t c1_wake:1;
  2459. uint64_t crs1_dr:1;
  2460. uint64_t c1_se:1;
  2461. uint64_t crs1_er:1;
  2462. uint64_t c1_aeri:1;
  2463. uint64_t c0_hpint:1;
  2464. uint64_t c0_pmei:1;
  2465. uint64_t c0_wake:1;
  2466. uint64_t crs0_dr:1;
  2467. uint64_t c0_se:1;
  2468. uint64_t crs0_er:1;
  2469. uint64_t c0_aeri:1;
  2470. uint64_t reserved_15_18:4;
  2471. uint64_t dtime1:1;
  2472. uint64_t dtime0:1;
  2473. uint64_t dcnt1:1;
  2474. uint64_t dcnt0:1;
  2475. uint64_t dma1fi:1;
  2476. uint64_t dma0fi:1;
  2477. uint64_t reserved_8_8:1;
  2478. uint64_t dma3dbo:1;
  2479. uint64_t dma2dbo:1;
  2480. uint64_t dma1dbo:1;
  2481. uint64_t dma0dbo:1;
  2482. uint64_t iob2big:1;
  2483. uint64_t bar0_to:1;
  2484. uint64_t rml_wto:1;
  2485. uint64_t rml_rto:1;
  2486. #else
  2487. uint64_t rml_rto:1;
  2488. uint64_t rml_wto:1;
  2489. uint64_t bar0_to:1;
  2490. uint64_t iob2big:1;
  2491. uint64_t dma0dbo:1;
  2492. uint64_t dma1dbo:1;
  2493. uint64_t dma2dbo:1;
  2494. uint64_t dma3dbo:1;
  2495. uint64_t reserved_8_8:1;
  2496. uint64_t dma0fi:1;
  2497. uint64_t dma1fi:1;
  2498. uint64_t dcnt0:1;
  2499. uint64_t dcnt1:1;
  2500. uint64_t dtime0:1;
  2501. uint64_t dtime1:1;
  2502. uint64_t reserved_15_18:4;
  2503. uint64_t c0_aeri:1;
  2504. uint64_t crs0_er:1;
  2505. uint64_t c0_se:1;
  2506. uint64_t crs0_dr:1;
  2507. uint64_t c0_wake:1;
  2508. uint64_t c0_pmei:1;
  2509. uint64_t c0_hpint:1;
  2510. uint64_t c1_aeri:1;
  2511. uint64_t crs1_er:1;
  2512. uint64_t c1_se:1;
  2513. uint64_t crs1_dr:1;
  2514. uint64_t c1_wake:1;
  2515. uint64_t c1_pmei:1;
  2516. uint64_t c1_hpint:1;
  2517. uint64_t c0_up_b0:1;
  2518. uint64_t c0_up_b1:1;
  2519. uint64_t c0_up_b2:1;
  2520. uint64_t c0_up_wi:1;
  2521. uint64_t c0_up_bx:1;
  2522. uint64_t c0_un_b0:1;
  2523. uint64_t c0_un_b1:1;
  2524. uint64_t c0_un_b2:1;
  2525. uint64_t c0_un_wi:1;
  2526. uint64_t c0_un_bx:1;
  2527. uint64_t c1_up_b0:1;
  2528. uint64_t c1_up_b1:1;
  2529. uint64_t c1_up_b2:1;
  2530. uint64_t c1_up_wi:1;
  2531. uint64_t c1_up_bx:1;
  2532. uint64_t c1_un_b0:1;
  2533. uint64_t c1_un_b1:1;
  2534. uint64_t c1_un_b2:1;
  2535. uint64_t c1_un_wi:1;
  2536. uint64_t c1_un_bx:1;
  2537. uint64_t c0_un_wf:1;
  2538. uint64_t c1_un_wf:1;
  2539. uint64_t c0_up_wf:1;
  2540. uint64_t c1_up_wf:1;
  2541. uint64_t c0_exc:1;
  2542. uint64_t c1_exc:1;
  2543. uint64_t c0_ldwn:1;
  2544. uint64_t c1_ldwn:1;
  2545. uint64_t int_a:1;
  2546. uint64_t reserved_62_62:1;
  2547. uint64_t mio_inta:1;
  2548. #endif
  2549. } cn52xxp1;
  2550. struct cvmx_npei_int_sum_cn56xxp1 {
  2551. #ifdef __BIG_ENDIAN_BITFIELD
  2552. uint64_t mio_inta:1;
  2553. uint64_t reserved_61_62:2;
  2554. uint64_t c1_ldwn:1;
  2555. uint64_t c0_ldwn:1;
  2556. uint64_t c1_exc:1;
  2557. uint64_t c0_exc:1;
  2558. uint64_t c1_up_wf:1;
  2559. uint64_t c0_up_wf:1;
  2560. uint64_t c1_un_wf:1;
  2561. uint64_t c0_un_wf:1;
  2562. uint64_t c1_un_bx:1;
  2563. uint64_t c1_un_wi:1;
  2564. uint64_t c1_un_b2:1;
  2565. uint64_t c1_un_b1:1;
  2566. uint64_t c1_un_b0:1;
  2567. uint64_t c1_up_bx:1;
  2568. uint64_t c1_up_wi:1;
  2569. uint64_t c1_up_b2:1;
  2570. uint64_t c1_up_b1:1;
  2571. uint64_t c1_up_b0:1;
  2572. uint64_t c0_un_bx:1;
  2573. uint64_t c0_un_wi:1;
  2574. uint64_t c0_un_b2:1;
  2575. uint64_t c0_un_b1:1;
  2576. uint64_t c0_un_b0:1;
  2577. uint64_t c0_up_bx:1;
  2578. uint64_t c0_up_wi:1;
  2579. uint64_t c0_up_b2:1;
  2580. uint64_t c0_up_b1:1;
  2581. uint64_t c0_up_b0:1;
  2582. uint64_t c1_hpint:1;
  2583. uint64_t c1_pmei:1;
  2584. uint64_t c1_wake:1;
  2585. uint64_t reserved_29_29:1;
  2586. uint64_t c1_se:1;
  2587. uint64_t reserved_27_27:1;
  2588. uint64_t c1_aeri:1;
  2589. uint64_t c0_hpint:1;
  2590. uint64_t c0_pmei:1;
  2591. uint64_t c0_wake:1;
  2592. uint64_t reserved_22_22:1;
  2593. uint64_t c0_se:1;
  2594. uint64_t reserved_20_20:1;
  2595. uint64_t c0_aeri:1;
  2596. uint64_t reserved_15_18:4;
  2597. uint64_t dtime1:1;
  2598. uint64_t dtime0:1;
  2599. uint64_t dcnt1:1;
  2600. uint64_t dcnt0:1;
  2601. uint64_t dma1fi:1;
  2602. uint64_t dma0fi:1;
  2603. uint64_t dma4dbo:1;
  2604. uint64_t dma3dbo:1;
  2605. uint64_t dma2dbo:1;
  2606. uint64_t dma1dbo:1;
  2607. uint64_t dma0dbo:1;
  2608. uint64_t iob2big:1;
  2609. uint64_t bar0_to:1;
  2610. uint64_t rml_wto:1;
  2611. uint64_t rml_rto:1;
  2612. #else
  2613. uint64_t rml_rto:1;
  2614. uint64_t rml_wto:1;
  2615. uint64_t bar0_to:1;
  2616. uint64_t iob2big:1;
  2617. uint64_t dma0dbo:1;
  2618. uint64_t dma1dbo:1;
  2619. uint64_t dma2dbo:1;
  2620. uint64_t dma3dbo:1;
  2621. uint64_t dma4dbo:1;
  2622. uint64_t dma0fi:1;
  2623. uint64_t dma1fi:1;
  2624. uint64_t dcnt0:1;
  2625. uint64_t dcnt1:1;
  2626. uint64_t dtime0:1;
  2627. uint64_t dtime1:1;
  2628. uint64_t reserved_15_18:4;
  2629. uint64_t c0_aeri:1;
  2630. uint64_t reserved_20_20:1;
  2631. uint64_t c0_se:1;
  2632. uint64_t reserved_22_22:1;
  2633. uint64_t c0_wake:1;
  2634. uint64_t c0_pmei:1;
  2635. uint64_t c0_hpint:1;
  2636. uint64_t c1_aeri:1;
  2637. uint64_t reserved_27_27:1;
  2638. uint64_t c1_se:1;
  2639. uint64_t reserved_29_29:1;
  2640. uint64_t c1_wake:1;
  2641. uint64_t c1_pmei:1;
  2642. uint64_t c1_hpint:1;
  2643. uint64_t c0_up_b0:1;
  2644. uint64_t c0_up_b1:1;
  2645. uint64_t c0_up_b2:1;
  2646. uint64_t c0_up_wi:1;
  2647. uint64_t c0_up_bx:1;
  2648. uint64_t c0_un_b0:1;
  2649. uint64_t c0_un_b1:1;
  2650. uint64_t c0_un_b2:1;
  2651. uint64_t c0_un_wi:1;
  2652. uint64_t c0_un_bx:1;
  2653. uint64_t c1_up_b0:1;
  2654. uint64_t c1_up_b1:1;
  2655. uint64_t c1_up_b2:1;
  2656. uint64_t c1_up_wi:1;
  2657. uint64_t c1_up_bx:1;
  2658. uint64_t c1_un_b0:1;
  2659. uint64_t c1_un_b1:1;
  2660. uint64_t c1_un_b2:1;
  2661. uint64_t c1_un_wi:1;
  2662. uint64_t c1_un_bx:1;
  2663. uint64_t c0_un_wf:1;
  2664. uint64_t c1_un_wf:1;
  2665. uint64_t c0_up_wf:1;
  2666. uint64_t c1_up_wf:1;
  2667. uint64_t c0_exc:1;
  2668. uint64_t c1_exc:1;
  2669. uint64_t c0_ldwn:1;
  2670. uint64_t c1_ldwn:1;
  2671. uint64_t reserved_61_62:2;
  2672. uint64_t mio_inta:1;
  2673. #endif
  2674. } cn56xxp1;
  2675. };
  2676. union cvmx_npei_int_sum2 {
  2677. uint64_t u64;
  2678. struct cvmx_npei_int_sum2_s {
  2679. #ifdef __BIG_ENDIAN_BITFIELD
  2680. uint64_t mio_inta:1;
  2681. uint64_t reserved_62_62:1;
  2682. uint64_t int_a:1;
  2683. uint64_t c1_ldwn:1;
  2684. uint64_t c0_ldwn:1;
  2685. uint64_t c1_exc:1;
  2686. uint64_t c0_exc:1;
  2687. uint64_t c1_up_wf:1;
  2688. uint64_t c0_up_wf:1;
  2689. uint64_t c1_un_wf:1;
  2690. uint64_t c0_un_wf:1;
  2691. uint64_t c1_un_bx:1;
  2692. uint64_t c1_un_wi:1;
  2693. uint64_t c1_un_b2:1;
  2694. uint64_t c1_un_b1:1;
  2695. uint64_t c1_un_b0:1;
  2696. uint64_t c1_up_bx:1;
  2697. uint64_t c1_up_wi:1;
  2698. uint64_t c1_up_b2:1;
  2699. uint64_t c1_up_b1:1;
  2700. uint64_t c1_up_b0:1;
  2701. uint64_t c0_un_bx:1;
  2702. uint64_t c0_un_wi:1;
  2703. uint64_t c0_un_b2:1;
  2704. uint64_t c0_un_b1:1;
  2705. uint64_t c0_un_b0:1;
  2706. uint64_t c0_up_bx:1;
  2707. uint64_t c0_up_wi:1;
  2708. uint64_t c0_up_b2:1;
  2709. uint64_t c0_up_b1:1;
  2710. uint64_t c0_up_b0:1;
  2711. uint64_t c1_hpint:1;
  2712. uint64_t c1_pmei:1;
  2713. uint64_t c1_wake:1;
  2714. uint64_t crs1_dr:1;
  2715. uint64_t c1_se:1;
  2716. uint64_t crs1_er:1;
  2717. uint64_t c1_aeri:1;
  2718. uint64_t c0_hpint:1;
  2719. uint64_t c0_pmei:1;
  2720. uint64_t c0_wake:1;
  2721. uint64_t crs0_dr:1;
  2722. uint64_t c0_se:1;
  2723. uint64_t crs0_er:1;
  2724. uint64_t c0_aeri:1;
  2725. uint64_t reserved_15_18:4;
  2726. uint64_t dtime1:1;
  2727. uint64_t dtime0:1;
  2728. uint64_t dcnt1:1;
  2729. uint64_t dcnt0:1;
  2730. uint64_t dma1fi:1;
  2731. uint64_t dma0fi:1;
  2732. uint64_t reserved_8_8:1;
  2733. uint64_t dma3dbo:1;
  2734. uint64_t dma2dbo:1;
  2735. uint64_t dma1dbo:1;
  2736. uint64_t dma0dbo:1;
  2737. uint64_t iob2big:1;
  2738. uint64_t bar0_to:1;
  2739. uint64_t rml_wto:1;
  2740. uint64_t rml_rto:1;
  2741. #else
  2742. uint64_t rml_rto:1;
  2743. uint64_t rml_wto:1;
  2744. uint64_t bar0_to:1;
  2745. uint64_t iob2big:1;
  2746. uint64_t dma0dbo:1;
  2747. uint64_t dma1dbo:1;
  2748. uint64_t dma2dbo:1;
  2749. uint64_t dma3dbo:1;
  2750. uint64_t reserved_8_8:1;
  2751. uint64_t dma0fi:1;
  2752. uint64_t dma1fi:1;
  2753. uint64_t dcnt0:1;
  2754. uint64_t dcnt1:1;
  2755. uint64_t dtime0:1;
  2756. uint64_t dtime1:1;
  2757. uint64_t reserved_15_18:4;
  2758. uint64_t c0_aeri:1;
  2759. uint64_t crs0_er:1;
  2760. uint64_t c0_se:1;
  2761. uint64_t crs0_dr:1;
  2762. uint64_t c0_wake:1;
  2763. uint64_t c0_pmei:1;
  2764. uint64_t c0_hpint:1;
  2765. uint64_t c1_aeri:1;
  2766. uint64_t crs1_er:1;
  2767. uint64_t c1_se:1;
  2768. uint64_t crs1_dr:1;
  2769. uint64_t c1_wake:1;
  2770. uint64_t c1_pmei:1;
  2771. uint64_t c1_hpint:1;
  2772. uint64_t c0_up_b0:1;
  2773. uint64_t c0_up_b1:1;
  2774. uint64_t c0_up_b2:1;
  2775. uint64_t c0_up_wi:1;
  2776. uint64_t c0_up_bx:1;
  2777. uint64_t c0_un_b0:1;
  2778. uint64_t c0_un_b1:1;
  2779. uint64_t c0_un_b2:1;
  2780. uint64_t c0_un_wi:1;
  2781. uint64_t c0_un_bx:1;
  2782. uint64_t c1_up_b0:1;
  2783. uint64_t c1_up_b1:1;
  2784. uint64_t c1_up_b2:1;
  2785. uint64_t c1_up_wi:1;
  2786. uint64_t c1_up_bx:1;
  2787. uint64_t c1_un_b0:1;
  2788. uint64_t c1_un_b1:1;
  2789. uint64_t c1_un_b2:1;
  2790. uint64_t c1_un_wi:1;
  2791. uint64_t c1_un_bx:1;
  2792. uint64_t c0_un_wf:1;
  2793. uint64_t c1_un_wf:1;
  2794. uint64_t c0_up_wf:1;
  2795. uint64_t c1_up_wf:1;
  2796. uint64_t c0_exc:1;
  2797. uint64_t c1_exc:1;
  2798. uint64_t c0_ldwn:1;
  2799. uint64_t c1_ldwn:1;
  2800. uint64_t int_a:1;
  2801. uint64_t reserved_62_62:1;
  2802. uint64_t mio_inta:1;
  2803. #endif
  2804. } s;
  2805. };
  2806. union cvmx_npei_last_win_rdata0 {
  2807. uint64_t u64;
  2808. struct cvmx_npei_last_win_rdata0_s {
  2809. #ifdef __BIG_ENDIAN_BITFIELD
  2810. uint64_t data:64;
  2811. #else
  2812. uint64_t data:64;
  2813. #endif
  2814. } s;
  2815. };
  2816. union cvmx_npei_last_win_rdata1 {
  2817. uint64_t u64;
  2818. struct cvmx_npei_last_win_rdata1_s {
  2819. #ifdef __BIG_ENDIAN_BITFIELD
  2820. uint64_t data:64;
  2821. #else
  2822. uint64_t data:64;
  2823. #endif
  2824. } s;
  2825. };
  2826. union cvmx_npei_mem_access_ctl {
  2827. uint64_t u64;
  2828. struct cvmx_npei_mem_access_ctl_s {
  2829. #ifdef __BIG_ENDIAN_BITFIELD
  2830. uint64_t reserved_14_63:50;
  2831. uint64_t max_word:4;
  2832. uint64_t timer:10;
  2833. #else
  2834. uint64_t timer:10;
  2835. uint64_t max_word:4;
  2836. uint64_t reserved_14_63:50;
  2837. #endif
  2838. } s;
  2839. };
  2840. union cvmx_npei_mem_access_subidx {
  2841. uint64_t u64;
  2842. struct cvmx_npei_mem_access_subidx_s {
  2843. #ifdef __BIG_ENDIAN_BITFIELD
  2844. uint64_t reserved_42_63:22;
  2845. uint64_t zero:1;
  2846. uint64_t port:2;
  2847. uint64_t nmerge:1;
  2848. uint64_t esr:2;
  2849. uint64_t esw:2;
  2850. uint64_t nsr:1;
  2851. uint64_t nsw:1;
  2852. uint64_t ror:1;
  2853. uint64_t row:1;
  2854. uint64_t ba:30;
  2855. #else
  2856. uint64_t ba:30;
  2857. uint64_t row:1;
  2858. uint64_t ror:1;
  2859. uint64_t nsw:1;
  2860. uint64_t nsr:1;
  2861. uint64_t esw:2;
  2862. uint64_t esr:2;
  2863. uint64_t nmerge:1;
  2864. uint64_t port:2;
  2865. uint64_t zero:1;
  2866. uint64_t reserved_42_63:22;
  2867. #endif
  2868. } s;
  2869. };
  2870. union cvmx_npei_msi_enb0 {
  2871. uint64_t u64;
  2872. struct cvmx_npei_msi_enb0_s {
  2873. #ifdef __BIG_ENDIAN_BITFIELD
  2874. uint64_t enb:64;
  2875. #else
  2876. uint64_t enb:64;
  2877. #endif
  2878. } s;
  2879. };
  2880. union cvmx_npei_msi_enb1 {
  2881. uint64_t u64;
  2882. struct cvmx_npei_msi_enb1_s {
  2883. #ifdef __BIG_ENDIAN_BITFIELD
  2884. uint64_t enb:64;
  2885. #else
  2886. uint64_t enb:64;
  2887. #endif
  2888. } s;
  2889. };
  2890. union cvmx_npei_msi_enb2 {
  2891. uint64_t u64;
  2892. struct cvmx_npei_msi_enb2_s {
  2893. #ifdef __BIG_ENDIAN_BITFIELD
  2894. uint64_t enb:64;
  2895. #else
  2896. uint64_t enb:64;
  2897. #endif
  2898. } s;
  2899. };
  2900. union cvmx_npei_msi_enb3 {
  2901. uint64_t u64;
  2902. struct cvmx_npei_msi_enb3_s {
  2903. #ifdef __BIG_ENDIAN_BITFIELD
  2904. uint64_t enb:64;
  2905. #else
  2906. uint64_t enb:64;
  2907. #endif
  2908. } s;
  2909. };
  2910. union cvmx_npei_msi_rcv0 {
  2911. uint64_t u64;
  2912. struct cvmx_npei_msi_rcv0_s {
  2913. #ifdef __BIG_ENDIAN_BITFIELD
  2914. uint64_t intr:64;
  2915. #else
  2916. uint64_t intr:64;
  2917. #endif
  2918. } s;
  2919. };
  2920. union cvmx_npei_msi_rcv1 {
  2921. uint64_t u64;
  2922. struct cvmx_npei_msi_rcv1_s {
  2923. #ifdef __BIG_ENDIAN_BITFIELD
  2924. uint64_t intr:64;
  2925. #else
  2926. uint64_t intr:64;
  2927. #endif
  2928. } s;
  2929. };
  2930. union cvmx_npei_msi_rcv2 {
  2931. uint64_t u64;
  2932. struct cvmx_npei_msi_rcv2_s {
  2933. #ifdef __BIG_ENDIAN_BITFIELD
  2934. uint64_t intr:64;
  2935. #else
  2936. uint64_t intr:64;
  2937. #endif
  2938. } s;
  2939. };
  2940. union cvmx_npei_msi_rcv3 {
  2941. uint64_t u64;
  2942. struct cvmx_npei_msi_rcv3_s {
  2943. #ifdef __BIG_ENDIAN_BITFIELD
  2944. uint64_t intr:64;
  2945. #else
  2946. uint64_t intr:64;
  2947. #endif
  2948. } s;
  2949. };
  2950. union cvmx_npei_msi_rd_map {
  2951. uint64_t u64;
  2952. struct cvmx_npei_msi_rd_map_s {
  2953. #ifdef __BIG_ENDIAN_BITFIELD
  2954. uint64_t reserved_16_63:48;
  2955. uint64_t rd_int:8;
  2956. uint64_t msi_int:8;
  2957. #else
  2958. uint64_t msi_int:8;
  2959. uint64_t rd_int:8;
  2960. uint64_t reserved_16_63:48;
  2961. #endif
  2962. } s;
  2963. };
  2964. union cvmx_npei_msi_w1c_enb0 {
  2965. uint64_t u64;
  2966. struct cvmx_npei_msi_w1c_enb0_s {
  2967. #ifdef __BIG_ENDIAN_BITFIELD
  2968. uint64_t clr:64;
  2969. #else
  2970. uint64_t clr:64;
  2971. #endif
  2972. } s;
  2973. };
  2974. union cvmx_npei_msi_w1c_enb1 {
  2975. uint64_t u64;
  2976. struct cvmx_npei_msi_w1c_enb1_s {
  2977. #ifdef __BIG_ENDIAN_BITFIELD
  2978. uint64_t clr:64;
  2979. #else
  2980. uint64_t clr:64;
  2981. #endif
  2982. } s;
  2983. };
  2984. union cvmx_npei_msi_w1c_enb2 {
  2985. uint64_t u64;
  2986. struct cvmx_npei_msi_w1c_enb2_s {
  2987. #ifdef __BIG_ENDIAN_BITFIELD
  2988. uint64_t clr:64;
  2989. #else
  2990. uint64_t clr:64;
  2991. #endif
  2992. } s;
  2993. };
  2994. union cvmx_npei_msi_w1c_enb3 {
  2995. uint64_t u64;
  2996. struct cvmx_npei_msi_w1c_enb3_s {
  2997. #ifdef __BIG_ENDIAN_BITFIELD
  2998. uint64_t clr:64;
  2999. #else
  3000. uint64_t clr:64;
  3001. #endif
  3002. } s;
  3003. };
  3004. union cvmx_npei_msi_w1s_enb0 {
  3005. uint64_t u64;
  3006. struct cvmx_npei_msi_w1s_enb0_s {
  3007. #ifdef __BIG_ENDIAN_BITFIELD
  3008. uint64_t set:64;
  3009. #else
  3010. uint64_t set:64;
  3011. #endif
  3012. } s;
  3013. };
  3014. union cvmx_npei_msi_w1s_enb1 {
  3015. uint64_t u64;
  3016. struct cvmx_npei_msi_w1s_enb1_s {
  3017. #ifdef __BIG_ENDIAN_BITFIELD
  3018. uint64_t set:64;
  3019. #else
  3020. uint64_t set:64;
  3021. #endif
  3022. } s;
  3023. };
  3024. union cvmx_npei_msi_w1s_enb2 {
  3025. uint64_t u64;
  3026. struct cvmx_npei_msi_w1s_enb2_s {
  3027. #ifdef __BIG_ENDIAN_BITFIELD
  3028. uint64_t set:64;
  3029. #else
  3030. uint64_t set:64;
  3031. #endif
  3032. } s;
  3033. };
  3034. union cvmx_npei_msi_w1s_enb3 {
  3035. uint64_t u64;
  3036. struct cvmx_npei_msi_w1s_enb3_s {
  3037. #ifdef __BIG_ENDIAN_BITFIELD
  3038. uint64_t set:64;
  3039. #else
  3040. uint64_t set:64;
  3041. #endif
  3042. } s;
  3043. };
  3044. union cvmx_npei_msi_wr_map {
  3045. uint64_t u64;
  3046. struct cvmx_npei_msi_wr_map_s {
  3047. #ifdef __BIG_ENDIAN_BITFIELD
  3048. uint64_t reserved_16_63:48;
  3049. uint64_t ciu_int:8;
  3050. uint64_t msi_int:8;
  3051. #else
  3052. uint64_t msi_int:8;
  3053. uint64_t ciu_int:8;
  3054. uint64_t reserved_16_63:48;
  3055. #endif
  3056. } s;
  3057. };
  3058. union cvmx_npei_pcie_credit_cnt {
  3059. uint64_t u64;
  3060. struct cvmx_npei_pcie_credit_cnt_s {
  3061. #ifdef __BIG_ENDIAN_BITFIELD
  3062. uint64_t reserved_48_63:16;
  3063. uint64_t p1_ccnt:8;
  3064. uint64_t p1_ncnt:8;
  3065. uint64_t p1_pcnt:8;
  3066. uint64_t p0_ccnt:8;
  3067. uint64_t p0_ncnt:8;
  3068. uint64_t p0_pcnt:8;
  3069. #else
  3070. uint64_t p0_pcnt:8;
  3071. uint64_t p0_ncnt:8;
  3072. uint64_t p0_ccnt:8;
  3073. uint64_t p1_pcnt:8;
  3074. uint64_t p1_ncnt:8;
  3075. uint64_t p1_ccnt:8;
  3076. uint64_t reserved_48_63:16;
  3077. #endif
  3078. } s;
  3079. };
  3080. union cvmx_npei_pcie_msi_rcv {
  3081. uint64_t u64;
  3082. struct cvmx_npei_pcie_msi_rcv_s {
  3083. #ifdef __BIG_ENDIAN_BITFIELD
  3084. uint64_t reserved_8_63:56;
  3085. uint64_t intr:8;
  3086. #else
  3087. uint64_t intr:8;
  3088. uint64_t reserved_8_63:56;
  3089. #endif
  3090. } s;
  3091. };
  3092. union cvmx_npei_pcie_msi_rcv_b1 {
  3093. uint64_t u64;
  3094. struct cvmx_npei_pcie_msi_rcv_b1_s {
  3095. #ifdef __BIG_ENDIAN_BITFIELD
  3096. uint64_t reserved_16_63:48;
  3097. uint64_t intr:8;
  3098. uint64_t reserved_0_7:8;
  3099. #else
  3100. uint64_t reserved_0_7:8;
  3101. uint64_t intr:8;
  3102. uint64_t reserved_16_63:48;
  3103. #endif
  3104. } s;
  3105. };
  3106. union cvmx_npei_pcie_msi_rcv_b2 {
  3107. uint64_t u64;
  3108. struct cvmx_npei_pcie_msi_rcv_b2_s {
  3109. #ifdef __BIG_ENDIAN_BITFIELD
  3110. uint64_t reserved_24_63:40;
  3111. uint64_t intr:8;
  3112. uint64_t reserved_0_15:16;
  3113. #else
  3114. uint64_t reserved_0_15:16;
  3115. uint64_t intr:8;
  3116. uint64_t reserved_24_63:40;
  3117. #endif
  3118. } s;
  3119. };
  3120. union cvmx_npei_pcie_msi_rcv_b3 {
  3121. uint64_t u64;
  3122. struct cvmx_npei_pcie_msi_rcv_b3_s {
  3123. #ifdef __BIG_ENDIAN_BITFIELD
  3124. uint64_t reserved_32_63:32;
  3125. uint64_t intr:8;
  3126. uint64_t reserved_0_23:24;
  3127. #else
  3128. uint64_t reserved_0_23:24;
  3129. uint64_t intr:8;
  3130. uint64_t reserved_32_63:32;
  3131. #endif
  3132. } s;
  3133. };
  3134. union cvmx_npei_pktx_cnts {
  3135. uint64_t u64;
  3136. struct cvmx_npei_pktx_cnts_s {
  3137. #ifdef __BIG_ENDIAN_BITFIELD
  3138. uint64_t reserved_54_63:10;
  3139. uint64_t timer:22;
  3140. uint64_t cnt:32;
  3141. #else
  3142. uint64_t cnt:32;
  3143. uint64_t timer:22;
  3144. uint64_t reserved_54_63:10;
  3145. #endif
  3146. } s;
  3147. };
  3148. union cvmx_npei_pktx_in_bp {
  3149. uint64_t u64;
  3150. struct cvmx_npei_pktx_in_bp_s {
  3151. #ifdef __BIG_ENDIAN_BITFIELD
  3152. uint64_t wmark:32;
  3153. uint64_t cnt:32;
  3154. #else
  3155. uint64_t cnt:32;
  3156. uint64_t wmark:32;
  3157. #endif
  3158. } s;
  3159. };
  3160. union cvmx_npei_pktx_instr_baddr {
  3161. uint64_t u64;
  3162. struct cvmx_npei_pktx_instr_baddr_s {
  3163. #ifdef __BIG_ENDIAN_BITFIELD
  3164. uint64_t addr:61;
  3165. uint64_t reserved_0_2:3;
  3166. #else
  3167. uint64_t reserved_0_2:3;
  3168. uint64_t addr:61;
  3169. #endif
  3170. } s;
  3171. };
  3172. union cvmx_npei_pktx_instr_baoff_dbell {
  3173. uint64_t u64;
  3174. struct cvmx_npei_pktx_instr_baoff_dbell_s {
  3175. #ifdef __BIG_ENDIAN_BITFIELD
  3176. uint64_t aoff:32;
  3177. uint64_t dbell:32;
  3178. #else
  3179. uint64_t dbell:32;
  3180. uint64_t aoff:32;
  3181. #endif
  3182. } s;
  3183. };
  3184. union cvmx_npei_pktx_instr_fifo_rsize {
  3185. uint64_t u64;
  3186. struct cvmx_npei_pktx_instr_fifo_rsize_s {
  3187. #ifdef __BIG_ENDIAN_BITFIELD
  3188. uint64_t max:9;
  3189. uint64_t rrp:9;
  3190. uint64_t wrp:9;
  3191. uint64_t fcnt:5;
  3192. uint64_t rsize:32;
  3193. #else
  3194. uint64_t rsize:32;
  3195. uint64_t fcnt:5;
  3196. uint64_t wrp:9;
  3197. uint64_t rrp:9;
  3198. uint64_t max:9;
  3199. #endif
  3200. } s;
  3201. };
  3202. union cvmx_npei_pktx_instr_header {
  3203. uint64_t u64;
  3204. struct cvmx_npei_pktx_instr_header_s {
  3205. #ifdef __BIG_ENDIAN_BITFIELD
  3206. uint64_t reserved_44_63:20;
  3207. uint64_t pbp:1;
  3208. uint64_t reserved_38_42:5;
  3209. uint64_t rparmode:2;
  3210. uint64_t reserved_35_35:1;
  3211. uint64_t rskp_len:7;
  3212. uint64_t reserved_22_27:6;
  3213. uint64_t use_ihdr:1;
  3214. uint64_t reserved_16_20:5;
  3215. uint64_t par_mode:2;
  3216. uint64_t reserved_13_13:1;
  3217. uint64_t skp_len:7;
  3218. uint64_t reserved_0_5:6;
  3219. #else
  3220. uint64_t reserved_0_5:6;
  3221. uint64_t skp_len:7;
  3222. uint64_t reserved_13_13:1;
  3223. uint64_t par_mode:2;
  3224. uint64_t reserved_16_20:5;
  3225. uint64_t use_ihdr:1;
  3226. uint64_t reserved_22_27:6;
  3227. uint64_t rskp_len:7;
  3228. uint64_t reserved_35_35:1;
  3229. uint64_t rparmode:2;
  3230. uint64_t reserved_38_42:5;
  3231. uint64_t pbp:1;
  3232. uint64_t reserved_44_63:20;
  3233. #endif
  3234. } s;
  3235. };
  3236. union cvmx_npei_pktx_slist_baddr {
  3237. uint64_t u64;
  3238. struct cvmx_npei_pktx_slist_baddr_s {
  3239. #ifdef __BIG_ENDIAN_BITFIELD
  3240. uint64_t addr:60;
  3241. uint64_t reserved_0_3:4;
  3242. #else
  3243. uint64_t reserved_0_3:4;
  3244. uint64_t addr:60;
  3245. #endif
  3246. } s;
  3247. };
  3248. union cvmx_npei_pktx_slist_baoff_dbell {
  3249. uint64_t u64;
  3250. struct cvmx_npei_pktx_slist_baoff_dbell_s {
  3251. #ifdef __BIG_ENDIAN_BITFIELD
  3252. uint64_t aoff:32;
  3253. uint64_t dbell:32;
  3254. #else
  3255. uint64_t dbell:32;
  3256. uint64_t aoff:32;
  3257. #endif
  3258. } s;
  3259. };
  3260. union cvmx_npei_pktx_slist_fifo_rsize {
  3261. uint64_t u64;
  3262. struct cvmx_npei_pktx_slist_fifo_rsize_s {
  3263. #ifdef __BIG_ENDIAN_BITFIELD
  3264. uint64_t reserved_32_63:32;
  3265. uint64_t rsize:32;
  3266. #else
  3267. uint64_t rsize:32;
  3268. uint64_t reserved_32_63:32;
  3269. #endif
  3270. } s;
  3271. };
  3272. union cvmx_npei_pkt_cnt_int {
  3273. uint64_t u64;
  3274. struct cvmx_npei_pkt_cnt_int_s {
  3275. #ifdef __BIG_ENDIAN_BITFIELD
  3276. uint64_t reserved_32_63:32;
  3277. uint64_t port:32;
  3278. #else
  3279. uint64_t port:32;
  3280. uint64_t reserved_32_63:32;
  3281. #endif
  3282. } s;
  3283. };
  3284. union cvmx_npei_pkt_cnt_int_enb {
  3285. uint64_t u64;
  3286. struct cvmx_npei_pkt_cnt_int_enb_s {
  3287. #ifdef __BIG_ENDIAN_BITFIELD
  3288. uint64_t reserved_32_63:32;
  3289. uint64_t port:32;
  3290. #else
  3291. uint64_t port:32;
  3292. uint64_t reserved_32_63:32;
  3293. #endif
  3294. } s;
  3295. };
  3296. union cvmx_npei_pkt_data_out_es {
  3297. uint64_t u64;
  3298. struct cvmx_npei_pkt_data_out_es_s {
  3299. #ifdef __BIG_ENDIAN_BITFIELD
  3300. uint64_t es:64;
  3301. #else
  3302. uint64_t es:64;
  3303. #endif
  3304. } s;
  3305. };
  3306. union cvmx_npei_pkt_data_out_ns {
  3307. uint64_t u64;
  3308. struct cvmx_npei_pkt_data_out_ns_s {
  3309. #ifdef __BIG_ENDIAN_BITFIELD
  3310. uint64_t reserved_32_63:32;
  3311. uint64_t nsr:32;
  3312. #else
  3313. uint64_t nsr:32;
  3314. uint64_t reserved_32_63:32;
  3315. #endif
  3316. } s;
  3317. };
  3318. union cvmx_npei_pkt_data_out_ror {
  3319. uint64_t u64;
  3320. struct cvmx_npei_pkt_data_out_ror_s {
  3321. #ifdef __BIG_ENDIAN_BITFIELD
  3322. uint64_t reserved_32_63:32;
  3323. uint64_t ror:32;
  3324. #else
  3325. uint64_t ror:32;
  3326. uint64_t reserved_32_63:32;
  3327. #endif
  3328. } s;
  3329. };
  3330. union cvmx_npei_pkt_dpaddr {
  3331. uint64_t u64;
  3332. struct cvmx_npei_pkt_dpaddr_s {
  3333. #ifdef __BIG_ENDIAN_BITFIELD
  3334. uint64_t reserved_32_63:32;
  3335. uint64_t dptr:32;
  3336. #else
  3337. uint64_t dptr:32;
  3338. uint64_t reserved_32_63:32;
  3339. #endif
  3340. } s;
  3341. };
  3342. union cvmx_npei_pkt_in_bp {
  3343. uint64_t u64;
  3344. struct cvmx_npei_pkt_in_bp_s {
  3345. #ifdef __BIG_ENDIAN_BITFIELD
  3346. uint64_t reserved_32_63:32;
  3347. uint64_t bp:32;
  3348. #else
  3349. uint64_t bp:32;
  3350. uint64_t reserved_32_63:32;
  3351. #endif
  3352. } s;
  3353. };
  3354. union cvmx_npei_pkt_in_donex_cnts {
  3355. uint64_t u64;
  3356. struct cvmx_npei_pkt_in_donex_cnts_s {
  3357. #ifdef __BIG_ENDIAN_BITFIELD
  3358. uint64_t reserved_32_63:32;
  3359. uint64_t cnt:32;
  3360. #else
  3361. uint64_t cnt:32;
  3362. uint64_t reserved_32_63:32;
  3363. #endif
  3364. } s;
  3365. };
  3366. union cvmx_npei_pkt_in_instr_counts {
  3367. uint64_t u64;
  3368. struct cvmx_npei_pkt_in_instr_counts_s {
  3369. #ifdef __BIG_ENDIAN_BITFIELD
  3370. uint64_t wr_cnt:32;
  3371. uint64_t rd_cnt:32;
  3372. #else
  3373. uint64_t rd_cnt:32;
  3374. uint64_t wr_cnt:32;
  3375. #endif
  3376. } s;
  3377. };
  3378. union cvmx_npei_pkt_in_pcie_port {
  3379. uint64_t u64;
  3380. struct cvmx_npei_pkt_in_pcie_port_s {
  3381. #ifdef __BIG_ENDIAN_BITFIELD
  3382. uint64_t pp:64;
  3383. #else
  3384. uint64_t pp:64;
  3385. #endif
  3386. } s;
  3387. };
  3388. union cvmx_npei_pkt_input_control {
  3389. uint64_t u64;
  3390. struct cvmx_npei_pkt_input_control_s {
  3391. #ifdef __BIG_ENDIAN_BITFIELD
  3392. uint64_t reserved_23_63:41;
  3393. uint64_t pkt_rr:1;
  3394. uint64_t pbp_dhi:13;
  3395. uint64_t d_nsr:1;
  3396. uint64_t d_esr:2;
  3397. uint64_t d_ror:1;
  3398. uint64_t use_csr:1;
  3399. uint64_t nsr:1;
  3400. uint64_t esr:2;
  3401. uint64_t ror:1;
  3402. #else
  3403. uint64_t ror:1;
  3404. uint64_t esr:2;
  3405. uint64_t nsr:1;
  3406. uint64_t use_csr:1;
  3407. uint64_t d_ror:1;
  3408. uint64_t d_esr:2;
  3409. uint64_t d_nsr:1;
  3410. uint64_t pbp_dhi:13;
  3411. uint64_t pkt_rr:1;
  3412. uint64_t reserved_23_63:41;
  3413. #endif
  3414. } s;
  3415. };
  3416. union cvmx_npei_pkt_instr_enb {
  3417. uint64_t u64;
  3418. struct cvmx_npei_pkt_instr_enb_s {
  3419. #ifdef __BIG_ENDIAN_BITFIELD
  3420. uint64_t reserved_32_63:32;
  3421. uint64_t enb:32;
  3422. #else
  3423. uint64_t enb:32;
  3424. uint64_t reserved_32_63:32;
  3425. #endif
  3426. } s;
  3427. };
  3428. union cvmx_npei_pkt_instr_rd_size {
  3429. uint64_t u64;
  3430. struct cvmx_npei_pkt_instr_rd_size_s {
  3431. #ifdef __BIG_ENDIAN_BITFIELD
  3432. uint64_t rdsize:64;
  3433. #else
  3434. uint64_t rdsize:64;
  3435. #endif
  3436. } s;
  3437. };
  3438. union cvmx_npei_pkt_instr_size {
  3439. uint64_t u64;
  3440. struct cvmx_npei_pkt_instr_size_s {
  3441. #ifdef __BIG_ENDIAN_BITFIELD
  3442. uint64_t reserved_32_63:32;
  3443. uint64_t is_64b:32;
  3444. #else
  3445. uint64_t is_64b:32;
  3446. uint64_t reserved_32_63:32;
  3447. #endif
  3448. } s;
  3449. };
  3450. union cvmx_npei_pkt_int_levels {
  3451. uint64_t u64;
  3452. struct cvmx_npei_pkt_int_levels_s {
  3453. #ifdef __BIG_ENDIAN_BITFIELD
  3454. uint64_t reserved_54_63:10;
  3455. uint64_t time:22;
  3456. uint64_t cnt:32;
  3457. #else
  3458. uint64_t cnt:32;
  3459. uint64_t time:22;
  3460. uint64_t reserved_54_63:10;
  3461. #endif
  3462. } s;
  3463. };
  3464. union cvmx_npei_pkt_iptr {
  3465. uint64_t u64;
  3466. struct cvmx_npei_pkt_iptr_s {
  3467. #ifdef __BIG_ENDIAN_BITFIELD
  3468. uint64_t reserved_32_63:32;
  3469. uint64_t iptr:32;
  3470. #else
  3471. uint64_t iptr:32;
  3472. uint64_t reserved_32_63:32;
  3473. #endif
  3474. } s;
  3475. };
  3476. union cvmx_npei_pkt_out_bmode {
  3477. uint64_t u64;
  3478. struct cvmx_npei_pkt_out_bmode_s {
  3479. #ifdef __BIG_ENDIAN_BITFIELD
  3480. uint64_t reserved_32_63:32;
  3481. uint64_t bmode:32;
  3482. #else
  3483. uint64_t bmode:32;
  3484. uint64_t reserved_32_63:32;
  3485. #endif
  3486. } s;
  3487. };
  3488. union cvmx_npei_pkt_out_enb {
  3489. uint64_t u64;
  3490. struct cvmx_npei_pkt_out_enb_s {
  3491. #ifdef __BIG_ENDIAN_BITFIELD
  3492. uint64_t reserved_32_63:32;
  3493. uint64_t enb:32;
  3494. #else
  3495. uint64_t enb:32;
  3496. uint64_t reserved_32_63:32;
  3497. #endif
  3498. } s;
  3499. };
  3500. union cvmx_npei_pkt_output_wmark {
  3501. uint64_t u64;
  3502. struct cvmx_npei_pkt_output_wmark_s {
  3503. #ifdef __BIG_ENDIAN_BITFIELD
  3504. uint64_t reserved_32_63:32;
  3505. uint64_t wmark:32;
  3506. #else
  3507. uint64_t wmark:32;
  3508. uint64_t reserved_32_63:32;
  3509. #endif
  3510. } s;
  3511. };
  3512. union cvmx_npei_pkt_pcie_port {
  3513. uint64_t u64;
  3514. struct cvmx_npei_pkt_pcie_port_s {
  3515. #ifdef __BIG_ENDIAN_BITFIELD
  3516. uint64_t pp:64;
  3517. #else
  3518. uint64_t pp:64;
  3519. #endif
  3520. } s;
  3521. };
  3522. union cvmx_npei_pkt_port_in_rst {
  3523. uint64_t u64;
  3524. struct cvmx_npei_pkt_port_in_rst_s {
  3525. #ifdef __BIG_ENDIAN_BITFIELD
  3526. uint64_t in_rst:32;
  3527. uint64_t out_rst:32;
  3528. #else
  3529. uint64_t out_rst:32;
  3530. uint64_t in_rst:32;
  3531. #endif
  3532. } s;
  3533. };
  3534. union cvmx_npei_pkt_slist_es {
  3535. uint64_t u64;
  3536. struct cvmx_npei_pkt_slist_es_s {
  3537. #ifdef __BIG_ENDIAN_BITFIELD
  3538. uint64_t es:64;
  3539. #else
  3540. uint64_t es:64;
  3541. #endif
  3542. } s;
  3543. };
  3544. union cvmx_npei_pkt_slist_id_size {
  3545. uint64_t u64;
  3546. struct cvmx_npei_pkt_slist_id_size_s {
  3547. #ifdef __BIG_ENDIAN_BITFIELD
  3548. uint64_t reserved_23_63:41;
  3549. uint64_t isize:7;
  3550. uint64_t bsize:16;
  3551. #else
  3552. uint64_t bsize:16;
  3553. uint64_t isize:7;
  3554. uint64_t reserved_23_63:41;
  3555. #endif
  3556. } s;
  3557. };
  3558. union cvmx_npei_pkt_slist_ns {
  3559. uint64_t u64;
  3560. struct cvmx_npei_pkt_slist_ns_s {
  3561. #ifdef __BIG_ENDIAN_BITFIELD
  3562. uint64_t reserved_32_63:32;
  3563. uint64_t nsr:32;
  3564. #else
  3565. uint64_t nsr:32;
  3566. uint64_t reserved_32_63:32;
  3567. #endif
  3568. } s;
  3569. };
  3570. union cvmx_npei_pkt_slist_ror {
  3571. uint64_t u64;
  3572. struct cvmx_npei_pkt_slist_ror_s {
  3573. #ifdef __BIG_ENDIAN_BITFIELD
  3574. uint64_t reserved_32_63:32;
  3575. uint64_t ror:32;
  3576. #else
  3577. uint64_t ror:32;
  3578. uint64_t reserved_32_63:32;
  3579. #endif
  3580. } s;
  3581. };
  3582. union cvmx_npei_pkt_time_int {
  3583. uint64_t u64;
  3584. struct cvmx_npei_pkt_time_int_s {
  3585. #ifdef __BIG_ENDIAN_BITFIELD
  3586. uint64_t reserved_32_63:32;
  3587. uint64_t port:32;
  3588. #else
  3589. uint64_t port:32;
  3590. uint64_t reserved_32_63:32;
  3591. #endif
  3592. } s;
  3593. };
  3594. union cvmx_npei_pkt_time_int_enb {
  3595. uint64_t u64;
  3596. struct cvmx_npei_pkt_time_int_enb_s {
  3597. #ifdef __BIG_ENDIAN_BITFIELD
  3598. uint64_t reserved_32_63:32;
  3599. uint64_t port:32;
  3600. #else
  3601. uint64_t port:32;
  3602. uint64_t reserved_32_63:32;
  3603. #endif
  3604. } s;
  3605. };
  3606. union cvmx_npei_rsl_int_blocks {
  3607. uint64_t u64;
  3608. struct cvmx_npei_rsl_int_blocks_s {
  3609. #ifdef __BIG_ENDIAN_BITFIELD
  3610. uint64_t reserved_31_63:33;
  3611. uint64_t iob:1;
  3612. uint64_t lmc1:1;
  3613. uint64_t agl:1;
  3614. uint64_t reserved_24_27:4;
  3615. uint64_t asxpcs1:1;
  3616. uint64_t asxpcs0:1;
  3617. uint64_t reserved_21_21:1;
  3618. uint64_t pip:1;
  3619. uint64_t spx1:1;
  3620. uint64_t spx0:1;
  3621. uint64_t lmc0:1;
  3622. uint64_t l2c:1;
  3623. uint64_t usb1:1;
  3624. uint64_t rad:1;
  3625. uint64_t usb:1;
  3626. uint64_t pow:1;
  3627. uint64_t tim:1;
  3628. uint64_t pko:1;
  3629. uint64_t ipd:1;
  3630. uint64_t reserved_8_8:1;
  3631. uint64_t zip:1;
  3632. uint64_t dfa:1;
  3633. uint64_t fpa:1;
  3634. uint64_t key:1;
  3635. uint64_t npei:1;
  3636. uint64_t gmx1:1;
  3637. uint64_t gmx0:1;
  3638. uint64_t mio:1;
  3639. #else
  3640. uint64_t mio:1;
  3641. uint64_t gmx0:1;
  3642. uint64_t gmx1:1;
  3643. uint64_t npei:1;
  3644. uint64_t key:1;
  3645. uint64_t fpa:1;
  3646. uint64_t dfa:1;
  3647. uint64_t zip:1;
  3648. uint64_t reserved_8_8:1;
  3649. uint64_t ipd:1;
  3650. uint64_t pko:1;
  3651. uint64_t tim:1;
  3652. uint64_t pow:1;
  3653. uint64_t usb:1;
  3654. uint64_t rad:1;
  3655. uint64_t usb1:1;
  3656. uint64_t l2c:1;
  3657. uint64_t lmc0:1;
  3658. uint64_t spx0:1;
  3659. uint64_t spx1:1;
  3660. uint64_t pip:1;
  3661. uint64_t reserved_21_21:1;
  3662. uint64_t asxpcs0:1;
  3663. uint64_t asxpcs1:1;
  3664. uint64_t reserved_24_27:4;
  3665. uint64_t agl:1;
  3666. uint64_t lmc1:1;
  3667. uint64_t iob:1;
  3668. uint64_t reserved_31_63:33;
  3669. #endif
  3670. } s;
  3671. };
  3672. union cvmx_npei_scratch_1 {
  3673. uint64_t u64;
  3674. struct cvmx_npei_scratch_1_s {
  3675. #ifdef __BIG_ENDIAN_BITFIELD
  3676. uint64_t data:64;
  3677. #else
  3678. uint64_t data:64;
  3679. #endif
  3680. } s;
  3681. };
  3682. union cvmx_npei_state1 {
  3683. uint64_t u64;
  3684. struct cvmx_npei_state1_s {
  3685. #ifdef __BIG_ENDIAN_BITFIELD
  3686. uint64_t cpl1:12;
  3687. uint64_t cpl0:12;
  3688. uint64_t arb:1;
  3689. uint64_t csr:39;
  3690. #else
  3691. uint64_t csr:39;
  3692. uint64_t arb:1;
  3693. uint64_t cpl0:12;
  3694. uint64_t cpl1:12;
  3695. #endif
  3696. } s;
  3697. };
  3698. union cvmx_npei_state2 {
  3699. uint64_t u64;
  3700. struct cvmx_npei_state2_s {
  3701. #ifdef __BIG_ENDIAN_BITFIELD
  3702. uint64_t reserved_48_63:16;
  3703. uint64_t npei:1;
  3704. uint64_t rac:1;
  3705. uint64_t csm1:15;
  3706. uint64_t csm0:15;
  3707. uint64_t nnp0:8;
  3708. uint64_t nnd:8;
  3709. #else
  3710. uint64_t nnd:8;
  3711. uint64_t nnp0:8;
  3712. uint64_t csm0:15;
  3713. uint64_t csm1:15;
  3714. uint64_t rac:1;
  3715. uint64_t npei:1;
  3716. uint64_t reserved_48_63:16;
  3717. #endif
  3718. } s;
  3719. };
  3720. union cvmx_npei_state3 {
  3721. uint64_t u64;
  3722. struct cvmx_npei_state3_s {
  3723. #ifdef __BIG_ENDIAN_BITFIELD
  3724. uint64_t reserved_56_63:8;
  3725. uint64_t psm1:15;
  3726. uint64_t psm0:15;
  3727. uint64_t nsm1:13;
  3728. uint64_t nsm0:13;
  3729. #else
  3730. uint64_t nsm0:13;
  3731. uint64_t nsm1:13;
  3732. uint64_t psm0:15;
  3733. uint64_t psm1:15;
  3734. uint64_t reserved_56_63:8;
  3735. #endif
  3736. } s;
  3737. };
  3738. union cvmx_npei_win_rd_addr {
  3739. uint64_t u64;
  3740. struct cvmx_npei_win_rd_addr_s {
  3741. #ifdef __BIG_ENDIAN_BITFIELD
  3742. uint64_t reserved_51_63:13;
  3743. uint64_t ld_cmd:2;
  3744. uint64_t iobit:1;
  3745. uint64_t rd_addr:48;
  3746. #else
  3747. uint64_t rd_addr:48;
  3748. uint64_t iobit:1;
  3749. uint64_t ld_cmd:2;
  3750. uint64_t reserved_51_63:13;
  3751. #endif
  3752. } s;
  3753. };
  3754. union cvmx_npei_win_rd_data {
  3755. uint64_t u64;
  3756. struct cvmx_npei_win_rd_data_s {
  3757. #ifdef __BIG_ENDIAN_BITFIELD
  3758. uint64_t rd_data:64;
  3759. #else
  3760. uint64_t rd_data:64;
  3761. #endif
  3762. } s;
  3763. };
  3764. union cvmx_npei_win_wr_addr {
  3765. uint64_t u64;
  3766. struct cvmx_npei_win_wr_addr_s {
  3767. #ifdef __BIG_ENDIAN_BITFIELD
  3768. uint64_t reserved_49_63:15;
  3769. uint64_t iobit:1;
  3770. uint64_t wr_addr:46;
  3771. uint64_t reserved_0_1:2;
  3772. #else
  3773. uint64_t reserved_0_1:2;
  3774. uint64_t wr_addr:46;
  3775. uint64_t iobit:1;
  3776. uint64_t reserved_49_63:15;
  3777. #endif
  3778. } s;
  3779. };
  3780. union cvmx_npei_win_wr_data {
  3781. uint64_t u64;
  3782. struct cvmx_npei_win_wr_data_s {
  3783. #ifdef __BIG_ENDIAN_BITFIELD
  3784. uint64_t wr_data:64;
  3785. #else
  3786. uint64_t wr_data:64;
  3787. #endif
  3788. } s;
  3789. };
  3790. union cvmx_npei_win_wr_mask {
  3791. uint64_t u64;
  3792. struct cvmx_npei_win_wr_mask_s {
  3793. #ifdef __BIG_ENDIAN_BITFIELD
  3794. uint64_t reserved_8_63:56;
  3795. uint64_t wr_mask:8;
  3796. #else
  3797. uint64_t wr_mask:8;
  3798. uint64_t reserved_8_63:56;
  3799. #endif
  3800. } s;
  3801. };
  3802. union cvmx_npei_window_ctl {
  3803. uint64_t u64;
  3804. struct cvmx_npei_window_ctl_s {
  3805. #ifdef __BIG_ENDIAN_BITFIELD
  3806. uint64_t reserved_32_63:32;
  3807. uint64_t time:32;
  3808. #else
  3809. uint64_t time:32;
  3810. uint64_t reserved_32_63:32;
  3811. #endif
  3812. } s;
  3813. };
  3814. #endif