1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396 |
- /***********************license start***************
- * Author: Cavium Networks
- *
- * Contact: [email protected]
- * This file is part of the OCTEON SDK
- *
- * Copyright (c) 2003-2012 Cavium Networks
- *
- * This file is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License, Version 2, as
- * published by the Free Software Foundation.
- *
- * This file is distributed in the hope that it will be useful, but
- * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
- * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
- * NONINFRINGEMENT. See the GNU General Public License for more
- * details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this file; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
- * or visit http://www.gnu.org/licenses/.
- *
- * This file may also be available under a different license from Cavium.
- * Contact Cavium Networks for more information
- ***********************license end**************************************/
- #ifndef __CVMX_MIO_DEFS_H__
- #define __CVMX_MIO_DEFS_H__
- #define CVMX_MIO_BOOT_BIST_STAT (CVMX_ADD_IO_SEG(0x00011800000000F8ull))
- #define CVMX_MIO_BOOT_COMP (CVMX_ADD_IO_SEG(0x00011800000000B8ull))
- #define CVMX_MIO_BOOT_DMA_CFGX(offset) (CVMX_ADD_IO_SEG(0x0001180000000100ull) + ((offset) & 3) * 8)
- #define CVMX_MIO_BOOT_DMA_INTX(offset) (CVMX_ADD_IO_SEG(0x0001180000000138ull) + ((offset) & 3) * 8)
- #define CVMX_MIO_BOOT_DMA_INT_ENX(offset) (CVMX_ADD_IO_SEG(0x0001180000000150ull) + ((offset) & 3) * 8)
- #define CVMX_MIO_BOOT_DMA_TIMX(offset) (CVMX_ADD_IO_SEG(0x0001180000000120ull) + ((offset) & 3) * 8)
- #define CVMX_MIO_BOOT_ERR (CVMX_ADD_IO_SEG(0x00011800000000A0ull))
- #define CVMX_MIO_BOOT_INT (CVMX_ADD_IO_SEG(0x00011800000000A8ull))
- #define CVMX_MIO_BOOT_LOC_ADR (CVMX_ADD_IO_SEG(0x0001180000000090ull))
- #define CVMX_MIO_BOOT_LOC_CFGX(offset) (CVMX_ADD_IO_SEG(0x0001180000000080ull) + ((offset) & 1) * 8)
- #define CVMX_MIO_BOOT_LOC_DAT (CVMX_ADD_IO_SEG(0x0001180000000098ull))
- #define CVMX_MIO_BOOT_PIN_DEFS (CVMX_ADD_IO_SEG(0x00011800000000C0ull))
- #define CVMX_MIO_BOOT_REG_CFGX(offset) (CVMX_ADD_IO_SEG(0x0001180000000000ull) + ((offset) & 7) * 8)
- #define CVMX_MIO_BOOT_REG_TIMX(offset) (CVMX_ADD_IO_SEG(0x0001180000000040ull) + ((offset) & 7) * 8)
- #define CVMX_MIO_BOOT_THR (CVMX_ADD_IO_SEG(0x00011800000000B0ull))
- #define CVMX_MIO_EMM_BUF_DAT (CVMX_ADD_IO_SEG(0x00011800000020E8ull))
- #define CVMX_MIO_EMM_BUF_IDX (CVMX_ADD_IO_SEG(0x00011800000020E0ull))
- #define CVMX_MIO_EMM_CFG (CVMX_ADD_IO_SEG(0x0001180000002000ull))
- #define CVMX_MIO_EMM_CMD (CVMX_ADD_IO_SEG(0x0001180000002058ull))
- #define CVMX_MIO_EMM_DMA (CVMX_ADD_IO_SEG(0x0001180000002050ull))
- #define CVMX_MIO_EMM_INT (CVMX_ADD_IO_SEG(0x0001180000002078ull))
- #define CVMX_MIO_EMM_INT_EN (CVMX_ADD_IO_SEG(0x0001180000002080ull))
- #define CVMX_MIO_EMM_MODEX(offset) (CVMX_ADD_IO_SEG(0x0001180000002008ull) + ((offset) & 3) * 8)
- #define CVMX_MIO_EMM_RCA (CVMX_ADD_IO_SEG(0x00011800000020A0ull))
- #define CVMX_MIO_EMM_RSP_HI (CVMX_ADD_IO_SEG(0x0001180000002070ull))
- #define CVMX_MIO_EMM_RSP_LO (CVMX_ADD_IO_SEG(0x0001180000002068ull))
- #define CVMX_MIO_EMM_RSP_STS (CVMX_ADD_IO_SEG(0x0001180000002060ull))
- #define CVMX_MIO_EMM_SAMPLE (CVMX_ADD_IO_SEG(0x0001180000002090ull))
- #define CVMX_MIO_EMM_STS_MASK (CVMX_ADD_IO_SEG(0x0001180000002098ull))
- #define CVMX_MIO_EMM_SWITCH (CVMX_ADD_IO_SEG(0x0001180000002048ull))
- #define CVMX_MIO_EMM_WDOG (CVMX_ADD_IO_SEG(0x0001180000002088ull))
- #define CVMX_MIO_FUS_BNK_DATX(offset) (CVMX_ADD_IO_SEG(0x0001180000001520ull) + ((offset) & 3) * 8)
- #define CVMX_MIO_FUS_DAT0 (CVMX_ADD_IO_SEG(0x0001180000001400ull))
- #define CVMX_MIO_FUS_DAT1 (CVMX_ADD_IO_SEG(0x0001180000001408ull))
- #define CVMX_MIO_FUS_DAT2 (CVMX_ADD_IO_SEG(0x0001180000001410ull))
- #define CVMX_MIO_FUS_DAT3 (CVMX_ADD_IO_SEG(0x0001180000001418ull))
- #define CVMX_MIO_FUS_EMA (CVMX_ADD_IO_SEG(0x0001180000001550ull))
- #define CVMX_MIO_FUS_PDF (CVMX_ADD_IO_SEG(0x0001180000001420ull))
- #define CVMX_MIO_FUS_PLL (CVMX_ADD_IO_SEG(0x0001180000001580ull))
- #define CVMX_MIO_FUS_PROG (CVMX_ADD_IO_SEG(0x0001180000001510ull))
- #define CVMX_MIO_FUS_PROG_TIMES (CVMX_ADD_IO_SEG(0x0001180000001518ull))
- #define CVMX_MIO_FUS_RCMD (CVMX_ADD_IO_SEG(0x0001180000001500ull))
- #define CVMX_MIO_FUS_READ_TIMES (CVMX_ADD_IO_SEG(0x0001180000001570ull))
- #define CVMX_MIO_FUS_REPAIR_RES0 (CVMX_ADD_IO_SEG(0x0001180000001558ull))
- #define CVMX_MIO_FUS_REPAIR_RES1 (CVMX_ADD_IO_SEG(0x0001180000001560ull))
- #define CVMX_MIO_FUS_REPAIR_RES2 (CVMX_ADD_IO_SEG(0x0001180000001568ull))
- #define CVMX_MIO_FUS_SPR_REPAIR_RES (CVMX_ADD_IO_SEG(0x0001180000001548ull))
- #define CVMX_MIO_FUS_SPR_REPAIR_SUM (CVMX_ADD_IO_SEG(0x0001180000001540ull))
- #define CVMX_MIO_FUS_TGG (CVMX_ADD_IO_SEG(0x0001180000001428ull))
- #define CVMX_MIO_FUS_UNLOCK (CVMX_ADD_IO_SEG(0x0001180000001578ull))
- #define CVMX_MIO_FUS_WADR (CVMX_ADD_IO_SEG(0x0001180000001508ull))
- #define CVMX_MIO_GPIO_COMP (CVMX_ADD_IO_SEG(0x00011800000000C8ull))
- #define CVMX_MIO_NDF_DMA_CFG (CVMX_ADD_IO_SEG(0x0001180000000168ull))
- #define CVMX_MIO_NDF_DMA_INT (CVMX_ADD_IO_SEG(0x0001180000000170ull))
- #define CVMX_MIO_NDF_DMA_INT_EN (CVMX_ADD_IO_SEG(0x0001180000000178ull))
- #define CVMX_MIO_PLL_CTL (CVMX_ADD_IO_SEG(0x0001180000001448ull))
- #define CVMX_MIO_PLL_SETTING (CVMX_ADD_IO_SEG(0x0001180000001440ull))
- #define CVMX_MIO_PTP_CKOUT_HI_INCR (CVMX_ADD_IO_SEG(0x0001070000000F40ull))
- #define CVMX_MIO_PTP_CKOUT_LO_INCR (CVMX_ADD_IO_SEG(0x0001070000000F48ull))
- #define CVMX_MIO_PTP_CKOUT_THRESH_HI (CVMX_ADD_IO_SEG(0x0001070000000F38ull))
- #define CVMX_MIO_PTP_CKOUT_THRESH_LO (CVMX_ADD_IO_SEG(0x0001070000000F30ull))
- #define CVMX_MIO_PTP_CLOCK_CFG (CVMX_ADD_IO_SEG(0x0001070000000F00ull))
- #define CVMX_MIO_PTP_CLOCK_COMP (CVMX_ADD_IO_SEG(0x0001070000000F18ull))
- #define CVMX_MIO_PTP_CLOCK_HI (CVMX_ADD_IO_SEG(0x0001070000000F10ull))
- #define CVMX_MIO_PTP_CLOCK_LO (CVMX_ADD_IO_SEG(0x0001070000000F08ull))
- #define CVMX_MIO_PTP_EVT_CNT (CVMX_ADD_IO_SEG(0x0001070000000F28ull))
- #define CVMX_MIO_PTP_PHY_1PPS_IN (CVMX_ADD_IO_SEG(0x0001070000000F70ull))
- #define CVMX_MIO_PTP_PPS_HI_INCR (CVMX_ADD_IO_SEG(0x0001070000000F60ull))
- #define CVMX_MIO_PTP_PPS_LO_INCR (CVMX_ADD_IO_SEG(0x0001070000000F68ull))
- #define CVMX_MIO_PTP_PPS_THRESH_HI (CVMX_ADD_IO_SEG(0x0001070000000F58ull))
- #define CVMX_MIO_PTP_PPS_THRESH_LO (CVMX_ADD_IO_SEG(0x0001070000000F50ull))
- #define CVMX_MIO_PTP_TIMESTAMP (CVMX_ADD_IO_SEG(0x0001070000000F20ull))
- #define CVMX_MIO_QLMX_CFG(offset) (CVMX_ADD_IO_SEG(0x0001180000001590ull) + ((offset) & 7) * 8)
- #define CVMX_MIO_RST_BOOT (CVMX_ADD_IO_SEG(0x0001180000001600ull))
- #define CVMX_MIO_RST_CFG (CVMX_ADD_IO_SEG(0x0001180000001610ull))
- #define CVMX_MIO_RST_CKILL (CVMX_ADD_IO_SEG(0x0001180000001638ull))
- #define CVMX_MIO_RST_CNTLX(offset) (CVMX_ADD_IO_SEG(0x0001180000001648ull) + ((offset) & 3) * 8)
- #define CVMX_MIO_RST_CTLX(offset) (CVMX_ADD_IO_SEG(0x0001180000001618ull) + ((offset) & 1) * 8)
- #define CVMX_MIO_RST_DELAY (CVMX_ADD_IO_SEG(0x0001180000001608ull))
- #define CVMX_MIO_RST_INT (CVMX_ADD_IO_SEG(0x0001180000001628ull))
- #define CVMX_MIO_RST_INT_EN (CVMX_ADD_IO_SEG(0x0001180000001630ull))
- #define CVMX_MIO_TWSX_INT(offset) (CVMX_ADD_IO_SEG(0x0001180000001010ull) + ((offset) & 1) * 512)
- #define CVMX_MIO_TWSX_SW_TWSI(offset) (CVMX_ADD_IO_SEG(0x0001180000001000ull) + ((offset) & 1) * 512)
- #define CVMX_MIO_TWSX_SW_TWSI_EXT(offset) (CVMX_ADD_IO_SEG(0x0001180000001018ull) + ((offset) & 1) * 512)
- #define CVMX_MIO_TWSX_TWSI_SW(offset) (CVMX_ADD_IO_SEG(0x0001180000001008ull) + ((offset) & 1) * 512)
- #define CVMX_MIO_UART2_DLH (CVMX_ADD_IO_SEG(0x0001180000000488ull))
- #define CVMX_MIO_UART2_DLL (CVMX_ADD_IO_SEG(0x0001180000000480ull))
- #define CVMX_MIO_UART2_FAR (CVMX_ADD_IO_SEG(0x0001180000000520ull))
- #define CVMX_MIO_UART2_FCR (CVMX_ADD_IO_SEG(0x0001180000000450ull))
- #define CVMX_MIO_UART2_HTX (CVMX_ADD_IO_SEG(0x0001180000000708ull))
- #define CVMX_MIO_UART2_IER (CVMX_ADD_IO_SEG(0x0001180000000408ull))
- #define CVMX_MIO_UART2_IIR (CVMX_ADD_IO_SEG(0x0001180000000410ull))
- #define CVMX_MIO_UART2_LCR (CVMX_ADD_IO_SEG(0x0001180000000418ull))
- #define CVMX_MIO_UART2_LSR (CVMX_ADD_IO_SEG(0x0001180000000428ull))
- #define CVMX_MIO_UART2_MCR (CVMX_ADD_IO_SEG(0x0001180000000420ull))
- #define CVMX_MIO_UART2_MSR (CVMX_ADD_IO_SEG(0x0001180000000430ull))
- #define CVMX_MIO_UART2_RBR (CVMX_ADD_IO_SEG(0x0001180000000400ull))
- #define CVMX_MIO_UART2_RFL (CVMX_ADD_IO_SEG(0x0001180000000608ull))
- #define CVMX_MIO_UART2_RFW (CVMX_ADD_IO_SEG(0x0001180000000530ull))
- #define CVMX_MIO_UART2_SBCR (CVMX_ADD_IO_SEG(0x0001180000000620ull))
- #define CVMX_MIO_UART2_SCR (CVMX_ADD_IO_SEG(0x0001180000000438ull))
- #define CVMX_MIO_UART2_SFE (CVMX_ADD_IO_SEG(0x0001180000000630ull))
- #define CVMX_MIO_UART2_SRR (CVMX_ADD_IO_SEG(0x0001180000000610ull))
- #define CVMX_MIO_UART2_SRT (CVMX_ADD_IO_SEG(0x0001180000000638ull))
- #define CVMX_MIO_UART2_SRTS (CVMX_ADD_IO_SEG(0x0001180000000618ull))
- #define CVMX_MIO_UART2_STT (CVMX_ADD_IO_SEG(0x0001180000000700ull))
- #define CVMX_MIO_UART2_TFL (CVMX_ADD_IO_SEG(0x0001180000000600ull))
- #define CVMX_MIO_UART2_TFR (CVMX_ADD_IO_SEG(0x0001180000000528ull))
- #define CVMX_MIO_UART2_THR (CVMX_ADD_IO_SEG(0x0001180000000440ull))
- #define CVMX_MIO_UART2_USR (CVMX_ADD_IO_SEG(0x0001180000000538ull))
- #define CVMX_MIO_UARTX_DLH(offset) (CVMX_ADD_IO_SEG(0x0001180000000888ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_DLL(offset) (CVMX_ADD_IO_SEG(0x0001180000000880ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_FAR(offset) (CVMX_ADD_IO_SEG(0x0001180000000920ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_FCR(offset) (CVMX_ADD_IO_SEG(0x0001180000000850ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_HTX(offset) (CVMX_ADD_IO_SEG(0x0001180000000B08ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_IER(offset) (CVMX_ADD_IO_SEG(0x0001180000000808ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_IIR(offset) (CVMX_ADD_IO_SEG(0x0001180000000810ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_LCR(offset) (CVMX_ADD_IO_SEG(0x0001180000000818ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_LSR(offset) (CVMX_ADD_IO_SEG(0x0001180000000828ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_MCR(offset) (CVMX_ADD_IO_SEG(0x0001180000000820ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_MSR(offset) (CVMX_ADD_IO_SEG(0x0001180000000830ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_RBR(offset) (CVMX_ADD_IO_SEG(0x0001180000000800ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_RFL(offset) (CVMX_ADD_IO_SEG(0x0001180000000A08ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_RFW(offset) (CVMX_ADD_IO_SEG(0x0001180000000930ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_SBCR(offset) (CVMX_ADD_IO_SEG(0x0001180000000A20ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_SCR(offset) (CVMX_ADD_IO_SEG(0x0001180000000838ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_SFE(offset) (CVMX_ADD_IO_SEG(0x0001180000000A30ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_SRR(offset) (CVMX_ADD_IO_SEG(0x0001180000000A10ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_SRT(offset) (CVMX_ADD_IO_SEG(0x0001180000000A38ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_SRTS(offset) (CVMX_ADD_IO_SEG(0x0001180000000A18ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_STT(offset) (CVMX_ADD_IO_SEG(0x0001180000000B00ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_TFL(offset) (CVMX_ADD_IO_SEG(0x0001180000000A00ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_TFR(offset) (CVMX_ADD_IO_SEG(0x0001180000000928ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_THR(offset) (CVMX_ADD_IO_SEG(0x0001180000000840ull) + ((offset) & 1) * 1024)
- #define CVMX_MIO_UARTX_USR(offset) (CVMX_ADD_IO_SEG(0x0001180000000938ull) + ((offset) & 1) * 1024)
- union cvmx_mio_boot_bist_stat {
- uint64_t u64;
- struct cvmx_mio_boot_bist_stat_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_0_63:64;
- #else
- uint64_t reserved_0_63:64;
- #endif
- } s;
- struct cvmx_mio_boot_bist_stat_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_4_63:60;
- uint64_t ncbo_1:1;
- uint64_t ncbo_0:1;
- uint64_t loc:1;
- uint64_t ncbi:1;
- #else
- uint64_t ncbi:1;
- uint64_t loc:1;
- uint64_t ncbo_0:1;
- uint64_t ncbo_1:1;
- uint64_t reserved_4_63:60;
- #endif
- } cn30xx;
- struct cvmx_mio_boot_bist_stat_cn38xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_3_63:61;
- uint64_t ncbo_0:1;
- uint64_t loc:1;
- uint64_t ncbi:1;
- #else
- uint64_t ncbi:1;
- uint64_t loc:1;
- uint64_t ncbo_0:1;
- uint64_t reserved_3_63:61;
- #endif
- } cn38xx;
- struct cvmx_mio_boot_bist_stat_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_6_63:58;
- uint64_t pcm_1:1;
- uint64_t pcm_0:1;
- uint64_t ncbo_1:1;
- uint64_t ncbo_0:1;
- uint64_t loc:1;
- uint64_t ncbi:1;
- #else
- uint64_t ncbi:1;
- uint64_t loc:1;
- uint64_t ncbo_0:1;
- uint64_t ncbo_1:1;
- uint64_t pcm_0:1;
- uint64_t pcm_1:1;
- uint64_t reserved_6_63:58;
- #endif
- } cn50xx;
- struct cvmx_mio_boot_bist_stat_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_6_63:58;
- uint64_t ndf:2;
- uint64_t ncbo_0:1;
- uint64_t dma:1;
- uint64_t loc:1;
- uint64_t ncbi:1;
- #else
- uint64_t ncbi:1;
- uint64_t loc:1;
- uint64_t dma:1;
- uint64_t ncbo_0:1;
- uint64_t ndf:2;
- uint64_t reserved_6_63:58;
- #endif
- } cn52xx;
- struct cvmx_mio_boot_bist_stat_cn52xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_4_63:60;
- uint64_t ncbo_0:1;
- uint64_t dma:1;
- uint64_t loc:1;
- uint64_t ncbi:1;
- #else
- uint64_t ncbi:1;
- uint64_t loc:1;
- uint64_t dma:1;
- uint64_t ncbo_0:1;
- uint64_t reserved_4_63:60;
- #endif
- } cn52xxp1;
- struct cvmx_mio_boot_bist_stat_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_12_63:52;
- uint64_t stat:12;
- #else
- uint64_t stat:12;
- uint64_t reserved_12_63:52;
- #endif
- } cn61xx;
- struct cvmx_mio_boot_bist_stat_cn63xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_9_63:55;
- uint64_t stat:9;
- #else
- uint64_t stat:9;
- uint64_t reserved_9_63:55;
- #endif
- } cn63xx;
- struct cvmx_mio_boot_bist_stat_cn66xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t stat:10;
- #else
- uint64_t stat:10;
- uint64_t reserved_10_63:54;
- #endif
- } cn66xx;
- };
- union cvmx_mio_boot_comp {
- uint64_t u64;
- struct cvmx_mio_boot_comp_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_0_63:64;
- #else
- uint64_t reserved_0_63:64;
- #endif
- } s;
- struct cvmx_mio_boot_comp_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t pctl:5;
- uint64_t nctl:5;
- #else
- uint64_t nctl:5;
- uint64_t pctl:5;
- uint64_t reserved_10_63:54;
- #endif
- } cn50xx;
- struct cvmx_mio_boot_comp_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_12_63:52;
- uint64_t pctl:6;
- uint64_t nctl:6;
- #else
- uint64_t nctl:6;
- uint64_t pctl:6;
- uint64_t reserved_12_63:52;
- #endif
- } cn61xx;
- };
- union cvmx_mio_boot_dma_cfgx {
- uint64_t u64;
- struct cvmx_mio_boot_dma_cfgx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t en:1;
- uint64_t rw:1;
- uint64_t clr:1;
- uint64_t reserved_60_60:1;
- uint64_t swap32:1;
- uint64_t swap16:1;
- uint64_t swap8:1;
- uint64_t endian:1;
- uint64_t size:20;
- uint64_t adr:36;
- #else
- uint64_t adr:36;
- uint64_t size:20;
- uint64_t endian:1;
- uint64_t swap8:1;
- uint64_t swap16:1;
- uint64_t swap32:1;
- uint64_t reserved_60_60:1;
- uint64_t clr:1;
- uint64_t rw:1;
- uint64_t en:1;
- #endif
- } s;
- };
- union cvmx_mio_boot_dma_intx {
- uint64_t u64;
- struct cvmx_mio_boot_dma_intx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t dmarq:1;
- uint64_t done:1;
- #else
- uint64_t done:1;
- uint64_t dmarq:1;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- };
- union cvmx_mio_boot_dma_int_enx {
- uint64_t u64;
- struct cvmx_mio_boot_dma_int_enx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t dmarq:1;
- uint64_t done:1;
- #else
- uint64_t done:1;
- uint64_t dmarq:1;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- };
- union cvmx_mio_boot_dma_timx {
- uint64_t u64;
- struct cvmx_mio_boot_dma_timx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t dmack_pi:1;
- uint64_t dmarq_pi:1;
- uint64_t tim_mult:2;
- uint64_t rd_dly:3;
- uint64_t ddr:1;
- uint64_t width:1;
- uint64_t reserved_48_54:7;
- uint64_t pause:6;
- uint64_t dmack_h:6;
- uint64_t we_n:6;
- uint64_t we_a:6;
- uint64_t oe_n:6;
- uint64_t oe_a:6;
- uint64_t dmack_s:6;
- uint64_t dmarq:6;
- #else
- uint64_t dmarq:6;
- uint64_t dmack_s:6;
- uint64_t oe_a:6;
- uint64_t oe_n:6;
- uint64_t we_a:6;
- uint64_t we_n:6;
- uint64_t dmack_h:6;
- uint64_t pause:6;
- uint64_t reserved_48_54:7;
- uint64_t width:1;
- uint64_t ddr:1;
- uint64_t rd_dly:3;
- uint64_t tim_mult:2;
- uint64_t dmarq_pi:1;
- uint64_t dmack_pi:1;
- #endif
- } s;
- };
- union cvmx_mio_boot_err {
- uint64_t u64;
- struct cvmx_mio_boot_err_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t wait_err:1;
- uint64_t adr_err:1;
- #else
- uint64_t adr_err:1;
- uint64_t wait_err:1;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- };
- union cvmx_mio_boot_int {
- uint64_t u64;
- struct cvmx_mio_boot_int_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t wait_int:1;
- uint64_t adr_int:1;
- #else
- uint64_t adr_int:1;
- uint64_t wait_int:1;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- };
- union cvmx_mio_boot_loc_adr {
- uint64_t u64;
- struct cvmx_mio_boot_loc_adr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t adr:5;
- uint64_t reserved_0_2:3;
- #else
- uint64_t reserved_0_2:3;
- uint64_t adr:5;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_boot_loc_cfgx {
- uint64_t u64;
- struct cvmx_mio_boot_loc_cfgx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t en:1;
- uint64_t reserved_28_30:3;
- uint64_t base:25;
- uint64_t reserved_0_2:3;
- #else
- uint64_t reserved_0_2:3;
- uint64_t base:25;
- uint64_t reserved_28_30:3;
- uint64_t en:1;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_mio_boot_loc_dat {
- uint64_t u64;
- struct cvmx_mio_boot_loc_dat_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t data:64;
- #else
- uint64_t data:64;
- #endif
- } s;
- };
- union cvmx_mio_boot_pin_defs {
- uint64_t u64;
- struct cvmx_mio_boot_pin_defs_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t user1:16;
- uint64_t ale:1;
- uint64_t width:1;
- uint64_t dmack_p2:1;
- uint64_t dmack_p1:1;
- uint64_t dmack_p0:1;
- uint64_t term:2;
- uint64_t nand:1;
- uint64_t user0:8;
- #else
- uint64_t user0:8;
- uint64_t nand:1;
- uint64_t term:2;
- uint64_t dmack_p0:1;
- uint64_t dmack_p1:1;
- uint64_t dmack_p2:1;
- uint64_t width:1;
- uint64_t ale:1;
- uint64_t user1:16;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- struct cvmx_mio_boot_pin_defs_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t ale:1;
- uint64_t width:1;
- uint64_t reserved_13_13:1;
- uint64_t dmack_p1:1;
- uint64_t dmack_p0:1;
- uint64_t term:2;
- uint64_t nand:1;
- uint64_t reserved_0_7:8;
- #else
- uint64_t reserved_0_7:8;
- uint64_t nand:1;
- uint64_t term:2;
- uint64_t dmack_p0:1;
- uint64_t dmack_p1:1;
- uint64_t reserved_13_13:1;
- uint64_t width:1;
- uint64_t ale:1;
- uint64_t reserved_16_63:48;
- #endif
- } cn52xx;
- struct cvmx_mio_boot_pin_defs_cn56xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t ale:1;
- uint64_t width:1;
- uint64_t dmack_p2:1;
- uint64_t dmack_p1:1;
- uint64_t dmack_p0:1;
- uint64_t term:2;
- uint64_t reserved_0_8:9;
- #else
- uint64_t reserved_0_8:9;
- uint64_t term:2;
- uint64_t dmack_p0:1;
- uint64_t dmack_p1:1;
- uint64_t dmack_p2:1;
- uint64_t width:1;
- uint64_t ale:1;
- uint64_t reserved_16_63:48;
- #endif
- } cn56xx;
- struct cvmx_mio_boot_pin_defs_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t user1:16;
- uint64_t ale:1;
- uint64_t width:1;
- uint64_t reserved_13_13:1;
- uint64_t dmack_p1:1;
- uint64_t dmack_p0:1;
- uint64_t term:2;
- uint64_t nand:1;
- uint64_t user0:8;
- #else
- uint64_t user0:8;
- uint64_t nand:1;
- uint64_t term:2;
- uint64_t dmack_p0:1;
- uint64_t dmack_p1:1;
- uint64_t reserved_13_13:1;
- uint64_t width:1;
- uint64_t ale:1;
- uint64_t user1:16;
- uint64_t reserved_32_63:32;
- #endif
- } cn61xx;
- };
- union cvmx_mio_boot_reg_cfgx {
- uint64_t u64;
- struct cvmx_mio_boot_reg_cfgx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_44_63:20;
- uint64_t dmack:2;
- uint64_t tim_mult:2;
- uint64_t rd_dly:3;
- uint64_t sam:1;
- uint64_t we_ext:2;
- uint64_t oe_ext:2;
- uint64_t en:1;
- uint64_t orbit:1;
- uint64_t ale:1;
- uint64_t width:1;
- uint64_t size:12;
- uint64_t base:16;
- #else
- uint64_t base:16;
- uint64_t size:12;
- uint64_t width:1;
- uint64_t ale:1;
- uint64_t orbit:1;
- uint64_t en:1;
- uint64_t oe_ext:2;
- uint64_t we_ext:2;
- uint64_t sam:1;
- uint64_t rd_dly:3;
- uint64_t tim_mult:2;
- uint64_t dmack:2;
- uint64_t reserved_44_63:20;
- #endif
- } s;
- struct cvmx_mio_boot_reg_cfgx_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_37_63:27;
- uint64_t sam:1;
- uint64_t we_ext:2;
- uint64_t oe_ext:2;
- uint64_t en:1;
- uint64_t orbit:1;
- uint64_t ale:1;
- uint64_t width:1;
- uint64_t size:12;
- uint64_t base:16;
- #else
- uint64_t base:16;
- uint64_t size:12;
- uint64_t width:1;
- uint64_t ale:1;
- uint64_t orbit:1;
- uint64_t en:1;
- uint64_t oe_ext:2;
- uint64_t we_ext:2;
- uint64_t sam:1;
- uint64_t reserved_37_63:27;
- #endif
- } cn30xx;
- struct cvmx_mio_boot_reg_cfgx_cn38xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t en:1;
- uint64_t orbit:1;
- uint64_t reserved_28_29:2;
- uint64_t size:12;
- uint64_t base:16;
- #else
- uint64_t base:16;
- uint64_t size:12;
- uint64_t reserved_28_29:2;
- uint64_t orbit:1;
- uint64_t en:1;
- uint64_t reserved_32_63:32;
- #endif
- } cn38xx;
- struct cvmx_mio_boot_reg_cfgx_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_42_63:22;
- uint64_t tim_mult:2;
- uint64_t rd_dly:3;
- uint64_t sam:1;
- uint64_t we_ext:2;
- uint64_t oe_ext:2;
- uint64_t en:1;
- uint64_t orbit:1;
- uint64_t ale:1;
- uint64_t width:1;
- uint64_t size:12;
- uint64_t base:16;
- #else
- uint64_t base:16;
- uint64_t size:12;
- uint64_t width:1;
- uint64_t ale:1;
- uint64_t orbit:1;
- uint64_t en:1;
- uint64_t oe_ext:2;
- uint64_t we_ext:2;
- uint64_t sam:1;
- uint64_t rd_dly:3;
- uint64_t tim_mult:2;
- uint64_t reserved_42_63:22;
- #endif
- } cn50xx;
- };
- union cvmx_mio_boot_reg_timx {
- uint64_t u64;
- struct cvmx_mio_boot_reg_timx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t pagem:1;
- uint64_t waitm:1;
- uint64_t pages:2;
- uint64_t ale:6;
- uint64_t page:6;
- uint64_t wait:6;
- uint64_t pause:6;
- uint64_t wr_hld:6;
- uint64_t rd_hld:6;
- uint64_t we:6;
- uint64_t oe:6;
- uint64_t ce:6;
- uint64_t adr:6;
- #else
- uint64_t adr:6;
- uint64_t ce:6;
- uint64_t oe:6;
- uint64_t we:6;
- uint64_t rd_hld:6;
- uint64_t wr_hld:6;
- uint64_t pause:6;
- uint64_t wait:6;
- uint64_t page:6;
- uint64_t ale:6;
- uint64_t pages:2;
- uint64_t waitm:1;
- uint64_t pagem:1;
- #endif
- } s;
- struct cvmx_mio_boot_reg_timx_cn38xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t pagem:1;
- uint64_t waitm:1;
- uint64_t pages:2;
- uint64_t reserved_54_59:6;
- uint64_t page:6;
- uint64_t wait:6;
- uint64_t pause:6;
- uint64_t wr_hld:6;
- uint64_t rd_hld:6;
- uint64_t we:6;
- uint64_t oe:6;
- uint64_t ce:6;
- uint64_t adr:6;
- #else
- uint64_t adr:6;
- uint64_t ce:6;
- uint64_t oe:6;
- uint64_t we:6;
- uint64_t rd_hld:6;
- uint64_t wr_hld:6;
- uint64_t pause:6;
- uint64_t wait:6;
- uint64_t page:6;
- uint64_t reserved_54_59:6;
- uint64_t pages:2;
- uint64_t waitm:1;
- uint64_t pagem:1;
- #endif
- } cn38xx;
- };
- union cvmx_mio_boot_thr {
- uint64_t u64;
- struct cvmx_mio_boot_thr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_22_63:42;
- uint64_t dma_thr:6;
- uint64_t reserved_14_15:2;
- uint64_t fif_cnt:6;
- uint64_t reserved_6_7:2;
- uint64_t fif_thr:6;
- #else
- uint64_t fif_thr:6;
- uint64_t reserved_6_7:2;
- uint64_t fif_cnt:6;
- uint64_t reserved_14_15:2;
- uint64_t dma_thr:6;
- uint64_t reserved_22_63:42;
- #endif
- } s;
- struct cvmx_mio_boot_thr_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_14_63:50;
- uint64_t fif_cnt:6;
- uint64_t reserved_6_7:2;
- uint64_t fif_thr:6;
- #else
- uint64_t fif_thr:6;
- uint64_t reserved_6_7:2;
- uint64_t fif_cnt:6;
- uint64_t reserved_14_63:50;
- #endif
- } cn30xx;
- };
- union cvmx_mio_emm_buf_dat {
- uint64_t u64;
- struct cvmx_mio_emm_buf_dat_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t dat:64;
- #else
- uint64_t dat:64;
- #endif
- } s;
- };
- union cvmx_mio_emm_buf_idx {
- uint64_t u64;
- struct cvmx_mio_emm_buf_idx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_17_63:47;
- uint64_t inc:1;
- uint64_t reserved_7_15:9;
- uint64_t buf_num:1;
- uint64_t offset:6;
- #else
- uint64_t offset:6;
- uint64_t buf_num:1;
- uint64_t reserved_7_15:9;
- uint64_t inc:1;
- uint64_t reserved_17_63:47;
- #endif
- } s;
- };
- union cvmx_mio_emm_cfg {
- uint64_t u64;
- struct cvmx_mio_emm_cfg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_17_63:47;
- uint64_t boot_fail:1;
- uint64_t reserved_4_15:12;
- uint64_t bus_ena:4;
- #else
- uint64_t bus_ena:4;
- uint64_t reserved_4_15:12;
- uint64_t boot_fail:1;
- uint64_t reserved_17_63:47;
- #endif
- } s;
- };
- union cvmx_mio_emm_cmd {
- uint64_t u64;
- struct cvmx_mio_emm_cmd_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_62_63:2;
- uint64_t bus_id:2;
- uint64_t cmd_val:1;
- uint64_t reserved_56_58:3;
- uint64_t dbuf:1;
- uint64_t offset:6;
- uint64_t reserved_43_48:6;
- uint64_t ctype_xor:2;
- uint64_t rtype_xor:3;
- uint64_t cmd_idx:6;
- uint64_t arg:32;
- #else
- uint64_t arg:32;
- uint64_t cmd_idx:6;
- uint64_t rtype_xor:3;
- uint64_t ctype_xor:2;
- uint64_t reserved_43_48:6;
- uint64_t offset:6;
- uint64_t dbuf:1;
- uint64_t reserved_56_58:3;
- uint64_t cmd_val:1;
- uint64_t bus_id:2;
- uint64_t reserved_62_63:2;
- #endif
- } s;
- };
- union cvmx_mio_emm_dma {
- uint64_t u64;
- struct cvmx_mio_emm_dma_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_62_63:2;
- uint64_t bus_id:2;
- uint64_t dma_val:1;
- uint64_t sector:1;
- uint64_t dat_null:1;
- uint64_t thres:6;
- uint64_t rel_wr:1;
- uint64_t rw:1;
- uint64_t multi:1;
- uint64_t block_cnt:16;
- uint64_t card_addr:32;
- #else
- uint64_t card_addr:32;
- uint64_t block_cnt:16;
- uint64_t multi:1;
- uint64_t rw:1;
- uint64_t rel_wr:1;
- uint64_t thres:6;
- uint64_t dat_null:1;
- uint64_t sector:1;
- uint64_t dma_val:1;
- uint64_t bus_id:2;
- uint64_t reserved_62_63:2;
- #endif
- } s;
- };
- union cvmx_mio_emm_int {
- uint64_t u64;
- struct cvmx_mio_emm_int_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_7_63:57;
- uint64_t switch_err:1;
- uint64_t switch_done:1;
- uint64_t dma_err:1;
- uint64_t cmd_err:1;
- uint64_t dma_done:1;
- uint64_t cmd_done:1;
- uint64_t buf_done:1;
- #else
- uint64_t buf_done:1;
- uint64_t cmd_done:1;
- uint64_t dma_done:1;
- uint64_t cmd_err:1;
- uint64_t dma_err:1;
- uint64_t switch_done:1;
- uint64_t switch_err:1;
- uint64_t reserved_7_63:57;
- #endif
- } s;
- };
- union cvmx_mio_emm_int_en {
- uint64_t u64;
- struct cvmx_mio_emm_int_en_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_7_63:57;
- uint64_t switch_err:1;
- uint64_t switch_done:1;
- uint64_t dma_err:1;
- uint64_t cmd_err:1;
- uint64_t dma_done:1;
- uint64_t cmd_done:1;
- uint64_t buf_done:1;
- #else
- uint64_t buf_done:1;
- uint64_t cmd_done:1;
- uint64_t dma_done:1;
- uint64_t cmd_err:1;
- uint64_t dma_err:1;
- uint64_t switch_done:1;
- uint64_t switch_err:1;
- uint64_t reserved_7_63:57;
- #endif
- } s;
- };
- union cvmx_mio_emm_modex {
- uint64_t u64;
- struct cvmx_mio_emm_modex_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_49_63:15;
- uint64_t hs_timing:1;
- uint64_t reserved_43_47:5;
- uint64_t bus_width:3;
- uint64_t reserved_36_39:4;
- uint64_t power_class:4;
- uint64_t clk_hi:16;
- uint64_t clk_lo:16;
- #else
- uint64_t clk_lo:16;
- uint64_t clk_hi:16;
- uint64_t power_class:4;
- uint64_t reserved_36_39:4;
- uint64_t bus_width:3;
- uint64_t reserved_43_47:5;
- uint64_t hs_timing:1;
- uint64_t reserved_49_63:15;
- #endif
- } s;
- };
- union cvmx_mio_emm_rca {
- uint64_t u64;
- struct cvmx_mio_emm_rca_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t card_rca:16;
- #else
- uint64_t card_rca:16;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- };
- union cvmx_mio_emm_rsp_hi {
- uint64_t u64;
- struct cvmx_mio_emm_rsp_hi_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t dat:64;
- #else
- uint64_t dat:64;
- #endif
- } s;
- };
- union cvmx_mio_emm_rsp_lo {
- uint64_t u64;
- struct cvmx_mio_emm_rsp_lo_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t dat:64;
- #else
- uint64_t dat:64;
- #endif
- } s;
- };
- union cvmx_mio_emm_rsp_sts {
- uint64_t u64;
- struct cvmx_mio_emm_rsp_sts_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_62_63:2;
- uint64_t bus_id:2;
- uint64_t cmd_val:1;
- uint64_t switch_val:1;
- uint64_t dma_val:1;
- uint64_t dma_pend:1;
- uint64_t reserved_29_55:27;
- uint64_t dbuf_err:1;
- uint64_t reserved_24_27:4;
- uint64_t dbuf:1;
- uint64_t blk_timeout:1;
- uint64_t blk_crc_err:1;
- uint64_t rsp_busybit:1;
- uint64_t stp_timeout:1;
- uint64_t stp_crc_err:1;
- uint64_t stp_bad_sts:1;
- uint64_t stp_val:1;
- uint64_t rsp_timeout:1;
- uint64_t rsp_crc_err:1;
- uint64_t rsp_bad_sts:1;
- uint64_t rsp_val:1;
- uint64_t rsp_type:3;
- uint64_t cmd_type:2;
- uint64_t cmd_idx:6;
- uint64_t cmd_done:1;
- #else
- uint64_t cmd_done:1;
- uint64_t cmd_idx:6;
- uint64_t cmd_type:2;
- uint64_t rsp_type:3;
- uint64_t rsp_val:1;
- uint64_t rsp_bad_sts:1;
- uint64_t rsp_crc_err:1;
- uint64_t rsp_timeout:1;
- uint64_t stp_val:1;
- uint64_t stp_bad_sts:1;
- uint64_t stp_crc_err:1;
- uint64_t stp_timeout:1;
- uint64_t rsp_busybit:1;
- uint64_t blk_crc_err:1;
- uint64_t blk_timeout:1;
- uint64_t dbuf:1;
- uint64_t reserved_24_27:4;
- uint64_t dbuf_err:1;
- uint64_t reserved_29_55:27;
- uint64_t dma_pend:1;
- uint64_t dma_val:1;
- uint64_t switch_val:1;
- uint64_t cmd_val:1;
- uint64_t bus_id:2;
- uint64_t reserved_62_63:2;
- #endif
- } s;
- };
- union cvmx_mio_emm_sample {
- uint64_t u64;
- struct cvmx_mio_emm_sample_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_26_63:38;
- uint64_t cmd_cnt:10;
- uint64_t reserved_10_15:6;
- uint64_t dat_cnt:10;
- #else
- uint64_t dat_cnt:10;
- uint64_t reserved_10_15:6;
- uint64_t cmd_cnt:10;
- uint64_t reserved_26_63:38;
- #endif
- } s;
- };
- union cvmx_mio_emm_sts_mask {
- uint64_t u64;
- struct cvmx_mio_emm_sts_mask_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t sts_msk:32;
- #else
- uint64_t sts_msk:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_mio_emm_switch {
- uint64_t u64;
- struct cvmx_mio_emm_switch_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_62_63:2;
- uint64_t bus_id:2;
- uint64_t switch_exe:1;
- uint64_t switch_err0:1;
- uint64_t switch_err1:1;
- uint64_t switch_err2:1;
- uint64_t reserved_49_55:7;
- uint64_t hs_timing:1;
- uint64_t reserved_43_47:5;
- uint64_t bus_width:3;
- uint64_t reserved_36_39:4;
- uint64_t power_class:4;
- uint64_t clk_hi:16;
- uint64_t clk_lo:16;
- #else
- uint64_t clk_lo:16;
- uint64_t clk_hi:16;
- uint64_t power_class:4;
- uint64_t reserved_36_39:4;
- uint64_t bus_width:3;
- uint64_t reserved_43_47:5;
- uint64_t hs_timing:1;
- uint64_t reserved_49_55:7;
- uint64_t switch_err2:1;
- uint64_t switch_err1:1;
- uint64_t switch_err0:1;
- uint64_t switch_exe:1;
- uint64_t bus_id:2;
- uint64_t reserved_62_63:2;
- #endif
- } s;
- };
- union cvmx_mio_emm_wdog {
- uint64_t u64;
- struct cvmx_mio_emm_wdog_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_26_63:38;
- uint64_t clk_cnt:26;
- #else
- uint64_t clk_cnt:26;
- uint64_t reserved_26_63:38;
- #endif
- } s;
- };
- union cvmx_mio_fus_bnk_datx {
- uint64_t u64;
- struct cvmx_mio_fus_bnk_datx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t dat:64;
- #else
- uint64_t dat:64;
- #endif
- } s;
- };
- union cvmx_mio_fus_dat0 {
- uint64_t u64;
- struct cvmx_mio_fus_dat0_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t man_info:32;
- #else
- uint64_t man_info:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_mio_fus_dat1 {
- uint64_t u64;
- struct cvmx_mio_fus_dat1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t man_info:32;
- #else
- uint64_t man_info:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_mio_fus_dat2 {
- uint64_t u64;
- struct cvmx_mio_fus_dat2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_59_63:5;
- uint64_t run_platform:3;
- uint64_t gbl_pwr_throttle:8;
- uint64_t fus118:1;
- uint64_t rom_info:10;
- uint64_t power_limit:2;
- uint64_t dorm_crypto:1;
- uint64_t fus318:1;
- uint64_t raid_en:1;
- uint64_t reserved_30_31:2;
- uint64_t nokasu:1;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t rst_sht:1;
- uint64_t bist_dis:1;
- uint64_t chip_id:8;
- uint64_t reserved_0_15:16;
- #else
- uint64_t reserved_0_15:16;
- uint64_t chip_id:8;
- uint64_t bist_dis:1;
- uint64_t rst_sht:1;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t nokasu:1;
- uint64_t reserved_30_31:2;
- uint64_t raid_en:1;
- uint64_t fus318:1;
- uint64_t dorm_crypto:1;
- uint64_t power_limit:2;
- uint64_t rom_info:10;
- uint64_t fus118:1;
- uint64_t gbl_pwr_throttle:8;
- uint64_t run_platform:3;
- uint64_t reserved_59_63:5;
- #endif
- } s;
- struct cvmx_mio_fus_dat2_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_29_63:35;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t rst_sht:1;
- uint64_t bist_dis:1;
- uint64_t chip_id:8;
- uint64_t pll_off:4;
- uint64_t reserved_1_11:11;
- uint64_t pp_dis:1;
- #else
- uint64_t pp_dis:1;
- uint64_t reserved_1_11:11;
- uint64_t pll_off:4;
- uint64_t chip_id:8;
- uint64_t bist_dis:1;
- uint64_t rst_sht:1;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t reserved_29_63:35;
- #endif
- } cn30xx;
- struct cvmx_mio_fus_dat2_cn31xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_29_63:35;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t rst_sht:1;
- uint64_t bist_dis:1;
- uint64_t chip_id:8;
- uint64_t pll_off:4;
- uint64_t reserved_2_11:10;
- uint64_t pp_dis:2;
- #else
- uint64_t pp_dis:2;
- uint64_t reserved_2_11:10;
- uint64_t pll_off:4;
- uint64_t chip_id:8;
- uint64_t bist_dis:1;
- uint64_t rst_sht:1;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t reserved_29_63:35;
- #endif
- } cn31xx;
- struct cvmx_mio_fus_dat2_cn38xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_29_63:35;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t rst_sht:1;
- uint64_t bist_dis:1;
- uint64_t chip_id:8;
- uint64_t pp_dis:16;
- #else
- uint64_t pp_dis:16;
- uint64_t chip_id:8;
- uint64_t bist_dis:1;
- uint64_t rst_sht:1;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t reserved_29_63:35;
- #endif
- } cn38xx;
- struct cvmx_mio_fus_dat2_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t fus318:1;
- uint64_t raid_en:1;
- uint64_t reserved_30_31:2;
- uint64_t nokasu:1;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t rst_sht:1;
- uint64_t bist_dis:1;
- uint64_t chip_id:8;
- uint64_t reserved_2_15:14;
- uint64_t pp_dis:2;
- #else
- uint64_t pp_dis:2;
- uint64_t reserved_2_15:14;
- uint64_t chip_id:8;
- uint64_t bist_dis:1;
- uint64_t rst_sht:1;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t nokasu:1;
- uint64_t reserved_30_31:2;
- uint64_t raid_en:1;
- uint64_t fus318:1;
- uint64_t reserved_34_63:30;
- #endif
- } cn50xx;
- struct cvmx_mio_fus_dat2_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t fus318:1;
- uint64_t raid_en:1;
- uint64_t reserved_30_31:2;
- uint64_t nokasu:1;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t rst_sht:1;
- uint64_t bist_dis:1;
- uint64_t chip_id:8;
- uint64_t reserved_4_15:12;
- uint64_t pp_dis:4;
- #else
- uint64_t pp_dis:4;
- uint64_t reserved_4_15:12;
- uint64_t chip_id:8;
- uint64_t bist_dis:1;
- uint64_t rst_sht:1;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t nokasu:1;
- uint64_t reserved_30_31:2;
- uint64_t raid_en:1;
- uint64_t fus318:1;
- uint64_t reserved_34_63:30;
- #endif
- } cn52xx;
- struct cvmx_mio_fus_dat2_cn56xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_34_63:30;
- uint64_t fus318:1;
- uint64_t raid_en:1;
- uint64_t reserved_30_31:2;
- uint64_t nokasu:1;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t rst_sht:1;
- uint64_t bist_dis:1;
- uint64_t chip_id:8;
- uint64_t reserved_12_15:4;
- uint64_t pp_dis:12;
- #else
- uint64_t pp_dis:12;
- uint64_t reserved_12_15:4;
- uint64_t chip_id:8;
- uint64_t bist_dis:1;
- uint64_t rst_sht:1;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t nokasu:1;
- uint64_t reserved_30_31:2;
- uint64_t raid_en:1;
- uint64_t fus318:1;
- uint64_t reserved_34_63:30;
- #endif
- } cn56xx;
- struct cvmx_mio_fus_dat2_cn58xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_30_63:34;
- uint64_t nokasu:1;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t rst_sht:1;
- uint64_t bist_dis:1;
- uint64_t chip_id:8;
- uint64_t pp_dis:16;
- #else
- uint64_t pp_dis:16;
- uint64_t chip_id:8;
- uint64_t bist_dis:1;
- uint64_t rst_sht:1;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t nokasu:1;
- uint64_t reserved_30_63:34;
- #endif
- } cn58xx;
- struct cvmx_mio_fus_dat2_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t fus118:1;
- uint64_t rom_info:10;
- uint64_t power_limit:2;
- uint64_t dorm_crypto:1;
- uint64_t fus318:1;
- uint64_t raid_en:1;
- uint64_t reserved_29_31:3;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t reserved_24_25:2;
- uint64_t chip_id:8;
- uint64_t reserved_4_15:12;
- uint64_t pp_dis:4;
- #else
- uint64_t pp_dis:4;
- uint64_t reserved_4_15:12;
- uint64_t chip_id:8;
- uint64_t reserved_24_25:2;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t reserved_29_31:3;
- uint64_t raid_en:1;
- uint64_t fus318:1;
- uint64_t dorm_crypto:1;
- uint64_t power_limit:2;
- uint64_t rom_info:10;
- uint64_t fus118:1;
- uint64_t reserved_48_63:16;
- #endif
- } cn61xx;
- struct cvmx_mio_fus_dat2_cn63xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_35_63:29;
- uint64_t dorm_crypto:1;
- uint64_t fus318:1;
- uint64_t raid_en:1;
- uint64_t reserved_29_31:3;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t reserved_24_25:2;
- uint64_t chip_id:8;
- uint64_t reserved_6_15:10;
- uint64_t pp_dis:6;
- #else
- uint64_t pp_dis:6;
- uint64_t reserved_6_15:10;
- uint64_t chip_id:8;
- uint64_t reserved_24_25:2;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t reserved_29_31:3;
- uint64_t raid_en:1;
- uint64_t fus318:1;
- uint64_t dorm_crypto:1;
- uint64_t reserved_35_63:29;
- #endif
- } cn63xx;
- struct cvmx_mio_fus_dat2_cn66xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t fus118:1;
- uint64_t rom_info:10;
- uint64_t power_limit:2;
- uint64_t dorm_crypto:1;
- uint64_t fus318:1;
- uint64_t raid_en:1;
- uint64_t reserved_29_31:3;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t reserved_24_25:2;
- uint64_t chip_id:8;
- uint64_t reserved_10_15:6;
- uint64_t pp_dis:10;
- #else
- uint64_t pp_dis:10;
- uint64_t reserved_10_15:6;
- uint64_t chip_id:8;
- uint64_t reserved_24_25:2;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t reserved_29_31:3;
- uint64_t raid_en:1;
- uint64_t fus318:1;
- uint64_t dorm_crypto:1;
- uint64_t power_limit:2;
- uint64_t rom_info:10;
- uint64_t fus118:1;
- uint64_t reserved_48_63:16;
- #endif
- } cn66xx;
- struct cvmx_mio_fus_dat2_cn68xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_37_63:27;
- uint64_t power_limit:2;
- uint64_t dorm_crypto:1;
- uint64_t fus318:1;
- uint64_t raid_en:1;
- uint64_t reserved_29_31:3;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t reserved_24_25:2;
- uint64_t chip_id:8;
- uint64_t reserved_0_15:16;
- #else
- uint64_t reserved_0_15:16;
- uint64_t chip_id:8;
- uint64_t reserved_24_25:2;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t reserved_29_31:3;
- uint64_t raid_en:1;
- uint64_t fus318:1;
- uint64_t dorm_crypto:1;
- uint64_t power_limit:2;
- uint64_t reserved_37_63:27;
- #endif
- } cn68xx;
- struct cvmx_mio_fus_dat2_cn70xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t fus118:1;
- uint64_t rom_info:10;
- uint64_t power_limit:2;
- uint64_t dorm_crypto:1;
- uint64_t fus318:1;
- uint64_t raid_en:1;
- uint64_t reserved_31_29:3;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t reserved_25_24:2;
- uint64_t chip_id:8;
- uint64_t reserved_15_0:16;
- #else
- uint64_t reserved_15_0:16;
- uint64_t chip_id:8;
- uint64_t reserved_25_24:2;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t reserved_31_29:3;
- uint64_t raid_en:1;
- uint64_t fus318:1;
- uint64_t dorm_crypto:1;
- uint64_t power_limit:2;
- uint64_t rom_info:10;
- uint64_t fus118:1;
- uint64_t reserved_48_63:16;
- #endif
- } cn70xx;
- struct cvmx_mio_fus_dat2_cn73xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_59_63:5;
- uint64_t run_platform:3;
- uint64_t gbl_pwr_throttle:8;
- uint64_t fus118:1;
- uint64_t rom_info:10;
- uint64_t power_limit:2;
- uint64_t dorm_crypto:1;
- uint64_t fus318:1;
- uint64_t raid_en:1;
- uint64_t reserved_31_29:3;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t reserved_25_24:2;
- uint64_t chip_id:8;
- uint64_t reserved_15_0:16;
- #else
- uint64_t reserved_15_0:16;
- uint64_t chip_id:8;
- uint64_t reserved_25_24:2;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t reserved_31_29:3;
- uint64_t raid_en:1;
- uint64_t fus318:1;
- uint64_t dorm_crypto:1;
- uint64_t power_limit:2;
- uint64_t rom_info:10;
- uint64_t fus118:1;
- uint64_t gbl_pwr_throttle:8;
- uint64_t run_platform:3;
- uint64_t reserved_59_63:5;
- #endif
- } cn73xx;
- struct cvmx_mio_fus_dat2_cn78xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_59_63:5;
- uint64_t run_platform:3;
- uint64_t reserved_48_55:8;
- uint64_t fus118:1;
- uint64_t rom_info:10;
- uint64_t power_limit:2;
- uint64_t dorm_crypto:1;
- uint64_t fus318:1;
- uint64_t raid_en:1;
- uint64_t reserved_31_29:3;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t reserved_25_24:2;
- uint64_t chip_id:8;
- uint64_t reserved_0_15:16;
- #else
- uint64_t reserved_0_15:16;
- uint64_t chip_id:8;
- uint64_t reserved_25_24:2;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t reserved_31_29:3;
- uint64_t raid_en:1;
- uint64_t fus318:1;
- uint64_t dorm_crypto:1;
- uint64_t power_limit:2;
- uint64_t rom_info:10;
- uint64_t fus118:1;
- uint64_t reserved_48_55:8;
- uint64_t run_platform:3;
- uint64_t reserved_59_63:5;
- #endif
- } cn78xx;
- struct cvmx_mio_fus_dat2_cn78xxp2 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_59_63:5;
- uint64_t run_platform:3;
- uint64_t gbl_pwr_throttle:8;
- uint64_t fus118:1;
- uint64_t rom_info:10;
- uint64_t power_limit:2;
- uint64_t dorm_crypto:1;
- uint64_t fus318:1;
- uint64_t raid_en:1;
- uint64_t reserved_31_29:3;
- uint64_t nodfa_cp2:1;
- uint64_t nomul:1;
- uint64_t nocrypto:1;
- uint64_t reserved_25_24:2;
- uint64_t chip_id:8;
- uint64_t reserved_0_15:16;
- #else
- uint64_t reserved_0_15:16;
- uint64_t chip_id:8;
- uint64_t reserved_25_24:2;
- uint64_t nocrypto:1;
- uint64_t nomul:1;
- uint64_t nodfa_cp2:1;
- uint64_t reserved_31_29:3;
- uint64_t raid_en:1;
- uint64_t fus318:1;
- uint64_t dorm_crypto:1;
- uint64_t power_limit:2;
- uint64_t rom_info:10;
- uint64_t fus118:1;
- uint64_t gbl_pwr_throttle:8;
- uint64_t run_platform:3;
- uint64_t reserved_59_63:5;
- #endif
- } cn78xxp2;
- };
- union cvmx_mio_fus_dat3 {
- uint64_t u64;
- struct cvmx_mio_fus_dat3_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t ema0:6;
- uint64_t pll_ctl:10;
- uint64_t dfa_info_dte:3;
- uint64_t dfa_info_clm:4;
- uint64_t pll_alt_matrix:1;
- uint64_t reserved_38_39:2;
- uint64_t efus_lck_rsv:1;
- uint64_t efus_lck_man:1;
- uint64_t pll_half_dis:1;
- uint64_t l2c_crip:3;
- uint64_t reserved_28_31:4;
- uint64_t efus_lck:1;
- uint64_t efus_ign:1;
- uint64_t nozip:1;
- uint64_t nodfa_dte:1;
- uint64_t reserved_0_23:24;
- #else
- uint64_t reserved_0_23:24;
- uint64_t nodfa_dte:1;
- uint64_t nozip:1;
- uint64_t efus_ign:1;
- uint64_t efus_lck:1;
- uint64_t reserved_28_31:4;
- uint64_t l2c_crip:3;
- uint64_t pll_half_dis:1;
- uint64_t efus_lck_man:1;
- uint64_t efus_lck_rsv:1;
- uint64_t reserved_38_39:2;
- uint64_t pll_alt_matrix:1;
- uint64_t dfa_info_clm:4;
- uint64_t dfa_info_dte:3;
- uint64_t pll_ctl:10;
- uint64_t ema0:6;
- #endif
- } s;
- struct cvmx_mio_fus_dat3_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t pll_div4:1;
- uint64_t reserved_29_30:2;
- uint64_t bar2_en:1;
- uint64_t efus_lck:1;
- uint64_t efus_ign:1;
- uint64_t nozip:1;
- uint64_t nodfa_dte:1;
- uint64_t icache:24;
- #else
- uint64_t icache:24;
- uint64_t nodfa_dte:1;
- uint64_t nozip:1;
- uint64_t efus_ign:1;
- uint64_t efus_lck:1;
- uint64_t bar2_en:1;
- uint64_t reserved_29_30:2;
- uint64_t pll_div4:1;
- uint64_t reserved_32_63:32;
- #endif
- } cn30xx;
- struct cvmx_mio_fus_dat3_cn31xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t pll_div4:1;
- uint64_t zip_crip:2;
- uint64_t bar2_en:1;
- uint64_t efus_lck:1;
- uint64_t efus_ign:1;
- uint64_t nozip:1;
- uint64_t nodfa_dte:1;
- uint64_t icache:24;
- #else
- uint64_t icache:24;
- uint64_t nodfa_dte:1;
- uint64_t nozip:1;
- uint64_t efus_ign:1;
- uint64_t efus_lck:1;
- uint64_t bar2_en:1;
- uint64_t zip_crip:2;
- uint64_t pll_div4:1;
- uint64_t reserved_32_63:32;
- #endif
- } cn31xx;
- struct cvmx_mio_fus_dat3_cn38xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_31_63:33;
- uint64_t zip_crip:2;
- uint64_t bar2_en:1;
- uint64_t efus_lck:1;
- uint64_t efus_ign:1;
- uint64_t nozip:1;
- uint64_t nodfa_dte:1;
- uint64_t icache:24;
- #else
- uint64_t icache:24;
- uint64_t nodfa_dte:1;
- uint64_t nozip:1;
- uint64_t efus_ign:1;
- uint64_t efus_lck:1;
- uint64_t bar2_en:1;
- uint64_t zip_crip:2;
- uint64_t reserved_31_63:33;
- #endif
- } cn38xx;
- struct cvmx_mio_fus_dat3_cn38xxp2 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_29_63:35;
- uint64_t bar2_en:1;
- uint64_t efus_lck:1;
- uint64_t efus_ign:1;
- uint64_t nozip:1;
- uint64_t nodfa_dte:1;
- uint64_t icache:24;
- #else
- uint64_t icache:24;
- uint64_t nodfa_dte:1;
- uint64_t nozip:1;
- uint64_t efus_ign:1;
- uint64_t efus_lck:1;
- uint64_t bar2_en:1;
- uint64_t reserved_29_63:35;
- #endif
- } cn38xxp2;
- struct cvmx_mio_fus_dat3_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_58_63:6;
- uint64_t pll_ctl:10;
- uint64_t dfa_info_dte:3;
- uint64_t dfa_info_clm:4;
- uint64_t reserved_40_40:1;
- uint64_t ema:2;
- uint64_t efus_lck_rsv:1;
- uint64_t efus_lck_man:1;
- uint64_t pll_half_dis:1;
- uint64_t l2c_crip:3;
- uint64_t reserved_31_31:1;
- uint64_t zip_info:2;
- uint64_t bar2_en:1;
- uint64_t efus_lck:1;
- uint64_t efus_ign:1;
- uint64_t nozip:1;
- uint64_t nodfa_dte:1;
- uint64_t reserved_0_23:24;
- #else
- uint64_t reserved_0_23:24;
- uint64_t nodfa_dte:1;
- uint64_t nozip:1;
- uint64_t efus_ign:1;
- uint64_t efus_lck:1;
- uint64_t bar2_en:1;
- uint64_t zip_info:2;
- uint64_t reserved_31_31:1;
- uint64_t l2c_crip:3;
- uint64_t pll_half_dis:1;
- uint64_t efus_lck_man:1;
- uint64_t efus_lck_rsv:1;
- uint64_t ema:2;
- uint64_t reserved_40_40:1;
- uint64_t dfa_info_clm:4;
- uint64_t dfa_info_dte:3;
- uint64_t pll_ctl:10;
- uint64_t reserved_58_63:6;
- #endif
- } cn61xx;
- struct cvmx_mio_fus_dat3_cn70xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t ema0:6;
- uint64_t pll_ctl:10;
- uint64_t dfa_info_dte:3;
- uint64_t dfa_info_clm:4;
- uint64_t pll_alt_matrix:1;
- uint64_t pll_bwadj_denom:2;
- uint64_t efus_lck_rsv:1;
- uint64_t efus_lck_man:1;
- uint64_t pll_half_dis:1;
- uint64_t l2c_crip:3;
- uint64_t use_int_refclk:1;
- uint64_t zip_info:2;
- uint64_t bar2_sz_conf:1;
- uint64_t efus_lck:1;
- uint64_t efus_ign:1;
- uint64_t nozip:1;
- uint64_t nodfa_dte:1;
- uint64_t ema1:6;
- uint64_t reserved_0_17:18;
- #else
- uint64_t reserved_0_17:18;
- uint64_t ema1:6;
- uint64_t nodfa_dte:1;
- uint64_t nozip:1;
- uint64_t efus_ign:1;
- uint64_t efus_lck:1;
- uint64_t bar2_sz_conf:1;
- uint64_t zip_info:2;
- uint64_t use_int_refclk:1;
- uint64_t l2c_crip:3;
- uint64_t pll_half_dis:1;
- uint64_t efus_lck_man:1;
- uint64_t efus_lck_rsv:1;
- uint64_t pll_bwadj_denom:2;
- uint64_t pll_alt_matrix:1;
- uint64_t dfa_info_clm:4;
- uint64_t dfa_info_dte:3;
- uint64_t pll_ctl:10;
- uint64_t ema0:6;
- #endif
- } cn70xx;
- struct cvmx_mio_fus_dat3_cn70xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t ema0:6;
- uint64_t pll_ctl:10;
- uint64_t dfa_info_dte:3;
- uint64_t dfa_info_clm:4;
- uint64_t reserved_38_40:3;
- uint64_t efus_lck_rsv:1;
- uint64_t efus_lck_man:1;
- uint64_t pll_half_dis:1;
- uint64_t l2c_crip:3;
- uint64_t reserved_31_31:1;
- uint64_t zip_info:2;
- uint64_t bar2_sz_conf:1;
- uint64_t efus_lck:1;
- uint64_t efus_ign:1;
- uint64_t nozip:1;
- uint64_t nodfa_dte:1;
- uint64_t ema1:6;
- uint64_t reserved_0_17:18;
- #else
- uint64_t reserved_0_17:18;
- uint64_t ema1:6;
- uint64_t nodfa_dte:1;
- uint64_t nozip:1;
- uint64_t efus_ign:1;
- uint64_t efus_lck:1;
- uint64_t bar2_sz_conf:1;
- uint64_t zip_info:2;
- uint64_t reserved_31_31:1;
- uint64_t l2c_crip:3;
- uint64_t pll_half_dis:1;
- uint64_t efus_lck_man:1;
- uint64_t efus_lck_rsv:1;
- uint64_t reserved_38_40:3;
- uint64_t dfa_info_clm:4;
- uint64_t dfa_info_dte:3;
- uint64_t pll_ctl:10;
- uint64_t ema0:6;
- #endif
- } cn70xxp1;
- struct cvmx_mio_fus_dat3_cn73xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t ema0:6;
- uint64_t pll_ctl:10;
- uint64_t dfa_info_dte:3;
- uint64_t dfa_info_clm:4;
- uint64_t pll_alt_matrix:1;
- uint64_t pll_bwadj_denom:2;
- uint64_t efus_lck_rsv:1;
- uint64_t efus_lck_man:1;
- uint64_t pll_half_dis:1;
- uint64_t l2c_crip:3;
- uint64_t use_int_refclk:1;
- uint64_t zip_info:2;
- uint64_t bar2_sz_conf:1;
- uint64_t efus_lck:1;
- uint64_t efus_ign:1;
- uint64_t nozip:1;
- uint64_t nodfa_dte:1;
- uint64_t ema1:6;
- uint64_t nohna_dte:1;
- uint64_t hna_info_dte:3;
- uint64_t hna_info_clm:4;
- uint64_t reserved_9_9:1;
- uint64_t core_pll_mul:5;
- uint64_t pnr_pll_mul:4;
- #else
- uint64_t pnr_pll_mul:4;
- uint64_t core_pll_mul:5;
- uint64_t reserved_9_9:1;
- uint64_t hna_info_clm:4;
- uint64_t hna_info_dte:3;
- uint64_t nohna_dte:1;
- uint64_t ema1:6;
- uint64_t nodfa_dte:1;
- uint64_t nozip:1;
- uint64_t efus_ign:1;
- uint64_t efus_lck:1;
- uint64_t bar2_sz_conf:1;
- uint64_t zip_info:2;
- uint64_t use_int_refclk:1;
- uint64_t l2c_crip:3;
- uint64_t pll_half_dis:1;
- uint64_t efus_lck_man:1;
- uint64_t efus_lck_rsv:1;
- uint64_t pll_bwadj_denom:2;
- uint64_t pll_alt_matrix:1;
- uint64_t dfa_info_clm:4;
- uint64_t dfa_info_dte:3;
- uint64_t pll_ctl:10;
- uint64_t ema0:6;
- #endif
- } cn73xx;
- struct cvmx_mio_fus_dat3_cn78xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t ema0:6;
- uint64_t pll_ctl:10;
- uint64_t dfa_info_dte:3;
- uint64_t dfa_info_clm:4;
- uint64_t reserved_38_40:3;
- uint64_t efus_lck_rsv:1;
- uint64_t efus_lck_man:1;
- uint64_t pll_half_dis:1;
- uint64_t l2c_crip:3;
- uint64_t reserved_31_31:1;
- uint64_t zip_info:2;
- uint64_t bar2_sz_conf:1;
- uint64_t efus_lck:1;
- uint64_t efus_ign:1;
- uint64_t nozip:1;
- uint64_t nodfa_dte:1;
- uint64_t ema1:6;
- uint64_t nohna_dte:1;
- uint64_t hna_info_dte:3;
- uint64_t hna_info_clm:4;
- uint64_t reserved_0_9:10;
- #else
- uint64_t reserved_0_9:10;
- uint64_t hna_info_clm:4;
- uint64_t hna_info_dte:3;
- uint64_t nohna_dte:1;
- uint64_t ema1:6;
- uint64_t nodfa_dte:1;
- uint64_t nozip:1;
- uint64_t efus_ign:1;
- uint64_t efus_lck:1;
- uint64_t bar2_sz_conf:1;
- uint64_t zip_info:2;
- uint64_t reserved_31_31:1;
- uint64_t l2c_crip:3;
- uint64_t pll_half_dis:1;
- uint64_t efus_lck_man:1;
- uint64_t efus_lck_rsv:1;
- uint64_t reserved_38_40:3;
- uint64_t dfa_info_clm:4;
- uint64_t dfa_info_dte:3;
- uint64_t pll_ctl:10;
- uint64_t ema0:6;
- #endif
- } cn78xx;
- struct cvmx_mio_fus_dat3_cnf75xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t ema0:6;
- uint64_t pll_ctl:10;
- uint64_t dfa_info_dte:3;
- uint64_t dfa_info_clm:4;
- uint64_t pll_alt_matrix:1;
- uint64_t pll_bwadj_denom:2;
- uint64_t efus_lck_rsv:1;
- uint64_t efus_lck_man:1;
- uint64_t pll_half_dis:1;
- uint64_t l2c_crip:3;
- uint64_t use_int_refclk:1;
- uint64_t zip_info:2;
- uint64_t bar2_sz_conf:1;
- uint64_t efus_lck:1;
- uint64_t efus_ign:1;
- uint64_t nozip:1;
- uint64_t nodfa_dte:1;
- uint64_t ema1:6;
- uint64_t reserved_9_17:9;
- uint64_t core_pll_mul:5;
- uint64_t pnr_pll_mul:4;
- #else
- uint64_t pnr_pll_mul:4;
- uint64_t core_pll_mul:5;
- uint64_t reserved_9_17:9;
- uint64_t ema1:6;
- uint64_t nodfa_dte:1;
- uint64_t nozip:1;
- uint64_t efus_ign:1;
- uint64_t efus_lck:1;
- uint64_t bar2_sz_conf:1;
- uint64_t zip_info:2;
- uint64_t use_int_refclk:1;
- uint64_t l2c_crip:3;
- uint64_t pll_half_dis:1;
- uint64_t efus_lck_man:1;
- uint64_t efus_lck_rsv:1;
- uint64_t pll_bwadj_denom:2;
- uint64_t pll_alt_matrix:1;
- uint64_t dfa_info_clm:4;
- uint64_t dfa_info_dte:3;
- uint64_t pll_ctl:10;
- uint64_t ema0:6;
- #endif
- } cnf75xx;
- };
- union cvmx_mio_fus_ema {
- uint64_t u64;
- struct cvmx_mio_fus_ema_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_7_63:57;
- uint64_t eff_ema:3;
- uint64_t reserved_3_3:1;
- uint64_t ema:3;
- #else
- uint64_t ema:3;
- uint64_t reserved_3_3:1;
- uint64_t eff_ema:3;
- uint64_t reserved_7_63:57;
- #endif
- } s;
- struct cvmx_mio_fus_ema_cn58xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t ema:2;
- #else
- uint64_t ema:2;
- uint64_t reserved_2_63:62;
- #endif
- } cn58xx;
- };
- union cvmx_mio_fus_pdf {
- uint64_t u64;
- struct cvmx_mio_fus_pdf_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t pdf:64;
- #else
- uint64_t pdf:64;
- #endif
- } s;
- };
- union cvmx_mio_fus_pll {
- uint64_t u64;
- struct cvmx_mio_fus_pll_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t rclk_align_r:8;
- uint64_t rclk_align_l:8;
- uint64_t reserved_8_31:24;
- uint64_t c_cout_rst:1;
- uint64_t c_cout_sel:2;
- uint64_t pnr_cout_rst:1;
- uint64_t pnr_cout_sel:2;
- uint64_t rfslip:1;
- uint64_t fbslip:1;
- #else
- uint64_t fbslip:1;
- uint64_t rfslip:1;
- uint64_t pnr_cout_sel:2;
- uint64_t pnr_cout_rst:1;
- uint64_t c_cout_sel:2;
- uint64_t c_cout_rst:1;
- uint64_t reserved_8_31:24;
- uint64_t rclk_align_l:8;
- uint64_t rclk_align_r:8;
- uint64_t reserved_48_63:16;
- #endif
- } s;
- struct cvmx_mio_fus_pll_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t rfslip:1;
- uint64_t fbslip:1;
- #else
- uint64_t fbslip:1;
- uint64_t rfslip:1;
- uint64_t reserved_2_63:62;
- #endif
- } cn50xx;
- struct cvmx_mio_fus_pll_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t c_cout_rst:1;
- uint64_t c_cout_sel:2;
- uint64_t pnr_cout_rst:1;
- uint64_t pnr_cout_sel:2;
- uint64_t rfslip:1;
- uint64_t fbslip:1;
- #else
- uint64_t fbslip:1;
- uint64_t rfslip:1;
- uint64_t pnr_cout_sel:2;
- uint64_t pnr_cout_rst:1;
- uint64_t c_cout_sel:2;
- uint64_t c_cout_rst:1;
- uint64_t reserved_8_63:56;
- #endif
- } cn61xx;
- };
- union cvmx_mio_fus_prog {
- uint64_t u64;
- struct cvmx_mio_fus_prog_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t soft:1;
- uint64_t prog:1;
- #else
- uint64_t prog:1;
- uint64_t soft:1;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- struct cvmx_mio_fus_prog_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t prog:1;
- #else
- uint64_t prog:1;
- uint64_t reserved_1_63:63;
- #endif
- } cn30xx;
- };
- union cvmx_mio_fus_prog_times {
- uint64_t u64;
- struct cvmx_mio_fus_prog_times_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_35_63:29;
- uint64_t vgate_pin:1;
- uint64_t fsrc_pin:1;
- uint64_t prog_pin:1;
- uint64_t reserved_6_31:26;
- uint64_t setup:6;
- #else
- uint64_t setup:6;
- uint64_t reserved_6_31:26;
- uint64_t prog_pin:1;
- uint64_t fsrc_pin:1;
- uint64_t vgate_pin:1;
- uint64_t reserved_35_63:29;
- #endif
- } s;
- struct cvmx_mio_fus_prog_times_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_33_63:31;
- uint64_t prog_pin:1;
- uint64_t out:8;
- uint64_t sclk_lo:4;
- uint64_t sclk_hi:12;
- uint64_t setup:8;
- #else
- uint64_t setup:8;
- uint64_t sclk_hi:12;
- uint64_t sclk_lo:4;
- uint64_t out:8;
- uint64_t prog_pin:1;
- uint64_t reserved_33_63:31;
- #endif
- } cn50xx;
- struct cvmx_mio_fus_prog_times_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_35_63:29;
- uint64_t vgate_pin:1;
- uint64_t fsrc_pin:1;
- uint64_t prog_pin:1;
- uint64_t out:7;
- uint64_t sclk_lo:4;
- uint64_t sclk_hi:15;
- uint64_t setup:6;
- #else
- uint64_t setup:6;
- uint64_t sclk_hi:15;
- uint64_t sclk_lo:4;
- uint64_t out:7;
- uint64_t prog_pin:1;
- uint64_t fsrc_pin:1;
- uint64_t vgate_pin:1;
- uint64_t reserved_35_63:29;
- #endif
- } cn61xx;
- };
- union cvmx_mio_fus_rcmd {
- uint64_t u64;
- struct cvmx_mio_fus_rcmd_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_24_63:40;
- uint64_t dat:8;
- uint64_t reserved_13_15:3;
- uint64_t pend:1;
- uint64_t reserved_9_11:3;
- uint64_t efuse:1;
- uint64_t addr:8;
- #else
- uint64_t addr:8;
- uint64_t efuse:1;
- uint64_t reserved_9_11:3;
- uint64_t pend:1;
- uint64_t reserved_13_15:3;
- uint64_t dat:8;
- uint64_t reserved_24_63:40;
- #endif
- } s;
- struct cvmx_mio_fus_rcmd_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_24_63:40;
- uint64_t dat:8;
- uint64_t reserved_13_15:3;
- uint64_t pend:1;
- uint64_t reserved_9_11:3;
- uint64_t efuse:1;
- uint64_t reserved_7_7:1;
- uint64_t addr:7;
- #else
- uint64_t addr:7;
- uint64_t reserved_7_7:1;
- uint64_t efuse:1;
- uint64_t reserved_9_11:3;
- uint64_t pend:1;
- uint64_t reserved_13_15:3;
- uint64_t dat:8;
- uint64_t reserved_24_63:40;
- #endif
- } cn30xx;
- };
- union cvmx_mio_fus_read_times {
- uint64_t u64;
- struct cvmx_mio_fus_read_times_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_26_63:38;
- uint64_t sch:4;
- uint64_t fsh:4;
- uint64_t prh:4;
- uint64_t sdh:4;
- uint64_t setup:10;
- #else
- uint64_t setup:10;
- uint64_t sdh:4;
- uint64_t prh:4;
- uint64_t fsh:4;
- uint64_t sch:4;
- uint64_t reserved_26_63:38;
- #endif
- } s;
- };
- union cvmx_mio_fus_repair_res0 {
- uint64_t u64;
- struct cvmx_mio_fus_repair_res0_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_55_63:9;
- uint64_t too_many:1;
- uint64_t repair2:18;
- uint64_t repair1:18;
- uint64_t repair0:18;
- #else
- uint64_t repair0:18;
- uint64_t repair1:18;
- uint64_t repair2:18;
- uint64_t too_many:1;
- uint64_t reserved_55_63:9;
- #endif
- } s;
- };
- union cvmx_mio_fus_repair_res1 {
- uint64_t u64;
- struct cvmx_mio_fus_repair_res1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_54_63:10;
- uint64_t repair5:18;
- uint64_t repair4:18;
- uint64_t repair3:18;
- #else
- uint64_t repair3:18;
- uint64_t repair4:18;
- uint64_t repair5:18;
- uint64_t reserved_54_63:10;
- #endif
- } s;
- };
- union cvmx_mio_fus_repair_res2 {
- uint64_t u64;
- struct cvmx_mio_fus_repair_res2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_18_63:46;
- uint64_t repair6:18;
- #else
- uint64_t repair6:18;
- uint64_t reserved_18_63:46;
- #endif
- } s;
- };
- union cvmx_mio_fus_spr_repair_res {
- uint64_t u64;
- struct cvmx_mio_fus_spr_repair_res_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_42_63:22;
- uint64_t repair2:14;
- uint64_t repair1:14;
- uint64_t repair0:14;
- #else
- uint64_t repair0:14;
- uint64_t repair1:14;
- uint64_t repair2:14;
- uint64_t reserved_42_63:22;
- #endif
- } s;
- };
- union cvmx_mio_fus_spr_repair_sum {
- uint64_t u64;
- struct cvmx_mio_fus_spr_repair_sum_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t too_many:1;
- #else
- uint64_t too_many:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_mio_fus_tgg {
- uint64_t u64;
- struct cvmx_mio_fus_tgg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t val:1;
- uint64_t dat:63;
- #else
- uint64_t dat:63;
- uint64_t val:1;
- #endif
- } s;
- };
- union cvmx_mio_fus_unlock {
- uint64_t u64;
- struct cvmx_mio_fus_unlock_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_24_63:40;
- uint64_t key:24;
- #else
- uint64_t key:24;
- uint64_t reserved_24_63:40;
- #endif
- } s;
- };
- union cvmx_mio_fus_wadr {
- uint64_t u64;
- struct cvmx_mio_fus_wadr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t addr:10;
- #else
- uint64_t addr:10;
- uint64_t reserved_10_63:54;
- #endif
- } s;
- struct cvmx_mio_fus_wadr_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t addr:2;
- #else
- uint64_t addr:2;
- uint64_t reserved_2_63:62;
- #endif
- } cn50xx;
- struct cvmx_mio_fus_wadr_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_3_63:61;
- uint64_t addr:3;
- #else
- uint64_t addr:3;
- uint64_t reserved_3_63:61;
- #endif
- } cn52xx;
- struct cvmx_mio_fus_wadr_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_4_63:60;
- uint64_t addr:4;
- #else
- uint64_t addr:4;
- uint64_t reserved_4_63:60;
- #endif
- } cn61xx;
- };
- union cvmx_mio_gpio_comp {
- uint64_t u64;
- struct cvmx_mio_gpio_comp_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_12_63:52;
- uint64_t pctl:6;
- uint64_t nctl:6;
- #else
- uint64_t nctl:6;
- uint64_t pctl:6;
- uint64_t reserved_12_63:52;
- #endif
- } s;
- };
- union cvmx_mio_ndf_dma_cfg {
- uint64_t u64;
- struct cvmx_mio_ndf_dma_cfg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t en:1;
- uint64_t rw:1;
- uint64_t clr:1;
- uint64_t reserved_60_60:1;
- uint64_t swap32:1;
- uint64_t swap16:1;
- uint64_t swap8:1;
- uint64_t endian:1;
- uint64_t size:20;
- uint64_t adr:36;
- #else
- uint64_t adr:36;
- uint64_t size:20;
- uint64_t endian:1;
- uint64_t swap8:1;
- uint64_t swap16:1;
- uint64_t swap32:1;
- uint64_t reserved_60_60:1;
- uint64_t clr:1;
- uint64_t rw:1;
- uint64_t en:1;
- #endif
- } s;
- };
- union cvmx_mio_ndf_dma_int {
- uint64_t u64;
- struct cvmx_mio_ndf_dma_int_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t done:1;
- #else
- uint64_t done:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_mio_ndf_dma_int_en {
- uint64_t u64;
- struct cvmx_mio_ndf_dma_int_en_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t done:1;
- #else
- uint64_t done:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_mio_pll_ctl {
- uint64_t u64;
- struct cvmx_mio_pll_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_5_63:59;
- uint64_t bw_ctl:5;
- #else
- uint64_t bw_ctl:5;
- uint64_t reserved_5_63:59;
- #endif
- } s;
- };
- union cvmx_mio_pll_setting {
- uint64_t u64;
- struct cvmx_mio_pll_setting_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_17_63:47;
- uint64_t setting:17;
- #else
- uint64_t setting:17;
- uint64_t reserved_17_63:47;
- #endif
- } s;
- };
- union cvmx_mio_ptp_ckout_hi_incr {
- uint64_t u64;
- struct cvmx_mio_ptp_ckout_hi_incr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t nanosec:32;
- uint64_t frnanosec:32;
- #else
- uint64_t frnanosec:32;
- uint64_t nanosec:32;
- #endif
- } s;
- };
- union cvmx_mio_ptp_ckout_lo_incr {
- uint64_t u64;
- struct cvmx_mio_ptp_ckout_lo_incr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t nanosec:32;
- uint64_t frnanosec:32;
- #else
- uint64_t frnanosec:32;
- uint64_t nanosec:32;
- #endif
- } s;
- };
- union cvmx_mio_ptp_ckout_thresh_hi {
- uint64_t u64;
- struct cvmx_mio_ptp_ckout_thresh_hi_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t nanosec:64;
- #else
- uint64_t nanosec:64;
- #endif
- } s;
- };
- union cvmx_mio_ptp_ckout_thresh_lo {
- uint64_t u64;
- struct cvmx_mio_ptp_ckout_thresh_lo_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t frnanosec:32;
- #else
- uint64_t frnanosec:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_mio_ptp_clock_cfg {
- uint64_t u64;
- struct cvmx_mio_ptp_clock_cfg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_42_63:22;
- uint64_t pps:1;
- uint64_t ckout:1;
- uint64_t ext_clk_edge:2;
- uint64_t ckout_out4:1;
- uint64_t pps_out:5;
- uint64_t pps_inv:1;
- uint64_t pps_en:1;
- uint64_t ckout_out:4;
- uint64_t ckout_inv:1;
- uint64_t ckout_en:1;
- uint64_t evcnt_in:6;
- uint64_t evcnt_edge:1;
- uint64_t evcnt_en:1;
- uint64_t tstmp_in:6;
- uint64_t tstmp_edge:1;
- uint64_t tstmp_en:1;
- uint64_t ext_clk_in:6;
- uint64_t ext_clk_en:1;
- uint64_t ptp_en:1;
- #else
- uint64_t ptp_en:1;
- uint64_t ext_clk_en:1;
- uint64_t ext_clk_in:6;
- uint64_t tstmp_en:1;
- uint64_t tstmp_edge:1;
- uint64_t tstmp_in:6;
- uint64_t evcnt_en:1;
- uint64_t evcnt_edge:1;
- uint64_t evcnt_in:6;
- uint64_t ckout_en:1;
- uint64_t ckout_inv:1;
- uint64_t ckout_out:4;
- uint64_t pps_en:1;
- uint64_t pps_inv:1;
- uint64_t pps_out:5;
- uint64_t ckout_out4:1;
- uint64_t ext_clk_edge:2;
- uint64_t ckout:1;
- uint64_t pps:1;
- uint64_t reserved_42_63:22;
- #endif
- } s;
- struct cvmx_mio_ptp_clock_cfg_cn63xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_24_63:40;
- uint64_t evcnt_in:6;
- uint64_t evcnt_edge:1;
- uint64_t evcnt_en:1;
- uint64_t tstmp_in:6;
- uint64_t tstmp_edge:1;
- uint64_t tstmp_en:1;
- uint64_t ext_clk_in:6;
- uint64_t ext_clk_en:1;
- uint64_t ptp_en:1;
- #else
- uint64_t ptp_en:1;
- uint64_t ext_clk_en:1;
- uint64_t ext_clk_in:6;
- uint64_t tstmp_en:1;
- uint64_t tstmp_edge:1;
- uint64_t tstmp_in:6;
- uint64_t evcnt_en:1;
- uint64_t evcnt_edge:1;
- uint64_t evcnt_in:6;
- uint64_t reserved_24_63:40;
- #endif
- } cn63xx;
- struct cvmx_mio_ptp_clock_cfg_cn66xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_40_63:24;
- uint64_t ext_clk_edge:2;
- uint64_t ckout_out4:1;
- uint64_t pps_out:5;
- uint64_t pps_inv:1;
- uint64_t pps_en:1;
- uint64_t ckout_out:4;
- uint64_t ckout_inv:1;
- uint64_t ckout_en:1;
- uint64_t evcnt_in:6;
- uint64_t evcnt_edge:1;
- uint64_t evcnt_en:1;
- uint64_t tstmp_in:6;
- uint64_t tstmp_edge:1;
- uint64_t tstmp_en:1;
- uint64_t ext_clk_in:6;
- uint64_t ext_clk_en:1;
- uint64_t ptp_en:1;
- #else
- uint64_t ptp_en:1;
- uint64_t ext_clk_en:1;
- uint64_t ext_clk_in:6;
- uint64_t tstmp_en:1;
- uint64_t tstmp_edge:1;
- uint64_t tstmp_in:6;
- uint64_t evcnt_en:1;
- uint64_t evcnt_edge:1;
- uint64_t evcnt_in:6;
- uint64_t ckout_en:1;
- uint64_t ckout_inv:1;
- uint64_t ckout_out:4;
- uint64_t pps_en:1;
- uint64_t pps_inv:1;
- uint64_t pps_out:5;
- uint64_t ckout_out4:1;
- uint64_t ext_clk_edge:2;
- uint64_t reserved_40_63:24;
- #endif
- } cn66xx;
- };
- union cvmx_mio_ptp_clock_comp {
- uint64_t u64;
- struct cvmx_mio_ptp_clock_comp_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t nanosec:32;
- uint64_t frnanosec:32;
- #else
- uint64_t frnanosec:32;
- uint64_t nanosec:32;
- #endif
- } s;
- };
- union cvmx_mio_ptp_clock_hi {
- uint64_t u64;
- struct cvmx_mio_ptp_clock_hi_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t nanosec:64;
- #else
- uint64_t nanosec:64;
- #endif
- } s;
- };
- union cvmx_mio_ptp_clock_lo {
- uint64_t u64;
- struct cvmx_mio_ptp_clock_lo_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t frnanosec:32;
- #else
- uint64_t frnanosec:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_mio_ptp_evt_cnt {
- uint64_t u64;
- struct cvmx_mio_ptp_evt_cnt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t cntr:64;
- #else
- uint64_t cntr:64;
- #endif
- } s;
- };
- union cvmx_mio_ptp_phy_1pps_in {
- uint64_t u64;
- struct cvmx_mio_ptp_phy_1pps_in_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_5_63:59;
- uint64_t sel:5;
- #else
- uint64_t sel:5;
- uint64_t reserved_5_63:59;
- #endif
- } s;
- };
- union cvmx_mio_ptp_pps_hi_incr {
- uint64_t u64;
- struct cvmx_mio_ptp_pps_hi_incr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t nanosec:32;
- uint64_t frnanosec:32;
- #else
- uint64_t frnanosec:32;
- uint64_t nanosec:32;
- #endif
- } s;
- };
- union cvmx_mio_ptp_pps_lo_incr {
- uint64_t u64;
- struct cvmx_mio_ptp_pps_lo_incr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t nanosec:32;
- uint64_t frnanosec:32;
- #else
- uint64_t frnanosec:32;
- uint64_t nanosec:32;
- #endif
- } s;
- };
- union cvmx_mio_ptp_pps_thresh_hi {
- uint64_t u64;
- struct cvmx_mio_ptp_pps_thresh_hi_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t nanosec:64;
- #else
- uint64_t nanosec:64;
- #endif
- } s;
- };
- union cvmx_mio_ptp_pps_thresh_lo {
- uint64_t u64;
- struct cvmx_mio_ptp_pps_thresh_lo_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t frnanosec:32;
- #else
- uint64_t frnanosec:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_mio_ptp_timestamp {
- uint64_t u64;
- struct cvmx_mio_ptp_timestamp_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t nanosec:64;
- #else
- uint64_t nanosec:64;
- #endif
- } s;
- };
- union cvmx_mio_qlmx_cfg {
- uint64_t u64;
- struct cvmx_mio_qlmx_cfg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_15_63:49;
- uint64_t prtmode:1;
- uint64_t reserved_12_13:2;
- uint64_t qlm_spd:4;
- uint64_t reserved_4_7:4;
- uint64_t qlm_cfg:4;
- #else
- uint64_t qlm_cfg:4;
- uint64_t reserved_4_7:4;
- uint64_t qlm_spd:4;
- uint64_t reserved_12_13:2;
- uint64_t prtmode:1;
- uint64_t reserved_15_63:49;
- #endif
- } s;
- struct cvmx_mio_qlmx_cfg_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_15_63:49;
- uint64_t prtmode:1;
- uint64_t reserved_12_13:2;
- uint64_t qlm_spd:4;
- uint64_t reserved_2_7:6;
- uint64_t qlm_cfg:2;
- #else
- uint64_t qlm_cfg:2;
- uint64_t reserved_2_7:6;
- uint64_t qlm_spd:4;
- uint64_t reserved_12_13:2;
- uint64_t prtmode:1;
- uint64_t reserved_15_63:49;
- #endif
- } cn61xx;
- struct cvmx_mio_qlmx_cfg_cn66xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_12_63:52;
- uint64_t qlm_spd:4;
- uint64_t reserved_4_7:4;
- uint64_t qlm_cfg:4;
- #else
- uint64_t qlm_cfg:4;
- uint64_t reserved_4_7:4;
- uint64_t qlm_spd:4;
- uint64_t reserved_12_63:52;
- #endif
- } cn66xx;
- struct cvmx_mio_qlmx_cfg_cn68xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_12_63:52;
- uint64_t qlm_spd:4;
- uint64_t reserved_3_7:5;
- uint64_t qlm_cfg:3;
- #else
- uint64_t qlm_cfg:3;
- uint64_t reserved_3_7:5;
- uint64_t qlm_spd:4;
- uint64_t reserved_12_63:52;
- #endif
- } cn68xx;
- };
- union cvmx_mio_rst_boot {
- uint64_t u64;
- struct cvmx_mio_rst_boot_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t chipkill:1;
- uint64_t jtcsrdis:1;
- uint64_t ejtagdis:1;
- uint64_t romen:1;
- uint64_t ckill_ppdis:1;
- uint64_t jt_tstmode:1;
- uint64_t reserved_50_57:8;
- uint64_t lboot_ext:2;
- uint64_t reserved_44_47:4;
- uint64_t qlm4_spd:4;
- uint64_t qlm3_spd:4;
- uint64_t c_mul:6;
- uint64_t pnr_mul:6;
- uint64_t qlm2_spd:4;
- uint64_t qlm1_spd:4;
- uint64_t qlm0_spd:4;
- uint64_t lboot:10;
- uint64_t rboot:1;
- uint64_t rboot_pin:1;
- #else
- uint64_t rboot_pin:1;
- uint64_t rboot:1;
- uint64_t lboot:10;
- uint64_t qlm0_spd:4;
- uint64_t qlm1_spd:4;
- uint64_t qlm2_spd:4;
- uint64_t pnr_mul:6;
- uint64_t c_mul:6;
- uint64_t qlm3_spd:4;
- uint64_t qlm4_spd:4;
- uint64_t reserved_44_47:4;
- uint64_t lboot_ext:2;
- uint64_t reserved_50_57:8;
- uint64_t jt_tstmode:1;
- uint64_t ckill_ppdis:1;
- uint64_t romen:1;
- uint64_t ejtagdis:1;
- uint64_t jtcsrdis:1;
- uint64_t chipkill:1;
- #endif
- } s;
- struct cvmx_mio_rst_boot_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t chipkill:1;
- uint64_t jtcsrdis:1;
- uint64_t ejtagdis:1;
- uint64_t romen:1;
- uint64_t ckill_ppdis:1;
- uint64_t jt_tstmode:1;
- uint64_t reserved_50_57:8;
- uint64_t lboot_ext:2;
- uint64_t reserved_36_47:12;
- uint64_t c_mul:6;
- uint64_t pnr_mul:6;
- uint64_t qlm2_spd:4;
- uint64_t qlm1_spd:4;
- uint64_t qlm0_spd:4;
- uint64_t lboot:10;
- uint64_t rboot:1;
- uint64_t rboot_pin:1;
- #else
- uint64_t rboot_pin:1;
- uint64_t rboot:1;
- uint64_t lboot:10;
- uint64_t qlm0_spd:4;
- uint64_t qlm1_spd:4;
- uint64_t qlm2_spd:4;
- uint64_t pnr_mul:6;
- uint64_t c_mul:6;
- uint64_t reserved_36_47:12;
- uint64_t lboot_ext:2;
- uint64_t reserved_50_57:8;
- uint64_t jt_tstmode:1;
- uint64_t ckill_ppdis:1;
- uint64_t romen:1;
- uint64_t ejtagdis:1;
- uint64_t jtcsrdis:1;
- uint64_t chipkill:1;
- #endif
- } cn61xx;
- struct cvmx_mio_rst_boot_cn63xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_36_63:28;
- uint64_t c_mul:6;
- uint64_t pnr_mul:6;
- uint64_t qlm2_spd:4;
- uint64_t qlm1_spd:4;
- uint64_t qlm0_spd:4;
- uint64_t lboot:10;
- uint64_t rboot:1;
- uint64_t rboot_pin:1;
- #else
- uint64_t rboot_pin:1;
- uint64_t rboot:1;
- uint64_t lboot:10;
- uint64_t qlm0_spd:4;
- uint64_t qlm1_spd:4;
- uint64_t qlm2_spd:4;
- uint64_t pnr_mul:6;
- uint64_t c_mul:6;
- uint64_t reserved_36_63:28;
- #endif
- } cn63xx;
- struct cvmx_mio_rst_boot_cn66xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t chipkill:1;
- uint64_t jtcsrdis:1;
- uint64_t ejtagdis:1;
- uint64_t romen:1;
- uint64_t ckill_ppdis:1;
- uint64_t reserved_50_58:9;
- uint64_t lboot_ext:2;
- uint64_t reserved_36_47:12;
- uint64_t c_mul:6;
- uint64_t pnr_mul:6;
- uint64_t qlm2_spd:4;
- uint64_t qlm1_spd:4;
- uint64_t qlm0_spd:4;
- uint64_t lboot:10;
- uint64_t rboot:1;
- uint64_t rboot_pin:1;
- #else
- uint64_t rboot_pin:1;
- uint64_t rboot:1;
- uint64_t lboot:10;
- uint64_t qlm0_spd:4;
- uint64_t qlm1_spd:4;
- uint64_t qlm2_spd:4;
- uint64_t pnr_mul:6;
- uint64_t c_mul:6;
- uint64_t reserved_36_47:12;
- uint64_t lboot_ext:2;
- uint64_t reserved_50_58:9;
- uint64_t ckill_ppdis:1;
- uint64_t romen:1;
- uint64_t ejtagdis:1;
- uint64_t jtcsrdis:1;
- uint64_t chipkill:1;
- #endif
- } cn66xx;
- struct cvmx_mio_rst_boot_cn68xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_59_63:5;
- uint64_t jt_tstmode:1;
- uint64_t reserved_44_57:14;
- uint64_t qlm4_spd:4;
- uint64_t qlm3_spd:4;
- uint64_t c_mul:6;
- uint64_t pnr_mul:6;
- uint64_t qlm2_spd:4;
- uint64_t qlm1_spd:4;
- uint64_t qlm0_spd:4;
- uint64_t lboot:10;
- uint64_t rboot:1;
- uint64_t rboot_pin:1;
- #else
- uint64_t rboot_pin:1;
- uint64_t rboot:1;
- uint64_t lboot:10;
- uint64_t qlm0_spd:4;
- uint64_t qlm1_spd:4;
- uint64_t qlm2_spd:4;
- uint64_t pnr_mul:6;
- uint64_t c_mul:6;
- uint64_t qlm3_spd:4;
- uint64_t qlm4_spd:4;
- uint64_t reserved_44_57:14;
- uint64_t jt_tstmode:1;
- uint64_t reserved_59_63:5;
- #endif
- } cn68xx;
- struct cvmx_mio_rst_boot_cn68xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_44_63:20;
- uint64_t qlm4_spd:4;
- uint64_t qlm3_spd:4;
- uint64_t c_mul:6;
- uint64_t pnr_mul:6;
- uint64_t qlm2_spd:4;
- uint64_t qlm1_spd:4;
- uint64_t qlm0_spd:4;
- uint64_t lboot:10;
- uint64_t rboot:1;
- uint64_t rboot_pin:1;
- #else
- uint64_t rboot_pin:1;
- uint64_t rboot:1;
- uint64_t lboot:10;
- uint64_t qlm0_spd:4;
- uint64_t qlm1_spd:4;
- uint64_t qlm2_spd:4;
- uint64_t pnr_mul:6;
- uint64_t c_mul:6;
- uint64_t qlm3_spd:4;
- uint64_t qlm4_spd:4;
- uint64_t reserved_44_63:20;
- #endif
- } cn68xxp1;
- };
- union cvmx_mio_rst_cfg {
- uint64_t u64;
- struct cvmx_mio_rst_cfg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_3_63:61;
- uint64_t cntl_clr_bist:1;
- uint64_t warm_clr_bist:1;
- uint64_t soft_clr_bist:1;
- #else
- uint64_t soft_clr_bist:1;
- uint64_t warm_clr_bist:1;
- uint64_t cntl_clr_bist:1;
- uint64_t reserved_3_63:61;
- #endif
- } s;
- struct cvmx_mio_rst_cfg_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t bist_delay:58;
- uint64_t reserved_3_5:3;
- uint64_t cntl_clr_bist:1;
- uint64_t warm_clr_bist:1;
- uint64_t soft_clr_bist:1;
- #else
- uint64_t soft_clr_bist:1;
- uint64_t warm_clr_bist:1;
- uint64_t cntl_clr_bist:1;
- uint64_t reserved_3_5:3;
- uint64_t bist_delay:58;
- #endif
- } cn61xx;
- struct cvmx_mio_rst_cfg_cn63xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t bist_delay:58;
- uint64_t reserved_2_5:4;
- uint64_t warm_clr_bist:1;
- uint64_t soft_clr_bist:1;
- #else
- uint64_t soft_clr_bist:1;
- uint64_t warm_clr_bist:1;
- uint64_t reserved_2_5:4;
- uint64_t bist_delay:58;
- #endif
- } cn63xxp1;
- struct cvmx_mio_rst_cfg_cn68xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t bist_delay:56;
- uint64_t reserved_3_7:5;
- uint64_t cntl_clr_bist:1;
- uint64_t warm_clr_bist:1;
- uint64_t soft_clr_bist:1;
- #else
- uint64_t soft_clr_bist:1;
- uint64_t warm_clr_bist:1;
- uint64_t cntl_clr_bist:1;
- uint64_t reserved_3_7:5;
- uint64_t bist_delay:56;
- #endif
- } cn68xx;
- };
- union cvmx_mio_rst_ckill {
- uint64_t u64;
- struct cvmx_mio_rst_ckill_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_47_63:17;
- uint64_t timer:47;
- #else
- uint64_t timer:47;
- uint64_t reserved_47_63:17;
- #endif
- } s;
- };
- union cvmx_mio_rst_cntlx {
- uint64_t u64;
- struct cvmx_mio_rst_cntlx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_13_63:51;
- uint64_t in_rev_ln:1;
- uint64_t rev_lanes:1;
- uint64_t gen1_only:1;
- uint64_t prst_link:1;
- uint64_t rst_done:1;
- uint64_t rst_link:1;
- uint64_t host_mode:1;
- uint64_t prtmode:2;
- uint64_t rst_drv:1;
- uint64_t rst_rcv:1;
- uint64_t rst_chip:1;
- uint64_t rst_val:1;
- #else
- uint64_t rst_val:1;
- uint64_t rst_chip:1;
- uint64_t rst_rcv:1;
- uint64_t rst_drv:1;
- uint64_t prtmode:2;
- uint64_t host_mode:1;
- uint64_t rst_link:1;
- uint64_t rst_done:1;
- uint64_t prst_link:1;
- uint64_t gen1_only:1;
- uint64_t rev_lanes:1;
- uint64_t in_rev_ln:1;
- uint64_t reserved_13_63:51;
- #endif
- } s;
- struct cvmx_mio_rst_cntlx_cn66xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t prst_link:1;
- uint64_t rst_done:1;
- uint64_t rst_link:1;
- uint64_t host_mode:1;
- uint64_t prtmode:2;
- uint64_t rst_drv:1;
- uint64_t rst_rcv:1;
- uint64_t rst_chip:1;
- uint64_t rst_val:1;
- #else
- uint64_t rst_val:1;
- uint64_t rst_chip:1;
- uint64_t rst_rcv:1;
- uint64_t rst_drv:1;
- uint64_t prtmode:2;
- uint64_t host_mode:1;
- uint64_t rst_link:1;
- uint64_t rst_done:1;
- uint64_t prst_link:1;
- uint64_t reserved_10_63:54;
- #endif
- } cn66xx;
- };
- union cvmx_mio_rst_ctlx {
- uint64_t u64;
- struct cvmx_mio_rst_ctlx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_13_63:51;
- uint64_t in_rev_ln:1;
- uint64_t rev_lanes:1;
- uint64_t gen1_only:1;
- uint64_t prst_link:1;
- uint64_t rst_done:1;
- uint64_t rst_link:1;
- uint64_t host_mode:1;
- uint64_t prtmode:2;
- uint64_t rst_drv:1;
- uint64_t rst_rcv:1;
- uint64_t rst_chip:1;
- uint64_t rst_val:1;
- #else
- uint64_t rst_val:1;
- uint64_t rst_chip:1;
- uint64_t rst_rcv:1;
- uint64_t rst_drv:1;
- uint64_t prtmode:2;
- uint64_t host_mode:1;
- uint64_t rst_link:1;
- uint64_t rst_done:1;
- uint64_t prst_link:1;
- uint64_t gen1_only:1;
- uint64_t rev_lanes:1;
- uint64_t in_rev_ln:1;
- uint64_t reserved_13_63:51;
- #endif
- } s;
- struct cvmx_mio_rst_ctlx_cn63xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t prst_link:1;
- uint64_t rst_done:1;
- uint64_t rst_link:1;
- uint64_t host_mode:1;
- uint64_t prtmode:2;
- uint64_t rst_drv:1;
- uint64_t rst_rcv:1;
- uint64_t rst_chip:1;
- uint64_t rst_val:1;
- #else
- uint64_t rst_val:1;
- uint64_t rst_chip:1;
- uint64_t rst_rcv:1;
- uint64_t rst_drv:1;
- uint64_t prtmode:2;
- uint64_t host_mode:1;
- uint64_t rst_link:1;
- uint64_t rst_done:1;
- uint64_t prst_link:1;
- uint64_t reserved_10_63:54;
- #endif
- } cn63xx;
- struct cvmx_mio_rst_ctlx_cn63xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_9_63:55;
- uint64_t rst_done:1;
- uint64_t rst_link:1;
- uint64_t host_mode:1;
- uint64_t prtmode:2;
- uint64_t rst_drv:1;
- uint64_t rst_rcv:1;
- uint64_t rst_chip:1;
- uint64_t rst_val:1;
- #else
- uint64_t rst_val:1;
- uint64_t rst_chip:1;
- uint64_t rst_rcv:1;
- uint64_t rst_drv:1;
- uint64_t prtmode:2;
- uint64_t host_mode:1;
- uint64_t rst_link:1;
- uint64_t rst_done:1;
- uint64_t reserved_9_63:55;
- #endif
- } cn63xxp1;
- };
- union cvmx_mio_rst_delay {
- uint64_t u64;
- struct cvmx_mio_rst_delay_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t warm_rst_dly:16;
- uint64_t soft_rst_dly:16;
- #else
- uint64_t soft_rst_dly:16;
- uint64_t warm_rst_dly:16;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_mio_rst_int {
- uint64_t u64;
- struct cvmx_mio_rst_int_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t perst1:1;
- uint64_t perst0:1;
- uint64_t reserved_4_7:4;
- uint64_t rst_link3:1;
- uint64_t rst_link2:1;
- uint64_t rst_link1:1;
- uint64_t rst_link0:1;
- #else
- uint64_t rst_link0:1;
- uint64_t rst_link1:1;
- uint64_t rst_link2:1;
- uint64_t rst_link3:1;
- uint64_t reserved_4_7:4;
- uint64_t perst0:1;
- uint64_t perst1:1;
- uint64_t reserved_10_63:54;
- #endif
- } s;
- struct cvmx_mio_rst_int_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t perst1:1;
- uint64_t perst0:1;
- uint64_t reserved_2_7:6;
- uint64_t rst_link1:1;
- uint64_t rst_link0:1;
- #else
- uint64_t rst_link0:1;
- uint64_t rst_link1:1;
- uint64_t reserved_2_7:6;
- uint64_t perst0:1;
- uint64_t perst1:1;
- uint64_t reserved_10_63:54;
- #endif
- } cn61xx;
- };
- union cvmx_mio_rst_int_en {
- uint64_t u64;
- struct cvmx_mio_rst_int_en_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t perst1:1;
- uint64_t perst0:1;
- uint64_t reserved_4_7:4;
- uint64_t rst_link3:1;
- uint64_t rst_link2:1;
- uint64_t rst_link1:1;
- uint64_t rst_link0:1;
- #else
- uint64_t rst_link0:1;
- uint64_t rst_link1:1;
- uint64_t rst_link2:1;
- uint64_t rst_link3:1;
- uint64_t reserved_4_7:4;
- uint64_t perst0:1;
- uint64_t perst1:1;
- uint64_t reserved_10_63:54;
- #endif
- } s;
- struct cvmx_mio_rst_int_en_cn61xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t perst1:1;
- uint64_t perst0:1;
- uint64_t reserved_2_7:6;
- uint64_t rst_link1:1;
- uint64_t rst_link0:1;
- #else
- uint64_t rst_link0:1;
- uint64_t rst_link1:1;
- uint64_t reserved_2_7:6;
- uint64_t perst0:1;
- uint64_t perst1:1;
- uint64_t reserved_10_63:54;
- #endif
- } cn61xx;
- };
- union cvmx_mio_twsx_int {
- uint64_t u64;
- struct cvmx_mio_twsx_int_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_12_63:52;
- uint64_t scl:1;
- uint64_t sda:1;
- uint64_t scl_ovr:1;
- uint64_t sda_ovr:1;
- uint64_t reserved_7_7:1;
- uint64_t core_en:1;
- uint64_t ts_en:1;
- uint64_t st_en:1;
- uint64_t reserved_3_3:1;
- uint64_t core_int:1;
- uint64_t ts_int:1;
- uint64_t st_int:1;
- #else
- uint64_t st_int:1;
- uint64_t ts_int:1;
- uint64_t core_int:1;
- uint64_t reserved_3_3:1;
- uint64_t st_en:1;
- uint64_t ts_en:1;
- uint64_t core_en:1;
- uint64_t reserved_7_7:1;
- uint64_t sda_ovr:1;
- uint64_t scl_ovr:1;
- uint64_t sda:1;
- uint64_t scl:1;
- uint64_t reserved_12_63:52;
- #endif
- } s;
- struct cvmx_mio_twsx_int_cn38xxp2 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_7_63:57;
- uint64_t core_en:1;
- uint64_t ts_en:1;
- uint64_t st_en:1;
- uint64_t reserved_3_3:1;
- uint64_t core_int:1;
- uint64_t ts_int:1;
- uint64_t st_int:1;
- #else
- uint64_t st_int:1;
- uint64_t ts_int:1;
- uint64_t core_int:1;
- uint64_t reserved_3_3:1;
- uint64_t st_en:1;
- uint64_t ts_en:1;
- uint64_t core_en:1;
- uint64_t reserved_7_63:57;
- #endif
- } cn38xxp2;
- };
- union cvmx_mio_twsx_sw_twsi {
- uint64_t u64;
- struct cvmx_mio_twsx_sw_twsi_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t v:1;
- uint64_t slonly:1;
- uint64_t eia:1;
- uint64_t op:4;
- uint64_t r:1;
- uint64_t sovr:1;
- uint64_t size:3;
- uint64_t scr:2;
- uint64_t a:10;
- uint64_t ia:5;
- uint64_t eop_ia:3;
- uint64_t d:32;
- #else
- uint64_t d:32;
- uint64_t eop_ia:3;
- uint64_t ia:5;
- uint64_t a:10;
- uint64_t scr:2;
- uint64_t size:3;
- uint64_t sovr:1;
- uint64_t r:1;
- uint64_t op:4;
- uint64_t eia:1;
- uint64_t slonly:1;
- uint64_t v:1;
- #endif
- } s;
- };
- union cvmx_mio_twsx_sw_twsi_ext {
- uint64_t u64;
- struct cvmx_mio_twsx_sw_twsi_ext_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_40_63:24;
- uint64_t ia:8;
- uint64_t d:32;
- #else
- uint64_t d:32;
- uint64_t ia:8;
- uint64_t reserved_40_63:24;
- #endif
- } s;
- };
- union cvmx_mio_twsx_twsi_sw {
- uint64_t u64;
- struct cvmx_mio_twsx_twsi_sw_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t v:2;
- uint64_t reserved_32_61:30;
- uint64_t d:32;
- #else
- uint64_t d:32;
- uint64_t reserved_32_61:30;
- uint64_t v:2;
- #endif
- } s;
- };
- union cvmx_mio_uartx_dlh {
- uint64_t u64;
- struct cvmx_mio_uartx_dlh_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t dlh:8;
- #else
- uint64_t dlh:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uartx_dll {
- uint64_t u64;
- struct cvmx_mio_uartx_dll_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t dll:8;
- #else
- uint64_t dll:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uartx_far {
- uint64_t u64;
- struct cvmx_mio_uartx_far_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t far:1;
- #else
- uint64_t far:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_mio_uartx_fcr {
- uint64_t u64;
- struct cvmx_mio_uartx_fcr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t rxtrig:2;
- uint64_t txtrig:2;
- uint64_t reserved_3_3:1;
- uint64_t txfr:1;
- uint64_t rxfr:1;
- uint64_t en:1;
- #else
- uint64_t en:1;
- uint64_t rxfr:1;
- uint64_t txfr:1;
- uint64_t reserved_3_3:1;
- uint64_t txtrig:2;
- uint64_t rxtrig:2;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uartx_htx {
- uint64_t u64;
- struct cvmx_mio_uartx_htx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t htx:1;
- #else
- uint64_t htx:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_mio_uartx_ier {
- uint64_t u64;
- struct cvmx_mio_uartx_ier_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t ptime:1;
- uint64_t reserved_4_6:3;
- uint64_t edssi:1;
- uint64_t elsi:1;
- uint64_t etbei:1;
- uint64_t erbfi:1;
- #else
- uint64_t erbfi:1;
- uint64_t etbei:1;
- uint64_t elsi:1;
- uint64_t edssi:1;
- uint64_t reserved_4_6:3;
- uint64_t ptime:1;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uartx_iir {
- uint64_t u64;
- struct cvmx_mio_uartx_iir_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t fen:2;
- uint64_t reserved_4_5:2;
- uint64_t iid:4;
- #else
- uint64_t iid:4;
- uint64_t reserved_4_5:2;
- uint64_t fen:2;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uartx_lcr {
- uint64_t u64;
- struct cvmx_mio_uartx_lcr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t dlab:1;
- uint64_t brk:1;
- uint64_t reserved_5_5:1;
- uint64_t eps:1;
- uint64_t pen:1;
- uint64_t stop:1;
- uint64_t cls:2;
- #else
- uint64_t cls:2;
- uint64_t stop:1;
- uint64_t pen:1;
- uint64_t eps:1;
- uint64_t reserved_5_5:1;
- uint64_t brk:1;
- uint64_t dlab:1;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uartx_lsr {
- uint64_t u64;
- struct cvmx_mio_uartx_lsr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t ferr:1;
- uint64_t temt:1;
- uint64_t thre:1;
- uint64_t bi:1;
- uint64_t fe:1;
- uint64_t pe:1;
- uint64_t oe:1;
- uint64_t dr:1;
- #else
- uint64_t dr:1;
- uint64_t oe:1;
- uint64_t pe:1;
- uint64_t fe:1;
- uint64_t bi:1;
- uint64_t thre:1;
- uint64_t temt:1;
- uint64_t ferr:1;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uartx_mcr {
- uint64_t u64;
- struct cvmx_mio_uartx_mcr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_6_63:58;
- uint64_t afce:1;
- uint64_t loop:1;
- uint64_t out2:1;
- uint64_t out1:1;
- uint64_t rts:1;
- uint64_t dtr:1;
- #else
- uint64_t dtr:1;
- uint64_t rts:1;
- uint64_t out1:1;
- uint64_t out2:1;
- uint64_t loop:1;
- uint64_t afce:1;
- uint64_t reserved_6_63:58;
- #endif
- } s;
- };
- union cvmx_mio_uartx_msr {
- uint64_t u64;
- struct cvmx_mio_uartx_msr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t dcd:1;
- uint64_t ri:1;
- uint64_t dsr:1;
- uint64_t cts:1;
- uint64_t ddcd:1;
- uint64_t teri:1;
- uint64_t ddsr:1;
- uint64_t dcts:1;
- #else
- uint64_t dcts:1;
- uint64_t ddsr:1;
- uint64_t teri:1;
- uint64_t ddcd:1;
- uint64_t cts:1;
- uint64_t dsr:1;
- uint64_t ri:1;
- uint64_t dcd:1;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uartx_rbr {
- uint64_t u64;
- struct cvmx_mio_uartx_rbr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t rbr:8;
- #else
- uint64_t rbr:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uartx_rfl {
- uint64_t u64;
- struct cvmx_mio_uartx_rfl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_7_63:57;
- uint64_t rfl:7;
- #else
- uint64_t rfl:7;
- uint64_t reserved_7_63:57;
- #endif
- } s;
- };
- union cvmx_mio_uartx_rfw {
- uint64_t u64;
- struct cvmx_mio_uartx_rfw_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t rffe:1;
- uint64_t rfpe:1;
- uint64_t rfwd:8;
- #else
- uint64_t rfwd:8;
- uint64_t rfpe:1;
- uint64_t rffe:1;
- uint64_t reserved_10_63:54;
- #endif
- } s;
- };
- union cvmx_mio_uartx_sbcr {
- uint64_t u64;
- struct cvmx_mio_uartx_sbcr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t sbcr:1;
- #else
- uint64_t sbcr:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_mio_uartx_scr {
- uint64_t u64;
- struct cvmx_mio_uartx_scr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t scr:8;
- #else
- uint64_t scr:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uartx_sfe {
- uint64_t u64;
- struct cvmx_mio_uartx_sfe_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t sfe:1;
- #else
- uint64_t sfe:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_mio_uartx_srr {
- uint64_t u64;
- struct cvmx_mio_uartx_srr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_3_63:61;
- uint64_t stfr:1;
- uint64_t srfr:1;
- uint64_t usr:1;
- #else
- uint64_t usr:1;
- uint64_t srfr:1;
- uint64_t stfr:1;
- uint64_t reserved_3_63:61;
- #endif
- } s;
- };
- union cvmx_mio_uartx_srt {
- uint64_t u64;
- struct cvmx_mio_uartx_srt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t srt:2;
- #else
- uint64_t srt:2;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- };
- union cvmx_mio_uartx_srts {
- uint64_t u64;
- struct cvmx_mio_uartx_srts_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t srts:1;
- #else
- uint64_t srts:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_mio_uartx_stt {
- uint64_t u64;
- struct cvmx_mio_uartx_stt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t stt:2;
- #else
- uint64_t stt:2;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- };
- union cvmx_mio_uartx_tfl {
- uint64_t u64;
- struct cvmx_mio_uartx_tfl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_7_63:57;
- uint64_t tfl:7;
- #else
- uint64_t tfl:7;
- uint64_t reserved_7_63:57;
- #endif
- } s;
- };
- union cvmx_mio_uartx_tfr {
- uint64_t u64;
- struct cvmx_mio_uartx_tfr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t tfr:8;
- #else
- uint64_t tfr:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uartx_thr {
- uint64_t u64;
- struct cvmx_mio_uartx_thr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t thr:8;
- #else
- uint64_t thr:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uartx_usr {
- uint64_t u64;
- struct cvmx_mio_uartx_usr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_5_63:59;
- uint64_t rff:1;
- uint64_t rfne:1;
- uint64_t tfe:1;
- uint64_t tfnf:1;
- uint64_t busy:1;
- #else
- uint64_t busy:1;
- uint64_t tfnf:1;
- uint64_t tfe:1;
- uint64_t rfne:1;
- uint64_t rff:1;
- uint64_t reserved_5_63:59;
- #endif
- } s;
- };
- union cvmx_mio_uart2_dlh {
- uint64_t u64;
- struct cvmx_mio_uart2_dlh_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t dlh:8;
- #else
- uint64_t dlh:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uart2_dll {
- uint64_t u64;
- struct cvmx_mio_uart2_dll_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t dll:8;
- #else
- uint64_t dll:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uart2_far {
- uint64_t u64;
- struct cvmx_mio_uart2_far_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t far:1;
- #else
- uint64_t far:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_mio_uart2_fcr {
- uint64_t u64;
- struct cvmx_mio_uart2_fcr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t rxtrig:2;
- uint64_t txtrig:2;
- uint64_t reserved_3_3:1;
- uint64_t txfr:1;
- uint64_t rxfr:1;
- uint64_t en:1;
- #else
- uint64_t en:1;
- uint64_t rxfr:1;
- uint64_t txfr:1;
- uint64_t reserved_3_3:1;
- uint64_t txtrig:2;
- uint64_t rxtrig:2;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uart2_htx {
- uint64_t u64;
- struct cvmx_mio_uart2_htx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t htx:1;
- #else
- uint64_t htx:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_mio_uart2_ier {
- uint64_t u64;
- struct cvmx_mio_uart2_ier_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t ptime:1;
- uint64_t reserved_4_6:3;
- uint64_t edssi:1;
- uint64_t elsi:1;
- uint64_t etbei:1;
- uint64_t erbfi:1;
- #else
- uint64_t erbfi:1;
- uint64_t etbei:1;
- uint64_t elsi:1;
- uint64_t edssi:1;
- uint64_t reserved_4_6:3;
- uint64_t ptime:1;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uart2_iir {
- uint64_t u64;
- struct cvmx_mio_uart2_iir_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t fen:2;
- uint64_t reserved_4_5:2;
- uint64_t iid:4;
- #else
- uint64_t iid:4;
- uint64_t reserved_4_5:2;
- uint64_t fen:2;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uart2_lcr {
- uint64_t u64;
- struct cvmx_mio_uart2_lcr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t dlab:1;
- uint64_t brk:1;
- uint64_t reserved_5_5:1;
- uint64_t eps:1;
- uint64_t pen:1;
- uint64_t stop:1;
- uint64_t cls:2;
- #else
- uint64_t cls:2;
- uint64_t stop:1;
- uint64_t pen:1;
- uint64_t eps:1;
- uint64_t reserved_5_5:1;
- uint64_t brk:1;
- uint64_t dlab:1;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uart2_lsr {
- uint64_t u64;
- struct cvmx_mio_uart2_lsr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t ferr:1;
- uint64_t temt:1;
- uint64_t thre:1;
- uint64_t bi:1;
- uint64_t fe:1;
- uint64_t pe:1;
- uint64_t oe:1;
- uint64_t dr:1;
- #else
- uint64_t dr:1;
- uint64_t oe:1;
- uint64_t pe:1;
- uint64_t fe:1;
- uint64_t bi:1;
- uint64_t thre:1;
- uint64_t temt:1;
- uint64_t ferr:1;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uart2_mcr {
- uint64_t u64;
- struct cvmx_mio_uart2_mcr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_6_63:58;
- uint64_t afce:1;
- uint64_t loop:1;
- uint64_t out2:1;
- uint64_t out1:1;
- uint64_t rts:1;
- uint64_t dtr:1;
- #else
- uint64_t dtr:1;
- uint64_t rts:1;
- uint64_t out1:1;
- uint64_t out2:1;
- uint64_t loop:1;
- uint64_t afce:1;
- uint64_t reserved_6_63:58;
- #endif
- } s;
- };
- union cvmx_mio_uart2_msr {
- uint64_t u64;
- struct cvmx_mio_uart2_msr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t dcd:1;
- uint64_t ri:1;
- uint64_t dsr:1;
- uint64_t cts:1;
- uint64_t ddcd:1;
- uint64_t teri:1;
- uint64_t ddsr:1;
- uint64_t dcts:1;
- #else
- uint64_t dcts:1;
- uint64_t ddsr:1;
- uint64_t teri:1;
- uint64_t ddcd:1;
- uint64_t cts:1;
- uint64_t dsr:1;
- uint64_t ri:1;
- uint64_t dcd:1;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uart2_rbr {
- uint64_t u64;
- struct cvmx_mio_uart2_rbr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t rbr:8;
- #else
- uint64_t rbr:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uart2_rfl {
- uint64_t u64;
- struct cvmx_mio_uart2_rfl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_7_63:57;
- uint64_t rfl:7;
- #else
- uint64_t rfl:7;
- uint64_t reserved_7_63:57;
- #endif
- } s;
- };
- union cvmx_mio_uart2_rfw {
- uint64_t u64;
- struct cvmx_mio_uart2_rfw_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t rffe:1;
- uint64_t rfpe:1;
- uint64_t rfwd:8;
- #else
- uint64_t rfwd:8;
- uint64_t rfpe:1;
- uint64_t rffe:1;
- uint64_t reserved_10_63:54;
- #endif
- } s;
- };
- union cvmx_mio_uart2_sbcr {
- uint64_t u64;
- struct cvmx_mio_uart2_sbcr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t sbcr:1;
- #else
- uint64_t sbcr:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_mio_uart2_scr {
- uint64_t u64;
- struct cvmx_mio_uart2_scr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t scr:8;
- #else
- uint64_t scr:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uart2_sfe {
- uint64_t u64;
- struct cvmx_mio_uart2_sfe_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t sfe:1;
- #else
- uint64_t sfe:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_mio_uart2_srr {
- uint64_t u64;
- struct cvmx_mio_uart2_srr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_3_63:61;
- uint64_t stfr:1;
- uint64_t srfr:1;
- uint64_t usr:1;
- #else
- uint64_t usr:1;
- uint64_t srfr:1;
- uint64_t stfr:1;
- uint64_t reserved_3_63:61;
- #endif
- } s;
- };
- union cvmx_mio_uart2_srt {
- uint64_t u64;
- struct cvmx_mio_uart2_srt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t srt:2;
- #else
- uint64_t srt:2;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- };
- union cvmx_mio_uart2_srts {
- uint64_t u64;
- struct cvmx_mio_uart2_srts_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t srts:1;
- #else
- uint64_t srts:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_mio_uart2_stt {
- uint64_t u64;
- struct cvmx_mio_uart2_stt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t stt:2;
- #else
- uint64_t stt:2;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- };
- union cvmx_mio_uart2_tfl {
- uint64_t u64;
- struct cvmx_mio_uart2_tfl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_7_63:57;
- uint64_t tfl:7;
- #else
- uint64_t tfl:7;
- uint64_t reserved_7_63:57;
- #endif
- } s;
- };
- union cvmx_mio_uart2_tfr {
- uint64_t u64;
- struct cvmx_mio_uart2_tfr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t tfr:8;
- #else
- uint64_t tfr:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uart2_thr {
- uint64_t u64;
- struct cvmx_mio_uart2_thr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t thr:8;
- #else
- uint64_t thr:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_mio_uart2_usr {
- uint64_t u64;
- struct cvmx_mio_uart2_usr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_5_63:59;
- uint64_t rff:1;
- uint64_t rfne:1;
- uint64_t tfe:1;
- uint64_t tfnf:1;
- uint64_t busy:1;
- #else
- uint64_t busy:1;
- uint64_t tfnf:1;
- uint64_t tfe:1;
- uint64_t rfne:1;
- uint64_t rff:1;
- uint64_t reserved_5_63:59;
- #endif
- } s;
- };
- #endif
|