cvmx-mio-defs.h 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: [email protected]
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_MIO_DEFS_H__
  28. #define __CVMX_MIO_DEFS_H__
  29. #define CVMX_MIO_BOOT_BIST_STAT (CVMX_ADD_IO_SEG(0x00011800000000F8ull))
  30. #define CVMX_MIO_BOOT_COMP (CVMX_ADD_IO_SEG(0x00011800000000B8ull))
  31. #define CVMX_MIO_BOOT_DMA_CFGX(offset) (CVMX_ADD_IO_SEG(0x0001180000000100ull) + ((offset) & 3) * 8)
  32. #define CVMX_MIO_BOOT_DMA_INTX(offset) (CVMX_ADD_IO_SEG(0x0001180000000138ull) + ((offset) & 3) * 8)
  33. #define CVMX_MIO_BOOT_DMA_INT_ENX(offset) (CVMX_ADD_IO_SEG(0x0001180000000150ull) + ((offset) & 3) * 8)
  34. #define CVMX_MIO_BOOT_DMA_TIMX(offset) (CVMX_ADD_IO_SEG(0x0001180000000120ull) + ((offset) & 3) * 8)
  35. #define CVMX_MIO_BOOT_ERR (CVMX_ADD_IO_SEG(0x00011800000000A0ull))
  36. #define CVMX_MIO_BOOT_INT (CVMX_ADD_IO_SEG(0x00011800000000A8ull))
  37. #define CVMX_MIO_BOOT_LOC_ADR (CVMX_ADD_IO_SEG(0x0001180000000090ull))
  38. #define CVMX_MIO_BOOT_LOC_CFGX(offset) (CVMX_ADD_IO_SEG(0x0001180000000080ull) + ((offset) & 1) * 8)
  39. #define CVMX_MIO_BOOT_LOC_DAT (CVMX_ADD_IO_SEG(0x0001180000000098ull))
  40. #define CVMX_MIO_BOOT_PIN_DEFS (CVMX_ADD_IO_SEG(0x00011800000000C0ull))
  41. #define CVMX_MIO_BOOT_REG_CFGX(offset) (CVMX_ADD_IO_SEG(0x0001180000000000ull) + ((offset) & 7) * 8)
  42. #define CVMX_MIO_BOOT_REG_TIMX(offset) (CVMX_ADD_IO_SEG(0x0001180000000040ull) + ((offset) & 7) * 8)
  43. #define CVMX_MIO_BOOT_THR (CVMX_ADD_IO_SEG(0x00011800000000B0ull))
  44. #define CVMX_MIO_EMM_BUF_DAT (CVMX_ADD_IO_SEG(0x00011800000020E8ull))
  45. #define CVMX_MIO_EMM_BUF_IDX (CVMX_ADD_IO_SEG(0x00011800000020E0ull))
  46. #define CVMX_MIO_EMM_CFG (CVMX_ADD_IO_SEG(0x0001180000002000ull))
  47. #define CVMX_MIO_EMM_CMD (CVMX_ADD_IO_SEG(0x0001180000002058ull))
  48. #define CVMX_MIO_EMM_DMA (CVMX_ADD_IO_SEG(0x0001180000002050ull))
  49. #define CVMX_MIO_EMM_INT (CVMX_ADD_IO_SEG(0x0001180000002078ull))
  50. #define CVMX_MIO_EMM_INT_EN (CVMX_ADD_IO_SEG(0x0001180000002080ull))
  51. #define CVMX_MIO_EMM_MODEX(offset) (CVMX_ADD_IO_SEG(0x0001180000002008ull) + ((offset) & 3) * 8)
  52. #define CVMX_MIO_EMM_RCA (CVMX_ADD_IO_SEG(0x00011800000020A0ull))
  53. #define CVMX_MIO_EMM_RSP_HI (CVMX_ADD_IO_SEG(0x0001180000002070ull))
  54. #define CVMX_MIO_EMM_RSP_LO (CVMX_ADD_IO_SEG(0x0001180000002068ull))
  55. #define CVMX_MIO_EMM_RSP_STS (CVMX_ADD_IO_SEG(0x0001180000002060ull))
  56. #define CVMX_MIO_EMM_SAMPLE (CVMX_ADD_IO_SEG(0x0001180000002090ull))
  57. #define CVMX_MIO_EMM_STS_MASK (CVMX_ADD_IO_SEG(0x0001180000002098ull))
  58. #define CVMX_MIO_EMM_SWITCH (CVMX_ADD_IO_SEG(0x0001180000002048ull))
  59. #define CVMX_MIO_EMM_WDOG (CVMX_ADD_IO_SEG(0x0001180000002088ull))
  60. #define CVMX_MIO_FUS_BNK_DATX(offset) (CVMX_ADD_IO_SEG(0x0001180000001520ull) + ((offset) & 3) * 8)
  61. #define CVMX_MIO_FUS_DAT0 (CVMX_ADD_IO_SEG(0x0001180000001400ull))
  62. #define CVMX_MIO_FUS_DAT1 (CVMX_ADD_IO_SEG(0x0001180000001408ull))
  63. #define CVMX_MIO_FUS_DAT2 (CVMX_ADD_IO_SEG(0x0001180000001410ull))
  64. #define CVMX_MIO_FUS_DAT3 (CVMX_ADD_IO_SEG(0x0001180000001418ull))
  65. #define CVMX_MIO_FUS_EMA (CVMX_ADD_IO_SEG(0x0001180000001550ull))
  66. #define CVMX_MIO_FUS_PDF (CVMX_ADD_IO_SEG(0x0001180000001420ull))
  67. #define CVMX_MIO_FUS_PLL (CVMX_ADD_IO_SEG(0x0001180000001580ull))
  68. #define CVMX_MIO_FUS_PROG (CVMX_ADD_IO_SEG(0x0001180000001510ull))
  69. #define CVMX_MIO_FUS_PROG_TIMES (CVMX_ADD_IO_SEG(0x0001180000001518ull))
  70. #define CVMX_MIO_FUS_RCMD (CVMX_ADD_IO_SEG(0x0001180000001500ull))
  71. #define CVMX_MIO_FUS_READ_TIMES (CVMX_ADD_IO_SEG(0x0001180000001570ull))
  72. #define CVMX_MIO_FUS_REPAIR_RES0 (CVMX_ADD_IO_SEG(0x0001180000001558ull))
  73. #define CVMX_MIO_FUS_REPAIR_RES1 (CVMX_ADD_IO_SEG(0x0001180000001560ull))
  74. #define CVMX_MIO_FUS_REPAIR_RES2 (CVMX_ADD_IO_SEG(0x0001180000001568ull))
  75. #define CVMX_MIO_FUS_SPR_REPAIR_RES (CVMX_ADD_IO_SEG(0x0001180000001548ull))
  76. #define CVMX_MIO_FUS_SPR_REPAIR_SUM (CVMX_ADD_IO_SEG(0x0001180000001540ull))
  77. #define CVMX_MIO_FUS_TGG (CVMX_ADD_IO_SEG(0x0001180000001428ull))
  78. #define CVMX_MIO_FUS_UNLOCK (CVMX_ADD_IO_SEG(0x0001180000001578ull))
  79. #define CVMX_MIO_FUS_WADR (CVMX_ADD_IO_SEG(0x0001180000001508ull))
  80. #define CVMX_MIO_GPIO_COMP (CVMX_ADD_IO_SEG(0x00011800000000C8ull))
  81. #define CVMX_MIO_NDF_DMA_CFG (CVMX_ADD_IO_SEG(0x0001180000000168ull))
  82. #define CVMX_MIO_NDF_DMA_INT (CVMX_ADD_IO_SEG(0x0001180000000170ull))
  83. #define CVMX_MIO_NDF_DMA_INT_EN (CVMX_ADD_IO_SEG(0x0001180000000178ull))
  84. #define CVMX_MIO_PLL_CTL (CVMX_ADD_IO_SEG(0x0001180000001448ull))
  85. #define CVMX_MIO_PLL_SETTING (CVMX_ADD_IO_SEG(0x0001180000001440ull))
  86. #define CVMX_MIO_PTP_CKOUT_HI_INCR (CVMX_ADD_IO_SEG(0x0001070000000F40ull))
  87. #define CVMX_MIO_PTP_CKOUT_LO_INCR (CVMX_ADD_IO_SEG(0x0001070000000F48ull))
  88. #define CVMX_MIO_PTP_CKOUT_THRESH_HI (CVMX_ADD_IO_SEG(0x0001070000000F38ull))
  89. #define CVMX_MIO_PTP_CKOUT_THRESH_LO (CVMX_ADD_IO_SEG(0x0001070000000F30ull))
  90. #define CVMX_MIO_PTP_CLOCK_CFG (CVMX_ADD_IO_SEG(0x0001070000000F00ull))
  91. #define CVMX_MIO_PTP_CLOCK_COMP (CVMX_ADD_IO_SEG(0x0001070000000F18ull))
  92. #define CVMX_MIO_PTP_CLOCK_HI (CVMX_ADD_IO_SEG(0x0001070000000F10ull))
  93. #define CVMX_MIO_PTP_CLOCK_LO (CVMX_ADD_IO_SEG(0x0001070000000F08ull))
  94. #define CVMX_MIO_PTP_EVT_CNT (CVMX_ADD_IO_SEG(0x0001070000000F28ull))
  95. #define CVMX_MIO_PTP_PHY_1PPS_IN (CVMX_ADD_IO_SEG(0x0001070000000F70ull))
  96. #define CVMX_MIO_PTP_PPS_HI_INCR (CVMX_ADD_IO_SEG(0x0001070000000F60ull))
  97. #define CVMX_MIO_PTP_PPS_LO_INCR (CVMX_ADD_IO_SEG(0x0001070000000F68ull))
  98. #define CVMX_MIO_PTP_PPS_THRESH_HI (CVMX_ADD_IO_SEG(0x0001070000000F58ull))
  99. #define CVMX_MIO_PTP_PPS_THRESH_LO (CVMX_ADD_IO_SEG(0x0001070000000F50ull))
  100. #define CVMX_MIO_PTP_TIMESTAMP (CVMX_ADD_IO_SEG(0x0001070000000F20ull))
  101. #define CVMX_MIO_QLMX_CFG(offset) (CVMX_ADD_IO_SEG(0x0001180000001590ull) + ((offset) & 7) * 8)
  102. #define CVMX_MIO_RST_BOOT (CVMX_ADD_IO_SEG(0x0001180000001600ull))
  103. #define CVMX_MIO_RST_CFG (CVMX_ADD_IO_SEG(0x0001180000001610ull))
  104. #define CVMX_MIO_RST_CKILL (CVMX_ADD_IO_SEG(0x0001180000001638ull))
  105. #define CVMX_MIO_RST_CNTLX(offset) (CVMX_ADD_IO_SEG(0x0001180000001648ull) + ((offset) & 3) * 8)
  106. #define CVMX_MIO_RST_CTLX(offset) (CVMX_ADD_IO_SEG(0x0001180000001618ull) + ((offset) & 1) * 8)
  107. #define CVMX_MIO_RST_DELAY (CVMX_ADD_IO_SEG(0x0001180000001608ull))
  108. #define CVMX_MIO_RST_INT (CVMX_ADD_IO_SEG(0x0001180000001628ull))
  109. #define CVMX_MIO_RST_INT_EN (CVMX_ADD_IO_SEG(0x0001180000001630ull))
  110. #define CVMX_MIO_TWSX_INT(offset) (CVMX_ADD_IO_SEG(0x0001180000001010ull) + ((offset) & 1) * 512)
  111. #define CVMX_MIO_TWSX_SW_TWSI(offset) (CVMX_ADD_IO_SEG(0x0001180000001000ull) + ((offset) & 1) * 512)
  112. #define CVMX_MIO_TWSX_SW_TWSI_EXT(offset) (CVMX_ADD_IO_SEG(0x0001180000001018ull) + ((offset) & 1) * 512)
  113. #define CVMX_MIO_TWSX_TWSI_SW(offset) (CVMX_ADD_IO_SEG(0x0001180000001008ull) + ((offset) & 1) * 512)
  114. #define CVMX_MIO_UART2_DLH (CVMX_ADD_IO_SEG(0x0001180000000488ull))
  115. #define CVMX_MIO_UART2_DLL (CVMX_ADD_IO_SEG(0x0001180000000480ull))
  116. #define CVMX_MIO_UART2_FAR (CVMX_ADD_IO_SEG(0x0001180000000520ull))
  117. #define CVMX_MIO_UART2_FCR (CVMX_ADD_IO_SEG(0x0001180000000450ull))
  118. #define CVMX_MIO_UART2_HTX (CVMX_ADD_IO_SEG(0x0001180000000708ull))
  119. #define CVMX_MIO_UART2_IER (CVMX_ADD_IO_SEG(0x0001180000000408ull))
  120. #define CVMX_MIO_UART2_IIR (CVMX_ADD_IO_SEG(0x0001180000000410ull))
  121. #define CVMX_MIO_UART2_LCR (CVMX_ADD_IO_SEG(0x0001180000000418ull))
  122. #define CVMX_MIO_UART2_LSR (CVMX_ADD_IO_SEG(0x0001180000000428ull))
  123. #define CVMX_MIO_UART2_MCR (CVMX_ADD_IO_SEG(0x0001180000000420ull))
  124. #define CVMX_MIO_UART2_MSR (CVMX_ADD_IO_SEG(0x0001180000000430ull))
  125. #define CVMX_MIO_UART2_RBR (CVMX_ADD_IO_SEG(0x0001180000000400ull))
  126. #define CVMX_MIO_UART2_RFL (CVMX_ADD_IO_SEG(0x0001180000000608ull))
  127. #define CVMX_MIO_UART2_RFW (CVMX_ADD_IO_SEG(0x0001180000000530ull))
  128. #define CVMX_MIO_UART2_SBCR (CVMX_ADD_IO_SEG(0x0001180000000620ull))
  129. #define CVMX_MIO_UART2_SCR (CVMX_ADD_IO_SEG(0x0001180000000438ull))
  130. #define CVMX_MIO_UART2_SFE (CVMX_ADD_IO_SEG(0x0001180000000630ull))
  131. #define CVMX_MIO_UART2_SRR (CVMX_ADD_IO_SEG(0x0001180000000610ull))
  132. #define CVMX_MIO_UART2_SRT (CVMX_ADD_IO_SEG(0x0001180000000638ull))
  133. #define CVMX_MIO_UART2_SRTS (CVMX_ADD_IO_SEG(0x0001180000000618ull))
  134. #define CVMX_MIO_UART2_STT (CVMX_ADD_IO_SEG(0x0001180000000700ull))
  135. #define CVMX_MIO_UART2_TFL (CVMX_ADD_IO_SEG(0x0001180000000600ull))
  136. #define CVMX_MIO_UART2_TFR (CVMX_ADD_IO_SEG(0x0001180000000528ull))
  137. #define CVMX_MIO_UART2_THR (CVMX_ADD_IO_SEG(0x0001180000000440ull))
  138. #define CVMX_MIO_UART2_USR (CVMX_ADD_IO_SEG(0x0001180000000538ull))
  139. #define CVMX_MIO_UARTX_DLH(offset) (CVMX_ADD_IO_SEG(0x0001180000000888ull) + ((offset) & 1) * 1024)
  140. #define CVMX_MIO_UARTX_DLL(offset) (CVMX_ADD_IO_SEG(0x0001180000000880ull) + ((offset) & 1) * 1024)
  141. #define CVMX_MIO_UARTX_FAR(offset) (CVMX_ADD_IO_SEG(0x0001180000000920ull) + ((offset) & 1) * 1024)
  142. #define CVMX_MIO_UARTX_FCR(offset) (CVMX_ADD_IO_SEG(0x0001180000000850ull) + ((offset) & 1) * 1024)
  143. #define CVMX_MIO_UARTX_HTX(offset) (CVMX_ADD_IO_SEG(0x0001180000000B08ull) + ((offset) & 1) * 1024)
  144. #define CVMX_MIO_UARTX_IER(offset) (CVMX_ADD_IO_SEG(0x0001180000000808ull) + ((offset) & 1) * 1024)
  145. #define CVMX_MIO_UARTX_IIR(offset) (CVMX_ADD_IO_SEG(0x0001180000000810ull) + ((offset) & 1) * 1024)
  146. #define CVMX_MIO_UARTX_LCR(offset) (CVMX_ADD_IO_SEG(0x0001180000000818ull) + ((offset) & 1) * 1024)
  147. #define CVMX_MIO_UARTX_LSR(offset) (CVMX_ADD_IO_SEG(0x0001180000000828ull) + ((offset) & 1) * 1024)
  148. #define CVMX_MIO_UARTX_MCR(offset) (CVMX_ADD_IO_SEG(0x0001180000000820ull) + ((offset) & 1) * 1024)
  149. #define CVMX_MIO_UARTX_MSR(offset) (CVMX_ADD_IO_SEG(0x0001180000000830ull) + ((offset) & 1) * 1024)
  150. #define CVMX_MIO_UARTX_RBR(offset) (CVMX_ADD_IO_SEG(0x0001180000000800ull) + ((offset) & 1) * 1024)
  151. #define CVMX_MIO_UARTX_RFL(offset) (CVMX_ADD_IO_SEG(0x0001180000000A08ull) + ((offset) & 1) * 1024)
  152. #define CVMX_MIO_UARTX_RFW(offset) (CVMX_ADD_IO_SEG(0x0001180000000930ull) + ((offset) & 1) * 1024)
  153. #define CVMX_MIO_UARTX_SBCR(offset) (CVMX_ADD_IO_SEG(0x0001180000000A20ull) + ((offset) & 1) * 1024)
  154. #define CVMX_MIO_UARTX_SCR(offset) (CVMX_ADD_IO_SEG(0x0001180000000838ull) + ((offset) & 1) * 1024)
  155. #define CVMX_MIO_UARTX_SFE(offset) (CVMX_ADD_IO_SEG(0x0001180000000A30ull) + ((offset) & 1) * 1024)
  156. #define CVMX_MIO_UARTX_SRR(offset) (CVMX_ADD_IO_SEG(0x0001180000000A10ull) + ((offset) & 1) * 1024)
  157. #define CVMX_MIO_UARTX_SRT(offset) (CVMX_ADD_IO_SEG(0x0001180000000A38ull) + ((offset) & 1) * 1024)
  158. #define CVMX_MIO_UARTX_SRTS(offset) (CVMX_ADD_IO_SEG(0x0001180000000A18ull) + ((offset) & 1) * 1024)
  159. #define CVMX_MIO_UARTX_STT(offset) (CVMX_ADD_IO_SEG(0x0001180000000B00ull) + ((offset) & 1) * 1024)
  160. #define CVMX_MIO_UARTX_TFL(offset) (CVMX_ADD_IO_SEG(0x0001180000000A00ull) + ((offset) & 1) * 1024)
  161. #define CVMX_MIO_UARTX_TFR(offset) (CVMX_ADD_IO_SEG(0x0001180000000928ull) + ((offset) & 1) * 1024)
  162. #define CVMX_MIO_UARTX_THR(offset) (CVMX_ADD_IO_SEG(0x0001180000000840ull) + ((offset) & 1) * 1024)
  163. #define CVMX_MIO_UARTX_USR(offset) (CVMX_ADD_IO_SEG(0x0001180000000938ull) + ((offset) & 1) * 1024)
  164. union cvmx_mio_boot_bist_stat {
  165. uint64_t u64;
  166. struct cvmx_mio_boot_bist_stat_s {
  167. #ifdef __BIG_ENDIAN_BITFIELD
  168. uint64_t reserved_0_63:64;
  169. #else
  170. uint64_t reserved_0_63:64;
  171. #endif
  172. } s;
  173. struct cvmx_mio_boot_bist_stat_cn30xx {
  174. #ifdef __BIG_ENDIAN_BITFIELD
  175. uint64_t reserved_4_63:60;
  176. uint64_t ncbo_1:1;
  177. uint64_t ncbo_0:1;
  178. uint64_t loc:1;
  179. uint64_t ncbi:1;
  180. #else
  181. uint64_t ncbi:1;
  182. uint64_t loc:1;
  183. uint64_t ncbo_0:1;
  184. uint64_t ncbo_1:1;
  185. uint64_t reserved_4_63:60;
  186. #endif
  187. } cn30xx;
  188. struct cvmx_mio_boot_bist_stat_cn38xx {
  189. #ifdef __BIG_ENDIAN_BITFIELD
  190. uint64_t reserved_3_63:61;
  191. uint64_t ncbo_0:1;
  192. uint64_t loc:1;
  193. uint64_t ncbi:1;
  194. #else
  195. uint64_t ncbi:1;
  196. uint64_t loc:1;
  197. uint64_t ncbo_0:1;
  198. uint64_t reserved_3_63:61;
  199. #endif
  200. } cn38xx;
  201. struct cvmx_mio_boot_bist_stat_cn50xx {
  202. #ifdef __BIG_ENDIAN_BITFIELD
  203. uint64_t reserved_6_63:58;
  204. uint64_t pcm_1:1;
  205. uint64_t pcm_0:1;
  206. uint64_t ncbo_1:1;
  207. uint64_t ncbo_0:1;
  208. uint64_t loc:1;
  209. uint64_t ncbi:1;
  210. #else
  211. uint64_t ncbi:1;
  212. uint64_t loc:1;
  213. uint64_t ncbo_0:1;
  214. uint64_t ncbo_1:1;
  215. uint64_t pcm_0:1;
  216. uint64_t pcm_1:1;
  217. uint64_t reserved_6_63:58;
  218. #endif
  219. } cn50xx;
  220. struct cvmx_mio_boot_bist_stat_cn52xx {
  221. #ifdef __BIG_ENDIAN_BITFIELD
  222. uint64_t reserved_6_63:58;
  223. uint64_t ndf:2;
  224. uint64_t ncbo_0:1;
  225. uint64_t dma:1;
  226. uint64_t loc:1;
  227. uint64_t ncbi:1;
  228. #else
  229. uint64_t ncbi:1;
  230. uint64_t loc:1;
  231. uint64_t dma:1;
  232. uint64_t ncbo_0:1;
  233. uint64_t ndf:2;
  234. uint64_t reserved_6_63:58;
  235. #endif
  236. } cn52xx;
  237. struct cvmx_mio_boot_bist_stat_cn52xxp1 {
  238. #ifdef __BIG_ENDIAN_BITFIELD
  239. uint64_t reserved_4_63:60;
  240. uint64_t ncbo_0:1;
  241. uint64_t dma:1;
  242. uint64_t loc:1;
  243. uint64_t ncbi:1;
  244. #else
  245. uint64_t ncbi:1;
  246. uint64_t loc:1;
  247. uint64_t dma:1;
  248. uint64_t ncbo_0:1;
  249. uint64_t reserved_4_63:60;
  250. #endif
  251. } cn52xxp1;
  252. struct cvmx_mio_boot_bist_stat_cn61xx {
  253. #ifdef __BIG_ENDIAN_BITFIELD
  254. uint64_t reserved_12_63:52;
  255. uint64_t stat:12;
  256. #else
  257. uint64_t stat:12;
  258. uint64_t reserved_12_63:52;
  259. #endif
  260. } cn61xx;
  261. struct cvmx_mio_boot_bist_stat_cn63xx {
  262. #ifdef __BIG_ENDIAN_BITFIELD
  263. uint64_t reserved_9_63:55;
  264. uint64_t stat:9;
  265. #else
  266. uint64_t stat:9;
  267. uint64_t reserved_9_63:55;
  268. #endif
  269. } cn63xx;
  270. struct cvmx_mio_boot_bist_stat_cn66xx {
  271. #ifdef __BIG_ENDIAN_BITFIELD
  272. uint64_t reserved_10_63:54;
  273. uint64_t stat:10;
  274. #else
  275. uint64_t stat:10;
  276. uint64_t reserved_10_63:54;
  277. #endif
  278. } cn66xx;
  279. };
  280. union cvmx_mio_boot_comp {
  281. uint64_t u64;
  282. struct cvmx_mio_boot_comp_s {
  283. #ifdef __BIG_ENDIAN_BITFIELD
  284. uint64_t reserved_0_63:64;
  285. #else
  286. uint64_t reserved_0_63:64;
  287. #endif
  288. } s;
  289. struct cvmx_mio_boot_comp_cn50xx {
  290. #ifdef __BIG_ENDIAN_BITFIELD
  291. uint64_t reserved_10_63:54;
  292. uint64_t pctl:5;
  293. uint64_t nctl:5;
  294. #else
  295. uint64_t nctl:5;
  296. uint64_t pctl:5;
  297. uint64_t reserved_10_63:54;
  298. #endif
  299. } cn50xx;
  300. struct cvmx_mio_boot_comp_cn61xx {
  301. #ifdef __BIG_ENDIAN_BITFIELD
  302. uint64_t reserved_12_63:52;
  303. uint64_t pctl:6;
  304. uint64_t nctl:6;
  305. #else
  306. uint64_t nctl:6;
  307. uint64_t pctl:6;
  308. uint64_t reserved_12_63:52;
  309. #endif
  310. } cn61xx;
  311. };
  312. union cvmx_mio_boot_dma_cfgx {
  313. uint64_t u64;
  314. struct cvmx_mio_boot_dma_cfgx_s {
  315. #ifdef __BIG_ENDIAN_BITFIELD
  316. uint64_t en:1;
  317. uint64_t rw:1;
  318. uint64_t clr:1;
  319. uint64_t reserved_60_60:1;
  320. uint64_t swap32:1;
  321. uint64_t swap16:1;
  322. uint64_t swap8:1;
  323. uint64_t endian:1;
  324. uint64_t size:20;
  325. uint64_t adr:36;
  326. #else
  327. uint64_t adr:36;
  328. uint64_t size:20;
  329. uint64_t endian:1;
  330. uint64_t swap8:1;
  331. uint64_t swap16:1;
  332. uint64_t swap32:1;
  333. uint64_t reserved_60_60:1;
  334. uint64_t clr:1;
  335. uint64_t rw:1;
  336. uint64_t en:1;
  337. #endif
  338. } s;
  339. };
  340. union cvmx_mio_boot_dma_intx {
  341. uint64_t u64;
  342. struct cvmx_mio_boot_dma_intx_s {
  343. #ifdef __BIG_ENDIAN_BITFIELD
  344. uint64_t reserved_2_63:62;
  345. uint64_t dmarq:1;
  346. uint64_t done:1;
  347. #else
  348. uint64_t done:1;
  349. uint64_t dmarq:1;
  350. uint64_t reserved_2_63:62;
  351. #endif
  352. } s;
  353. };
  354. union cvmx_mio_boot_dma_int_enx {
  355. uint64_t u64;
  356. struct cvmx_mio_boot_dma_int_enx_s {
  357. #ifdef __BIG_ENDIAN_BITFIELD
  358. uint64_t reserved_2_63:62;
  359. uint64_t dmarq:1;
  360. uint64_t done:1;
  361. #else
  362. uint64_t done:1;
  363. uint64_t dmarq:1;
  364. uint64_t reserved_2_63:62;
  365. #endif
  366. } s;
  367. };
  368. union cvmx_mio_boot_dma_timx {
  369. uint64_t u64;
  370. struct cvmx_mio_boot_dma_timx_s {
  371. #ifdef __BIG_ENDIAN_BITFIELD
  372. uint64_t dmack_pi:1;
  373. uint64_t dmarq_pi:1;
  374. uint64_t tim_mult:2;
  375. uint64_t rd_dly:3;
  376. uint64_t ddr:1;
  377. uint64_t width:1;
  378. uint64_t reserved_48_54:7;
  379. uint64_t pause:6;
  380. uint64_t dmack_h:6;
  381. uint64_t we_n:6;
  382. uint64_t we_a:6;
  383. uint64_t oe_n:6;
  384. uint64_t oe_a:6;
  385. uint64_t dmack_s:6;
  386. uint64_t dmarq:6;
  387. #else
  388. uint64_t dmarq:6;
  389. uint64_t dmack_s:6;
  390. uint64_t oe_a:6;
  391. uint64_t oe_n:6;
  392. uint64_t we_a:6;
  393. uint64_t we_n:6;
  394. uint64_t dmack_h:6;
  395. uint64_t pause:6;
  396. uint64_t reserved_48_54:7;
  397. uint64_t width:1;
  398. uint64_t ddr:1;
  399. uint64_t rd_dly:3;
  400. uint64_t tim_mult:2;
  401. uint64_t dmarq_pi:1;
  402. uint64_t dmack_pi:1;
  403. #endif
  404. } s;
  405. };
  406. union cvmx_mio_boot_err {
  407. uint64_t u64;
  408. struct cvmx_mio_boot_err_s {
  409. #ifdef __BIG_ENDIAN_BITFIELD
  410. uint64_t reserved_2_63:62;
  411. uint64_t wait_err:1;
  412. uint64_t adr_err:1;
  413. #else
  414. uint64_t adr_err:1;
  415. uint64_t wait_err:1;
  416. uint64_t reserved_2_63:62;
  417. #endif
  418. } s;
  419. };
  420. union cvmx_mio_boot_int {
  421. uint64_t u64;
  422. struct cvmx_mio_boot_int_s {
  423. #ifdef __BIG_ENDIAN_BITFIELD
  424. uint64_t reserved_2_63:62;
  425. uint64_t wait_int:1;
  426. uint64_t adr_int:1;
  427. #else
  428. uint64_t adr_int:1;
  429. uint64_t wait_int:1;
  430. uint64_t reserved_2_63:62;
  431. #endif
  432. } s;
  433. };
  434. union cvmx_mio_boot_loc_adr {
  435. uint64_t u64;
  436. struct cvmx_mio_boot_loc_adr_s {
  437. #ifdef __BIG_ENDIAN_BITFIELD
  438. uint64_t reserved_8_63:56;
  439. uint64_t adr:5;
  440. uint64_t reserved_0_2:3;
  441. #else
  442. uint64_t reserved_0_2:3;
  443. uint64_t adr:5;
  444. uint64_t reserved_8_63:56;
  445. #endif
  446. } s;
  447. };
  448. union cvmx_mio_boot_loc_cfgx {
  449. uint64_t u64;
  450. struct cvmx_mio_boot_loc_cfgx_s {
  451. #ifdef __BIG_ENDIAN_BITFIELD
  452. uint64_t reserved_32_63:32;
  453. uint64_t en:1;
  454. uint64_t reserved_28_30:3;
  455. uint64_t base:25;
  456. uint64_t reserved_0_2:3;
  457. #else
  458. uint64_t reserved_0_2:3;
  459. uint64_t base:25;
  460. uint64_t reserved_28_30:3;
  461. uint64_t en:1;
  462. uint64_t reserved_32_63:32;
  463. #endif
  464. } s;
  465. };
  466. union cvmx_mio_boot_loc_dat {
  467. uint64_t u64;
  468. struct cvmx_mio_boot_loc_dat_s {
  469. #ifdef __BIG_ENDIAN_BITFIELD
  470. uint64_t data:64;
  471. #else
  472. uint64_t data:64;
  473. #endif
  474. } s;
  475. };
  476. union cvmx_mio_boot_pin_defs {
  477. uint64_t u64;
  478. struct cvmx_mio_boot_pin_defs_s {
  479. #ifdef __BIG_ENDIAN_BITFIELD
  480. uint64_t reserved_32_63:32;
  481. uint64_t user1:16;
  482. uint64_t ale:1;
  483. uint64_t width:1;
  484. uint64_t dmack_p2:1;
  485. uint64_t dmack_p1:1;
  486. uint64_t dmack_p0:1;
  487. uint64_t term:2;
  488. uint64_t nand:1;
  489. uint64_t user0:8;
  490. #else
  491. uint64_t user0:8;
  492. uint64_t nand:1;
  493. uint64_t term:2;
  494. uint64_t dmack_p0:1;
  495. uint64_t dmack_p1:1;
  496. uint64_t dmack_p2:1;
  497. uint64_t width:1;
  498. uint64_t ale:1;
  499. uint64_t user1:16;
  500. uint64_t reserved_32_63:32;
  501. #endif
  502. } s;
  503. struct cvmx_mio_boot_pin_defs_cn52xx {
  504. #ifdef __BIG_ENDIAN_BITFIELD
  505. uint64_t reserved_16_63:48;
  506. uint64_t ale:1;
  507. uint64_t width:1;
  508. uint64_t reserved_13_13:1;
  509. uint64_t dmack_p1:1;
  510. uint64_t dmack_p0:1;
  511. uint64_t term:2;
  512. uint64_t nand:1;
  513. uint64_t reserved_0_7:8;
  514. #else
  515. uint64_t reserved_0_7:8;
  516. uint64_t nand:1;
  517. uint64_t term:2;
  518. uint64_t dmack_p0:1;
  519. uint64_t dmack_p1:1;
  520. uint64_t reserved_13_13:1;
  521. uint64_t width:1;
  522. uint64_t ale:1;
  523. uint64_t reserved_16_63:48;
  524. #endif
  525. } cn52xx;
  526. struct cvmx_mio_boot_pin_defs_cn56xx {
  527. #ifdef __BIG_ENDIAN_BITFIELD
  528. uint64_t reserved_16_63:48;
  529. uint64_t ale:1;
  530. uint64_t width:1;
  531. uint64_t dmack_p2:1;
  532. uint64_t dmack_p1:1;
  533. uint64_t dmack_p0:1;
  534. uint64_t term:2;
  535. uint64_t reserved_0_8:9;
  536. #else
  537. uint64_t reserved_0_8:9;
  538. uint64_t term:2;
  539. uint64_t dmack_p0:1;
  540. uint64_t dmack_p1:1;
  541. uint64_t dmack_p2:1;
  542. uint64_t width:1;
  543. uint64_t ale:1;
  544. uint64_t reserved_16_63:48;
  545. #endif
  546. } cn56xx;
  547. struct cvmx_mio_boot_pin_defs_cn61xx {
  548. #ifdef __BIG_ENDIAN_BITFIELD
  549. uint64_t reserved_32_63:32;
  550. uint64_t user1:16;
  551. uint64_t ale:1;
  552. uint64_t width:1;
  553. uint64_t reserved_13_13:1;
  554. uint64_t dmack_p1:1;
  555. uint64_t dmack_p0:1;
  556. uint64_t term:2;
  557. uint64_t nand:1;
  558. uint64_t user0:8;
  559. #else
  560. uint64_t user0:8;
  561. uint64_t nand:1;
  562. uint64_t term:2;
  563. uint64_t dmack_p0:1;
  564. uint64_t dmack_p1:1;
  565. uint64_t reserved_13_13:1;
  566. uint64_t width:1;
  567. uint64_t ale:1;
  568. uint64_t user1:16;
  569. uint64_t reserved_32_63:32;
  570. #endif
  571. } cn61xx;
  572. };
  573. union cvmx_mio_boot_reg_cfgx {
  574. uint64_t u64;
  575. struct cvmx_mio_boot_reg_cfgx_s {
  576. #ifdef __BIG_ENDIAN_BITFIELD
  577. uint64_t reserved_44_63:20;
  578. uint64_t dmack:2;
  579. uint64_t tim_mult:2;
  580. uint64_t rd_dly:3;
  581. uint64_t sam:1;
  582. uint64_t we_ext:2;
  583. uint64_t oe_ext:2;
  584. uint64_t en:1;
  585. uint64_t orbit:1;
  586. uint64_t ale:1;
  587. uint64_t width:1;
  588. uint64_t size:12;
  589. uint64_t base:16;
  590. #else
  591. uint64_t base:16;
  592. uint64_t size:12;
  593. uint64_t width:1;
  594. uint64_t ale:1;
  595. uint64_t orbit:1;
  596. uint64_t en:1;
  597. uint64_t oe_ext:2;
  598. uint64_t we_ext:2;
  599. uint64_t sam:1;
  600. uint64_t rd_dly:3;
  601. uint64_t tim_mult:2;
  602. uint64_t dmack:2;
  603. uint64_t reserved_44_63:20;
  604. #endif
  605. } s;
  606. struct cvmx_mio_boot_reg_cfgx_cn30xx {
  607. #ifdef __BIG_ENDIAN_BITFIELD
  608. uint64_t reserved_37_63:27;
  609. uint64_t sam:1;
  610. uint64_t we_ext:2;
  611. uint64_t oe_ext:2;
  612. uint64_t en:1;
  613. uint64_t orbit:1;
  614. uint64_t ale:1;
  615. uint64_t width:1;
  616. uint64_t size:12;
  617. uint64_t base:16;
  618. #else
  619. uint64_t base:16;
  620. uint64_t size:12;
  621. uint64_t width:1;
  622. uint64_t ale:1;
  623. uint64_t orbit:1;
  624. uint64_t en:1;
  625. uint64_t oe_ext:2;
  626. uint64_t we_ext:2;
  627. uint64_t sam:1;
  628. uint64_t reserved_37_63:27;
  629. #endif
  630. } cn30xx;
  631. struct cvmx_mio_boot_reg_cfgx_cn38xx {
  632. #ifdef __BIG_ENDIAN_BITFIELD
  633. uint64_t reserved_32_63:32;
  634. uint64_t en:1;
  635. uint64_t orbit:1;
  636. uint64_t reserved_28_29:2;
  637. uint64_t size:12;
  638. uint64_t base:16;
  639. #else
  640. uint64_t base:16;
  641. uint64_t size:12;
  642. uint64_t reserved_28_29:2;
  643. uint64_t orbit:1;
  644. uint64_t en:1;
  645. uint64_t reserved_32_63:32;
  646. #endif
  647. } cn38xx;
  648. struct cvmx_mio_boot_reg_cfgx_cn50xx {
  649. #ifdef __BIG_ENDIAN_BITFIELD
  650. uint64_t reserved_42_63:22;
  651. uint64_t tim_mult:2;
  652. uint64_t rd_dly:3;
  653. uint64_t sam:1;
  654. uint64_t we_ext:2;
  655. uint64_t oe_ext:2;
  656. uint64_t en:1;
  657. uint64_t orbit:1;
  658. uint64_t ale:1;
  659. uint64_t width:1;
  660. uint64_t size:12;
  661. uint64_t base:16;
  662. #else
  663. uint64_t base:16;
  664. uint64_t size:12;
  665. uint64_t width:1;
  666. uint64_t ale:1;
  667. uint64_t orbit:1;
  668. uint64_t en:1;
  669. uint64_t oe_ext:2;
  670. uint64_t we_ext:2;
  671. uint64_t sam:1;
  672. uint64_t rd_dly:3;
  673. uint64_t tim_mult:2;
  674. uint64_t reserved_42_63:22;
  675. #endif
  676. } cn50xx;
  677. };
  678. union cvmx_mio_boot_reg_timx {
  679. uint64_t u64;
  680. struct cvmx_mio_boot_reg_timx_s {
  681. #ifdef __BIG_ENDIAN_BITFIELD
  682. uint64_t pagem:1;
  683. uint64_t waitm:1;
  684. uint64_t pages:2;
  685. uint64_t ale:6;
  686. uint64_t page:6;
  687. uint64_t wait:6;
  688. uint64_t pause:6;
  689. uint64_t wr_hld:6;
  690. uint64_t rd_hld:6;
  691. uint64_t we:6;
  692. uint64_t oe:6;
  693. uint64_t ce:6;
  694. uint64_t adr:6;
  695. #else
  696. uint64_t adr:6;
  697. uint64_t ce:6;
  698. uint64_t oe:6;
  699. uint64_t we:6;
  700. uint64_t rd_hld:6;
  701. uint64_t wr_hld:6;
  702. uint64_t pause:6;
  703. uint64_t wait:6;
  704. uint64_t page:6;
  705. uint64_t ale:6;
  706. uint64_t pages:2;
  707. uint64_t waitm:1;
  708. uint64_t pagem:1;
  709. #endif
  710. } s;
  711. struct cvmx_mio_boot_reg_timx_cn38xx {
  712. #ifdef __BIG_ENDIAN_BITFIELD
  713. uint64_t pagem:1;
  714. uint64_t waitm:1;
  715. uint64_t pages:2;
  716. uint64_t reserved_54_59:6;
  717. uint64_t page:6;
  718. uint64_t wait:6;
  719. uint64_t pause:6;
  720. uint64_t wr_hld:6;
  721. uint64_t rd_hld:6;
  722. uint64_t we:6;
  723. uint64_t oe:6;
  724. uint64_t ce:6;
  725. uint64_t adr:6;
  726. #else
  727. uint64_t adr:6;
  728. uint64_t ce:6;
  729. uint64_t oe:6;
  730. uint64_t we:6;
  731. uint64_t rd_hld:6;
  732. uint64_t wr_hld:6;
  733. uint64_t pause:6;
  734. uint64_t wait:6;
  735. uint64_t page:6;
  736. uint64_t reserved_54_59:6;
  737. uint64_t pages:2;
  738. uint64_t waitm:1;
  739. uint64_t pagem:1;
  740. #endif
  741. } cn38xx;
  742. };
  743. union cvmx_mio_boot_thr {
  744. uint64_t u64;
  745. struct cvmx_mio_boot_thr_s {
  746. #ifdef __BIG_ENDIAN_BITFIELD
  747. uint64_t reserved_22_63:42;
  748. uint64_t dma_thr:6;
  749. uint64_t reserved_14_15:2;
  750. uint64_t fif_cnt:6;
  751. uint64_t reserved_6_7:2;
  752. uint64_t fif_thr:6;
  753. #else
  754. uint64_t fif_thr:6;
  755. uint64_t reserved_6_7:2;
  756. uint64_t fif_cnt:6;
  757. uint64_t reserved_14_15:2;
  758. uint64_t dma_thr:6;
  759. uint64_t reserved_22_63:42;
  760. #endif
  761. } s;
  762. struct cvmx_mio_boot_thr_cn30xx {
  763. #ifdef __BIG_ENDIAN_BITFIELD
  764. uint64_t reserved_14_63:50;
  765. uint64_t fif_cnt:6;
  766. uint64_t reserved_6_7:2;
  767. uint64_t fif_thr:6;
  768. #else
  769. uint64_t fif_thr:6;
  770. uint64_t reserved_6_7:2;
  771. uint64_t fif_cnt:6;
  772. uint64_t reserved_14_63:50;
  773. #endif
  774. } cn30xx;
  775. };
  776. union cvmx_mio_emm_buf_dat {
  777. uint64_t u64;
  778. struct cvmx_mio_emm_buf_dat_s {
  779. #ifdef __BIG_ENDIAN_BITFIELD
  780. uint64_t dat:64;
  781. #else
  782. uint64_t dat:64;
  783. #endif
  784. } s;
  785. };
  786. union cvmx_mio_emm_buf_idx {
  787. uint64_t u64;
  788. struct cvmx_mio_emm_buf_idx_s {
  789. #ifdef __BIG_ENDIAN_BITFIELD
  790. uint64_t reserved_17_63:47;
  791. uint64_t inc:1;
  792. uint64_t reserved_7_15:9;
  793. uint64_t buf_num:1;
  794. uint64_t offset:6;
  795. #else
  796. uint64_t offset:6;
  797. uint64_t buf_num:1;
  798. uint64_t reserved_7_15:9;
  799. uint64_t inc:1;
  800. uint64_t reserved_17_63:47;
  801. #endif
  802. } s;
  803. };
  804. union cvmx_mio_emm_cfg {
  805. uint64_t u64;
  806. struct cvmx_mio_emm_cfg_s {
  807. #ifdef __BIG_ENDIAN_BITFIELD
  808. uint64_t reserved_17_63:47;
  809. uint64_t boot_fail:1;
  810. uint64_t reserved_4_15:12;
  811. uint64_t bus_ena:4;
  812. #else
  813. uint64_t bus_ena:4;
  814. uint64_t reserved_4_15:12;
  815. uint64_t boot_fail:1;
  816. uint64_t reserved_17_63:47;
  817. #endif
  818. } s;
  819. };
  820. union cvmx_mio_emm_cmd {
  821. uint64_t u64;
  822. struct cvmx_mio_emm_cmd_s {
  823. #ifdef __BIG_ENDIAN_BITFIELD
  824. uint64_t reserved_62_63:2;
  825. uint64_t bus_id:2;
  826. uint64_t cmd_val:1;
  827. uint64_t reserved_56_58:3;
  828. uint64_t dbuf:1;
  829. uint64_t offset:6;
  830. uint64_t reserved_43_48:6;
  831. uint64_t ctype_xor:2;
  832. uint64_t rtype_xor:3;
  833. uint64_t cmd_idx:6;
  834. uint64_t arg:32;
  835. #else
  836. uint64_t arg:32;
  837. uint64_t cmd_idx:6;
  838. uint64_t rtype_xor:3;
  839. uint64_t ctype_xor:2;
  840. uint64_t reserved_43_48:6;
  841. uint64_t offset:6;
  842. uint64_t dbuf:1;
  843. uint64_t reserved_56_58:3;
  844. uint64_t cmd_val:1;
  845. uint64_t bus_id:2;
  846. uint64_t reserved_62_63:2;
  847. #endif
  848. } s;
  849. };
  850. union cvmx_mio_emm_dma {
  851. uint64_t u64;
  852. struct cvmx_mio_emm_dma_s {
  853. #ifdef __BIG_ENDIAN_BITFIELD
  854. uint64_t reserved_62_63:2;
  855. uint64_t bus_id:2;
  856. uint64_t dma_val:1;
  857. uint64_t sector:1;
  858. uint64_t dat_null:1;
  859. uint64_t thres:6;
  860. uint64_t rel_wr:1;
  861. uint64_t rw:1;
  862. uint64_t multi:1;
  863. uint64_t block_cnt:16;
  864. uint64_t card_addr:32;
  865. #else
  866. uint64_t card_addr:32;
  867. uint64_t block_cnt:16;
  868. uint64_t multi:1;
  869. uint64_t rw:1;
  870. uint64_t rel_wr:1;
  871. uint64_t thres:6;
  872. uint64_t dat_null:1;
  873. uint64_t sector:1;
  874. uint64_t dma_val:1;
  875. uint64_t bus_id:2;
  876. uint64_t reserved_62_63:2;
  877. #endif
  878. } s;
  879. };
  880. union cvmx_mio_emm_int {
  881. uint64_t u64;
  882. struct cvmx_mio_emm_int_s {
  883. #ifdef __BIG_ENDIAN_BITFIELD
  884. uint64_t reserved_7_63:57;
  885. uint64_t switch_err:1;
  886. uint64_t switch_done:1;
  887. uint64_t dma_err:1;
  888. uint64_t cmd_err:1;
  889. uint64_t dma_done:1;
  890. uint64_t cmd_done:1;
  891. uint64_t buf_done:1;
  892. #else
  893. uint64_t buf_done:1;
  894. uint64_t cmd_done:1;
  895. uint64_t dma_done:1;
  896. uint64_t cmd_err:1;
  897. uint64_t dma_err:1;
  898. uint64_t switch_done:1;
  899. uint64_t switch_err:1;
  900. uint64_t reserved_7_63:57;
  901. #endif
  902. } s;
  903. };
  904. union cvmx_mio_emm_int_en {
  905. uint64_t u64;
  906. struct cvmx_mio_emm_int_en_s {
  907. #ifdef __BIG_ENDIAN_BITFIELD
  908. uint64_t reserved_7_63:57;
  909. uint64_t switch_err:1;
  910. uint64_t switch_done:1;
  911. uint64_t dma_err:1;
  912. uint64_t cmd_err:1;
  913. uint64_t dma_done:1;
  914. uint64_t cmd_done:1;
  915. uint64_t buf_done:1;
  916. #else
  917. uint64_t buf_done:1;
  918. uint64_t cmd_done:1;
  919. uint64_t dma_done:1;
  920. uint64_t cmd_err:1;
  921. uint64_t dma_err:1;
  922. uint64_t switch_done:1;
  923. uint64_t switch_err:1;
  924. uint64_t reserved_7_63:57;
  925. #endif
  926. } s;
  927. };
  928. union cvmx_mio_emm_modex {
  929. uint64_t u64;
  930. struct cvmx_mio_emm_modex_s {
  931. #ifdef __BIG_ENDIAN_BITFIELD
  932. uint64_t reserved_49_63:15;
  933. uint64_t hs_timing:1;
  934. uint64_t reserved_43_47:5;
  935. uint64_t bus_width:3;
  936. uint64_t reserved_36_39:4;
  937. uint64_t power_class:4;
  938. uint64_t clk_hi:16;
  939. uint64_t clk_lo:16;
  940. #else
  941. uint64_t clk_lo:16;
  942. uint64_t clk_hi:16;
  943. uint64_t power_class:4;
  944. uint64_t reserved_36_39:4;
  945. uint64_t bus_width:3;
  946. uint64_t reserved_43_47:5;
  947. uint64_t hs_timing:1;
  948. uint64_t reserved_49_63:15;
  949. #endif
  950. } s;
  951. };
  952. union cvmx_mio_emm_rca {
  953. uint64_t u64;
  954. struct cvmx_mio_emm_rca_s {
  955. #ifdef __BIG_ENDIAN_BITFIELD
  956. uint64_t reserved_16_63:48;
  957. uint64_t card_rca:16;
  958. #else
  959. uint64_t card_rca:16;
  960. uint64_t reserved_16_63:48;
  961. #endif
  962. } s;
  963. };
  964. union cvmx_mio_emm_rsp_hi {
  965. uint64_t u64;
  966. struct cvmx_mio_emm_rsp_hi_s {
  967. #ifdef __BIG_ENDIAN_BITFIELD
  968. uint64_t dat:64;
  969. #else
  970. uint64_t dat:64;
  971. #endif
  972. } s;
  973. };
  974. union cvmx_mio_emm_rsp_lo {
  975. uint64_t u64;
  976. struct cvmx_mio_emm_rsp_lo_s {
  977. #ifdef __BIG_ENDIAN_BITFIELD
  978. uint64_t dat:64;
  979. #else
  980. uint64_t dat:64;
  981. #endif
  982. } s;
  983. };
  984. union cvmx_mio_emm_rsp_sts {
  985. uint64_t u64;
  986. struct cvmx_mio_emm_rsp_sts_s {
  987. #ifdef __BIG_ENDIAN_BITFIELD
  988. uint64_t reserved_62_63:2;
  989. uint64_t bus_id:2;
  990. uint64_t cmd_val:1;
  991. uint64_t switch_val:1;
  992. uint64_t dma_val:1;
  993. uint64_t dma_pend:1;
  994. uint64_t reserved_29_55:27;
  995. uint64_t dbuf_err:1;
  996. uint64_t reserved_24_27:4;
  997. uint64_t dbuf:1;
  998. uint64_t blk_timeout:1;
  999. uint64_t blk_crc_err:1;
  1000. uint64_t rsp_busybit:1;
  1001. uint64_t stp_timeout:1;
  1002. uint64_t stp_crc_err:1;
  1003. uint64_t stp_bad_sts:1;
  1004. uint64_t stp_val:1;
  1005. uint64_t rsp_timeout:1;
  1006. uint64_t rsp_crc_err:1;
  1007. uint64_t rsp_bad_sts:1;
  1008. uint64_t rsp_val:1;
  1009. uint64_t rsp_type:3;
  1010. uint64_t cmd_type:2;
  1011. uint64_t cmd_idx:6;
  1012. uint64_t cmd_done:1;
  1013. #else
  1014. uint64_t cmd_done:1;
  1015. uint64_t cmd_idx:6;
  1016. uint64_t cmd_type:2;
  1017. uint64_t rsp_type:3;
  1018. uint64_t rsp_val:1;
  1019. uint64_t rsp_bad_sts:1;
  1020. uint64_t rsp_crc_err:1;
  1021. uint64_t rsp_timeout:1;
  1022. uint64_t stp_val:1;
  1023. uint64_t stp_bad_sts:1;
  1024. uint64_t stp_crc_err:1;
  1025. uint64_t stp_timeout:1;
  1026. uint64_t rsp_busybit:1;
  1027. uint64_t blk_crc_err:1;
  1028. uint64_t blk_timeout:1;
  1029. uint64_t dbuf:1;
  1030. uint64_t reserved_24_27:4;
  1031. uint64_t dbuf_err:1;
  1032. uint64_t reserved_29_55:27;
  1033. uint64_t dma_pend:1;
  1034. uint64_t dma_val:1;
  1035. uint64_t switch_val:1;
  1036. uint64_t cmd_val:1;
  1037. uint64_t bus_id:2;
  1038. uint64_t reserved_62_63:2;
  1039. #endif
  1040. } s;
  1041. };
  1042. union cvmx_mio_emm_sample {
  1043. uint64_t u64;
  1044. struct cvmx_mio_emm_sample_s {
  1045. #ifdef __BIG_ENDIAN_BITFIELD
  1046. uint64_t reserved_26_63:38;
  1047. uint64_t cmd_cnt:10;
  1048. uint64_t reserved_10_15:6;
  1049. uint64_t dat_cnt:10;
  1050. #else
  1051. uint64_t dat_cnt:10;
  1052. uint64_t reserved_10_15:6;
  1053. uint64_t cmd_cnt:10;
  1054. uint64_t reserved_26_63:38;
  1055. #endif
  1056. } s;
  1057. };
  1058. union cvmx_mio_emm_sts_mask {
  1059. uint64_t u64;
  1060. struct cvmx_mio_emm_sts_mask_s {
  1061. #ifdef __BIG_ENDIAN_BITFIELD
  1062. uint64_t reserved_32_63:32;
  1063. uint64_t sts_msk:32;
  1064. #else
  1065. uint64_t sts_msk:32;
  1066. uint64_t reserved_32_63:32;
  1067. #endif
  1068. } s;
  1069. };
  1070. union cvmx_mio_emm_switch {
  1071. uint64_t u64;
  1072. struct cvmx_mio_emm_switch_s {
  1073. #ifdef __BIG_ENDIAN_BITFIELD
  1074. uint64_t reserved_62_63:2;
  1075. uint64_t bus_id:2;
  1076. uint64_t switch_exe:1;
  1077. uint64_t switch_err0:1;
  1078. uint64_t switch_err1:1;
  1079. uint64_t switch_err2:1;
  1080. uint64_t reserved_49_55:7;
  1081. uint64_t hs_timing:1;
  1082. uint64_t reserved_43_47:5;
  1083. uint64_t bus_width:3;
  1084. uint64_t reserved_36_39:4;
  1085. uint64_t power_class:4;
  1086. uint64_t clk_hi:16;
  1087. uint64_t clk_lo:16;
  1088. #else
  1089. uint64_t clk_lo:16;
  1090. uint64_t clk_hi:16;
  1091. uint64_t power_class:4;
  1092. uint64_t reserved_36_39:4;
  1093. uint64_t bus_width:3;
  1094. uint64_t reserved_43_47:5;
  1095. uint64_t hs_timing:1;
  1096. uint64_t reserved_49_55:7;
  1097. uint64_t switch_err2:1;
  1098. uint64_t switch_err1:1;
  1099. uint64_t switch_err0:1;
  1100. uint64_t switch_exe:1;
  1101. uint64_t bus_id:2;
  1102. uint64_t reserved_62_63:2;
  1103. #endif
  1104. } s;
  1105. };
  1106. union cvmx_mio_emm_wdog {
  1107. uint64_t u64;
  1108. struct cvmx_mio_emm_wdog_s {
  1109. #ifdef __BIG_ENDIAN_BITFIELD
  1110. uint64_t reserved_26_63:38;
  1111. uint64_t clk_cnt:26;
  1112. #else
  1113. uint64_t clk_cnt:26;
  1114. uint64_t reserved_26_63:38;
  1115. #endif
  1116. } s;
  1117. };
  1118. union cvmx_mio_fus_bnk_datx {
  1119. uint64_t u64;
  1120. struct cvmx_mio_fus_bnk_datx_s {
  1121. #ifdef __BIG_ENDIAN_BITFIELD
  1122. uint64_t dat:64;
  1123. #else
  1124. uint64_t dat:64;
  1125. #endif
  1126. } s;
  1127. };
  1128. union cvmx_mio_fus_dat0 {
  1129. uint64_t u64;
  1130. struct cvmx_mio_fus_dat0_s {
  1131. #ifdef __BIG_ENDIAN_BITFIELD
  1132. uint64_t reserved_32_63:32;
  1133. uint64_t man_info:32;
  1134. #else
  1135. uint64_t man_info:32;
  1136. uint64_t reserved_32_63:32;
  1137. #endif
  1138. } s;
  1139. };
  1140. union cvmx_mio_fus_dat1 {
  1141. uint64_t u64;
  1142. struct cvmx_mio_fus_dat1_s {
  1143. #ifdef __BIG_ENDIAN_BITFIELD
  1144. uint64_t reserved_32_63:32;
  1145. uint64_t man_info:32;
  1146. #else
  1147. uint64_t man_info:32;
  1148. uint64_t reserved_32_63:32;
  1149. #endif
  1150. } s;
  1151. };
  1152. union cvmx_mio_fus_dat2 {
  1153. uint64_t u64;
  1154. struct cvmx_mio_fus_dat2_s {
  1155. #ifdef __BIG_ENDIAN_BITFIELD
  1156. uint64_t reserved_59_63:5;
  1157. uint64_t run_platform:3;
  1158. uint64_t gbl_pwr_throttle:8;
  1159. uint64_t fus118:1;
  1160. uint64_t rom_info:10;
  1161. uint64_t power_limit:2;
  1162. uint64_t dorm_crypto:1;
  1163. uint64_t fus318:1;
  1164. uint64_t raid_en:1;
  1165. uint64_t reserved_30_31:2;
  1166. uint64_t nokasu:1;
  1167. uint64_t nodfa_cp2:1;
  1168. uint64_t nomul:1;
  1169. uint64_t nocrypto:1;
  1170. uint64_t rst_sht:1;
  1171. uint64_t bist_dis:1;
  1172. uint64_t chip_id:8;
  1173. uint64_t reserved_0_15:16;
  1174. #else
  1175. uint64_t reserved_0_15:16;
  1176. uint64_t chip_id:8;
  1177. uint64_t bist_dis:1;
  1178. uint64_t rst_sht:1;
  1179. uint64_t nocrypto:1;
  1180. uint64_t nomul:1;
  1181. uint64_t nodfa_cp2:1;
  1182. uint64_t nokasu:1;
  1183. uint64_t reserved_30_31:2;
  1184. uint64_t raid_en:1;
  1185. uint64_t fus318:1;
  1186. uint64_t dorm_crypto:1;
  1187. uint64_t power_limit:2;
  1188. uint64_t rom_info:10;
  1189. uint64_t fus118:1;
  1190. uint64_t gbl_pwr_throttle:8;
  1191. uint64_t run_platform:3;
  1192. uint64_t reserved_59_63:5;
  1193. #endif
  1194. } s;
  1195. struct cvmx_mio_fus_dat2_cn30xx {
  1196. #ifdef __BIG_ENDIAN_BITFIELD
  1197. uint64_t reserved_29_63:35;
  1198. uint64_t nodfa_cp2:1;
  1199. uint64_t nomul:1;
  1200. uint64_t nocrypto:1;
  1201. uint64_t rst_sht:1;
  1202. uint64_t bist_dis:1;
  1203. uint64_t chip_id:8;
  1204. uint64_t pll_off:4;
  1205. uint64_t reserved_1_11:11;
  1206. uint64_t pp_dis:1;
  1207. #else
  1208. uint64_t pp_dis:1;
  1209. uint64_t reserved_1_11:11;
  1210. uint64_t pll_off:4;
  1211. uint64_t chip_id:8;
  1212. uint64_t bist_dis:1;
  1213. uint64_t rst_sht:1;
  1214. uint64_t nocrypto:1;
  1215. uint64_t nomul:1;
  1216. uint64_t nodfa_cp2:1;
  1217. uint64_t reserved_29_63:35;
  1218. #endif
  1219. } cn30xx;
  1220. struct cvmx_mio_fus_dat2_cn31xx {
  1221. #ifdef __BIG_ENDIAN_BITFIELD
  1222. uint64_t reserved_29_63:35;
  1223. uint64_t nodfa_cp2:1;
  1224. uint64_t nomul:1;
  1225. uint64_t nocrypto:1;
  1226. uint64_t rst_sht:1;
  1227. uint64_t bist_dis:1;
  1228. uint64_t chip_id:8;
  1229. uint64_t pll_off:4;
  1230. uint64_t reserved_2_11:10;
  1231. uint64_t pp_dis:2;
  1232. #else
  1233. uint64_t pp_dis:2;
  1234. uint64_t reserved_2_11:10;
  1235. uint64_t pll_off:4;
  1236. uint64_t chip_id:8;
  1237. uint64_t bist_dis:1;
  1238. uint64_t rst_sht:1;
  1239. uint64_t nocrypto:1;
  1240. uint64_t nomul:1;
  1241. uint64_t nodfa_cp2:1;
  1242. uint64_t reserved_29_63:35;
  1243. #endif
  1244. } cn31xx;
  1245. struct cvmx_mio_fus_dat2_cn38xx {
  1246. #ifdef __BIG_ENDIAN_BITFIELD
  1247. uint64_t reserved_29_63:35;
  1248. uint64_t nodfa_cp2:1;
  1249. uint64_t nomul:1;
  1250. uint64_t nocrypto:1;
  1251. uint64_t rst_sht:1;
  1252. uint64_t bist_dis:1;
  1253. uint64_t chip_id:8;
  1254. uint64_t pp_dis:16;
  1255. #else
  1256. uint64_t pp_dis:16;
  1257. uint64_t chip_id:8;
  1258. uint64_t bist_dis:1;
  1259. uint64_t rst_sht:1;
  1260. uint64_t nocrypto:1;
  1261. uint64_t nomul:1;
  1262. uint64_t nodfa_cp2:1;
  1263. uint64_t reserved_29_63:35;
  1264. #endif
  1265. } cn38xx;
  1266. struct cvmx_mio_fus_dat2_cn50xx {
  1267. #ifdef __BIG_ENDIAN_BITFIELD
  1268. uint64_t reserved_34_63:30;
  1269. uint64_t fus318:1;
  1270. uint64_t raid_en:1;
  1271. uint64_t reserved_30_31:2;
  1272. uint64_t nokasu:1;
  1273. uint64_t nodfa_cp2:1;
  1274. uint64_t nomul:1;
  1275. uint64_t nocrypto:1;
  1276. uint64_t rst_sht:1;
  1277. uint64_t bist_dis:1;
  1278. uint64_t chip_id:8;
  1279. uint64_t reserved_2_15:14;
  1280. uint64_t pp_dis:2;
  1281. #else
  1282. uint64_t pp_dis:2;
  1283. uint64_t reserved_2_15:14;
  1284. uint64_t chip_id:8;
  1285. uint64_t bist_dis:1;
  1286. uint64_t rst_sht:1;
  1287. uint64_t nocrypto:1;
  1288. uint64_t nomul:1;
  1289. uint64_t nodfa_cp2:1;
  1290. uint64_t nokasu:1;
  1291. uint64_t reserved_30_31:2;
  1292. uint64_t raid_en:1;
  1293. uint64_t fus318:1;
  1294. uint64_t reserved_34_63:30;
  1295. #endif
  1296. } cn50xx;
  1297. struct cvmx_mio_fus_dat2_cn52xx {
  1298. #ifdef __BIG_ENDIAN_BITFIELD
  1299. uint64_t reserved_34_63:30;
  1300. uint64_t fus318:1;
  1301. uint64_t raid_en:1;
  1302. uint64_t reserved_30_31:2;
  1303. uint64_t nokasu:1;
  1304. uint64_t nodfa_cp2:1;
  1305. uint64_t nomul:1;
  1306. uint64_t nocrypto:1;
  1307. uint64_t rst_sht:1;
  1308. uint64_t bist_dis:1;
  1309. uint64_t chip_id:8;
  1310. uint64_t reserved_4_15:12;
  1311. uint64_t pp_dis:4;
  1312. #else
  1313. uint64_t pp_dis:4;
  1314. uint64_t reserved_4_15:12;
  1315. uint64_t chip_id:8;
  1316. uint64_t bist_dis:1;
  1317. uint64_t rst_sht:1;
  1318. uint64_t nocrypto:1;
  1319. uint64_t nomul:1;
  1320. uint64_t nodfa_cp2:1;
  1321. uint64_t nokasu:1;
  1322. uint64_t reserved_30_31:2;
  1323. uint64_t raid_en:1;
  1324. uint64_t fus318:1;
  1325. uint64_t reserved_34_63:30;
  1326. #endif
  1327. } cn52xx;
  1328. struct cvmx_mio_fus_dat2_cn56xx {
  1329. #ifdef __BIG_ENDIAN_BITFIELD
  1330. uint64_t reserved_34_63:30;
  1331. uint64_t fus318:1;
  1332. uint64_t raid_en:1;
  1333. uint64_t reserved_30_31:2;
  1334. uint64_t nokasu:1;
  1335. uint64_t nodfa_cp2:1;
  1336. uint64_t nomul:1;
  1337. uint64_t nocrypto:1;
  1338. uint64_t rst_sht:1;
  1339. uint64_t bist_dis:1;
  1340. uint64_t chip_id:8;
  1341. uint64_t reserved_12_15:4;
  1342. uint64_t pp_dis:12;
  1343. #else
  1344. uint64_t pp_dis:12;
  1345. uint64_t reserved_12_15:4;
  1346. uint64_t chip_id:8;
  1347. uint64_t bist_dis:1;
  1348. uint64_t rst_sht:1;
  1349. uint64_t nocrypto:1;
  1350. uint64_t nomul:1;
  1351. uint64_t nodfa_cp2:1;
  1352. uint64_t nokasu:1;
  1353. uint64_t reserved_30_31:2;
  1354. uint64_t raid_en:1;
  1355. uint64_t fus318:1;
  1356. uint64_t reserved_34_63:30;
  1357. #endif
  1358. } cn56xx;
  1359. struct cvmx_mio_fus_dat2_cn58xx {
  1360. #ifdef __BIG_ENDIAN_BITFIELD
  1361. uint64_t reserved_30_63:34;
  1362. uint64_t nokasu:1;
  1363. uint64_t nodfa_cp2:1;
  1364. uint64_t nomul:1;
  1365. uint64_t nocrypto:1;
  1366. uint64_t rst_sht:1;
  1367. uint64_t bist_dis:1;
  1368. uint64_t chip_id:8;
  1369. uint64_t pp_dis:16;
  1370. #else
  1371. uint64_t pp_dis:16;
  1372. uint64_t chip_id:8;
  1373. uint64_t bist_dis:1;
  1374. uint64_t rst_sht:1;
  1375. uint64_t nocrypto:1;
  1376. uint64_t nomul:1;
  1377. uint64_t nodfa_cp2:1;
  1378. uint64_t nokasu:1;
  1379. uint64_t reserved_30_63:34;
  1380. #endif
  1381. } cn58xx;
  1382. struct cvmx_mio_fus_dat2_cn61xx {
  1383. #ifdef __BIG_ENDIAN_BITFIELD
  1384. uint64_t reserved_48_63:16;
  1385. uint64_t fus118:1;
  1386. uint64_t rom_info:10;
  1387. uint64_t power_limit:2;
  1388. uint64_t dorm_crypto:1;
  1389. uint64_t fus318:1;
  1390. uint64_t raid_en:1;
  1391. uint64_t reserved_29_31:3;
  1392. uint64_t nodfa_cp2:1;
  1393. uint64_t nomul:1;
  1394. uint64_t nocrypto:1;
  1395. uint64_t reserved_24_25:2;
  1396. uint64_t chip_id:8;
  1397. uint64_t reserved_4_15:12;
  1398. uint64_t pp_dis:4;
  1399. #else
  1400. uint64_t pp_dis:4;
  1401. uint64_t reserved_4_15:12;
  1402. uint64_t chip_id:8;
  1403. uint64_t reserved_24_25:2;
  1404. uint64_t nocrypto:1;
  1405. uint64_t nomul:1;
  1406. uint64_t nodfa_cp2:1;
  1407. uint64_t reserved_29_31:3;
  1408. uint64_t raid_en:1;
  1409. uint64_t fus318:1;
  1410. uint64_t dorm_crypto:1;
  1411. uint64_t power_limit:2;
  1412. uint64_t rom_info:10;
  1413. uint64_t fus118:1;
  1414. uint64_t reserved_48_63:16;
  1415. #endif
  1416. } cn61xx;
  1417. struct cvmx_mio_fus_dat2_cn63xx {
  1418. #ifdef __BIG_ENDIAN_BITFIELD
  1419. uint64_t reserved_35_63:29;
  1420. uint64_t dorm_crypto:1;
  1421. uint64_t fus318:1;
  1422. uint64_t raid_en:1;
  1423. uint64_t reserved_29_31:3;
  1424. uint64_t nodfa_cp2:1;
  1425. uint64_t nomul:1;
  1426. uint64_t nocrypto:1;
  1427. uint64_t reserved_24_25:2;
  1428. uint64_t chip_id:8;
  1429. uint64_t reserved_6_15:10;
  1430. uint64_t pp_dis:6;
  1431. #else
  1432. uint64_t pp_dis:6;
  1433. uint64_t reserved_6_15:10;
  1434. uint64_t chip_id:8;
  1435. uint64_t reserved_24_25:2;
  1436. uint64_t nocrypto:1;
  1437. uint64_t nomul:1;
  1438. uint64_t nodfa_cp2:1;
  1439. uint64_t reserved_29_31:3;
  1440. uint64_t raid_en:1;
  1441. uint64_t fus318:1;
  1442. uint64_t dorm_crypto:1;
  1443. uint64_t reserved_35_63:29;
  1444. #endif
  1445. } cn63xx;
  1446. struct cvmx_mio_fus_dat2_cn66xx {
  1447. #ifdef __BIG_ENDIAN_BITFIELD
  1448. uint64_t reserved_48_63:16;
  1449. uint64_t fus118:1;
  1450. uint64_t rom_info:10;
  1451. uint64_t power_limit:2;
  1452. uint64_t dorm_crypto:1;
  1453. uint64_t fus318:1;
  1454. uint64_t raid_en:1;
  1455. uint64_t reserved_29_31:3;
  1456. uint64_t nodfa_cp2:1;
  1457. uint64_t nomul:1;
  1458. uint64_t nocrypto:1;
  1459. uint64_t reserved_24_25:2;
  1460. uint64_t chip_id:8;
  1461. uint64_t reserved_10_15:6;
  1462. uint64_t pp_dis:10;
  1463. #else
  1464. uint64_t pp_dis:10;
  1465. uint64_t reserved_10_15:6;
  1466. uint64_t chip_id:8;
  1467. uint64_t reserved_24_25:2;
  1468. uint64_t nocrypto:1;
  1469. uint64_t nomul:1;
  1470. uint64_t nodfa_cp2:1;
  1471. uint64_t reserved_29_31:3;
  1472. uint64_t raid_en:1;
  1473. uint64_t fus318:1;
  1474. uint64_t dorm_crypto:1;
  1475. uint64_t power_limit:2;
  1476. uint64_t rom_info:10;
  1477. uint64_t fus118:1;
  1478. uint64_t reserved_48_63:16;
  1479. #endif
  1480. } cn66xx;
  1481. struct cvmx_mio_fus_dat2_cn68xx {
  1482. #ifdef __BIG_ENDIAN_BITFIELD
  1483. uint64_t reserved_37_63:27;
  1484. uint64_t power_limit:2;
  1485. uint64_t dorm_crypto:1;
  1486. uint64_t fus318:1;
  1487. uint64_t raid_en:1;
  1488. uint64_t reserved_29_31:3;
  1489. uint64_t nodfa_cp2:1;
  1490. uint64_t nomul:1;
  1491. uint64_t nocrypto:1;
  1492. uint64_t reserved_24_25:2;
  1493. uint64_t chip_id:8;
  1494. uint64_t reserved_0_15:16;
  1495. #else
  1496. uint64_t reserved_0_15:16;
  1497. uint64_t chip_id:8;
  1498. uint64_t reserved_24_25:2;
  1499. uint64_t nocrypto:1;
  1500. uint64_t nomul:1;
  1501. uint64_t nodfa_cp2:1;
  1502. uint64_t reserved_29_31:3;
  1503. uint64_t raid_en:1;
  1504. uint64_t fus318:1;
  1505. uint64_t dorm_crypto:1;
  1506. uint64_t power_limit:2;
  1507. uint64_t reserved_37_63:27;
  1508. #endif
  1509. } cn68xx;
  1510. struct cvmx_mio_fus_dat2_cn70xx {
  1511. #ifdef __BIG_ENDIAN_BITFIELD
  1512. uint64_t reserved_48_63:16;
  1513. uint64_t fus118:1;
  1514. uint64_t rom_info:10;
  1515. uint64_t power_limit:2;
  1516. uint64_t dorm_crypto:1;
  1517. uint64_t fus318:1;
  1518. uint64_t raid_en:1;
  1519. uint64_t reserved_31_29:3;
  1520. uint64_t nodfa_cp2:1;
  1521. uint64_t nomul:1;
  1522. uint64_t nocrypto:1;
  1523. uint64_t reserved_25_24:2;
  1524. uint64_t chip_id:8;
  1525. uint64_t reserved_15_0:16;
  1526. #else
  1527. uint64_t reserved_15_0:16;
  1528. uint64_t chip_id:8;
  1529. uint64_t reserved_25_24:2;
  1530. uint64_t nocrypto:1;
  1531. uint64_t nomul:1;
  1532. uint64_t nodfa_cp2:1;
  1533. uint64_t reserved_31_29:3;
  1534. uint64_t raid_en:1;
  1535. uint64_t fus318:1;
  1536. uint64_t dorm_crypto:1;
  1537. uint64_t power_limit:2;
  1538. uint64_t rom_info:10;
  1539. uint64_t fus118:1;
  1540. uint64_t reserved_48_63:16;
  1541. #endif
  1542. } cn70xx;
  1543. struct cvmx_mio_fus_dat2_cn73xx {
  1544. #ifdef __BIG_ENDIAN_BITFIELD
  1545. uint64_t reserved_59_63:5;
  1546. uint64_t run_platform:3;
  1547. uint64_t gbl_pwr_throttle:8;
  1548. uint64_t fus118:1;
  1549. uint64_t rom_info:10;
  1550. uint64_t power_limit:2;
  1551. uint64_t dorm_crypto:1;
  1552. uint64_t fus318:1;
  1553. uint64_t raid_en:1;
  1554. uint64_t reserved_31_29:3;
  1555. uint64_t nodfa_cp2:1;
  1556. uint64_t nomul:1;
  1557. uint64_t nocrypto:1;
  1558. uint64_t reserved_25_24:2;
  1559. uint64_t chip_id:8;
  1560. uint64_t reserved_15_0:16;
  1561. #else
  1562. uint64_t reserved_15_0:16;
  1563. uint64_t chip_id:8;
  1564. uint64_t reserved_25_24:2;
  1565. uint64_t nocrypto:1;
  1566. uint64_t nomul:1;
  1567. uint64_t nodfa_cp2:1;
  1568. uint64_t reserved_31_29:3;
  1569. uint64_t raid_en:1;
  1570. uint64_t fus318:1;
  1571. uint64_t dorm_crypto:1;
  1572. uint64_t power_limit:2;
  1573. uint64_t rom_info:10;
  1574. uint64_t fus118:1;
  1575. uint64_t gbl_pwr_throttle:8;
  1576. uint64_t run_platform:3;
  1577. uint64_t reserved_59_63:5;
  1578. #endif
  1579. } cn73xx;
  1580. struct cvmx_mio_fus_dat2_cn78xx {
  1581. #ifdef __BIG_ENDIAN_BITFIELD
  1582. uint64_t reserved_59_63:5;
  1583. uint64_t run_platform:3;
  1584. uint64_t reserved_48_55:8;
  1585. uint64_t fus118:1;
  1586. uint64_t rom_info:10;
  1587. uint64_t power_limit:2;
  1588. uint64_t dorm_crypto:1;
  1589. uint64_t fus318:1;
  1590. uint64_t raid_en:1;
  1591. uint64_t reserved_31_29:3;
  1592. uint64_t nodfa_cp2:1;
  1593. uint64_t nomul:1;
  1594. uint64_t nocrypto:1;
  1595. uint64_t reserved_25_24:2;
  1596. uint64_t chip_id:8;
  1597. uint64_t reserved_0_15:16;
  1598. #else
  1599. uint64_t reserved_0_15:16;
  1600. uint64_t chip_id:8;
  1601. uint64_t reserved_25_24:2;
  1602. uint64_t nocrypto:1;
  1603. uint64_t nomul:1;
  1604. uint64_t nodfa_cp2:1;
  1605. uint64_t reserved_31_29:3;
  1606. uint64_t raid_en:1;
  1607. uint64_t fus318:1;
  1608. uint64_t dorm_crypto:1;
  1609. uint64_t power_limit:2;
  1610. uint64_t rom_info:10;
  1611. uint64_t fus118:1;
  1612. uint64_t reserved_48_55:8;
  1613. uint64_t run_platform:3;
  1614. uint64_t reserved_59_63:5;
  1615. #endif
  1616. } cn78xx;
  1617. struct cvmx_mio_fus_dat2_cn78xxp2 {
  1618. #ifdef __BIG_ENDIAN_BITFIELD
  1619. uint64_t reserved_59_63:5;
  1620. uint64_t run_platform:3;
  1621. uint64_t gbl_pwr_throttle:8;
  1622. uint64_t fus118:1;
  1623. uint64_t rom_info:10;
  1624. uint64_t power_limit:2;
  1625. uint64_t dorm_crypto:1;
  1626. uint64_t fus318:1;
  1627. uint64_t raid_en:1;
  1628. uint64_t reserved_31_29:3;
  1629. uint64_t nodfa_cp2:1;
  1630. uint64_t nomul:1;
  1631. uint64_t nocrypto:1;
  1632. uint64_t reserved_25_24:2;
  1633. uint64_t chip_id:8;
  1634. uint64_t reserved_0_15:16;
  1635. #else
  1636. uint64_t reserved_0_15:16;
  1637. uint64_t chip_id:8;
  1638. uint64_t reserved_25_24:2;
  1639. uint64_t nocrypto:1;
  1640. uint64_t nomul:1;
  1641. uint64_t nodfa_cp2:1;
  1642. uint64_t reserved_31_29:3;
  1643. uint64_t raid_en:1;
  1644. uint64_t fus318:1;
  1645. uint64_t dorm_crypto:1;
  1646. uint64_t power_limit:2;
  1647. uint64_t rom_info:10;
  1648. uint64_t fus118:1;
  1649. uint64_t gbl_pwr_throttle:8;
  1650. uint64_t run_platform:3;
  1651. uint64_t reserved_59_63:5;
  1652. #endif
  1653. } cn78xxp2;
  1654. };
  1655. union cvmx_mio_fus_dat3 {
  1656. uint64_t u64;
  1657. struct cvmx_mio_fus_dat3_s {
  1658. #ifdef __BIG_ENDIAN_BITFIELD
  1659. uint64_t ema0:6;
  1660. uint64_t pll_ctl:10;
  1661. uint64_t dfa_info_dte:3;
  1662. uint64_t dfa_info_clm:4;
  1663. uint64_t pll_alt_matrix:1;
  1664. uint64_t reserved_38_39:2;
  1665. uint64_t efus_lck_rsv:1;
  1666. uint64_t efus_lck_man:1;
  1667. uint64_t pll_half_dis:1;
  1668. uint64_t l2c_crip:3;
  1669. uint64_t reserved_28_31:4;
  1670. uint64_t efus_lck:1;
  1671. uint64_t efus_ign:1;
  1672. uint64_t nozip:1;
  1673. uint64_t nodfa_dte:1;
  1674. uint64_t reserved_0_23:24;
  1675. #else
  1676. uint64_t reserved_0_23:24;
  1677. uint64_t nodfa_dte:1;
  1678. uint64_t nozip:1;
  1679. uint64_t efus_ign:1;
  1680. uint64_t efus_lck:1;
  1681. uint64_t reserved_28_31:4;
  1682. uint64_t l2c_crip:3;
  1683. uint64_t pll_half_dis:1;
  1684. uint64_t efus_lck_man:1;
  1685. uint64_t efus_lck_rsv:1;
  1686. uint64_t reserved_38_39:2;
  1687. uint64_t pll_alt_matrix:1;
  1688. uint64_t dfa_info_clm:4;
  1689. uint64_t dfa_info_dte:3;
  1690. uint64_t pll_ctl:10;
  1691. uint64_t ema0:6;
  1692. #endif
  1693. } s;
  1694. struct cvmx_mio_fus_dat3_cn30xx {
  1695. #ifdef __BIG_ENDIAN_BITFIELD
  1696. uint64_t reserved_32_63:32;
  1697. uint64_t pll_div4:1;
  1698. uint64_t reserved_29_30:2;
  1699. uint64_t bar2_en:1;
  1700. uint64_t efus_lck:1;
  1701. uint64_t efus_ign:1;
  1702. uint64_t nozip:1;
  1703. uint64_t nodfa_dte:1;
  1704. uint64_t icache:24;
  1705. #else
  1706. uint64_t icache:24;
  1707. uint64_t nodfa_dte:1;
  1708. uint64_t nozip:1;
  1709. uint64_t efus_ign:1;
  1710. uint64_t efus_lck:1;
  1711. uint64_t bar2_en:1;
  1712. uint64_t reserved_29_30:2;
  1713. uint64_t pll_div4:1;
  1714. uint64_t reserved_32_63:32;
  1715. #endif
  1716. } cn30xx;
  1717. struct cvmx_mio_fus_dat3_cn31xx {
  1718. #ifdef __BIG_ENDIAN_BITFIELD
  1719. uint64_t reserved_32_63:32;
  1720. uint64_t pll_div4:1;
  1721. uint64_t zip_crip:2;
  1722. uint64_t bar2_en:1;
  1723. uint64_t efus_lck:1;
  1724. uint64_t efus_ign:1;
  1725. uint64_t nozip:1;
  1726. uint64_t nodfa_dte:1;
  1727. uint64_t icache:24;
  1728. #else
  1729. uint64_t icache:24;
  1730. uint64_t nodfa_dte:1;
  1731. uint64_t nozip:1;
  1732. uint64_t efus_ign:1;
  1733. uint64_t efus_lck:1;
  1734. uint64_t bar2_en:1;
  1735. uint64_t zip_crip:2;
  1736. uint64_t pll_div4:1;
  1737. uint64_t reserved_32_63:32;
  1738. #endif
  1739. } cn31xx;
  1740. struct cvmx_mio_fus_dat3_cn38xx {
  1741. #ifdef __BIG_ENDIAN_BITFIELD
  1742. uint64_t reserved_31_63:33;
  1743. uint64_t zip_crip:2;
  1744. uint64_t bar2_en:1;
  1745. uint64_t efus_lck:1;
  1746. uint64_t efus_ign:1;
  1747. uint64_t nozip:1;
  1748. uint64_t nodfa_dte:1;
  1749. uint64_t icache:24;
  1750. #else
  1751. uint64_t icache:24;
  1752. uint64_t nodfa_dte:1;
  1753. uint64_t nozip:1;
  1754. uint64_t efus_ign:1;
  1755. uint64_t efus_lck:1;
  1756. uint64_t bar2_en:1;
  1757. uint64_t zip_crip:2;
  1758. uint64_t reserved_31_63:33;
  1759. #endif
  1760. } cn38xx;
  1761. struct cvmx_mio_fus_dat3_cn38xxp2 {
  1762. #ifdef __BIG_ENDIAN_BITFIELD
  1763. uint64_t reserved_29_63:35;
  1764. uint64_t bar2_en:1;
  1765. uint64_t efus_lck:1;
  1766. uint64_t efus_ign:1;
  1767. uint64_t nozip:1;
  1768. uint64_t nodfa_dte:1;
  1769. uint64_t icache:24;
  1770. #else
  1771. uint64_t icache:24;
  1772. uint64_t nodfa_dte:1;
  1773. uint64_t nozip:1;
  1774. uint64_t efus_ign:1;
  1775. uint64_t efus_lck:1;
  1776. uint64_t bar2_en:1;
  1777. uint64_t reserved_29_63:35;
  1778. #endif
  1779. } cn38xxp2;
  1780. struct cvmx_mio_fus_dat3_cn61xx {
  1781. #ifdef __BIG_ENDIAN_BITFIELD
  1782. uint64_t reserved_58_63:6;
  1783. uint64_t pll_ctl:10;
  1784. uint64_t dfa_info_dte:3;
  1785. uint64_t dfa_info_clm:4;
  1786. uint64_t reserved_40_40:1;
  1787. uint64_t ema:2;
  1788. uint64_t efus_lck_rsv:1;
  1789. uint64_t efus_lck_man:1;
  1790. uint64_t pll_half_dis:1;
  1791. uint64_t l2c_crip:3;
  1792. uint64_t reserved_31_31:1;
  1793. uint64_t zip_info:2;
  1794. uint64_t bar2_en:1;
  1795. uint64_t efus_lck:1;
  1796. uint64_t efus_ign:1;
  1797. uint64_t nozip:1;
  1798. uint64_t nodfa_dte:1;
  1799. uint64_t reserved_0_23:24;
  1800. #else
  1801. uint64_t reserved_0_23:24;
  1802. uint64_t nodfa_dte:1;
  1803. uint64_t nozip:1;
  1804. uint64_t efus_ign:1;
  1805. uint64_t efus_lck:1;
  1806. uint64_t bar2_en:1;
  1807. uint64_t zip_info:2;
  1808. uint64_t reserved_31_31:1;
  1809. uint64_t l2c_crip:3;
  1810. uint64_t pll_half_dis:1;
  1811. uint64_t efus_lck_man:1;
  1812. uint64_t efus_lck_rsv:1;
  1813. uint64_t ema:2;
  1814. uint64_t reserved_40_40:1;
  1815. uint64_t dfa_info_clm:4;
  1816. uint64_t dfa_info_dte:3;
  1817. uint64_t pll_ctl:10;
  1818. uint64_t reserved_58_63:6;
  1819. #endif
  1820. } cn61xx;
  1821. struct cvmx_mio_fus_dat3_cn70xx {
  1822. #ifdef __BIG_ENDIAN_BITFIELD
  1823. uint64_t ema0:6;
  1824. uint64_t pll_ctl:10;
  1825. uint64_t dfa_info_dte:3;
  1826. uint64_t dfa_info_clm:4;
  1827. uint64_t pll_alt_matrix:1;
  1828. uint64_t pll_bwadj_denom:2;
  1829. uint64_t efus_lck_rsv:1;
  1830. uint64_t efus_lck_man:1;
  1831. uint64_t pll_half_dis:1;
  1832. uint64_t l2c_crip:3;
  1833. uint64_t use_int_refclk:1;
  1834. uint64_t zip_info:2;
  1835. uint64_t bar2_sz_conf:1;
  1836. uint64_t efus_lck:1;
  1837. uint64_t efus_ign:1;
  1838. uint64_t nozip:1;
  1839. uint64_t nodfa_dte:1;
  1840. uint64_t ema1:6;
  1841. uint64_t reserved_0_17:18;
  1842. #else
  1843. uint64_t reserved_0_17:18;
  1844. uint64_t ema1:6;
  1845. uint64_t nodfa_dte:1;
  1846. uint64_t nozip:1;
  1847. uint64_t efus_ign:1;
  1848. uint64_t efus_lck:1;
  1849. uint64_t bar2_sz_conf:1;
  1850. uint64_t zip_info:2;
  1851. uint64_t use_int_refclk:1;
  1852. uint64_t l2c_crip:3;
  1853. uint64_t pll_half_dis:1;
  1854. uint64_t efus_lck_man:1;
  1855. uint64_t efus_lck_rsv:1;
  1856. uint64_t pll_bwadj_denom:2;
  1857. uint64_t pll_alt_matrix:1;
  1858. uint64_t dfa_info_clm:4;
  1859. uint64_t dfa_info_dte:3;
  1860. uint64_t pll_ctl:10;
  1861. uint64_t ema0:6;
  1862. #endif
  1863. } cn70xx;
  1864. struct cvmx_mio_fus_dat3_cn70xxp1 {
  1865. #ifdef __BIG_ENDIAN_BITFIELD
  1866. uint64_t ema0:6;
  1867. uint64_t pll_ctl:10;
  1868. uint64_t dfa_info_dte:3;
  1869. uint64_t dfa_info_clm:4;
  1870. uint64_t reserved_38_40:3;
  1871. uint64_t efus_lck_rsv:1;
  1872. uint64_t efus_lck_man:1;
  1873. uint64_t pll_half_dis:1;
  1874. uint64_t l2c_crip:3;
  1875. uint64_t reserved_31_31:1;
  1876. uint64_t zip_info:2;
  1877. uint64_t bar2_sz_conf:1;
  1878. uint64_t efus_lck:1;
  1879. uint64_t efus_ign:1;
  1880. uint64_t nozip:1;
  1881. uint64_t nodfa_dte:1;
  1882. uint64_t ema1:6;
  1883. uint64_t reserved_0_17:18;
  1884. #else
  1885. uint64_t reserved_0_17:18;
  1886. uint64_t ema1:6;
  1887. uint64_t nodfa_dte:1;
  1888. uint64_t nozip:1;
  1889. uint64_t efus_ign:1;
  1890. uint64_t efus_lck:1;
  1891. uint64_t bar2_sz_conf:1;
  1892. uint64_t zip_info:2;
  1893. uint64_t reserved_31_31:1;
  1894. uint64_t l2c_crip:3;
  1895. uint64_t pll_half_dis:1;
  1896. uint64_t efus_lck_man:1;
  1897. uint64_t efus_lck_rsv:1;
  1898. uint64_t reserved_38_40:3;
  1899. uint64_t dfa_info_clm:4;
  1900. uint64_t dfa_info_dte:3;
  1901. uint64_t pll_ctl:10;
  1902. uint64_t ema0:6;
  1903. #endif
  1904. } cn70xxp1;
  1905. struct cvmx_mio_fus_dat3_cn73xx {
  1906. #ifdef __BIG_ENDIAN_BITFIELD
  1907. uint64_t ema0:6;
  1908. uint64_t pll_ctl:10;
  1909. uint64_t dfa_info_dte:3;
  1910. uint64_t dfa_info_clm:4;
  1911. uint64_t pll_alt_matrix:1;
  1912. uint64_t pll_bwadj_denom:2;
  1913. uint64_t efus_lck_rsv:1;
  1914. uint64_t efus_lck_man:1;
  1915. uint64_t pll_half_dis:1;
  1916. uint64_t l2c_crip:3;
  1917. uint64_t use_int_refclk:1;
  1918. uint64_t zip_info:2;
  1919. uint64_t bar2_sz_conf:1;
  1920. uint64_t efus_lck:1;
  1921. uint64_t efus_ign:1;
  1922. uint64_t nozip:1;
  1923. uint64_t nodfa_dte:1;
  1924. uint64_t ema1:6;
  1925. uint64_t nohna_dte:1;
  1926. uint64_t hna_info_dte:3;
  1927. uint64_t hna_info_clm:4;
  1928. uint64_t reserved_9_9:1;
  1929. uint64_t core_pll_mul:5;
  1930. uint64_t pnr_pll_mul:4;
  1931. #else
  1932. uint64_t pnr_pll_mul:4;
  1933. uint64_t core_pll_mul:5;
  1934. uint64_t reserved_9_9:1;
  1935. uint64_t hna_info_clm:4;
  1936. uint64_t hna_info_dte:3;
  1937. uint64_t nohna_dte:1;
  1938. uint64_t ema1:6;
  1939. uint64_t nodfa_dte:1;
  1940. uint64_t nozip:1;
  1941. uint64_t efus_ign:1;
  1942. uint64_t efus_lck:1;
  1943. uint64_t bar2_sz_conf:1;
  1944. uint64_t zip_info:2;
  1945. uint64_t use_int_refclk:1;
  1946. uint64_t l2c_crip:3;
  1947. uint64_t pll_half_dis:1;
  1948. uint64_t efus_lck_man:1;
  1949. uint64_t efus_lck_rsv:1;
  1950. uint64_t pll_bwadj_denom:2;
  1951. uint64_t pll_alt_matrix:1;
  1952. uint64_t dfa_info_clm:4;
  1953. uint64_t dfa_info_dte:3;
  1954. uint64_t pll_ctl:10;
  1955. uint64_t ema0:6;
  1956. #endif
  1957. } cn73xx;
  1958. struct cvmx_mio_fus_dat3_cn78xx {
  1959. #ifdef __BIG_ENDIAN_BITFIELD
  1960. uint64_t ema0:6;
  1961. uint64_t pll_ctl:10;
  1962. uint64_t dfa_info_dte:3;
  1963. uint64_t dfa_info_clm:4;
  1964. uint64_t reserved_38_40:3;
  1965. uint64_t efus_lck_rsv:1;
  1966. uint64_t efus_lck_man:1;
  1967. uint64_t pll_half_dis:1;
  1968. uint64_t l2c_crip:3;
  1969. uint64_t reserved_31_31:1;
  1970. uint64_t zip_info:2;
  1971. uint64_t bar2_sz_conf:1;
  1972. uint64_t efus_lck:1;
  1973. uint64_t efus_ign:1;
  1974. uint64_t nozip:1;
  1975. uint64_t nodfa_dte:1;
  1976. uint64_t ema1:6;
  1977. uint64_t nohna_dte:1;
  1978. uint64_t hna_info_dte:3;
  1979. uint64_t hna_info_clm:4;
  1980. uint64_t reserved_0_9:10;
  1981. #else
  1982. uint64_t reserved_0_9:10;
  1983. uint64_t hna_info_clm:4;
  1984. uint64_t hna_info_dte:3;
  1985. uint64_t nohna_dte:1;
  1986. uint64_t ema1:6;
  1987. uint64_t nodfa_dte:1;
  1988. uint64_t nozip:1;
  1989. uint64_t efus_ign:1;
  1990. uint64_t efus_lck:1;
  1991. uint64_t bar2_sz_conf:1;
  1992. uint64_t zip_info:2;
  1993. uint64_t reserved_31_31:1;
  1994. uint64_t l2c_crip:3;
  1995. uint64_t pll_half_dis:1;
  1996. uint64_t efus_lck_man:1;
  1997. uint64_t efus_lck_rsv:1;
  1998. uint64_t reserved_38_40:3;
  1999. uint64_t dfa_info_clm:4;
  2000. uint64_t dfa_info_dte:3;
  2001. uint64_t pll_ctl:10;
  2002. uint64_t ema0:6;
  2003. #endif
  2004. } cn78xx;
  2005. struct cvmx_mio_fus_dat3_cnf75xx {
  2006. #ifdef __BIG_ENDIAN_BITFIELD
  2007. uint64_t ema0:6;
  2008. uint64_t pll_ctl:10;
  2009. uint64_t dfa_info_dte:3;
  2010. uint64_t dfa_info_clm:4;
  2011. uint64_t pll_alt_matrix:1;
  2012. uint64_t pll_bwadj_denom:2;
  2013. uint64_t efus_lck_rsv:1;
  2014. uint64_t efus_lck_man:1;
  2015. uint64_t pll_half_dis:1;
  2016. uint64_t l2c_crip:3;
  2017. uint64_t use_int_refclk:1;
  2018. uint64_t zip_info:2;
  2019. uint64_t bar2_sz_conf:1;
  2020. uint64_t efus_lck:1;
  2021. uint64_t efus_ign:1;
  2022. uint64_t nozip:1;
  2023. uint64_t nodfa_dte:1;
  2024. uint64_t ema1:6;
  2025. uint64_t reserved_9_17:9;
  2026. uint64_t core_pll_mul:5;
  2027. uint64_t pnr_pll_mul:4;
  2028. #else
  2029. uint64_t pnr_pll_mul:4;
  2030. uint64_t core_pll_mul:5;
  2031. uint64_t reserved_9_17:9;
  2032. uint64_t ema1:6;
  2033. uint64_t nodfa_dte:1;
  2034. uint64_t nozip:1;
  2035. uint64_t efus_ign:1;
  2036. uint64_t efus_lck:1;
  2037. uint64_t bar2_sz_conf:1;
  2038. uint64_t zip_info:2;
  2039. uint64_t use_int_refclk:1;
  2040. uint64_t l2c_crip:3;
  2041. uint64_t pll_half_dis:1;
  2042. uint64_t efus_lck_man:1;
  2043. uint64_t efus_lck_rsv:1;
  2044. uint64_t pll_bwadj_denom:2;
  2045. uint64_t pll_alt_matrix:1;
  2046. uint64_t dfa_info_clm:4;
  2047. uint64_t dfa_info_dte:3;
  2048. uint64_t pll_ctl:10;
  2049. uint64_t ema0:6;
  2050. #endif
  2051. } cnf75xx;
  2052. };
  2053. union cvmx_mio_fus_ema {
  2054. uint64_t u64;
  2055. struct cvmx_mio_fus_ema_s {
  2056. #ifdef __BIG_ENDIAN_BITFIELD
  2057. uint64_t reserved_7_63:57;
  2058. uint64_t eff_ema:3;
  2059. uint64_t reserved_3_3:1;
  2060. uint64_t ema:3;
  2061. #else
  2062. uint64_t ema:3;
  2063. uint64_t reserved_3_3:1;
  2064. uint64_t eff_ema:3;
  2065. uint64_t reserved_7_63:57;
  2066. #endif
  2067. } s;
  2068. struct cvmx_mio_fus_ema_cn58xx {
  2069. #ifdef __BIG_ENDIAN_BITFIELD
  2070. uint64_t reserved_2_63:62;
  2071. uint64_t ema:2;
  2072. #else
  2073. uint64_t ema:2;
  2074. uint64_t reserved_2_63:62;
  2075. #endif
  2076. } cn58xx;
  2077. };
  2078. union cvmx_mio_fus_pdf {
  2079. uint64_t u64;
  2080. struct cvmx_mio_fus_pdf_s {
  2081. #ifdef __BIG_ENDIAN_BITFIELD
  2082. uint64_t pdf:64;
  2083. #else
  2084. uint64_t pdf:64;
  2085. #endif
  2086. } s;
  2087. };
  2088. union cvmx_mio_fus_pll {
  2089. uint64_t u64;
  2090. struct cvmx_mio_fus_pll_s {
  2091. #ifdef __BIG_ENDIAN_BITFIELD
  2092. uint64_t reserved_48_63:16;
  2093. uint64_t rclk_align_r:8;
  2094. uint64_t rclk_align_l:8;
  2095. uint64_t reserved_8_31:24;
  2096. uint64_t c_cout_rst:1;
  2097. uint64_t c_cout_sel:2;
  2098. uint64_t pnr_cout_rst:1;
  2099. uint64_t pnr_cout_sel:2;
  2100. uint64_t rfslip:1;
  2101. uint64_t fbslip:1;
  2102. #else
  2103. uint64_t fbslip:1;
  2104. uint64_t rfslip:1;
  2105. uint64_t pnr_cout_sel:2;
  2106. uint64_t pnr_cout_rst:1;
  2107. uint64_t c_cout_sel:2;
  2108. uint64_t c_cout_rst:1;
  2109. uint64_t reserved_8_31:24;
  2110. uint64_t rclk_align_l:8;
  2111. uint64_t rclk_align_r:8;
  2112. uint64_t reserved_48_63:16;
  2113. #endif
  2114. } s;
  2115. struct cvmx_mio_fus_pll_cn50xx {
  2116. #ifdef __BIG_ENDIAN_BITFIELD
  2117. uint64_t reserved_2_63:62;
  2118. uint64_t rfslip:1;
  2119. uint64_t fbslip:1;
  2120. #else
  2121. uint64_t fbslip:1;
  2122. uint64_t rfslip:1;
  2123. uint64_t reserved_2_63:62;
  2124. #endif
  2125. } cn50xx;
  2126. struct cvmx_mio_fus_pll_cn61xx {
  2127. #ifdef __BIG_ENDIAN_BITFIELD
  2128. uint64_t reserved_8_63:56;
  2129. uint64_t c_cout_rst:1;
  2130. uint64_t c_cout_sel:2;
  2131. uint64_t pnr_cout_rst:1;
  2132. uint64_t pnr_cout_sel:2;
  2133. uint64_t rfslip:1;
  2134. uint64_t fbslip:1;
  2135. #else
  2136. uint64_t fbslip:1;
  2137. uint64_t rfslip:1;
  2138. uint64_t pnr_cout_sel:2;
  2139. uint64_t pnr_cout_rst:1;
  2140. uint64_t c_cout_sel:2;
  2141. uint64_t c_cout_rst:1;
  2142. uint64_t reserved_8_63:56;
  2143. #endif
  2144. } cn61xx;
  2145. };
  2146. union cvmx_mio_fus_prog {
  2147. uint64_t u64;
  2148. struct cvmx_mio_fus_prog_s {
  2149. #ifdef __BIG_ENDIAN_BITFIELD
  2150. uint64_t reserved_2_63:62;
  2151. uint64_t soft:1;
  2152. uint64_t prog:1;
  2153. #else
  2154. uint64_t prog:1;
  2155. uint64_t soft:1;
  2156. uint64_t reserved_2_63:62;
  2157. #endif
  2158. } s;
  2159. struct cvmx_mio_fus_prog_cn30xx {
  2160. #ifdef __BIG_ENDIAN_BITFIELD
  2161. uint64_t reserved_1_63:63;
  2162. uint64_t prog:1;
  2163. #else
  2164. uint64_t prog:1;
  2165. uint64_t reserved_1_63:63;
  2166. #endif
  2167. } cn30xx;
  2168. };
  2169. union cvmx_mio_fus_prog_times {
  2170. uint64_t u64;
  2171. struct cvmx_mio_fus_prog_times_s {
  2172. #ifdef __BIG_ENDIAN_BITFIELD
  2173. uint64_t reserved_35_63:29;
  2174. uint64_t vgate_pin:1;
  2175. uint64_t fsrc_pin:1;
  2176. uint64_t prog_pin:1;
  2177. uint64_t reserved_6_31:26;
  2178. uint64_t setup:6;
  2179. #else
  2180. uint64_t setup:6;
  2181. uint64_t reserved_6_31:26;
  2182. uint64_t prog_pin:1;
  2183. uint64_t fsrc_pin:1;
  2184. uint64_t vgate_pin:1;
  2185. uint64_t reserved_35_63:29;
  2186. #endif
  2187. } s;
  2188. struct cvmx_mio_fus_prog_times_cn50xx {
  2189. #ifdef __BIG_ENDIAN_BITFIELD
  2190. uint64_t reserved_33_63:31;
  2191. uint64_t prog_pin:1;
  2192. uint64_t out:8;
  2193. uint64_t sclk_lo:4;
  2194. uint64_t sclk_hi:12;
  2195. uint64_t setup:8;
  2196. #else
  2197. uint64_t setup:8;
  2198. uint64_t sclk_hi:12;
  2199. uint64_t sclk_lo:4;
  2200. uint64_t out:8;
  2201. uint64_t prog_pin:1;
  2202. uint64_t reserved_33_63:31;
  2203. #endif
  2204. } cn50xx;
  2205. struct cvmx_mio_fus_prog_times_cn61xx {
  2206. #ifdef __BIG_ENDIAN_BITFIELD
  2207. uint64_t reserved_35_63:29;
  2208. uint64_t vgate_pin:1;
  2209. uint64_t fsrc_pin:1;
  2210. uint64_t prog_pin:1;
  2211. uint64_t out:7;
  2212. uint64_t sclk_lo:4;
  2213. uint64_t sclk_hi:15;
  2214. uint64_t setup:6;
  2215. #else
  2216. uint64_t setup:6;
  2217. uint64_t sclk_hi:15;
  2218. uint64_t sclk_lo:4;
  2219. uint64_t out:7;
  2220. uint64_t prog_pin:1;
  2221. uint64_t fsrc_pin:1;
  2222. uint64_t vgate_pin:1;
  2223. uint64_t reserved_35_63:29;
  2224. #endif
  2225. } cn61xx;
  2226. };
  2227. union cvmx_mio_fus_rcmd {
  2228. uint64_t u64;
  2229. struct cvmx_mio_fus_rcmd_s {
  2230. #ifdef __BIG_ENDIAN_BITFIELD
  2231. uint64_t reserved_24_63:40;
  2232. uint64_t dat:8;
  2233. uint64_t reserved_13_15:3;
  2234. uint64_t pend:1;
  2235. uint64_t reserved_9_11:3;
  2236. uint64_t efuse:1;
  2237. uint64_t addr:8;
  2238. #else
  2239. uint64_t addr:8;
  2240. uint64_t efuse:1;
  2241. uint64_t reserved_9_11:3;
  2242. uint64_t pend:1;
  2243. uint64_t reserved_13_15:3;
  2244. uint64_t dat:8;
  2245. uint64_t reserved_24_63:40;
  2246. #endif
  2247. } s;
  2248. struct cvmx_mio_fus_rcmd_cn30xx {
  2249. #ifdef __BIG_ENDIAN_BITFIELD
  2250. uint64_t reserved_24_63:40;
  2251. uint64_t dat:8;
  2252. uint64_t reserved_13_15:3;
  2253. uint64_t pend:1;
  2254. uint64_t reserved_9_11:3;
  2255. uint64_t efuse:1;
  2256. uint64_t reserved_7_7:1;
  2257. uint64_t addr:7;
  2258. #else
  2259. uint64_t addr:7;
  2260. uint64_t reserved_7_7:1;
  2261. uint64_t efuse:1;
  2262. uint64_t reserved_9_11:3;
  2263. uint64_t pend:1;
  2264. uint64_t reserved_13_15:3;
  2265. uint64_t dat:8;
  2266. uint64_t reserved_24_63:40;
  2267. #endif
  2268. } cn30xx;
  2269. };
  2270. union cvmx_mio_fus_read_times {
  2271. uint64_t u64;
  2272. struct cvmx_mio_fus_read_times_s {
  2273. #ifdef __BIG_ENDIAN_BITFIELD
  2274. uint64_t reserved_26_63:38;
  2275. uint64_t sch:4;
  2276. uint64_t fsh:4;
  2277. uint64_t prh:4;
  2278. uint64_t sdh:4;
  2279. uint64_t setup:10;
  2280. #else
  2281. uint64_t setup:10;
  2282. uint64_t sdh:4;
  2283. uint64_t prh:4;
  2284. uint64_t fsh:4;
  2285. uint64_t sch:4;
  2286. uint64_t reserved_26_63:38;
  2287. #endif
  2288. } s;
  2289. };
  2290. union cvmx_mio_fus_repair_res0 {
  2291. uint64_t u64;
  2292. struct cvmx_mio_fus_repair_res0_s {
  2293. #ifdef __BIG_ENDIAN_BITFIELD
  2294. uint64_t reserved_55_63:9;
  2295. uint64_t too_many:1;
  2296. uint64_t repair2:18;
  2297. uint64_t repair1:18;
  2298. uint64_t repair0:18;
  2299. #else
  2300. uint64_t repair0:18;
  2301. uint64_t repair1:18;
  2302. uint64_t repair2:18;
  2303. uint64_t too_many:1;
  2304. uint64_t reserved_55_63:9;
  2305. #endif
  2306. } s;
  2307. };
  2308. union cvmx_mio_fus_repair_res1 {
  2309. uint64_t u64;
  2310. struct cvmx_mio_fus_repair_res1_s {
  2311. #ifdef __BIG_ENDIAN_BITFIELD
  2312. uint64_t reserved_54_63:10;
  2313. uint64_t repair5:18;
  2314. uint64_t repair4:18;
  2315. uint64_t repair3:18;
  2316. #else
  2317. uint64_t repair3:18;
  2318. uint64_t repair4:18;
  2319. uint64_t repair5:18;
  2320. uint64_t reserved_54_63:10;
  2321. #endif
  2322. } s;
  2323. };
  2324. union cvmx_mio_fus_repair_res2 {
  2325. uint64_t u64;
  2326. struct cvmx_mio_fus_repair_res2_s {
  2327. #ifdef __BIG_ENDIAN_BITFIELD
  2328. uint64_t reserved_18_63:46;
  2329. uint64_t repair6:18;
  2330. #else
  2331. uint64_t repair6:18;
  2332. uint64_t reserved_18_63:46;
  2333. #endif
  2334. } s;
  2335. };
  2336. union cvmx_mio_fus_spr_repair_res {
  2337. uint64_t u64;
  2338. struct cvmx_mio_fus_spr_repair_res_s {
  2339. #ifdef __BIG_ENDIAN_BITFIELD
  2340. uint64_t reserved_42_63:22;
  2341. uint64_t repair2:14;
  2342. uint64_t repair1:14;
  2343. uint64_t repair0:14;
  2344. #else
  2345. uint64_t repair0:14;
  2346. uint64_t repair1:14;
  2347. uint64_t repair2:14;
  2348. uint64_t reserved_42_63:22;
  2349. #endif
  2350. } s;
  2351. };
  2352. union cvmx_mio_fus_spr_repair_sum {
  2353. uint64_t u64;
  2354. struct cvmx_mio_fus_spr_repair_sum_s {
  2355. #ifdef __BIG_ENDIAN_BITFIELD
  2356. uint64_t reserved_1_63:63;
  2357. uint64_t too_many:1;
  2358. #else
  2359. uint64_t too_many:1;
  2360. uint64_t reserved_1_63:63;
  2361. #endif
  2362. } s;
  2363. };
  2364. union cvmx_mio_fus_tgg {
  2365. uint64_t u64;
  2366. struct cvmx_mio_fus_tgg_s {
  2367. #ifdef __BIG_ENDIAN_BITFIELD
  2368. uint64_t val:1;
  2369. uint64_t dat:63;
  2370. #else
  2371. uint64_t dat:63;
  2372. uint64_t val:1;
  2373. #endif
  2374. } s;
  2375. };
  2376. union cvmx_mio_fus_unlock {
  2377. uint64_t u64;
  2378. struct cvmx_mio_fus_unlock_s {
  2379. #ifdef __BIG_ENDIAN_BITFIELD
  2380. uint64_t reserved_24_63:40;
  2381. uint64_t key:24;
  2382. #else
  2383. uint64_t key:24;
  2384. uint64_t reserved_24_63:40;
  2385. #endif
  2386. } s;
  2387. };
  2388. union cvmx_mio_fus_wadr {
  2389. uint64_t u64;
  2390. struct cvmx_mio_fus_wadr_s {
  2391. #ifdef __BIG_ENDIAN_BITFIELD
  2392. uint64_t reserved_10_63:54;
  2393. uint64_t addr:10;
  2394. #else
  2395. uint64_t addr:10;
  2396. uint64_t reserved_10_63:54;
  2397. #endif
  2398. } s;
  2399. struct cvmx_mio_fus_wadr_cn50xx {
  2400. #ifdef __BIG_ENDIAN_BITFIELD
  2401. uint64_t reserved_2_63:62;
  2402. uint64_t addr:2;
  2403. #else
  2404. uint64_t addr:2;
  2405. uint64_t reserved_2_63:62;
  2406. #endif
  2407. } cn50xx;
  2408. struct cvmx_mio_fus_wadr_cn52xx {
  2409. #ifdef __BIG_ENDIAN_BITFIELD
  2410. uint64_t reserved_3_63:61;
  2411. uint64_t addr:3;
  2412. #else
  2413. uint64_t addr:3;
  2414. uint64_t reserved_3_63:61;
  2415. #endif
  2416. } cn52xx;
  2417. struct cvmx_mio_fus_wadr_cn61xx {
  2418. #ifdef __BIG_ENDIAN_BITFIELD
  2419. uint64_t reserved_4_63:60;
  2420. uint64_t addr:4;
  2421. #else
  2422. uint64_t addr:4;
  2423. uint64_t reserved_4_63:60;
  2424. #endif
  2425. } cn61xx;
  2426. };
  2427. union cvmx_mio_gpio_comp {
  2428. uint64_t u64;
  2429. struct cvmx_mio_gpio_comp_s {
  2430. #ifdef __BIG_ENDIAN_BITFIELD
  2431. uint64_t reserved_12_63:52;
  2432. uint64_t pctl:6;
  2433. uint64_t nctl:6;
  2434. #else
  2435. uint64_t nctl:6;
  2436. uint64_t pctl:6;
  2437. uint64_t reserved_12_63:52;
  2438. #endif
  2439. } s;
  2440. };
  2441. union cvmx_mio_ndf_dma_cfg {
  2442. uint64_t u64;
  2443. struct cvmx_mio_ndf_dma_cfg_s {
  2444. #ifdef __BIG_ENDIAN_BITFIELD
  2445. uint64_t en:1;
  2446. uint64_t rw:1;
  2447. uint64_t clr:1;
  2448. uint64_t reserved_60_60:1;
  2449. uint64_t swap32:1;
  2450. uint64_t swap16:1;
  2451. uint64_t swap8:1;
  2452. uint64_t endian:1;
  2453. uint64_t size:20;
  2454. uint64_t adr:36;
  2455. #else
  2456. uint64_t adr:36;
  2457. uint64_t size:20;
  2458. uint64_t endian:1;
  2459. uint64_t swap8:1;
  2460. uint64_t swap16:1;
  2461. uint64_t swap32:1;
  2462. uint64_t reserved_60_60:1;
  2463. uint64_t clr:1;
  2464. uint64_t rw:1;
  2465. uint64_t en:1;
  2466. #endif
  2467. } s;
  2468. };
  2469. union cvmx_mio_ndf_dma_int {
  2470. uint64_t u64;
  2471. struct cvmx_mio_ndf_dma_int_s {
  2472. #ifdef __BIG_ENDIAN_BITFIELD
  2473. uint64_t reserved_1_63:63;
  2474. uint64_t done:1;
  2475. #else
  2476. uint64_t done:1;
  2477. uint64_t reserved_1_63:63;
  2478. #endif
  2479. } s;
  2480. };
  2481. union cvmx_mio_ndf_dma_int_en {
  2482. uint64_t u64;
  2483. struct cvmx_mio_ndf_dma_int_en_s {
  2484. #ifdef __BIG_ENDIAN_BITFIELD
  2485. uint64_t reserved_1_63:63;
  2486. uint64_t done:1;
  2487. #else
  2488. uint64_t done:1;
  2489. uint64_t reserved_1_63:63;
  2490. #endif
  2491. } s;
  2492. };
  2493. union cvmx_mio_pll_ctl {
  2494. uint64_t u64;
  2495. struct cvmx_mio_pll_ctl_s {
  2496. #ifdef __BIG_ENDIAN_BITFIELD
  2497. uint64_t reserved_5_63:59;
  2498. uint64_t bw_ctl:5;
  2499. #else
  2500. uint64_t bw_ctl:5;
  2501. uint64_t reserved_5_63:59;
  2502. #endif
  2503. } s;
  2504. };
  2505. union cvmx_mio_pll_setting {
  2506. uint64_t u64;
  2507. struct cvmx_mio_pll_setting_s {
  2508. #ifdef __BIG_ENDIAN_BITFIELD
  2509. uint64_t reserved_17_63:47;
  2510. uint64_t setting:17;
  2511. #else
  2512. uint64_t setting:17;
  2513. uint64_t reserved_17_63:47;
  2514. #endif
  2515. } s;
  2516. };
  2517. union cvmx_mio_ptp_ckout_hi_incr {
  2518. uint64_t u64;
  2519. struct cvmx_mio_ptp_ckout_hi_incr_s {
  2520. #ifdef __BIG_ENDIAN_BITFIELD
  2521. uint64_t nanosec:32;
  2522. uint64_t frnanosec:32;
  2523. #else
  2524. uint64_t frnanosec:32;
  2525. uint64_t nanosec:32;
  2526. #endif
  2527. } s;
  2528. };
  2529. union cvmx_mio_ptp_ckout_lo_incr {
  2530. uint64_t u64;
  2531. struct cvmx_mio_ptp_ckout_lo_incr_s {
  2532. #ifdef __BIG_ENDIAN_BITFIELD
  2533. uint64_t nanosec:32;
  2534. uint64_t frnanosec:32;
  2535. #else
  2536. uint64_t frnanosec:32;
  2537. uint64_t nanosec:32;
  2538. #endif
  2539. } s;
  2540. };
  2541. union cvmx_mio_ptp_ckout_thresh_hi {
  2542. uint64_t u64;
  2543. struct cvmx_mio_ptp_ckout_thresh_hi_s {
  2544. #ifdef __BIG_ENDIAN_BITFIELD
  2545. uint64_t nanosec:64;
  2546. #else
  2547. uint64_t nanosec:64;
  2548. #endif
  2549. } s;
  2550. };
  2551. union cvmx_mio_ptp_ckout_thresh_lo {
  2552. uint64_t u64;
  2553. struct cvmx_mio_ptp_ckout_thresh_lo_s {
  2554. #ifdef __BIG_ENDIAN_BITFIELD
  2555. uint64_t reserved_32_63:32;
  2556. uint64_t frnanosec:32;
  2557. #else
  2558. uint64_t frnanosec:32;
  2559. uint64_t reserved_32_63:32;
  2560. #endif
  2561. } s;
  2562. };
  2563. union cvmx_mio_ptp_clock_cfg {
  2564. uint64_t u64;
  2565. struct cvmx_mio_ptp_clock_cfg_s {
  2566. #ifdef __BIG_ENDIAN_BITFIELD
  2567. uint64_t reserved_42_63:22;
  2568. uint64_t pps:1;
  2569. uint64_t ckout:1;
  2570. uint64_t ext_clk_edge:2;
  2571. uint64_t ckout_out4:1;
  2572. uint64_t pps_out:5;
  2573. uint64_t pps_inv:1;
  2574. uint64_t pps_en:1;
  2575. uint64_t ckout_out:4;
  2576. uint64_t ckout_inv:1;
  2577. uint64_t ckout_en:1;
  2578. uint64_t evcnt_in:6;
  2579. uint64_t evcnt_edge:1;
  2580. uint64_t evcnt_en:1;
  2581. uint64_t tstmp_in:6;
  2582. uint64_t tstmp_edge:1;
  2583. uint64_t tstmp_en:1;
  2584. uint64_t ext_clk_in:6;
  2585. uint64_t ext_clk_en:1;
  2586. uint64_t ptp_en:1;
  2587. #else
  2588. uint64_t ptp_en:1;
  2589. uint64_t ext_clk_en:1;
  2590. uint64_t ext_clk_in:6;
  2591. uint64_t tstmp_en:1;
  2592. uint64_t tstmp_edge:1;
  2593. uint64_t tstmp_in:6;
  2594. uint64_t evcnt_en:1;
  2595. uint64_t evcnt_edge:1;
  2596. uint64_t evcnt_in:6;
  2597. uint64_t ckout_en:1;
  2598. uint64_t ckout_inv:1;
  2599. uint64_t ckout_out:4;
  2600. uint64_t pps_en:1;
  2601. uint64_t pps_inv:1;
  2602. uint64_t pps_out:5;
  2603. uint64_t ckout_out4:1;
  2604. uint64_t ext_clk_edge:2;
  2605. uint64_t ckout:1;
  2606. uint64_t pps:1;
  2607. uint64_t reserved_42_63:22;
  2608. #endif
  2609. } s;
  2610. struct cvmx_mio_ptp_clock_cfg_cn63xx {
  2611. #ifdef __BIG_ENDIAN_BITFIELD
  2612. uint64_t reserved_24_63:40;
  2613. uint64_t evcnt_in:6;
  2614. uint64_t evcnt_edge:1;
  2615. uint64_t evcnt_en:1;
  2616. uint64_t tstmp_in:6;
  2617. uint64_t tstmp_edge:1;
  2618. uint64_t tstmp_en:1;
  2619. uint64_t ext_clk_in:6;
  2620. uint64_t ext_clk_en:1;
  2621. uint64_t ptp_en:1;
  2622. #else
  2623. uint64_t ptp_en:1;
  2624. uint64_t ext_clk_en:1;
  2625. uint64_t ext_clk_in:6;
  2626. uint64_t tstmp_en:1;
  2627. uint64_t tstmp_edge:1;
  2628. uint64_t tstmp_in:6;
  2629. uint64_t evcnt_en:1;
  2630. uint64_t evcnt_edge:1;
  2631. uint64_t evcnt_in:6;
  2632. uint64_t reserved_24_63:40;
  2633. #endif
  2634. } cn63xx;
  2635. struct cvmx_mio_ptp_clock_cfg_cn66xx {
  2636. #ifdef __BIG_ENDIAN_BITFIELD
  2637. uint64_t reserved_40_63:24;
  2638. uint64_t ext_clk_edge:2;
  2639. uint64_t ckout_out4:1;
  2640. uint64_t pps_out:5;
  2641. uint64_t pps_inv:1;
  2642. uint64_t pps_en:1;
  2643. uint64_t ckout_out:4;
  2644. uint64_t ckout_inv:1;
  2645. uint64_t ckout_en:1;
  2646. uint64_t evcnt_in:6;
  2647. uint64_t evcnt_edge:1;
  2648. uint64_t evcnt_en:1;
  2649. uint64_t tstmp_in:6;
  2650. uint64_t tstmp_edge:1;
  2651. uint64_t tstmp_en:1;
  2652. uint64_t ext_clk_in:6;
  2653. uint64_t ext_clk_en:1;
  2654. uint64_t ptp_en:1;
  2655. #else
  2656. uint64_t ptp_en:1;
  2657. uint64_t ext_clk_en:1;
  2658. uint64_t ext_clk_in:6;
  2659. uint64_t tstmp_en:1;
  2660. uint64_t tstmp_edge:1;
  2661. uint64_t tstmp_in:6;
  2662. uint64_t evcnt_en:1;
  2663. uint64_t evcnt_edge:1;
  2664. uint64_t evcnt_in:6;
  2665. uint64_t ckout_en:1;
  2666. uint64_t ckout_inv:1;
  2667. uint64_t ckout_out:4;
  2668. uint64_t pps_en:1;
  2669. uint64_t pps_inv:1;
  2670. uint64_t pps_out:5;
  2671. uint64_t ckout_out4:1;
  2672. uint64_t ext_clk_edge:2;
  2673. uint64_t reserved_40_63:24;
  2674. #endif
  2675. } cn66xx;
  2676. };
  2677. union cvmx_mio_ptp_clock_comp {
  2678. uint64_t u64;
  2679. struct cvmx_mio_ptp_clock_comp_s {
  2680. #ifdef __BIG_ENDIAN_BITFIELD
  2681. uint64_t nanosec:32;
  2682. uint64_t frnanosec:32;
  2683. #else
  2684. uint64_t frnanosec:32;
  2685. uint64_t nanosec:32;
  2686. #endif
  2687. } s;
  2688. };
  2689. union cvmx_mio_ptp_clock_hi {
  2690. uint64_t u64;
  2691. struct cvmx_mio_ptp_clock_hi_s {
  2692. #ifdef __BIG_ENDIAN_BITFIELD
  2693. uint64_t nanosec:64;
  2694. #else
  2695. uint64_t nanosec:64;
  2696. #endif
  2697. } s;
  2698. };
  2699. union cvmx_mio_ptp_clock_lo {
  2700. uint64_t u64;
  2701. struct cvmx_mio_ptp_clock_lo_s {
  2702. #ifdef __BIG_ENDIAN_BITFIELD
  2703. uint64_t reserved_32_63:32;
  2704. uint64_t frnanosec:32;
  2705. #else
  2706. uint64_t frnanosec:32;
  2707. uint64_t reserved_32_63:32;
  2708. #endif
  2709. } s;
  2710. };
  2711. union cvmx_mio_ptp_evt_cnt {
  2712. uint64_t u64;
  2713. struct cvmx_mio_ptp_evt_cnt_s {
  2714. #ifdef __BIG_ENDIAN_BITFIELD
  2715. uint64_t cntr:64;
  2716. #else
  2717. uint64_t cntr:64;
  2718. #endif
  2719. } s;
  2720. };
  2721. union cvmx_mio_ptp_phy_1pps_in {
  2722. uint64_t u64;
  2723. struct cvmx_mio_ptp_phy_1pps_in_s {
  2724. #ifdef __BIG_ENDIAN_BITFIELD
  2725. uint64_t reserved_5_63:59;
  2726. uint64_t sel:5;
  2727. #else
  2728. uint64_t sel:5;
  2729. uint64_t reserved_5_63:59;
  2730. #endif
  2731. } s;
  2732. };
  2733. union cvmx_mio_ptp_pps_hi_incr {
  2734. uint64_t u64;
  2735. struct cvmx_mio_ptp_pps_hi_incr_s {
  2736. #ifdef __BIG_ENDIAN_BITFIELD
  2737. uint64_t nanosec:32;
  2738. uint64_t frnanosec:32;
  2739. #else
  2740. uint64_t frnanosec:32;
  2741. uint64_t nanosec:32;
  2742. #endif
  2743. } s;
  2744. };
  2745. union cvmx_mio_ptp_pps_lo_incr {
  2746. uint64_t u64;
  2747. struct cvmx_mio_ptp_pps_lo_incr_s {
  2748. #ifdef __BIG_ENDIAN_BITFIELD
  2749. uint64_t nanosec:32;
  2750. uint64_t frnanosec:32;
  2751. #else
  2752. uint64_t frnanosec:32;
  2753. uint64_t nanosec:32;
  2754. #endif
  2755. } s;
  2756. };
  2757. union cvmx_mio_ptp_pps_thresh_hi {
  2758. uint64_t u64;
  2759. struct cvmx_mio_ptp_pps_thresh_hi_s {
  2760. #ifdef __BIG_ENDIAN_BITFIELD
  2761. uint64_t nanosec:64;
  2762. #else
  2763. uint64_t nanosec:64;
  2764. #endif
  2765. } s;
  2766. };
  2767. union cvmx_mio_ptp_pps_thresh_lo {
  2768. uint64_t u64;
  2769. struct cvmx_mio_ptp_pps_thresh_lo_s {
  2770. #ifdef __BIG_ENDIAN_BITFIELD
  2771. uint64_t reserved_32_63:32;
  2772. uint64_t frnanosec:32;
  2773. #else
  2774. uint64_t frnanosec:32;
  2775. uint64_t reserved_32_63:32;
  2776. #endif
  2777. } s;
  2778. };
  2779. union cvmx_mio_ptp_timestamp {
  2780. uint64_t u64;
  2781. struct cvmx_mio_ptp_timestamp_s {
  2782. #ifdef __BIG_ENDIAN_BITFIELD
  2783. uint64_t nanosec:64;
  2784. #else
  2785. uint64_t nanosec:64;
  2786. #endif
  2787. } s;
  2788. };
  2789. union cvmx_mio_qlmx_cfg {
  2790. uint64_t u64;
  2791. struct cvmx_mio_qlmx_cfg_s {
  2792. #ifdef __BIG_ENDIAN_BITFIELD
  2793. uint64_t reserved_15_63:49;
  2794. uint64_t prtmode:1;
  2795. uint64_t reserved_12_13:2;
  2796. uint64_t qlm_spd:4;
  2797. uint64_t reserved_4_7:4;
  2798. uint64_t qlm_cfg:4;
  2799. #else
  2800. uint64_t qlm_cfg:4;
  2801. uint64_t reserved_4_7:4;
  2802. uint64_t qlm_spd:4;
  2803. uint64_t reserved_12_13:2;
  2804. uint64_t prtmode:1;
  2805. uint64_t reserved_15_63:49;
  2806. #endif
  2807. } s;
  2808. struct cvmx_mio_qlmx_cfg_cn61xx {
  2809. #ifdef __BIG_ENDIAN_BITFIELD
  2810. uint64_t reserved_15_63:49;
  2811. uint64_t prtmode:1;
  2812. uint64_t reserved_12_13:2;
  2813. uint64_t qlm_spd:4;
  2814. uint64_t reserved_2_7:6;
  2815. uint64_t qlm_cfg:2;
  2816. #else
  2817. uint64_t qlm_cfg:2;
  2818. uint64_t reserved_2_7:6;
  2819. uint64_t qlm_spd:4;
  2820. uint64_t reserved_12_13:2;
  2821. uint64_t prtmode:1;
  2822. uint64_t reserved_15_63:49;
  2823. #endif
  2824. } cn61xx;
  2825. struct cvmx_mio_qlmx_cfg_cn66xx {
  2826. #ifdef __BIG_ENDIAN_BITFIELD
  2827. uint64_t reserved_12_63:52;
  2828. uint64_t qlm_spd:4;
  2829. uint64_t reserved_4_7:4;
  2830. uint64_t qlm_cfg:4;
  2831. #else
  2832. uint64_t qlm_cfg:4;
  2833. uint64_t reserved_4_7:4;
  2834. uint64_t qlm_spd:4;
  2835. uint64_t reserved_12_63:52;
  2836. #endif
  2837. } cn66xx;
  2838. struct cvmx_mio_qlmx_cfg_cn68xx {
  2839. #ifdef __BIG_ENDIAN_BITFIELD
  2840. uint64_t reserved_12_63:52;
  2841. uint64_t qlm_spd:4;
  2842. uint64_t reserved_3_7:5;
  2843. uint64_t qlm_cfg:3;
  2844. #else
  2845. uint64_t qlm_cfg:3;
  2846. uint64_t reserved_3_7:5;
  2847. uint64_t qlm_spd:4;
  2848. uint64_t reserved_12_63:52;
  2849. #endif
  2850. } cn68xx;
  2851. };
  2852. union cvmx_mio_rst_boot {
  2853. uint64_t u64;
  2854. struct cvmx_mio_rst_boot_s {
  2855. #ifdef __BIG_ENDIAN_BITFIELD
  2856. uint64_t chipkill:1;
  2857. uint64_t jtcsrdis:1;
  2858. uint64_t ejtagdis:1;
  2859. uint64_t romen:1;
  2860. uint64_t ckill_ppdis:1;
  2861. uint64_t jt_tstmode:1;
  2862. uint64_t reserved_50_57:8;
  2863. uint64_t lboot_ext:2;
  2864. uint64_t reserved_44_47:4;
  2865. uint64_t qlm4_spd:4;
  2866. uint64_t qlm3_spd:4;
  2867. uint64_t c_mul:6;
  2868. uint64_t pnr_mul:6;
  2869. uint64_t qlm2_spd:4;
  2870. uint64_t qlm1_spd:4;
  2871. uint64_t qlm0_spd:4;
  2872. uint64_t lboot:10;
  2873. uint64_t rboot:1;
  2874. uint64_t rboot_pin:1;
  2875. #else
  2876. uint64_t rboot_pin:1;
  2877. uint64_t rboot:1;
  2878. uint64_t lboot:10;
  2879. uint64_t qlm0_spd:4;
  2880. uint64_t qlm1_spd:4;
  2881. uint64_t qlm2_spd:4;
  2882. uint64_t pnr_mul:6;
  2883. uint64_t c_mul:6;
  2884. uint64_t qlm3_spd:4;
  2885. uint64_t qlm4_spd:4;
  2886. uint64_t reserved_44_47:4;
  2887. uint64_t lboot_ext:2;
  2888. uint64_t reserved_50_57:8;
  2889. uint64_t jt_tstmode:1;
  2890. uint64_t ckill_ppdis:1;
  2891. uint64_t romen:1;
  2892. uint64_t ejtagdis:1;
  2893. uint64_t jtcsrdis:1;
  2894. uint64_t chipkill:1;
  2895. #endif
  2896. } s;
  2897. struct cvmx_mio_rst_boot_cn61xx {
  2898. #ifdef __BIG_ENDIAN_BITFIELD
  2899. uint64_t chipkill:1;
  2900. uint64_t jtcsrdis:1;
  2901. uint64_t ejtagdis:1;
  2902. uint64_t romen:1;
  2903. uint64_t ckill_ppdis:1;
  2904. uint64_t jt_tstmode:1;
  2905. uint64_t reserved_50_57:8;
  2906. uint64_t lboot_ext:2;
  2907. uint64_t reserved_36_47:12;
  2908. uint64_t c_mul:6;
  2909. uint64_t pnr_mul:6;
  2910. uint64_t qlm2_spd:4;
  2911. uint64_t qlm1_spd:4;
  2912. uint64_t qlm0_spd:4;
  2913. uint64_t lboot:10;
  2914. uint64_t rboot:1;
  2915. uint64_t rboot_pin:1;
  2916. #else
  2917. uint64_t rboot_pin:1;
  2918. uint64_t rboot:1;
  2919. uint64_t lboot:10;
  2920. uint64_t qlm0_spd:4;
  2921. uint64_t qlm1_spd:4;
  2922. uint64_t qlm2_spd:4;
  2923. uint64_t pnr_mul:6;
  2924. uint64_t c_mul:6;
  2925. uint64_t reserved_36_47:12;
  2926. uint64_t lboot_ext:2;
  2927. uint64_t reserved_50_57:8;
  2928. uint64_t jt_tstmode:1;
  2929. uint64_t ckill_ppdis:1;
  2930. uint64_t romen:1;
  2931. uint64_t ejtagdis:1;
  2932. uint64_t jtcsrdis:1;
  2933. uint64_t chipkill:1;
  2934. #endif
  2935. } cn61xx;
  2936. struct cvmx_mio_rst_boot_cn63xx {
  2937. #ifdef __BIG_ENDIAN_BITFIELD
  2938. uint64_t reserved_36_63:28;
  2939. uint64_t c_mul:6;
  2940. uint64_t pnr_mul:6;
  2941. uint64_t qlm2_spd:4;
  2942. uint64_t qlm1_spd:4;
  2943. uint64_t qlm0_spd:4;
  2944. uint64_t lboot:10;
  2945. uint64_t rboot:1;
  2946. uint64_t rboot_pin:1;
  2947. #else
  2948. uint64_t rboot_pin:1;
  2949. uint64_t rboot:1;
  2950. uint64_t lboot:10;
  2951. uint64_t qlm0_spd:4;
  2952. uint64_t qlm1_spd:4;
  2953. uint64_t qlm2_spd:4;
  2954. uint64_t pnr_mul:6;
  2955. uint64_t c_mul:6;
  2956. uint64_t reserved_36_63:28;
  2957. #endif
  2958. } cn63xx;
  2959. struct cvmx_mio_rst_boot_cn66xx {
  2960. #ifdef __BIG_ENDIAN_BITFIELD
  2961. uint64_t chipkill:1;
  2962. uint64_t jtcsrdis:1;
  2963. uint64_t ejtagdis:1;
  2964. uint64_t romen:1;
  2965. uint64_t ckill_ppdis:1;
  2966. uint64_t reserved_50_58:9;
  2967. uint64_t lboot_ext:2;
  2968. uint64_t reserved_36_47:12;
  2969. uint64_t c_mul:6;
  2970. uint64_t pnr_mul:6;
  2971. uint64_t qlm2_spd:4;
  2972. uint64_t qlm1_spd:4;
  2973. uint64_t qlm0_spd:4;
  2974. uint64_t lboot:10;
  2975. uint64_t rboot:1;
  2976. uint64_t rboot_pin:1;
  2977. #else
  2978. uint64_t rboot_pin:1;
  2979. uint64_t rboot:1;
  2980. uint64_t lboot:10;
  2981. uint64_t qlm0_spd:4;
  2982. uint64_t qlm1_spd:4;
  2983. uint64_t qlm2_spd:4;
  2984. uint64_t pnr_mul:6;
  2985. uint64_t c_mul:6;
  2986. uint64_t reserved_36_47:12;
  2987. uint64_t lboot_ext:2;
  2988. uint64_t reserved_50_58:9;
  2989. uint64_t ckill_ppdis:1;
  2990. uint64_t romen:1;
  2991. uint64_t ejtagdis:1;
  2992. uint64_t jtcsrdis:1;
  2993. uint64_t chipkill:1;
  2994. #endif
  2995. } cn66xx;
  2996. struct cvmx_mio_rst_boot_cn68xx {
  2997. #ifdef __BIG_ENDIAN_BITFIELD
  2998. uint64_t reserved_59_63:5;
  2999. uint64_t jt_tstmode:1;
  3000. uint64_t reserved_44_57:14;
  3001. uint64_t qlm4_spd:4;
  3002. uint64_t qlm3_spd:4;
  3003. uint64_t c_mul:6;
  3004. uint64_t pnr_mul:6;
  3005. uint64_t qlm2_spd:4;
  3006. uint64_t qlm1_spd:4;
  3007. uint64_t qlm0_spd:4;
  3008. uint64_t lboot:10;
  3009. uint64_t rboot:1;
  3010. uint64_t rboot_pin:1;
  3011. #else
  3012. uint64_t rboot_pin:1;
  3013. uint64_t rboot:1;
  3014. uint64_t lboot:10;
  3015. uint64_t qlm0_spd:4;
  3016. uint64_t qlm1_spd:4;
  3017. uint64_t qlm2_spd:4;
  3018. uint64_t pnr_mul:6;
  3019. uint64_t c_mul:6;
  3020. uint64_t qlm3_spd:4;
  3021. uint64_t qlm4_spd:4;
  3022. uint64_t reserved_44_57:14;
  3023. uint64_t jt_tstmode:1;
  3024. uint64_t reserved_59_63:5;
  3025. #endif
  3026. } cn68xx;
  3027. struct cvmx_mio_rst_boot_cn68xxp1 {
  3028. #ifdef __BIG_ENDIAN_BITFIELD
  3029. uint64_t reserved_44_63:20;
  3030. uint64_t qlm4_spd:4;
  3031. uint64_t qlm3_spd:4;
  3032. uint64_t c_mul:6;
  3033. uint64_t pnr_mul:6;
  3034. uint64_t qlm2_spd:4;
  3035. uint64_t qlm1_spd:4;
  3036. uint64_t qlm0_spd:4;
  3037. uint64_t lboot:10;
  3038. uint64_t rboot:1;
  3039. uint64_t rboot_pin:1;
  3040. #else
  3041. uint64_t rboot_pin:1;
  3042. uint64_t rboot:1;
  3043. uint64_t lboot:10;
  3044. uint64_t qlm0_spd:4;
  3045. uint64_t qlm1_spd:4;
  3046. uint64_t qlm2_spd:4;
  3047. uint64_t pnr_mul:6;
  3048. uint64_t c_mul:6;
  3049. uint64_t qlm3_spd:4;
  3050. uint64_t qlm4_spd:4;
  3051. uint64_t reserved_44_63:20;
  3052. #endif
  3053. } cn68xxp1;
  3054. };
  3055. union cvmx_mio_rst_cfg {
  3056. uint64_t u64;
  3057. struct cvmx_mio_rst_cfg_s {
  3058. #ifdef __BIG_ENDIAN_BITFIELD
  3059. uint64_t reserved_3_63:61;
  3060. uint64_t cntl_clr_bist:1;
  3061. uint64_t warm_clr_bist:1;
  3062. uint64_t soft_clr_bist:1;
  3063. #else
  3064. uint64_t soft_clr_bist:1;
  3065. uint64_t warm_clr_bist:1;
  3066. uint64_t cntl_clr_bist:1;
  3067. uint64_t reserved_3_63:61;
  3068. #endif
  3069. } s;
  3070. struct cvmx_mio_rst_cfg_cn61xx {
  3071. #ifdef __BIG_ENDIAN_BITFIELD
  3072. uint64_t bist_delay:58;
  3073. uint64_t reserved_3_5:3;
  3074. uint64_t cntl_clr_bist:1;
  3075. uint64_t warm_clr_bist:1;
  3076. uint64_t soft_clr_bist:1;
  3077. #else
  3078. uint64_t soft_clr_bist:1;
  3079. uint64_t warm_clr_bist:1;
  3080. uint64_t cntl_clr_bist:1;
  3081. uint64_t reserved_3_5:3;
  3082. uint64_t bist_delay:58;
  3083. #endif
  3084. } cn61xx;
  3085. struct cvmx_mio_rst_cfg_cn63xxp1 {
  3086. #ifdef __BIG_ENDIAN_BITFIELD
  3087. uint64_t bist_delay:58;
  3088. uint64_t reserved_2_5:4;
  3089. uint64_t warm_clr_bist:1;
  3090. uint64_t soft_clr_bist:1;
  3091. #else
  3092. uint64_t soft_clr_bist:1;
  3093. uint64_t warm_clr_bist:1;
  3094. uint64_t reserved_2_5:4;
  3095. uint64_t bist_delay:58;
  3096. #endif
  3097. } cn63xxp1;
  3098. struct cvmx_mio_rst_cfg_cn68xx {
  3099. #ifdef __BIG_ENDIAN_BITFIELD
  3100. uint64_t bist_delay:56;
  3101. uint64_t reserved_3_7:5;
  3102. uint64_t cntl_clr_bist:1;
  3103. uint64_t warm_clr_bist:1;
  3104. uint64_t soft_clr_bist:1;
  3105. #else
  3106. uint64_t soft_clr_bist:1;
  3107. uint64_t warm_clr_bist:1;
  3108. uint64_t cntl_clr_bist:1;
  3109. uint64_t reserved_3_7:5;
  3110. uint64_t bist_delay:56;
  3111. #endif
  3112. } cn68xx;
  3113. };
  3114. union cvmx_mio_rst_ckill {
  3115. uint64_t u64;
  3116. struct cvmx_mio_rst_ckill_s {
  3117. #ifdef __BIG_ENDIAN_BITFIELD
  3118. uint64_t reserved_47_63:17;
  3119. uint64_t timer:47;
  3120. #else
  3121. uint64_t timer:47;
  3122. uint64_t reserved_47_63:17;
  3123. #endif
  3124. } s;
  3125. };
  3126. union cvmx_mio_rst_cntlx {
  3127. uint64_t u64;
  3128. struct cvmx_mio_rst_cntlx_s {
  3129. #ifdef __BIG_ENDIAN_BITFIELD
  3130. uint64_t reserved_13_63:51;
  3131. uint64_t in_rev_ln:1;
  3132. uint64_t rev_lanes:1;
  3133. uint64_t gen1_only:1;
  3134. uint64_t prst_link:1;
  3135. uint64_t rst_done:1;
  3136. uint64_t rst_link:1;
  3137. uint64_t host_mode:1;
  3138. uint64_t prtmode:2;
  3139. uint64_t rst_drv:1;
  3140. uint64_t rst_rcv:1;
  3141. uint64_t rst_chip:1;
  3142. uint64_t rst_val:1;
  3143. #else
  3144. uint64_t rst_val:1;
  3145. uint64_t rst_chip:1;
  3146. uint64_t rst_rcv:1;
  3147. uint64_t rst_drv:1;
  3148. uint64_t prtmode:2;
  3149. uint64_t host_mode:1;
  3150. uint64_t rst_link:1;
  3151. uint64_t rst_done:1;
  3152. uint64_t prst_link:1;
  3153. uint64_t gen1_only:1;
  3154. uint64_t rev_lanes:1;
  3155. uint64_t in_rev_ln:1;
  3156. uint64_t reserved_13_63:51;
  3157. #endif
  3158. } s;
  3159. struct cvmx_mio_rst_cntlx_cn66xx {
  3160. #ifdef __BIG_ENDIAN_BITFIELD
  3161. uint64_t reserved_10_63:54;
  3162. uint64_t prst_link:1;
  3163. uint64_t rst_done:1;
  3164. uint64_t rst_link:1;
  3165. uint64_t host_mode:1;
  3166. uint64_t prtmode:2;
  3167. uint64_t rst_drv:1;
  3168. uint64_t rst_rcv:1;
  3169. uint64_t rst_chip:1;
  3170. uint64_t rst_val:1;
  3171. #else
  3172. uint64_t rst_val:1;
  3173. uint64_t rst_chip:1;
  3174. uint64_t rst_rcv:1;
  3175. uint64_t rst_drv:1;
  3176. uint64_t prtmode:2;
  3177. uint64_t host_mode:1;
  3178. uint64_t rst_link:1;
  3179. uint64_t rst_done:1;
  3180. uint64_t prst_link:1;
  3181. uint64_t reserved_10_63:54;
  3182. #endif
  3183. } cn66xx;
  3184. };
  3185. union cvmx_mio_rst_ctlx {
  3186. uint64_t u64;
  3187. struct cvmx_mio_rst_ctlx_s {
  3188. #ifdef __BIG_ENDIAN_BITFIELD
  3189. uint64_t reserved_13_63:51;
  3190. uint64_t in_rev_ln:1;
  3191. uint64_t rev_lanes:1;
  3192. uint64_t gen1_only:1;
  3193. uint64_t prst_link:1;
  3194. uint64_t rst_done:1;
  3195. uint64_t rst_link:1;
  3196. uint64_t host_mode:1;
  3197. uint64_t prtmode:2;
  3198. uint64_t rst_drv:1;
  3199. uint64_t rst_rcv:1;
  3200. uint64_t rst_chip:1;
  3201. uint64_t rst_val:1;
  3202. #else
  3203. uint64_t rst_val:1;
  3204. uint64_t rst_chip:1;
  3205. uint64_t rst_rcv:1;
  3206. uint64_t rst_drv:1;
  3207. uint64_t prtmode:2;
  3208. uint64_t host_mode:1;
  3209. uint64_t rst_link:1;
  3210. uint64_t rst_done:1;
  3211. uint64_t prst_link:1;
  3212. uint64_t gen1_only:1;
  3213. uint64_t rev_lanes:1;
  3214. uint64_t in_rev_ln:1;
  3215. uint64_t reserved_13_63:51;
  3216. #endif
  3217. } s;
  3218. struct cvmx_mio_rst_ctlx_cn63xx {
  3219. #ifdef __BIG_ENDIAN_BITFIELD
  3220. uint64_t reserved_10_63:54;
  3221. uint64_t prst_link:1;
  3222. uint64_t rst_done:1;
  3223. uint64_t rst_link:1;
  3224. uint64_t host_mode:1;
  3225. uint64_t prtmode:2;
  3226. uint64_t rst_drv:1;
  3227. uint64_t rst_rcv:1;
  3228. uint64_t rst_chip:1;
  3229. uint64_t rst_val:1;
  3230. #else
  3231. uint64_t rst_val:1;
  3232. uint64_t rst_chip:1;
  3233. uint64_t rst_rcv:1;
  3234. uint64_t rst_drv:1;
  3235. uint64_t prtmode:2;
  3236. uint64_t host_mode:1;
  3237. uint64_t rst_link:1;
  3238. uint64_t rst_done:1;
  3239. uint64_t prst_link:1;
  3240. uint64_t reserved_10_63:54;
  3241. #endif
  3242. } cn63xx;
  3243. struct cvmx_mio_rst_ctlx_cn63xxp1 {
  3244. #ifdef __BIG_ENDIAN_BITFIELD
  3245. uint64_t reserved_9_63:55;
  3246. uint64_t rst_done:1;
  3247. uint64_t rst_link:1;
  3248. uint64_t host_mode:1;
  3249. uint64_t prtmode:2;
  3250. uint64_t rst_drv:1;
  3251. uint64_t rst_rcv:1;
  3252. uint64_t rst_chip:1;
  3253. uint64_t rst_val:1;
  3254. #else
  3255. uint64_t rst_val:1;
  3256. uint64_t rst_chip:1;
  3257. uint64_t rst_rcv:1;
  3258. uint64_t rst_drv:1;
  3259. uint64_t prtmode:2;
  3260. uint64_t host_mode:1;
  3261. uint64_t rst_link:1;
  3262. uint64_t rst_done:1;
  3263. uint64_t reserved_9_63:55;
  3264. #endif
  3265. } cn63xxp1;
  3266. };
  3267. union cvmx_mio_rst_delay {
  3268. uint64_t u64;
  3269. struct cvmx_mio_rst_delay_s {
  3270. #ifdef __BIG_ENDIAN_BITFIELD
  3271. uint64_t reserved_32_63:32;
  3272. uint64_t warm_rst_dly:16;
  3273. uint64_t soft_rst_dly:16;
  3274. #else
  3275. uint64_t soft_rst_dly:16;
  3276. uint64_t warm_rst_dly:16;
  3277. uint64_t reserved_32_63:32;
  3278. #endif
  3279. } s;
  3280. };
  3281. union cvmx_mio_rst_int {
  3282. uint64_t u64;
  3283. struct cvmx_mio_rst_int_s {
  3284. #ifdef __BIG_ENDIAN_BITFIELD
  3285. uint64_t reserved_10_63:54;
  3286. uint64_t perst1:1;
  3287. uint64_t perst0:1;
  3288. uint64_t reserved_4_7:4;
  3289. uint64_t rst_link3:1;
  3290. uint64_t rst_link2:1;
  3291. uint64_t rst_link1:1;
  3292. uint64_t rst_link0:1;
  3293. #else
  3294. uint64_t rst_link0:1;
  3295. uint64_t rst_link1:1;
  3296. uint64_t rst_link2:1;
  3297. uint64_t rst_link3:1;
  3298. uint64_t reserved_4_7:4;
  3299. uint64_t perst0:1;
  3300. uint64_t perst1:1;
  3301. uint64_t reserved_10_63:54;
  3302. #endif
  3303. } s;
  3304. struct cvmx_mio_rst_int_cn61xx {
  3305. #ifdef __BIG_ENDIAN_BITFIELD
  3306. uint64_t reserved_10_63:54;
  3307. uint64_t perst1:1;
  3308. uint64_t perst0:1;
  3309. uint64_t reserved_2_7:6;
  3310. uint64_t rst_link1:1;
  3311. uint64_t rst_link0:1;
  3312. #else
  3313. uint64_t rst_link0:1;
  3314. uint64_t rst_link1:1;
  3315. uint64_t reserved_2_7:6;
  3316. uint64_t perst0:1;
  3317. uint64_t perst1:1;
  3318. uint64_t reserved_10_63:54;
  3319. #endif
  3320. } cn61xx;
  3321. };
  3322. union cvmx_mio_rst_int_en {
  3323. uint64_t u64;
  3324. struct cvmx_mio_rst_int_en_s {
  3325. #ifdef __BIG_ENDIAN_BITFIELD
  3326. uint64_t reserved_10_63:54;
  3327. uint64_t perst1:1;
  3328. uint64_t perst0:1;
  3329. uint64_t reserved_4_7:4;
  3330. uint64_t rst_link3:1;
  3331. uint64_t rst_link2:1;
  3332. uint64_t rst_link1:1;
  3333. uint64_t rst_link0:1;
  3334. #else
  3335. uint64_t rst_link0:1;
  3336. uint64_t rst_link1:1;
  3337. uint64_t rst_link2:1;
  3338. uint64_t rst_link3:1;
  3339. uint64_t reserved_4_7:4;
  3340. uint64_t perst0:1;
  3341. uint64_t perst1:1;
  3342. uint64_t reserved_10_63:54;
  3343. #endif
  3344. } s;
  3345. struct cvmx_mio_rst_int_en_cn61xx {
  3346. #ifdef __BIG_ENDIAN_BITFIELD
  3347. uint64_t reserved_10_63:54;
  3348. uint64_t perst1:1;
  3349. uint64_t perst0:1;
  3350. uint64_t reserved_2_7:6;
  3351. uint64_t rst_link1:1;
  3352. uint64_t rst_link0:1;
  3353. #else
  3354. uint64_t rst_link0:1;
  3355. uint64_t rst_link1:1;
  3356. uint64_t reserved_2_7:6;
  3357. uint64_t perst0:1;
  3358. uint64_t perst1:1;
  3359. uint64_t reserved_10_63:54;
  3360. #endif
  3361. } cn61xx;
  3362. };
  3363. union cvmx_mio_twsx_int {
  3364. uint64_t u64;
  3365. struct cvmx_mio_twsx_int_s {
  3366. #ifdef __BIG_ENDIAN_BITFIELD
  3367. uint64_t reserved_12_63:52;
  3368. uint64_t scl:1;
  3369. uint64_t sda:1;
  3370. uint64_t scl_ovr:1;
  3371. uint64_t sda_ovr:1;
  3372. uint64_t reserved_7_7:1;
  3373. uint64_t core_en:1;
  3374. uint64_t ts_en:1;
  3375. uint64_t st_en:1;
  3376. uint64_t reserved_3_3:1;
  3377. uint64_t core_int:1;
  3378. uint64_t ts_int:1;
  3379. uint64_t st_int:1;
  3380. #else
  3381. uint64_t st_int:1;
  3382. uint64_t ts_int:1;
  3383. uint64_t core_int:1;
  3384. uint64_t reserved_3_3:1;
  3385. uint64_t st_en:1;
  3386. uint64_t ts_en:1;
  3387. uint64_t core_en:1;
  3388. uint64_t reserved_7_7:1;
  3389. uint64_t sda_ovr:1;
  3390. uint64_t scl_ovr:1;
  3391. uint64_t sda:1;
  3392. uint64_t scl:1;
  3393. uint64_t reserved_12_63:52;
  3394. #endif
  3395. } s;
  3396. struct cvmx_mio_twsx_int_cn38xxp2 {
  3397. #ifdef __BIG_ENDIAN_BITFIELD
  3398. uint64_t reserved_7_63:57;
  3399. uint64_t core_en:1;
  3400. uint64_t ts_en:1;
  3401. uint64_t st_en:1;
  3402. uint64_t reserved_3_3:1;
  3403. uint64_t core_int:1;
  3404. uint64_t ts_int:1;
  3405. uint64_t st_int:1;
  3406. #else
  3407. uint64_t st_int:1;
  3408. uint64_t ts_int:1;
  3409. uint64_t core_int:1;
  3410. uint64_t reserved_3_3:1;
  3411. uint64_t st_en:1;
  3412. uint64_t ts_en:1;
  3413. uint64_t core_en:1;
  3414. uint64_t reserved_7_63:57;
  3415. #endif
  3416. } cn38xxp2;
  3417. };
  3418. union cvmx_mio_twsx_sw_twsi {
  3419. uint64_t u64;
  3420. struct cvmx_mio_twsx_sw_twsi_s {
  3421. #ifdef __BIG_ENDIAN_BITFIELD
  3422. uint64_t v:1;
  3423. uint64_t slonly:1;
  3424. uint64_t eia:1;
  3425. uint64_t op:4;
  3426. uint64_t r:1;
  3427. uint64_t sovr:1;
  3428. uint64_t size:3;
  3429. uint64_t scr:2;
  3430. uint64_t a:10;
  3431. uint64_t ia:5;
  3432. uint64_t eop_ia:3;
  3433. uint64_t d:32;
  3434. #else
  3435. uint64_t d:32;
  3436. uint64_t eop_ia:3;
  3437. uint64_t ia:5;
  3438. uint64_t a:10;
  3439. uint64_t scr:2;
  3440. uint64_t size:3;
  3441. uint64_t sovr:1;
  3442. uint64_t r:1;
  3443. uint64_t op:4;
  3444. uint64_t eia:1;
  3445. uint64_t slonly:1;
  3446. uint64_t v:1;
  3447. #endif
  3448. } s;
  3449. };
  3450. union cvmx_mio_twsx_sw_twsi_ext {
  3451. uint64_t u64;
  3452. struct cvmx_mio_twsx_sw_twsi_ext_s {
  3453. #ifdef __BIG_ENDIAN_BITFIELD
  3454. uint64_t reserved_40_63:24;
  3455. uint64_t ia:8;
  3456. uint64_t d:32;
  3457. #else
  3458. uint64_t d:32;
  3459. uint64_t ia:8;
  3460. uint64_t reserved_40_63:24;
  3461. #endif
  3462. } s;
  3463. };
  3464. union cvmx_mio_twsx_twsi_sw {
  3465. uint64_t u64;
  3466. struct cvmx_mio_twsx_twsi_sw_s {
  3467. #ifdef __BIG_ENDIAN_BITFIELD
  3468. uint64_t v:2;
  3469. uint64_t reserved_32_61:30;
  3470. uint64_t d:32;
  3471. #else
  3472. uint64_t d:32;
  3473. uint64_t reserved_32_61:30;
  3474. uint64_t v:2;
  3475. #endif
  3476. } s;
  3477. };
  3478. union cvmx_mio_uartx_dlh {
  3479. uint64_t u64;
  3480. struct cvmx_mio_uartx_dlh_s {
  3481. #ifdef __BIG_ENDIAN_BITFIELD
  3482. uint64_t reserved_8_63:56;
  3483. uint64_t dlh:8;
  3484. #else
  3485. uint64_t dlh:8;
  3486. uint64_t reserved_8_63:56;
  3487. #endif
  3488. } s;
  3489. };
  3490. union cvmx_mio_uartx_dll {
  3491. uint64_t u64;
  3492. struct cvmx_mio_uartx_dll_s {
  3493. #ifdef __BIG_ENDIAN_BITFIELD
  3494. uint64_t reserved_8_63:56;
  3495. uint64_t dll:8;
  3496. #else
  3497. uint64_t dll:8;
  3498. uint64_t reserved_8_63:56;
  3499. #endif
  3500. } s;
  3501. };
  3502. union cvmx_mio_uartx_far {
  3503. uint64_t u64;
  3504. struct cvmx_mio_uartx_far_s {
  3505. #ifdef __BIG_ENDIAN_BITFIELD
  3506. uint64_t reserved_1_63:63;
  3507. uint64_t far:1;
  3508. #else
  3509. uint64_t far:1;
  3510. uint64_t reserved_1_63:63;
  3511. #endif
  3512. } s;
  3513. };
  3514. union cvmx_mio_uartx_fcr {
  3515. uint64_t u64;
  3516. struct cvmx_mio_uartx_fcr_s {
  3517. #ifdef __BIG_ENDIAN_BITFIELD
  3518. uint64_t reserved_8_63:56;
  3519. uint64_t rxtrig:2;
  3520. uint64_t txtrig:2;
  3521. uint64_t reserved_3_3:1;
  3522. uint64_t txfr:1;
  3523. uint64_t rxfr:1;
  3524. uint64_t en:1;
  3525. #else
  3526. uint64_t en:1;
  3527. uint64_t rxfr:1;
  3528. uint64_t txfr:1;
  3529. uint64_t reserved_3_3:1;
  3530. uint64_t txtrig:2;
  3531. uint64_t rxtrig:2;
  3532. uint64_t reserved_8_63:56;
  3533. #endif
  3534. } s;
  3535. };
  3536. union cvmx_mio_uartx_htx {
  3537. uint64_t u64;
  3538. struct cvmx_mio_uartx_htx_s {
  3539. #ifdef __BIG_ENDIAN_BITFIELD
  3540. uint64_t reserved_1_63:63;
  3541. uint64_t htx:1;
  3542. #else
  3543. uint64_t htx:1;
  3544. uint64_t reserved_1_63:63;
  3545. #endif
  3546. } s;
  3547. };
  3548. union cvmx_mio_uartx_ier {
  3549. uint64_t u64;
  3550. struct cvmx_mio_uartx_ier_s {
  3551. #ifdef __BIG_ENDIAN_BITFIELD
  3552. uint64_t reserved_8_63:56;
  3553. uint64_t ptime:1;
  3554. uint64_t reserved_4_6:3;
  3555. uint64_t edssi:1;
  3556. uint64_t elsi:1;
  3557. uint64_t etbei:1;
  3558. uint64_t erbfi:1;
  3559. #else
  3560. uint64_t erbfi:1;
  3561. uint64_t etbei:1;
  3562. uint64_t elsi:1;
  3563. uint64_t edssi:1;
  3564. uint64_t reserved_4_6:3;
  3565. uint64_t ptime:1;
  3566. uint64_t reserved_8_63:56;
  3567. #endif
  3568. } s;
  3569. };
  3570. union cvmx_mio_uartx_iir {
  3571. uint64_t u64;
  3572. struct cvmx_mio_uartx_iir_s {
  3573. #ifdef __BIG_ENDIAN_BITFIELD
  3574. uint64_t reserved_8_63:56;
  3575. uint64_t fen:2;
  3576. uint64_t reserved_4_5:2;
  3577. uint64_t iid:4;
  3578. #else
  3579. uint64_t iid:4;
  3580. uint64_t reserved_4_5:2;
  3581. uint64_t fen:2;
  3582. uint64_t reserved_8_63:56;
  3583. #endif
  3584. } s;
  3585. };
  3586. union cvmx_mio_uartx_lcr {
  3587. uint64_t u64;
  3588. struct cvmx_mio_uartx_lcr_s {
  3589. #ifdef __BIG_ENDIAN_BITFIELD
  3590. uint64_t reserved_8_63:56;
  3591. uint64_t dlab:1;
  3592. uint64_t brk:1;
  3593. uint64_t reserved_5_5:1;
  3594. uint64_t eps:1;
  3595. uint64_t pen:1;
  3596. uint64_t stop:1;
  3597. uint64_t cls:2;
  3598. #else
  3599. uint64_t cls:2;
  3600. uint64_t stop:1;
  3601. uint64_t pen:1;
  3602. uint64_t eps:1;
  3603. uint64_t reserved_5_5:1;
  3604. uint64_t brk:1;
  3605. uint64_t dlab:1;
  3606. uint64_t reserved_8_63:56;
  3607. #endif
  3608. } s;
  3609. };
  3610. union cvmx_mio_uartx_lsr {
  3611. uint64_t u64;
  3612. struct cvmx_mio_uartx_lsr_s {
  3613. #ifdef __BIG_ENDIAN_BITFIELD
  3614. uint64_t reserved_8_63:56;
  3615. uint64_t ferr:1;
  3616. uint64_t temt:1;
  3617. uint64_t thre:1;
  3618. uint64_t bi:1;
  3619. uint64_t fe:1;
  3620. uint64_t pe:1;
  3621. uint64_t oe:1;
  3622. uint64_t dr:1;
  3623. #else
  3624. uint64_t dr:1;
  3625. uint64_t oe:1;
  3626. uint64_t pe:1;
  3627. uint64_t fe:1;
  3628. uint64_t bi:1;
  3629. uint64_t thre:1;
  3630. uint64_t temt:1;
  3631. uint64_t ferr:1;
  3632. uint64_t reserved_8_63:56;
  3633. #endif
  3634. } s;
  3635. };
  3636. union cvmx_mio_uartx_mcr {
  3637. uint64_t u64;
  3638. struct cvmx_mio_uartx_mcr_s {
  3639. #ifdef __BIG_ENDIAN_BITFIELD
  3640. uint64_t reserved_6_63:58;
  3641. uint64_t afce:1;
  3642. uint64_t loop:1;
  3643. uint64_t out2:1;
  3644. uint64_t out1:1;
  3645. uint64_t rts:1;
  3646. uint64_t dtr:1;
  3647. #else
  3648. uint64_t dtr:1;
  3649. uint64_t rts:1;
  3650. uint64_t out1:1;
  3651. uint64_t out2:1;
  3652. uint64_t loop:1;
  3653. uint64_t afce:1;
  3654. uint64_t reserved_6_63:58;
  3655. #endif
  3656. } s;
  3657. };
  3658. union cvmx_mio_uartx_msr {
  3659. uint64_t u64;
  3660. struct cvmx_mio_uartx_msr_s {
  3661. #ifdef __BIG_ENDIAN_BITFIELD
  3662. uint64_t reserved_8_63:56;
  3663. uint64_t dcd:1;
  3664. uint64_t ri:1;
  3665. uint64_t dsr:1;
  3666. uint64_t cts:1;
  3667. uint64_t ddcd:1;
  3668. uint64_t teri:1;
  3669. uint64_t ddsr:1;
  3670. uint64_t dcts:1;
  3671. #else
  3672. uint64_t dcts:1;
  3673. uint64_t ddsr:1;
  3674. uint64_t teri:1;
  3675. uint64_t ddcd:1;
  3676. uint64_t cts:1;
  3677. uint64_t dsr:1;
  3678. uint64_t ri:1;
  3679. uint64_t dcd:1;
  3680. uint64_t reserved_8_63:56;
  3681. #endif
  3682. } s;
  3683. };
  3684. union cvmx_mio_uartx_rbr {
  3685. uint64_t u64;
  3686. struct cvmx_mio_uartx_rbr_s {
  3687. #ifdef __BIG_ENDIAN_BITFIELD
  3688. uint64_t reserved_8_63:56;
  3689. uint64_t rbr:8;
  3690. #else
  3691. uint64_t rbr:8;
  3692. uint64_t reserved_8_63:56;
  3693. #endif
  3694. } s;
  3695. };
  3696. union cvmx_mio_uartx_rfl {
  3697. uint64_t u64;
  3698. struct cvmx_mio_uartx_rfl_s {
  3699. #ifdef __BIG_ENDIAN_BITFIELD
  3700. uint64_t reserved_7_63:57;
  3701. uint64_t rfl:7;
  3702. #else
  3703. uint64_t rfl:7;
  3704. uint64_t reserved_7_63:57;
  3705. #endif
  3706. } s;
  3707. };
  3708. union cvmx_mio_uartx_rfw {
  3709. uint64_t u64;
  3710. struct cvmx_mio_uartx_rfw_s {
  3711. #ifdef __BIG_ENDIAN_BITFIELD
  3712. uint64_t reserved_10_63:54;
  3713. uint64_t rffe:1;
  3714. uint64_t rfpe:1;
  3715. uint64_t rfwd:8;
  3716. #else
  3717. uint64_t rfwd:8;
  3718. uint64_t rfpe:1;
  3719. uint64_t rffe:1;
  3720. uint64_t reserved_10_63:54;
  3721. #endif
  3722. } s;
  3723. };
  3724. union cvmx_mio_uartx_sbcr {
  3725. uint64_t u64;
  3726. struct cvmx_mio_uartx_sbcr_s {
  3727. #ifdef __BIG_ENDIAN_BITFIELD
  3728. uint64_t reserved_1_63:63;
  3729. uint64_t sbcr:1;
  3730. #else
  3731. uint64_t sbcr:1;
  3732. uint64_t reserved_1_63:63;
  3733. #endif
  3734. } s;
  3735. };
  3736. union cvmx_mio_uartx_scr {
  3737. uint64_t u64;
  3738. struct cvmx_mio_uartx_scr_s {
  3739. #ifdef __BIG_ENDIAN_BITFIELD
  3740. uint64_t reserved_8_63:56;
  3741. uint64_t scr:8;
  3742. #else
  3743. uint64_t scr:8;
  3744. uint64_t reserved_8_63:56;
  3745. #endif
  3746. } s;
  3747. };
  3748. union cvmx_mio_uartx_sfe {
  3749. uint64_t u64;
  3750. struct cvmx_mio_uartx_sfe_s {
  3751. #ifdef __BIG_ENDIAN_BITFIELD
  3752. uint64_t reserved_1_63:63;
  3753. uint64_t sfe:1;
  3754. #else
  3755. uint64_t sfe:1;
  3756. uint64_t reserved_1_63:63;
  3757. #endif
  3758. } s;
  3759. };
  3760. union cvmx_mio_uartx_srr {
  3761. uint64_t u64;
  3762. struct cvmx_mio_uartx_srr_s {
  3763. #ifdef __BIG_ENDIAN_BITFIELD
  3764. uint64_t reserved_3_63:61;
  3765. uint64_t stfr:1;
  3766. uint64_t srfr:1;
  3767. uint64_t usr:1;
  3768. #else
  3769. uint64_t usr:1;
  3770. uint64_t srfr:1;
  3771. uint64_t stfr:1;
  3772. uint64_t reserved_3_63:61;
  3773. #endif
  3774. } s;
  3775. };
  3776. union cvmx_mio_uartx_srt {
  3777. uint64_t u64;
  3778. struct cvmx_mio_uartx_srt_s {
  3779. #ifdef __BIG_ENDIAN_BITFIELD
  3780. uint64_t reserved_2_63:62;
  3781. uint64_t srt:2;
  3782. #else
  3783. uint64_t srt:2;
  3784. uint64_t reserved_2_63:62;
  3785. #endif
  3786. } s;
  3787. };
  3788. union cvmx_mio_uartx_srts {
  3789. uint64_t u64;
  3790. struct cvmx_mio_uartx_srts_s {
  3791. #ifdef __BIG_ENDIAN_BITFIELD
  3792. uint64_t reserved_1_63:63;
  3793. uint64_t srts:1;
  3794. #else
  3795. uint64_t srts:1;
  3796. uint64_t reserved_1_63:63;
  3797. #endif
  3798. } s;
  3799. };
  3800. union cvmx_mio_uartx_stt {
  3801. uint64_t u64;
  3802. struct cvmx_mio_uartx_stt_s {
  3803. #ifdef __BIG_ENDIAN_BITFIELD
  3804. uint64_t reserved_2_63:62;
  3805. uint64_t stt:2;
  3806. #else
  3807. uint64_t stt:2;
  3808. uint64_t reserved_2_63:62;
  3809. #endif
  3810. } s;
  3811. };
  3812. union cvmx_mio_uartx_tfl {
  3813. uint64_t u64;
  3814. struct cvmx_mio_uartx_tfl_s {
  3815. #ifdef __BIG_ENDIAN_BITFIELD
  3816. uint64_t reserved_7_63:57;
  3817. uint64_t tfl:7;
  3818. #else
  3819. uint64_t tfl:7;
  3820. uint64_t reserved_7_63:57;
  3821. #endif
  3822. } s;
  3823. };
  3824. union cvmx_mio_uartx_tfr {
  3825. uint64_t u64;
  3826. struct cvmx_mio_uartx_tfr_s {
  3827. #ifdef __BIG_ENDIAN_BITFIELD
  3828. uint64_t reserved_8_63:56;
  3829. uint64_t tfr:8;
  3830. #else
  3831. uint64_t tfr:8;
  3832. uint64_t reserved_8_63:56;
  3833. #endif
  3834. } s;
  3835. };
  3836. union cvmx_mio_uartx_thr {
  3837. uint64_t u64;
  3838. struct cvmx_mio_uartx_thr_s {
  3839. #ifdef __BIG_ENDIAN_BITFIELD
  3840. uint64_t reserved_8_63:56;
  3841. uint64_t thr:8;
  3842. #else
  3843. uint64_t thr:8;
  3844. uint64_t reserved_8_63:56;
  3845. #endif
  3846. } s;
  3847. };
  3848. union cvmx_mio_uartx_usr {
  3849. uint64_t u64;
  3850. struct cvmx_mio_uartx_usr_s {
  3851. #ifdef __BIG_ENDIAN_BITFIELD
  3852. uint64_t reserved_5_63:59;
  3853. uint64_t rff:1;
  3854. uint64_t rfne:1;
  3855. uint64_t tfe:1;
  3856. uint64_t tfnf:1;
  3857. uint64_t busy:1;
  3858. #else
  3859. uint64_t busy:1;
  3860. uint64_t tfnf:1;
  3861. uint64_t tfe:1;
  3862. uint64_t rfne:1;
  3863. uint64_t rff:1;
  3864. uint64_t reserved_5_63:59;
  3865. #endif
  3866. } s;
  3867. };
  3868. union cvmx_mio_uart2_dlh {
  3869. uint64_t u64;
  3870. struct cvmx_mio_uart2_dlh_s {
  3871. #ifdef __BIG_ENDIAN_BITFIELD
  3872. uint64_t reserved_8_63:56;
  3873. uint64_t dlh:8;
  3874. #else
  3875. uint64_t dlh:8;
  3876. uint64_t reserved_8_63:56;
  3877. #endif
  3878. } s;
  3879. };
  3880. union cvmx_mio_uart2_dll {
  3881. uint64_t u64;
  3882. struct cvmx_mio_uart2_dll_s {
  3883. #ifdef __BIG_ENDIAN_BITFIELD
  3884. uint64_t reserved_8_63:56;
  3885. uint64_t dll:8;
  3886. #else
  3887. uint64_t dll:8;
  3888. uint64_t reserved_8_63:56;
  3889. #endif
  3890. } s;
  3891. };
  3892. union cvmx_mio_uart2_far {
  3893. uint64_t u64;
  3894. struct cvmx_mio_uart2_far_s {
  3895. #ifdef __BIG_ENDIAN_BITFIELD
  3896. uint64_t reserved_1_63:63;
  3897. uint64_t far:1;
  3898. #else
  3899. uint64_t far:1;
  3900. uint64_t reserved_1_63:63;
  3901. #endif
  3902. } s;
  3903. };
  3904. union cvmx_mio_uart2_fcr {
  3905. uint64_t u64;
  3906. struct cvmx_mio_uart2_fcr_s {
  3907. #ifdef __BIG_ENDIAN_BITFIELD
  3908. uint64_t reserved_8_63:56;
  3909. uint64_t rxtrig:2;
  3910. uint64_t txtrig:2;
  3911. uint64_t reserved_3_3:1;
  3912. uint64_t txfr:1;
  3913. uint64_t rxfr:1;
  3914. uint64_t en:1;
  3915. #else
  3916. uint64_t en:1;
  3917. uint64_t rxfr:1;
  3918. uint64_t txfr:1;
  3919. uint64_t reserved_3_3:1;
  3920. uint64_t txtrig:2;
  3921. uint64_t rxtrig:2;
  3922. uint64_t reserved_8_63:56;
  3923. #endif
  3924. } s;
  3925. };
  3926. union cvmx_mio_uart2_htx {
  3927. uint64_t u64;
  3928. struct cvmx_mio_uart2_htx_s {
  3929. #ifdef __BIG_ENDIAN_BITFIELD
  3930. uint64_t reserved_1_63:63;
  3931. uint64_t htx:1;
  3932. #else
  3933. uint64_t htx:1;
  3934. uint64_t reserved_1_63:63;
  3935. #endif
  3936. } s;
  3937. };
  3938. union cvmx_mio_uart2_ier {
  3939. uint64_t u64;
  3940. struct cvmx_mio_uart2_ier_s {
  3941. #ifdef __BIG_ENDIAN_BITFIELD
  3942. uint64_t reserved_8_63:56;
  3943. uint64_t ptime:1;
  3944. uint64_t reserved_4_6:3;
  3945. uint64_t edssi:1;
  3946. uint64_t elsi:1;
  3947. uint64_t etbei:1;
  3948. uint64_t erbfi:1;
  3949. #else
  3950. uint64_t erbfi:1;
  3951. uint64_t etbei:1;
  3952. uint64_t elsi:1;
  3953. uint64_t edssi:1;
  3954. uint64_t reserved_4_6:3;
  3955. uint64_t ptime:1;
  3956. uint64_t reserved_8_63:56;
  3957. #endif
  3958. } s;
  3959. };
  3960. union cvmx_mio_uart2_iir {
  3961. uint64_t u64;
  3962. struct cvmx_mio_uart2_iir_s {
  3963. #ifdef __BIG_ENDIAN_BITFIELD
  3964. uint64_t reserved_8_63:56;
  3965. uint64_t fen:2;
  3966. uint64_t reserved_4_5:2;
  3967. uint64_t iid:4;
  3968. #else
  3969. uint64_t iid:4;
  3970. uint64_t reserved_4_5:2;
  3971. uint64_t fen:2;
  3972. uint64_t reserved_8_63:56;
  3973. #endif
  3974. } s;
  3975. };
  3976. union cvmx_mio_uart2_lcr {
  3977. uint64_t u64;
  3978. struct cvmx_mio_uart2_lcr_s {
  3979. #ifdef __BIG_ENDIAN_BITFIELD
  3980. uint64_t reserved_8_63:56;
  3981. uint64_t dlab:1;
  3982. uint64_t brk:1;
  3983. uint64_t reserved_5_5:1;
  3984. uint64_t eps:1;
  3985. uint64_t pen:1;
  3986. uint64_t stop:1;
  3987. uint64_t cls:2;
  3988. #else
  3989. uint64_t cls:2;
  3990. uint64_t stop:1;
  3991. uint64_t pen:1;
  3992. uint64_t eps:1;
  3993. uint64_t reserved_5_5:1;
  3994. uint64_t brk:1;
  3995. uint64_t dlab:1;
  3996. uint64_t reserved_8_63:56;
  3997. #endif
  3998. } s;
  3999. };
  4000. union cvmx_mio_uart2_lsr {
  4001. uint64_t u64;
  4002. struct cvmx_mio_uart2_lsr_s {
  4003. #ifdef __BIG_ENDIAN_BITFIELD
  4004. uint64_t reserved_8_63:56;
  4005. uint64_t ferr:1;
  4006. uint64_t temt:1;
  4007. uint64_t thre:1;
  4008. uint64_t bi:1;
  4009. uint64_t fe:1;
  4010. uint64_t pe:1;
  4011. uint64_t oe:1;
  4012. uint64_t dr:1;
  4013. #else
  4014. uint64_t dr:1;
  4015. uint64_t oe:1;
  4016. uint64_t pe:1;
  4017. uint64_t fe:1;
  4018. uint64_t bi:1;
  4019. uint64_t thre:1;
  4020. uint64_t temt:1;
  4021. uint64_t ferr:1;
  4022. uint64_t reserved_8_63:56;
  4023. #endif
  4024. } s;
  4025. };
  4026. union cvmx_mio_uart2_mcr {
  4027. uint64_t u64;
  4028. struct cvmx_mio_uart2_mcr_s {
  4029. #ifdef __BIG_ENDIAN_BITFIELD
  4030. uint64_t reserved_6_63:58;
  4031. uint64_t afce:1;
  4032. uint64_t loop:1;
  4033. uint64_t out2:1;
  4034. uint64_t out1:1;
  4035. uint64_t rts:1;
  4036. uint64_t dtr:1;
  4037. #else
  4038. uint64_t dtr:1;
  4039. uint64_t rts:1;
  4040. uint64_t out1:1;
  4041. uint64_t out2:1;
  4042. uint64_t loop:1;
  4043. uint64_t afce:1;
  4044. uint64_t reserved_6_63:58;
  4045. #endif
  4046. } s;
  4047. };
  4048. union cvmx_mio_uart2_msr {
  4049. uint64_t u64;
  4050. struct cvmx_mio_uart2_msr_s {
  4051. #ifdef __BIG_ENDIAN_BITFIELD
  4052. uint64_t reserved_8_63:56;
  4053. uint64_t dcd:1;
  4054. uint64_t ri:1;
  4055. uint64_t dsr:1;
  4056. uint64_t cts:1;
  4057. uint64_t ddcd:1;
  4058. uint64_t teri:1;
  4059. uint64_t ddsr:1;
  4060. uint64_t dcts:1;
  4061. #else
  4062. uint64_t dcts:1;
  4063. uint64_t ddsr:1;
  4064. uint64_t teri:1;
  4065. uint64_t ddcd:1;
  4066. uint64_t cts:1;
  4067. uint64_t dsr:1;
  4068. uint64_t ri:1;
  4069. uint64_t dcd:1;
  4070. uint64_t reserved_8_63:56;
  4071. #endif
  4072. } s;
  4073. };
  4074. union cvmx_mio_uart2_rbr {
  4075. uint64_t u64;
  4076. struct cvmx_mio_uart2_rbr_s {
  4077. #ifdef __BIG_ENDIAN_BITFIELD
  4078. uint64_t reserved_8_63:56;
  4079. uint64_t rbr:8;
  4080. #else
  4081. uint64_t rbr:8;
  4082. uint64_t reserved_8_63:56;
  4083. #endif
  4084. } s;
  4085. };
  4086. union cvmx_mio_uart2_rfl {
  4087. uint64_t u64;
  4088. struct cvmx_mio_uart2_rfl_s {
  4089. #ifdef __BIG_ENDIAN_BITFIELD
  4090. uint64_t reserved_7_63:57;
  4091. uint64_t rfl:7;
  4092. #else
  4093. uint64_t rfl:7;
  4094. uint64_t reserved_7_63:57;
  4095. #endif
  4096. } s;
  4097. };
  4098. union cvmx_mio_uart2_rfw {
  4099. uint64_t u64;
  4100. struct cvmx_mio_uart2_rfw_s {
  4101. #ifdef __BIG_ENDIAN_BITFIELD
  4102. uint64_t reserved_10_63:54;
  4103. uint64_t rffe:1;
  4104. uint64_t rfpe:1;
  4105. uint64_t rfwd:8;
  4106. #else
  4107. uint64_t rfwd:8;
  4108. uint64_t rfpe:1;
  4109. uint64_t rffe:1;
  4110. uint64_t reserved_10_63:54;
  4111. #endif
  4112. } s;
  4113. };
  4114. union cvmx_mio_uart2_sbcr {
  4115. uint64_t u64;
  4116. struct cvmx_mio_uart2_sbcr_s {
  4117. #ifdef __BIG_ENDIAN_BITFIELD
  4118. uint64_t reserved_1_63:63;
  4119. uint64_t sbcr:1;
  4120. #else
  4121. uint64_t sbcr:1;
  4122. uint64_t reserved_1_63:63;
  4123. #endif
  4124. } s;
  4125. };
  4126. union cvmx_mio_uart2_scr {
  4127. uint64_t u64;
  4128. struct cvmx_mio_uart2_scr_s {
  4129. #ifdef __BIG_ENDIAN_BITFIELD
  4130. uint64_t reserved_8_63:56;
  4131. uint64_t scr:8;
  4132. #else
  4133. uint64_t scr:8;
  4134. uint64_t reserved_8_63:56;
  4135. #endif
  4136. } s;
  4137. };
  4138. union cvmx_mio_uart2_sfe {
  4139. uint64_t u64;
  4140. struct cvmx_mio_uart2_sfe_s {
  4141. #ifdef __BIG_ENDIAN_BITFIELD
  4142. uint64_t reserved_1_63:63;
  4143. uint64_t sfe:1;
  4144. #else
  4145. uint64_t sfe:1;
  4146. uint64_t reserved_1_63:63;
  4147. #endif
  4148. } s;
  4149. };
  4150. union cvmx_mio_uart2_srr {
  4151. uint64_t u64;
  4152. struct cvmx_mio_uart2_srr_s {
  4153. #ifdef __BIG_ENDIAN_BITFIELD
  4154. uint64_t reserved_3_63:61;
  4155. uint64_t stfr:1;
  4156. uint64_t srfr:1;
  4157. uint64_t usr:1;
  4158. #else
  4159. uint64_t usr:1;
  4160. uint64_t srfr:1;
  4161. uint64_t stfr:1;
  4162. uint64_t reserved_3_63:61;
  4163. #endif
  4164. } s;
  4165. };
  4166. union cvmx_mio_uart2_srt {
  4167. uint64_t u64;
  4168. struct cvmx_mio_uart2_srt_s {
  4169. #ifdef __BIG_ENDIAN_BITFIELD
  4170. uint64_t reserved_2_63:62;
  4171. uint64_t srt:2;
  4172. #else
  4173. uint64_t srt:2;
  4174. uint64_t reserved_2_63:62;
  4175. #endif
  4176. } s;
  4177. };
  4178. union cvmx_mio_uart2_srts {
  4179. uint64_t u64;
  4180. struct cvmx_mio_uart2_srts_s {
  4181. #ifdef __BIG_ENDIAN_BITFIELD
  4182. uint64_t reserved_1_63:63;
  4183. uint64_t srts:1;
  4184. #else
  4185. uint64_t srts:1;
  4186. uint64_t reserved_1_63:63;
  4187. #endif
  4188. } s;
  4189. };
  4190. union cvmx_mio_uart2_stt {
  4191. uint64_t u64;
  4192. struct cvmx_mio_uart2_stt_s {
  4193. #ifdef __BIG_ENDIAN_BITFIELD
  4194. uint64_t reserved_2_63:62;
  4195. uint64_t stt:2;
  4196. #else
  4197. uint64_t stt:2;
  4198. uint64_t reserved_2_63:62;
  4199. #endif
  4200. } s;
  4201. };
  4202. union cvmx_mio_uart2_tfl {
  4203. uint64_t u64;
  4204. struct cvmx_mio_uart2_tfl_s {
  4205. #ifdef __BIG_ENDIAN_BITFIELD
  4206. uint64_t reserved_7_63:57;
  4207. uint64_t tfl:7;
  4208. #else
  4209. uint64_t tfl:7;
  4210. uint64_t reserved_7_63:57;
  4211. #endif
  4212. } s;
  4213. };
  4214. union cvmx_mio_uart2_tfr {
  4215. uint64_t u64;
  4216. struct cvmx_mio_uart2_tfr_s {
  4217. #ifdef __BIG_ENDIAN_BITFIELD
  4218. uint64_t reserved_8_63:56;
  4219. uint64_t tfr:8;
  4220. #else
  4221. uint64_t tfr:8;
  4222. uint64_t reserved_8_63:56;
  4223. #endif
  4224. } s;
  4225. };
  4226. union cvmx_mio_uart2_thr {
  4227. uint64_t u64;
  4228. struct cvmx_mio_uart2_thr_s {
  4229. #ifdef __BIG_ENDIAN_BITFIELD
  4230. uint64_t reserved_8_63:56;
  4231. uint64_t thr:8;
  4232. #else
  4233. uint64_t thr:8;
  4234. uint64_t reserved_8_63:56;
  4235. #endif
  4236. } s;
  4237. };
  4238. union cvmx_mio_uart2_usr {
  4239. uint64_t u64;
  4240. struct cvmx_mio_uart2_usr_s {
  4241. #ifdef __BIG_ENDIAN_BITFIELD
  4242. uint64_t reserved_5_63:59;
  4243. uint64_t rff:1;
  4244. uint64_t rfne:1;
  4245. uint64_t tfe:1;
  4246. uint64_t tfnf:1;
  4247. uint64_t busy:1;
  4248. #else
  4249. uint64_t busy:1;
  4250. uint64_t tfnf:1;
  4251. uint64_t tfe:1;
  4252. uint64_t rfne:1;
  4253. uint64_t rff:1;
  4254. uint64_t reserved_5_63:59;
  4255. #endif
  4256. } s;
  4257. };
  4258. #endif