cvmx-lmcx-defs.h 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943
  1. /***********************license start***************
  2. * Author: Cavium Inc.
  3. *
  4. * Contact: [email protected]
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Inc.
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Inc. for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_LMCX_DEFS_H__
  28. #define __CVMX_LMCX_DEFS_H__
  29. #define CVMX_LMCX_BIST_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800880000F0ull) + ((block_id) & 1) * 0x60000000ull)
  30. #define CVMX_LMCX_BIST_RESULT(block_id) (CVMX_ADD_IO_SEG(0x00011800880000F8ull) + ((block_id) & 1) * 0x60000000ull)
  31. #define CVMX_LMCX_CHAR_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000220ull) + ((block_id) & 3) * 0x1000000ull)
  32. #define CVMX_LMCX_CHAR_MASK0(block_id) (CVMX_ADD_IO_SEG(0x0001180088000228ull) + ((block_id) & 3) * 0x1000000ull)
  33. #define CVMX_LMCX_CHAR_MASK1(block_id) (CVMX_ADD_IO_SEG(0x0001180088000230ull) + ((block_id) & 3) * 0x1000000ull)
  34. #define CVMX_LMCX_CHAR_MASK2(block_id) (CVMX_ADD_IO_SEG(0x0001180088000238ull) + ((block_id) & 3) * 0x1000000ull)
  35. #define CVMX_LMCX_CHAR_MASK3(block_id) (CVMX_ADD_IO_SEG(0x0001180088000240ull) + ((block_id) & 3) * 0x1000000ull)
  36. #define CVMX_LMCX_CHAR_MASK4(block_id) (CVMX_ADD_IO_SEG(0x0001180088000318ull) + ((block_id) & 3) * 0x1000000ull)
  37. #define CVMX_LMCX_COMP_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000028ull) + ((block_id) & 1) * 0x60000000ull)
  38. #define CVMX_LMCX_COMP_CTL2(block_id) (CVMX_ADD_IO_SEG(0x00011800880001B8ull) + ((block_id) & 3) * 0x1000000ull)
  39. #define CVMX_LMCX_CONFIG(block_id) (CVMX_ADD_IO_SEG(0x0001180088000188ull) + ((block_id) & 3) * 0x1000000ull)
  40. #define CVMX_LMCX_CONTROL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000190ull) + ((block_id) & 3) * 0x1000000ull)
  41. #define CVMX_LMCX_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000010ull) + ((block_id) & 1) * 0x60000000ull)
  42. #define CVMX_LMCX_CTL1(block_id) (CVMX_ADD_IO_SEG(0x0001180088000090ull) + ((block_id) & 1) * 0x60000000ull)
  43. #define CVMX_LMCX_DCLK_CNT(block_id) (CVMX_ADD_IO_SEG(0x00011800880001E0ull) + ((block_id) & 3) * 0x1000000ull)
  44. #define CVMX_LMCX_DCLK_CNT_HI(block_id) (CVMX_ADD_IO_SEG(0x0001180088000070ull) + ((block_id) & 1) * 0x60000000ull)
  45. #define CVMX_LMCX_DCLK_CNT_LO(block_id) (CVMX_ADD_IO_SEG(0x0001180088000068ull) + ((block_id) & 1) * 0x60000000ull)
  46. #define CVMX_LMCX_DCLK_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800880000B8ull) + ((block_id) & 1) * 0x60000000ull)
  47. #define CVMX_LMCX_DDR2_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000018ull) + ((block_id) & 1) * 0x60000000ull)
  48. #define CVMX_LMCX_DDR_PLL_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000258ull) + ((block_id) & 3) * 0x1000000ull)
  49. #define CVMX_LMCX_DELAY_CFG(block_id) (CVMX_ADD_IO_SEG(0x0001180088000088ull) + ((block_id) & 1) * 0x60000000ull)
  50. #define CVMX_LMCX_DIMMX_PARAMS(offset, block_id) (CVMX_ADD_IO_SEG(0x0001180088000270ull) + (((offset) & 1) + ((block_id) & 3) * 0x200000ull) * 8)
  51. #define CVMX_LMCX_DIMM_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000310ull) + ((block_id) & 3) * 0x1000000ull)
  52. #define CVMX_LMCX_DLL_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800880000C0ull) + ((block_id) & 1) * 0x60000000ull)
  53. #define CVMX_LMCX_DLL_CTL2(block_id) (CVMX_ADD_IO_SEG(0x00011800880001C8ull) + ((block_id) & 3) * 0x1000000ull)
  54. #define CVMX_LMCX_DLL_CTL3(block_id) (CVMX_ADD_IO_SEG(0x0001180088000218ull) + ((block_id) & 3) * 0x1000000ull)
  55. static inline uint64_t CVMX_LMCX_DUAL_MEMCFG(unsigned long block_id)
  56. {
  57. switch (cvmx_get_octeon_family()) {
  58. case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
  59. case OCTEON_CN50XX & OCTEON_FAMILY_MASK:
  60. case OCTEON_CN58XX & OCTEON_FAMILY_MASK:
  61. case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
  62. case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
  63. case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
  64. case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
  65. return CVMX_ADD_IO_SEG(0x0001180088000098ull) + (block_id) * 0x60000000ull;
  66. case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
  67. return CVMX_ADD_IO_SEG(0x0001180088000098ull) + (block_id) * 0x60000000ull;
  68. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  69. return CVMX_ADD_IO_SEG(0x0001180088000098ull) + (block_id) * 0x1000000ull;
  70. }
  71. return CVMX_ADD_IO_SEG(0x0001180088000098ull) + (block_id) * 0x60000000ull;
  72. }
  73. static inline uint64_t CVMX_LMCX_ECC_SYND(unsigned long block_id)
  74. {
  75. switch (cvmx_get_octeon_family()) {
  76. case OCTEON_CN30XX & OCTEON_FAMILY_MASK:
  77. case OCTEON_CN50XX & OCTEON_FAMILY_MASK:
  78. case OCTEON_CN38XX & OCTEON_FAMILY_MASK:
  79. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  80. case OCTEON_CN58XX & OCTEON_FAMILY_MASK:
  81. case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
  82. case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
  83. case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
  84. case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
  85. case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
  86. return CVMX_ADD_IO_SEG(0x0001180088000038ull) + (block_id) * 0x60000000ull;
  87. case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
  88. return CVMX_ADD_IO_SEG(0x0001180088000038ull) + (block_id) * 0x60000000ull;
  89. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  90. return CVMX_ADD_IO_SEG(0x0001180088000038ull) + (block_id) * 0x1000000ull;
  91. }
  92. return CVMX_ADD_IO_SEG(0x0001180088000038ull) + (block_id) * 0x60000000ull;
  93. }
  94. static inline uint64_t CVMX_LMCX_FADR(unsigned long block_id)
  95. {
  96. switch (cvmx_get_octeon_family()) {
  97. case OCTEON_CN30XX & OCTEON_FAMILY_MASK:
  98. case OCTEON_CN50XX & OCTEON_FAMILY_MASK:
  99. case OCTEON_CN38XX & OCTEON_FAMILY_MASK:
  100. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  101. case OCTEON_CN58XX & OCTEON_FAMILY_MASK:
  102. case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
  103. case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
  104. case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
  105. case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
  106. case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
  107. return CVMX_ADD_IO_SEG(0x0001180088000020ull) + (block_id) * 0x60000000ull;
  108. case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
  109. return CVMX_ADD_IO_SEG(0x0001180088000020ull) + (block_id) * 0x60000000ull;
  110. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  111. return CVMX_ADD_IO_SEG(0x0001180088000020ull) + (block_id) * 0x1000000ull;
  112. }
  113. return CVMX_ADD_IO_SEG(0x0001180088000020ull) + (block_id) * 0x60000000ull;
  114. }
  115. #define CVMX_LMCX_IFB_CNT(block_id) (CVMX_ADD_IO_SEG(0x00011800880001D0ull) + ((block_id) & 3) * 0x1000000ull)
  116. #define CVMX_LMCX_IFB_CNT_HI(block_id) (CVMX_ADD_IO_SEG(0x0001180088000050ull) + ((block_id) & 1) * 0x60000000ull)
  117. #define CVMX_LMCX_IFB_CNT_LO(block_id) (CVMX_ADD_IO_SEG(0x0001180088000048ull) + ((block_id) & 1) * 0x60000000ull)
  118. #define CVMX_LMCX_INT(block_id) (CVMX_ADD_IO_SEG(0x00011800880001F0ull) + ((block_id) & 3) * 0x1000000ull)
  119. #define CVMX_LMCX_INT_EN(block_id) (CVMX_ADD_IO_SEG(0x00011800880001E8ull) + ((block_id) & 3) * 0x1000000ull)
  120. #define CVMX_LMCX_MEM_CFG0(block_id) (CVMX_ADD_IO_SEG(0x0001180088000000ull) + ((block_id) & 1) * 0x60000000ull)
  121. #define CVMX_LMCX_MEM_CFG1(block_id) (CVMX_ADD_IO_SEG(0x0001180088000008ull) + ((block_id) & 1) * 0x60000000ull)
  122. #define CVMX_LMCX_MODEREG_PARAMS0(block_id) (CVMX_ADD_IO_SEG(0x00011800880001A8ull) + ((block_id) & 3) * 0x1000000ull)
  123. #define CVMX_LMCX_MODEREG_PARAMS1(block_id) (CVMX_ADD_IO_SEG(0x0001180088000260ull) + ((block_id) & 3) * 0x1000000ull)
  124. static inline uint64_t CVMX_LMCX_NXM(unsigned long block_id)
  125. {
  126. switch (cvmx_get_octeon_family()) {
  127. case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
  128. case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
  129. case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
  130. case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
  131. case OCTEON_CN58XX & OCTEON_FAMILY_MASK:
  132. case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
  133. return CVMX_ADD_IO_SEG(0x00011800880000C8ull) + (block_id) * 0x60000000ull;
  134. case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
  135. return CVMX_ADD_IO_SEG(0x00011800880000C8ull) + (block_id) * 0x60000000ull;
  136. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  137. return CVMX_ADD_IO_SEG(0x00011800880000C8ull) + (block_id) * 0x1000000ull;
  138. }
  139. return CVMX_ADD_IO_SEG(0x00011800880000C8ull) + (block_id) * 0x60000000ull;
  140. }
  141. #define CVMX_LMCX_OPS_CNT(block_id) (CVMX_ADD_IO_SEG(0x00011800880001D8ull) + ((block_id) & 3) * 0x1000000ull)
  142. #define CVMX_LMCX_OPS_CNT_HI(block_id) (CVMX_ADD_IO_SEG(0x0001180088000060ull) + ((block_id) & 1) * 0x60000000ull)
  143. #define CVMX_LMCX_OPS_CNT_LO(block_id) (CVMX_ADD_IO_SEG(0x0001180088000058ull) + ((block_id) & 1) * 0x60000000ull)
  144. #define CVMX_LMCX_PHY_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000210ull) + ((block_id) & 3) * 0x1000000ull)
  145. #define CVMX_LMCX_PLL_BWCTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000040ull))
  146. #define CVMX_LMCX_PLL_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800880000A8ull) + ((block_id) & 1) * 0x60000000ull)
  147. #define CVMX_LMCX_PLL_STATUS(block_id) (CVMX_ADD_IO_SEG(0x00011800880000B0ull) + ((block_id) & 1) * 0x60000000ull)
  148. #define CVMX_LMCX_READ_LEVEL_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000140ull) + ((block_id) & 1) * 0x60000000ull)
  149. #define CVMX_LMCX_READ_LEVEL_DBG(block_id) (CVMX_ADD_IO_SEG(0x0001180088000148ull) + ((block_id) & 1) * 0x60000000ull)
  150. #define CVMX_LMCX_READ_LEVEL_RANKX(offset, block_id) (CVMX_ADD_IO_SEG(0x0001180088000100ull) + (((offset) & 3) + ((block_id) & 1) * 0xC000000ull) * 8)
  151. #define CVMX_LMCX_RESET_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000180ull) + ((block_id) & 3) * 0x1000000ull)
  152. #define CVMX_LMCX_RLEVEL_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800880002A0ull) + ((block_id) & 3) * 0x1000000ull)
  153. #define CVMX_LMCX_RLEVEL_DBG(block_id) (CVMX_ADD_IO_SEG(0x00011800880002A8ull) + ((block_id) & 3) * 0x1000000ull)
  154. #define CVMX_LMCX_RLEVEL_RANKX(offset, block_id) (CVMX_ADD_IO_SEG(0x0001180088000280ull) + (((offset) & 3) + ((block_id) & 3) * 0x200000ull) * 8)
  155. #define CVMX_LMCX_RODT_COMP_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800880000A0ull) + ((block_id) & 1) * 0x60000000ull)
  156. #define CVMX_LMCX_RODT_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000078ull) + ((block_id) & 1) * 0x60000000ull)
  157. #define CVMX_LMCX_RODT_MASK(block_id) (CVMX_ADD_IO_SEG(0x0001180088000268ull) + ((block_id) & 3) * 0x1000000ull)
  158. #define CVMX_LMCX_SCRAMBLED_FADR(block_id) (CVMX_ADD_IO_SEG(0x0001180088000330ull))
  159. #define CVMX_LMCX_SCRAMBLE_CFG0(block_id) (CVMX_ADD_IO_SEG(0x0001180088000320ull))
  160. #define CVMX_LMCX_SCRAMBLE_CFG1(block_id) (CVMX_ADD_IO_SEG(0x0001180088000328ull))
  161. #define CVMX_LMCX_SLOT_CTL0(block_id) (CVMX_ADD_IO_SEG(0x00011800880001F8ull) + ((block_id) & 3) * 0x1000000ull)
  162. #define CVMX_LMCX_SLOT_CTL1(block_id) (CVMX_ADD_IO_SEG(0x0001180088000200ull) + ((block_id) & 3) * 0x1000000ull)
  163. #define CVMX_LMCX_SLOT_CTL2(block_id) (CVMX_ADD_IO_SEG(0x0001180088000208ull) + ((block_id) & 3) * 0x1000000ull)
  164. #define CVMX_LMCX_TIMING_PARAMS0(block_id) (CVMX_ADD_IO_SEG(0x0001180088000198ull) + ((block_id) & 3) * 0x1000000ull)
  165. #define CVMX_LMCX_TIMING_PARAMS1(block_id) (CVMX_ADD_IO_SEG(0x00011800880001A0ull) + ((block_id) & 3) * 0x1000000ull)
  166. #define CVMX_LMCX_TRO_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000248ull) + ((block_id) & 3) * 0x1000000ull)
  167. #define CVMX_LMCX_TRO_STAT(block_id) (CVMX_ADD_IO_SEG(0x0001180088000250ull) + ((block_id) & 3) * 0x1000000ull)
  168. #define CVMX_LMCX_WLEVEL_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000300ull) + ((block_id) & 3) * 0x1000000ull)
  169. #define CVMX_LMCX_WLEVEL_DBG(block_id) (CVMX_ADD_IO_SEG(0x0001180088000308ull) + ((block_id) & 3) * 0x1000000ull)
  170. #define CVMX_LMCX_WLEVEL_RANKX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800880002B0ull) + (((offset) & 3) + ((block_id) & 3) * 0x200000ull) * 8)
  171. #define CVMX_LMCX_WODT_CTL0(block_id) (CVMX_ADD_IO_SEG(0x0001180088000030ull) + ((block_id) & 1) * 0x60000000ull)
  172. #define CVMX_LMCX_WODT_CTL1(block_id) (CVMX_ADD_IO_SEG(0x0001180088000080ull) + ((block_id) & 1) * 0x60000000ull)
  173. #define CVMX_LMCX_WODT_MASK(block_id) (CVMX_ADD_IO_SEG(0x00011800880001B0ull) + ((block_id) & 3) * 0x1000000ull)
  174. union cvmx_lmcx_bist_ctl {
  175. uint64_t u64;
  176. struct cvmx_lmcx_bist_ctl_s {
  177. #ifdef __BIG_ENDIAN_BITFIELD
  178. uint64_t reserved_1_63:63;
  179. uint64_t start:1;
  180. #else
  181. uint64_t start:1;
  182. uint64_t reserved_1_63:63;
  183. #endif
  184. } s;
  185. };
  186. union cvmx_lmcx_bist_result {
  187. uint64_t u64;
  188. struct cvmx_lmcx_bist_result_s {
  189. #ifdef __BIG_ENDIAN_BITFIELD
  190. uint64_t reserved_11_63:53;
  191. uint64_t csrd2e:1;
  192. uint64_t csre2d:1;
  193. uint64_t mwf:1;
  194. uint64_t mwd:3;
  195. uint64_t mwc:1;
  196. uint64_t mrf:1;
  197. uint64_t mrd:3;
  198. #else
  199. uint64_t mrd:3;
  200. uint64_t mrf:1;
  201. uint64_t mwc:1;
  202. uint64_t mwd:3;
  203. uint64_t mwf:1;
  204. uint64_t csre2d:1;
  205. uint64_t csrd2e:1;
  206. uint64_t reserved_11_63:53;
  207. #endif
  208. } s;
  209. struct cvmx_lmcx_bist_result_cn50xx {
  210. #ifdef __BIG_ENDIAN_BITFIELD
  211. uint64_t reserved_9_63:55;
  212. uint64_t mwf:1;
  213. uint64_t mwd:3;
  214. uint64_t mwc:1;
  215. uint64_t mrf:1;
  216. uint64_t mrd:3;
  217. #else
  218. uint64_t mrd:3;
  219. uint64_t mrf:1;
  220. uint64_t mwc:1;
  221. uint64_t mwd:3;
  222. uint64_t mwf:1;
  223. uint64_t reserved_9_63:55;
  224. #endif
  225. } cn50xx;
  226. };
  227. union cvmx_lmcx_char_ctl {
  228. uint64_t u64;
  229. struct cvmx_lmcx_char_ctl_s {
  230. #ifdef __BIG_ENDIAN_BITFIELD
  231. uint64_t reserved_44_63:20;
  232. uint64_t dr:1;
  233. uint64_t skew_on:1;
  234. uint64_t en:1;
  235. uint64_t sel:1;
  236. uint64_t prog:8;
  237. uint64_t prbs:32;
  238. #else
  239. uint64_t prbs:32;
  240. uint64_t prog:8;
  241. uint64_t sel:1;
  242. uint64_t en:1;
  243. uint64_t skew_on:1;
  244. uint64_t dr:1;
  245. uint64_t reserved_44_63:20;
  246. #endif
  247. } s;
  248. struct cvmx_lmcx_char_ctl_cn63xx {
  249. #ifdef __BIG_ENDIAN_BITFIELD
  250. uint64_t reserved_42_63:22;
  251. uint64_t en:1;
  252. uint64_t sel:1;
  253. uint64_t prog:8;
  254. uint64_t prbs:32;
  255. #else
  256. uint64_t prbs:32;
  257. uint64_t prog:8;
  258. uint64_t sel:1;
  259. uint64_t en:1;
  260. uint64_t reserved_42_63:22;
  261. #endif
  262. } cn63xx;
  263. };
  264. union cvmx_lmcx_char_mask0 {
  265. uint64_t u64;
  266. struct cvmx_lmcx_char_mask0_s {
  267. #ifdef __BIG_ENDIAN_BITFIELD
  268. uint64_t mask:64;
  269. #else
  270. uint64_t mask:64;
  271. #endif
  272. } s;
  273. };
  274. union cvmx_lmcx_char_mask1 {
  275. uint64_t u64;
  276. struct cvmx_lmcx_char_mask1_s {
  277. #ifdef __BIG_ENDIAN_BITFIELD
  278. uint64_t reserved_8_63:56;
  279. uint64_t mask:8;
  280. #else
  281. uint64_t mask:8;
  282. uint64_t reserved_8_63:56;
  283. #endif
  284. } s;
  285. };
  286. union cvmx_lmcx_char_mask2 {
  287. uint64_t u64;
  288. struct cvmx_lmcx_char_mask2_s {
  289. #ifdef __BIG_ENDIAN_BITFIELD
  290. uint64_t mask:64;
  291. #else
  292. uint64_t mask:64;
  293. #endif
  294. } s;
  295. };
  296. union cvmx_lmcx_char_mask3 {
  297. uint64_t u64;
  298. struct cvmx_lmcx_char_mask3_s {
  299. #ifdef __BIG_ENDIAN_BITFIELD
  300. uint64_t reserved_8_63:56;
  301. uint64_t mask:8;
  302. #else
  303. uint64_t mask:8;
  304. uint64_t reserved_8_63:56;
  305. #endif
  306. } s;
  307. };
  308. union cvmx_lmcx_char_mask4 {
  309. uint64_t u64;
  310. struct cvmx_lmcx_char_mask4_s {
  311. #ifdef __BIG_ENDIAN_BITFIELD
  312. uint64_t reserved_33_63:31;
  313. uint64_t reset_n_mask:1;
  314. uint64_t a_mask:16;
  315. uint64_t ba_mask:3;
  316. uint64_t we_n_mask:1;
  317. uint64_t cas_n_mask:1;
  318. uint64_t ras_n_mask:1;
  319. uint64_t odt1_mask:2;
  320. uint64_t odt0_mask:2;
  321. uint64_t cs1_n_mask:2;
  322. uint64_t cs0_n_mask:2;
  323. uint64_t cke_mask:2;
  324. #else
  325. uint64_t cke_mask:2;
  326. uint64_t cs0_n_mask:2;
  327. uint64_t cs1_n_mask:2;
  328. uint64_t odt0_mask:2;
  329. uint64_t odt1_mask:2;
  330. uint64_t ras_n_mask:1;
  331. uint64_t cas_n_mask:1;
  332. uint64_t we_n_mask:1;
  333. uint64_t ba_mask:3;
  334. uint64_t a_mask:16;
  335. uint64_t reset_n_mask:1;
  336. uint64_t reserved_33_63:31;
  337. #endif
  338. } s;
  339. };
  340. union cvmx_lmcx_comp_ctl {
  341. uint64_t u64;
  342. struct cvmx_lmcx_comp_ctl_s {
  343. #ifdef __BIG_ENDIAN_BITFIELD
  344. uint64_t reserved_32_63:32;
  345. uint64_t nctl_csr:4;
  346. uint64_t nctl_clk:4;
  347. uint64_t nctl_cmd:4;
  348. uint64_t nctl_dat:4;
  349. uint64_t pctl_csr:4;
  350. uint64_t pctl_clk:4;
  351. uint64_t reserved_0_7:8;
  352. #else
  353. uint64_t reserved_0_7:8;
  354. uint64_t pctl_clk:4;
  355. uint64_t pctl_csr:4;
  356. uint64_t nctl_dat:4;
  357. uint64_t nctl_cmd:4;
  358. uint64_t nctl_clk:4;
  359. uint64_t nctl_csr:4;
  360. uint64_t reserved_32_63:32;
  361. #endif
  362. } s;
  363. struct cvmx_lmcx_comp_ctl_cn30xx {
  364. #ifdef __BIG_ENDIAN_BITFIELD
  365. uint64_t reserved_32_63:32;
  366. uint64_t nctl_csr:4;
  367. uint64_t nctl_clk:4;
  368. uint64_t nctl_cmd:4;
  369. uint64_t nctl_dat:4;
  370. uint64_t pctl_csr:4;
  371. uint64_t pctl_clk:4;
  372. uint64_t pctl_cmd:4;
  373. uint64_t pctl_dat:4;
  374. #else
  375. uint64_t pctl_dat:4;
  376. uint64_t pctl_cmd:4;
  377. uint64_t pctl_clk:4;
  378. uint64_t pctl_csr:4;
  379. uint64_t nctl_dat:4;
  380. uint64_t nctl_cmd:4;
  381. uint64_t nctl_clk:4;
  382. uint64_t nctl_csr:4;
  383. uint64_t reserved_32_63:32;
  384. #endif
  385. } cn30xx;
  386. struct cvmx_lmcx_comp_ctl_cn50xx {
  387. #ifdef __BIG_ENDIAN_BITFIELD
  388. uint64_t reserved_32_63:32;
  389. uint64_t nctl_csr:4;
  390. uint64_t reserved_20_27:8;
  391. uint64_t nctl_dat:4;
  392. uint64_t pctl_csr:4;
  393. uint64_t reserved_5_11:7;
  394. uint64_t pctl_dat:5;
  395. #else
  396. uint64_t pctl_dat:5;
  397. uint64_t reserved_5_11:7;
  398. uint64_t pctl_csr:4;
  399. uint64_t nctl_dat:4;
  400. uint64_t reserved_20_27:8;
  401. uint64_t nctl_csr:4;
  402. uint64_t reserved_32_63:32;
  403. #endif
  404. } cn50xx;
  405. struct cvmx_lmcx_comp_ctl_cn58xxp1 {
  406. #ifdef __BIG_ENDIAN_BITFIELD
  407. uint64_t reserved_32_63:32;
  408. uint64_t nctl_csr:4;
  409. uint64_t reserved_20_27:8;
  410. uint64_t nctl_dat:4;
  411. uint64_t pctl_csr:4;
  412. uint64_t reserved_4_11:8;
  413. uint64_t pctl_dat:4;
  414. #else
  415. uint64_t pctl_dat:4;
  416. uint64_t reserved_4_11:8;
  417. uint64_t pctl_csr:4;
  418. uint64_t nctl_dat:4;
  419. uint64_t reserved_20_27:8;
  420. uint64_t nctl_csr:4;
  421. uint64_t reserved_32_63:32;
  422. #endif
  423. } cn58xxp1;
  424. };
  425. union cvmx_lmcx_comp_ctl2 {
  426. uint64_t u64;
  427. struct cvmx_lmcx_comp_ctl2_s {
  428. #ifdef __BIG_ENDIAN_BITFIELD
  429. uint64_t reserved_34_63:30;
  430. uint64_t ddr__ptune:4;
  431. uint64_t ddr__ntune:4;
  432. uint64_t m180:1;
  433. uint64_t byp:1;
  434. uint64_t ptune:4;
  435. uint64_t ntune:4;
  436. uint64_t rodt_ctl:4;
  437. uint64_t cmd_ctl:4;
  438. uint64_t ck_ctl:4;
  439. uint64_t dqx_ctl:4;
  440. #else
  441. uint64_t dqx_ctl:4;
  442. uint64_t ck_ctl:4;
  443. uint64_t cmd_ctl:4;
  444. uint64_t rodt_ctl:4;
  445. uint64_t ntune:4;
  446. uint64_t ptune:4;
  447. uint64_t byp:1;
  448. uint64_t m180:1;
  449. uint64_t ddr__ntune:4;
  450. uint64_t ddr__ptune:4;
  451. uint64_t reserved_34_63:30;
  452. #endif
  453. } s;
  454. };
  455. union cvmx_lmcx_config {
  456. uint64_t u64;
  457. struct cvmx_lmcx_config_s {
  458. #ifdef __BIG_ENDIAN_BITFIELD
  459. uint64_t reserved_61_63:3;
  460. uint64_t mode32b:1;
  461. uint64_t scrz:1;
  462. uint64_t early_unload_d1_r1:1;
  463. uint64_t early_unload_d1_r0:1;
  464. uint64_t early_unload_d0_r1:1;
  465. uint64_t early_unload_d0_r0:1;
  466. uint64_t init_status:4;
  467. uint64_t mirrmask:4;
  468. uint64_t rankmask:4;
  469. uint64_t rank_ena:1;
  470. uint64_t sref_with_dll:1;
  471. uint64_t early_dqx:1;
  472. uint64_t sequence:3;
  473. uint64_t ref_zqcs_int:19;
  474. uint64_t reset:1;
  475. uint64_t ecc_adr:1;
  476. uint64_t forcewrite:4;
  477. uint64_t idlepower:3;
  478. uint64_t pbank_lsb:4;
  479. uint64_t row_lsb:3;
  480. uint64_t ecc_ena:1;
  481. uint64_t init_start:1;
  482. #else
  483. uint64_t init_start:1;
  484. uint64_t ecc_ena:1;
  485. uint64_t row_lsb:3;
  486. uint64_t pbank_lsb:4;
  487. uint64_t idlepower:3;
  488. uint64_t forcewrite:4;
  489. uint64_t ecc_adr:1;
  490. uint64_t reset:1;
  491. uint64_t ref_zqcs_int:19;
  492. uint64_t sequence:3;
  493. uint64_t early_dqx:1;
  494. uint64_t sref_with_dll:1;
  495. uint64_t rank_ena:1;
  496. uint64_t rankmask:4;
  497. uint64_t mirrmask:4;
  498. uint64_t init_status:4;
  499. uint64_t early_unload_d0_r0:1;
  500. uint64_t early_unload_d0_r1:1;
  501. uint64_t early_unload_d1_r0:1;
  502. uint64_t early_unload_d1_r1:1;
  503. uint64_t scrz:1;
  504. uint64_t mode32b:1;
  505. uint64_t reserved_61_63:3;
  506. #endif
  507. } s;
  508. struct cvmx_lmcx_config_cn63xx {
  509. #ifdef __BIG_ENDIAN_BITFIELD
  510. uint64_t reserved_59_63:5;
  511. uint64_t early_unload_d1_r1:1;
  512. uint64_t early_unload_d1_r0:1;
  513. uint64_t early_unload_d0_r1:1;
  514. uint64_t early_unload_d0_r0:1;
  515. uint64_t init_status:4;
  516. uint64_t mirrmask:4;
  517. uint64_t rankmask:4;
  518. uint64_t rank_ena:1;
  519. uint64_t sref_with_dll:1;
  520. uint64_t early_dqx:1;
  521. uint64_t sequence:3;
  522. uint64_t ref_zqcs_int:19;
  523. uint64_t reset:1;
  524. uint64_t ecc_adr:1;
  525. uint64_t forcewrite:4;
  526. uint64_t idlepower:3;
  527. uint64_t pbank_lsb:4;
  528. uint64_t row_lsb:3;
  529. uint64_t ecc_ena:1;
  530. uint64_t init_start:1;
  531. #else
  532. uint64_t init_start:1;
  533. uint64_t ecc_ena:1;
  534. uint64_t row_lsb:3;
  535. uint64_t pbank_lsb:4;
  536. uint64_t idlepower:3;
  537. uint64_t forcewrite:4;
  538. uint64_t ecc_adr:1;
  539. uint64_t reset:1;
  540. uint64_t ref_zqcs_int:19;
  541. uint64_t sequence:3;
  542. uint64_t early_dqx:1;
  543. uint64_t sref_with_dll:1;
  544. uint64_t rank_ena:1;
  545. uint64_t rankmask:4;
  546. uint64_t mirrmask:4;
  547. uint64_t init_status:4;
  548. uint64_t early_unload_d0_r0:1;
  549. uint64_t early_unload_d0_r1:1;
  550. uint64_t early_unload_d1_r0:1;
  551. uint64_t early_unload_d1_r1:1;
  552. uint64_t reserved_59_63:5;
  553. #endif
  554. } cn63xx;
  555. struct cvmx_lmcx_config_cn63xxp1 {
  556. #ifdef __BIG_ENDIAN_BITFIELD
  557. uint64_t reserved_55_63:9;
  558. uint64_t init_status:4;
  559. uint64_t mirrmask:4;
  560. uint64_t rankmask:4;
  561. uint64_t rank_ena:1;
  562. uint64_t sref_with_dll:1;
  563. uint64_t early_dqx:1;
  564. uint64_t sequence:3;
  565. uint64_t ref_zqcs_int:19;
  566. uint64_t reset:1;
  567. uint64_t ecc_adr:1;
  568. uint64_t forcewrite:4;
  569. uint64_t idlepower:3;
  570. uint64_t pbank_lsb:4;
  571. uint64_t row_lsb:3;
  572. uint64_t ecc_ena:1;
  573. uint64_t init_start:1;
  574. #else
  575. uint64_t init_start:1;
  576. uint64_t ecc_ena:1;
  577. uint64_t row_lsb:3;
  578. uint64_t pbank_lsb:4;
  579. uint64_t idlepower:3;
  580. uint64_t forcewrite:4;
  581. uint64_t ecc_adr:1;
  582. uint64_t reset:1;
  583. uint64_t ref_zqcs_int:19;
  584. uint64_t sequence:3;
  585. uint64_t early_dqx:1;
  586. uint64_t sref_with_dll:1;
  587. uint64_t rank_ena:1;
  588. uint64_t rankmask:4;
  589. uint64_t mirrmask:4;
  590. uint64_t init_status:4;
  591. uint64_t reserved_55_63:9;
  592. #endif
  593. } cn63xxp1;
  594. struct cvmx_lmcx_config_cn66xx {
  595. #ifdef __BIG_ENDIAN_BITFIELD
  596. uint64_t reserved_60_63:4;
  597. uint64_t scrz:1;
  598. uint64_t early_unload_d1_r1:1;
  599. uint64_t early_unload_d1_r0:1;
  600. uint64_t early_unload_d0_r1:1;
  601. uint64_t early_unload_d0_r0:1;
  602. uint64_t init_status:4;
  603. uint64_t mirrmask:4;
  604. uint64_t rankmask:4;
  605. uint64_t rank_ena:1;
  606. uint64_t sref_with_dll:1;
  607. uint64_t early_dqx:1;
  608. uint64_t sequence:3;
  609. uint64_t ref_zqcs_int:19;
  610. uint64_t reset:1;
  611. uint64_t ecc_adr:1;
  612. uint64_t forcewrite:4;
  613. uint64_t idlepower:3;
  614. uint64_t pbank_lsb:4;
  615. uint64_t row_lsb:3;
  616. uint64_t ecc_ena:1;
  617. uint64_t init_start:1;
  618. #else
  619. uint64_t init_start:1;
  620. uint64_t ecc_ena:1;
  621. uint64_t row_lsb:3;
  622. uint64_t pbank_lsb:4;
  623. uint64_t idlepower:3;
  624. uint64_t forcewrite:4;
  625. uint64_t ecc_adr:1;
  626. uint64_t reset:1;
  627. uint64_t ref_zqcs_int:19;
  628. uint64_t sequence:3;
  629. uint64_t early_dqx:1;
  630. uint64_t sref_with_dll:1;
  631. uint64_t rank_ena:1;
  632. uint64_t rankmask:4;
  633. uint64_t mirrmask:4;
  634. uint64_t init_status:4;
  635. uint64_t early_unload_d0_r0:1;
  636. uint64_t early_unload_d0_r1:1;
  637. uint64_t early_unload_d1_r0:1;
  638. uint64_t early_unload_d1_r1:1;
  639. uint64_t scrz:1;
  640. uint64_t reserved_60_63:4;
  641. #endif
  642. } cn66xx;
  643. };
  644. union cvmx_lmcx_control {
  645. uint64_t u64;
  646. struct cvmx_lmcx_control_s {
  647. #ifdef __BIG_ENDIAN_BITFIELD
  648. uint64_t scramble_ena:1;
  649. uint64_t thrcnt:12;
  650. uint64_t persub:8;
  651. uint64_t thrmax:4;
  652. uint64_t crm_cnt:5;
  653. uint64_t crm_thr:5;
  654. uint64_t crm_max:5;
  655. uint64_t rodt_bprch:1;
  656. uint64_t wodt_bprch:1;
  657. uint64_t bprch:2;
  658. uint64_t ext_zqcs_dis:1;
  659. uint64_t int_zqcs_dis:1;
  660. uint64_t auto_dclkdis:1;
  661. uint64_t xor_bank:1;
  662. uint64_t max_write_batch:4;
  663. uint64_t nxm_write_en:1;
  664. uint64_t elev_prio_dis:1;
  665. uint64_t inorder_wr:1;
  666. uint64_t inorder_rd:1;
  667. uint64_t throttle_wr:1;
  668. uint64_t throttle_rd:1;
  669. uint64_t fprch2:2;
  670. uint64_t pocas:1;
  671. uint64_t ddr2t:1;
  672. uint64_t bwcnt:1;
  673. uint64_t rdimm_ena:1;
  674. #else
  675. uint64_t rdimm_ena:1;
  676. uint64_t bwcnt:1;
  677. uint64_t ddr2t:1;
  678. uint64_t pocas:1;
  679. uint64_t fprch2:2;
  680. uint64_t throttle_rd:1;
  681. uint64_t throttle_wr:1;
  682. uint64_t inorder_rd:1;
  683. uint64_t inorder_wr:1;
  684. uint64_t elev_prio_dis:1;
  685. uint64_t nxm_write_en:1;
  686. uint64_t max_write_batch:4;
  687. uint64_t xor_bank:1;
  688. uint64_t auto_dclkdis:1;
  689. uint64_t int_zqcs_dis:1;
  690. uint64_t ext_zqcs_dis:1;
  691. uint64_t bprch:2;
  692. uint64_t wodt_bprch:1;
  693. uint64_t rodt_bprch:1;
  694. uint64_t crm_max:5;
  695. uint64_t crm_thr:5;
  696. uint64_t crm_cnt:5;
  697. uint64_t thrmax:4;
  698. uint64_t persub:8;
  699. uint64_t thrcnt:12;
  700. uint64_t scramble_ena:1;
  701. #endif
  702. } s;
  703. struct cvmx_lmcx_control_cn63xx {
  704. #ifdef __BIG_ENDIAN_BITFIELD
  705. uint64_t reserved_24_63:40;
  706. uint64_t rodt_bprch:1;
  707. uint64_t wodt_bprch:1;
  708. uint64_t bprch:2;
  709. uint64_t ext_zqcs_dis:1;
  710. uint64_t int_zqcs_dis:1;
  711. uint64_t auto_dclkdis:1;
  712. uint64_t xor_bank:1;
  713. uint64_t max_write_batch:4;
  714. uint64_t nxm_write_en:1;
  715. uint64_t elev_prio_dis:1;
  716. uint64_t inorder_wr:1;
  717. uint64_t inorder_rd:1;
  718. uint64_t throttle_wr:1;
  719. uint64_t throttle_rd:1;
  720. uint64_t fprch2:2;
  721. uint64_t pocas:1;
  722. uint64_t ddr2t:1;
  723. uint64_t bwcnt:1;
  724. uint64_t rdimm_ena:1;
  725. #else
  726. uint64_t rdimm_ena:1;
  727. uint64_t bwcnt:1;
  728. uint64_t ddr2t:1;
  729. uint64_t pocas:1;
  730. uint64_t fprch2:2;
  731. uint64_t throttle_rd:1;
  732. uint64_t throttle_wr:1;
  733. uint64_t inorder_rd:1;
  734. uint64_t inorder_wr:1;
  735. uint64_t elev_prio_dis:1;
  736. uint64_t nxm_write_en:1;
  737. uint64_t max_write_batch:4;
  738. uint64_t xor_bank:1;
  739. uint64_t auto_dclkdis:1;
  740. uint64_t int_zqcs_dis:1;
  741. uint64_t ext_zqcs_dis:1;
  742. uint64_t bprch:2;
  743. uint64_t wodt_bprch:1;
  744. uint64_t rodt_bprch:1;
  745. uint64_t reserved_24_63:40;
  746. #endif
  747. } cn63xx;
  748. struct cvmx_lmcx_control_cn66xx {
  749. #ifdef __BIG_ENDIAN_BITFIELD
  750. uint64_t scramble_ena:1;
  751. uint64_t reserved_24_62:39;
  752. uint64_t rodt_bprch:1;
  753. uint64_t wodt_bprch:1;
  754. uint64_t bprch:2;
  755. uint64_t ext_zqcs_dis:1;
  756. uint64_t int_zqcs_dis:1;
  757. uint64_t auto_dclkdis:1;
  758. uint64_t xor_bank:1;
  759. uint64_t max_write_batch:4;
  760. uint64_t nxm_write_en:1;
  761. uint64_t elev_prio_dis:1;
  762. uint64_t inorder_wr:1;
  763. uint64_t inorder_rd:1;
  764. uint64_t throttle_wr:1;
  765. uint64_t throttle_rd:1;
  766. uint64_t fprch2:2;
  767. uint64_t pocas:1;
  768. uint64_t ddr2t:1;
  769. uint64_t bwcnt:1;
  770. uint64_t rdimm_ena:1;
  771. #else
  772. uint64_t rdimm_ena:1;
  773. uint64_t bwcnt:1;
  774. uint64_t ddr2t:1;
  775. uint64_t pocas:1;
  776. uint64_t fprch2:2;
  777. uint64_t throttle_rd:1;
  778. uint64_t throttle_wr:1;
  779. uint64_t inorder_rd:1;
  780. uint64_t inorder_wr:1;
  781. uint64_t elev_prio_dis:1;
  782. uint64_t nxm_write_en:1;
  783. uint64_t max_write_batch:4;
  784. uint64_t xor_bank:1;
  785. uint64_t auto_dclkdis:1;
  786. uint64_t int_zqcs_dis:1;
  787. uint64_t ext_zqcs_dis:1;
  788. uint64_t bprch:2;
  789. uint64_t wodt_bprch:1;
  790. uint64_t rodt_bprch:1;
  791. uint64_t reserved_24_62:39;
  792. uint64_t scramble_ena:1;
  793. #endif
  794. } cn66xx;
  795. struct cvmx_lmcx_control_cn68xx {
  796. #ifdef __BIG_ENDIAN_BITFIELD
  797. uint64_t reserved_63_63:1;
  798. uint64_t thrcnt:12;
  799. uint64_t persub:8;
  800. uint64_t thrmax:4;
  801. uint64_t crm_cnt:5;
  802. uint64_t crm_thr:5;
  803. uint64_t crm_max:5;
  804. uint64_t rodt_bprch:1;
  805. uint64_t wodt_bprch:1;
  806. uint64_t bprch:2;
  807. uint64_t ext_zqcs_dis:1;
  808. uint64_t int_zqcs_dis:1;
  809. uint64_t auto_dclkdis:1;
  810. uint64_t xor_bank:1;
  811. uint64_t max_write_batch:4;
  812. uint64_t nxm_write_en:1;
  813. uint64_t elev_prio_dis:1;
  814. uint64_t inorder_wr:1;
  815. uint64_t inorder_rd:1;
  816. uint64_t throttle_wr:1;
  817. uint64_t throttle_rd:1;
  818. uint64_t fprch2:2;
  819. uint64_t pocas:1;
  820. uint64_t ddr2t:1;
  821. uint64_t bwcnt:1;
  822. uint64_t rdimm_ena:1;
  823. #else
  824. uint64_t rdimm_ena:1;
  825. uint64_t bwcnt:1;
  826. uint64_t ddr2t:1;
  827. uint64_t pocas:1;
  828. uint64_t fprch2:2;
  829. uint64_t throttle_rd:1;
  830. uint64_t throttle_wr:1;
  831. uint64_t inorder_rd:1;
  832. uint64_t inorder_wr:1;
  833. uint64_t elev_prio_dis:1;
  834. uint64_t nxm_write_en:1;
  835. uint64_t max_write_batch:4;
  836. uint64_t xor_bank:1;
  837. uint64_t auto_dclkdis:1;
  838. uint64_t int_zqcs_dis:1;
  839. uint64_t ext_zqcs_dis:1;
  840. uint64_t bprch:2;
  841. uint64_t wodt_bprch:1;
  842. uint64_t rodt_bprch:1;
  843. uint64_t crm_max:5;
  844. uint64_t crm_thr:5;
  845. uint64_t crm_cnt:5;
  846. uint64_t thrmax:4;
  847. uint64_t persub:8;
  848. uint64_t thrcnt:12;
  849. uint64_t reserved_63_63:1;
  850. #endif
  851. } cn68xx;
  852. };
  853. union cvmx_lmcx_ctl {
  854. uint64_t u64;
  855. struct cvmx_lmcx_ctl_s {
  856. #ifdef __BIG_ENDIAN_BITFIELD
  857. uint64_t reserved_32_63:32;
  858. uint64_t ddr__nctl:4;
  859. uint64_t ddr__pctl:4;
  860. uint64_t slow_scf:1;
  861. uint64_t xor_bank:1;
  862. uint64_t max_write_batch:4;
  863. uint64_t pll_div2:1;
  864. uint64_t pll_bypass:1;
  865. uint64_t rdimm_ena:1;
  866. uint64_t r2r_slot:1;
  867. uint64_t inorder_mwf:1;
  868. uint64_t inorder_mrf:1;
  869. uint64_t reserved_10_11:2;
  870. uint64_t fprch2:1;
  871. uint64_t bprch:1;
  872. uint64_t sil_lat:2;
  873. uint64_t tskw:2;
  874. uint64_t qs_dic:2;
  875. uint64_t dic:2;
  876. #else
  877. uint64_t dic:2;
  878. uint64_t qs_dic:2;
  879. uint64_t tskw:2;
  880. uint64_t sil_lat:2;
  881. uint64_t bprch:1;
  882. uint64_t fprch2:1;
  883. uint64_t reserved_10_11:2;
  884. uint64_t inorder_mrf:1;
  885. uint64_t inorder_mwf:1;
  886. uint64_t r2r_slot:1;
  887. uint64_t rdimm_ena:1;
  888. uint64_t pll_bypass:1;
  889. uint64_t pll_div2:1;
  890. uint64_t max_write_batch:4;
  891. uint64_t xor_bank:1;
  892. uint64_t slow_scf:1;
  893. uint64_t ddr__pctl:4;
  894. uint64_t ddr__nctl:4;
  895. uint64_t reserved_32_63:32;
  896. #endif
  897. } s;
  898. struct cvmx_lmcx_ctl_cn30xx {
  899. #ifdef __BIG_ENDIAN_BITFIELD
  900. uint64_t reserved_32_63:32;
  901. uint64_t ddr__nctl:4;
  902. uint64_t ddr__pctl:4;
  903. uint64_t slow_scf:1;
  904. uint64_t xor_bank:1;
  905. uint64_t max_write_batch:4;
  906. uint64_t pll_div2:1;
  907. uint64_t pll_bypass:1;
  908. uint64_t rdimm_ena:1;
  909. uint64_t r2r_slot:1;
  910. uint64_t inorder_mwf:1;
  911. uint64_t inorder_mrf:1;
  912. uint64_t dreset:1;
  913. uint64_t mode32b:1;
  914. uint64_t fprch2:1;
  915. uint64_t bprch:1;
  916. uint64_t sil_lat:2;
  917. uint64_t tskw:2;
  918. uint64_t qs_dic:2;
  919. uint64_t dic:2;
  920. #else
  921. uint64_t dic:2;
  922. uint64_t qs_dic:2;
  923. uint64_t tskw:2;
  924. uint64_t sil_lat:2;
  925. uint64_t bprch:1;
  926. uint64_t fprch2:1;
  927. uint64_t mode32b:1;
  928. uint64_t dreset:1;
  929. uint64_t inorder_mrf:1;
  930. uint64_t inorder_mwf:1;
  931. uint64_t r2r_slot:1;
  932. uint64_t rdimm_ena:1;
  933. uint64_t pll_bypass:1;
  934. uint64_t pll_div2:1;
  935. uint64_t max_write_batch:4;
  936. uint64_t xor_bank:1;
  937. uint64_t slow_scf:1;
  938. uint64_t ddr__pctl:4;
  939. uint64_t ddr__nctl:4;
  940. uint64_t reserved_32_63:32;
  941. #endif
  942. } cn30xx;
  943. struct cvmx_lmcx_ctl_cn38xx {
  944. #ifdef __BIG_ENDIAN_BITFIELD
  945. uint64_t reserved_32_63:32;
  946. uint64_t ddr__nctl:4;
  947. uint64_t ddr__pctl:4;
  948. uint64_t slow_scf:1;
  949. uint64_t xor_bank:1;
  950. uint64_t max_write_batch:4;
  951. uint64_t reserved_16_17:2;
  952. uint64_t rdimm_ena:1;
  953. uint64_t r2r_slot:1;
  954. uint64_t inorder_mwf:1;
  955. uint64_t inorder_mrf:1;
  956. uint64_t set_zero:1;
  957. uint64_t mode128b:1;
  958. uint64_t fprch2:1;
  959. uint64_t bprch:1;
  960. uint64_t sil_lat:2;
  961. uint64_t tskw:2;
  962. uint64_t qs_dic:2;
  963. uint64_t dic:2;
  964. #else
  965. uint64_t dic:2;
  966. uint64_t qs_dic:2;
  967. uint64_t tskw:2;
  968. uint64_t sil_lat:2;
  969. uint64_t bprch:1;
  970. uint64_t fprch2:1;
  971. uint64_t mode128b:1;
  972. uint64_t set_zero:1;
  973. uint64_t inorder_mrf:1;
  974. uint64_t inorder_mwf:1;
  975. uint64_t r2r_slot:1;
  976. uint64_t rdimm_ena:1;
  977. uint64_t reserved_16_17:2;
  978. uint64_t max_write_batch:4;
  979. uint64_t xor_bank:1;
  980. uint64_t slow_scf:1;
  981. uint64_t ddr__pctl:4;
  982. uint64_t ddr__nctl:4;
  983. uint64_t reserved_32_63:32;
  984. #endif
  985. } cn38xx;
  986. struct cvmx_lmcx_ctl_cn50xx {
  987. #ifdef __BIG_ENDIAN_BITFIELD
  988. uint64_t reserved_32_63:32;
  989. uint64_t ddr__nctl:4;
  990. uint64_t ddr__pctl:4;
  991. uint64_t slow_scf:1;
  992. uint64_t xor_bank:1;
  993. uint64_t max_write_batch:4;
  994. uint64_t reserved_17_17:1;
  995. uint64_t pll_bypass:1;
  996. uint64_t rdimm_ena:1;
  997. uint64_t r2r_slot:1;
  998. uint64_t inorder_mwf:1;
  999. uint64_t inorder_mrf:1;
  1000. uint64_t dreset:1;
  1001. uint64_t mode32b:1;
  1002. uint64_t fprch2:1;
  1003. uint64_t bprch:1;
  1004. uint64_t sil_lat:2;
  1005. uint64_t tskw:2;
  1006. uint64_t qs_dic:2;
  1007. uint64_t dic:2;
  1008. #else
  1009. uint64_t dic:2;
  1010. uint64_t qs_dic:2;
  1011. uint64_t tskw:2;
  1012. uint64_t sil_lat:2;
  1013. uint64_t bprch:1;
  1014. uint64_t fprch2:1;
  1015. uint64_t mode32b:1;
  1016. uint64_t dreset:1;
  1017. uint64_t inorder_mrf:1;
  1018. uint64_t inorder_mwf:1;
  1019. uint64_t r2r_slot:1;
  1020. uint64_t rdimm_ena:1;
  1021. uint64_t pll_bypass:1;
  1022. uint64_t reserved_17_17:1;
  1023. uint64_t max_write_batch:4;
  1024. uint64_t xor_bank:1;
  1025. uint64_t slow_scf:1;
  1026. uint64_t ddr__pctl:4;
  1027. uint64_t ddr__nctl:4;
  1028. uint64_t reserved_32_63:32;
  1029. #endif
  1030. } cn50xx;
  1031. struct cvmx_lmcx_ctl_cn52xx {
  1032. #ifdef __BIG_ENDIAN_BITFIELD
  1033. uint64_t reserved_32_63:32;
  1034. uint64_t ddr__nctl:4;
  1035. uint64_t ddr__pctl:4;
  1036. uint64_t slow_scf:1;
  1037. uint64_t xor_bank:1;
  1038. uint64_t max_write_batch:4;
  1039. uint64_t reserved_16_17:2;
  1040. uint64_t rdimm_ena:1;
  1041. uint64_t r2r_slot:1;
  1042. uint64_t inorder_mwf:1;
  1043. uint64_t inorder_mrf:1;
  1044. uint64_t dreset:1;
  1045. uint64_t mode32b:1;
  1046. uint64_t fprch2:1;
  1047. uint64_t bprch:1;
  1048. uint64_t sil_lat:2;
  1049. uint64_t tskw:2;
  1050. uint64_t qs_dic:2;
  1051. uint64_t dic:2;
  1052. #else
  1053. uint64_t dic:2;
  1054. uint64_t qs_dic:2;
  1055. uint64_t tskw:2;
  1056. uint64_t sil_lat:2;
  1057. uint64_t bprch:1;
  1058. uint64_t fprch2:1;
  1059. uint64_t mode32b:1;
  1060. uint64_t dreset:1;
  1061. uint64_t inorder_mrf:1;
  1062. uint64_t inorder_mwf:1;
  1063. uint64_t r2r_slot:1;
  1064. uint64_t rdimm_ena:1;
  1065. uint64_t reserved_16_17:2;
  1066. uint64_t max_write_batch:4;
  1067. uint64_t xor_bank:1;
  1068. uint64_t slow_scf:1;
  1069. uint64_t ddr__pctl:4;
  1070. uint64_t ddr__nctl:4;
  1071. uint64_t reserved_32_63:32;
  1072. #endif
  1073. } cn52xx;
  1074. struct cvmx_lmcx_ctl_cn58xx {
  1075. #ifdef __BIG_ENDIAN_BITFIELD
  1076. uint64_t reserved_32_63:32;
  1077. uint64_t ddr__nctl:4;
  1078. uint64_t ddr__pctl:4;
  1079. uint64_t slow_scf:1;
  1080. uint64_t xor_bank:1;
  1081. uint64_t max_write_batch:4;
  1082. uint64_t reserved_16_17:2;
  1083. uint64_t rdimm_ena:1;
  1084. uint64_t r2r_slot:1;
  1085. uint64_t inorder_mwf:1;
  1086. uint64_t inorder_mrf:1;
  1087. uint64_t dreset:1;
  1088. uint64_t mode128b:1;
  1089. uint64_t fprch2:1;
  1090. uint64_t bprch:1;
  1091. uint64_t sil_lat:2;
  1092. uint64_t tskw:2;
  1093. uint64_t qs_dic:2;
  1094. uint64_t dic:2;
  1095. #else
  1096. uint64_t dic:2;
  1097. uint64_t qs_dic:2;
  1098. uint64_t tskw:2;
  1099. uint64_t sil_lat:2;
  1100. uint64_t bprch:1;
  1101. uint64_t fprch2:1;
  1102. uint64_t mode128b:1;
  1103. uint64_t dreset:1;
  1104. uint64_t inorder_mrf:1;
  1105. uint64_t inorder_mwf:1;
  1106. uint64_t r2r_slot:1;
  1107. uint64_t rdimm_ena:1;
  1108. uint64_t reserved_16_17:2;
  1109. uint64_t max_write_batch:4;
  1110. uint64_t xor_bank:1;
  1111. uint64_t slow_scf:1;
  1112. uint64_t ddr__pctl:4;
  1113. uint64_t ddr__nctl:4;
  1114. uint64_t reserved_32_63:32;
  1115. #endif
  1116. } cn58xx;
  1117. };
  1118. union cvmx_lmcx_ctl1 {
  1119. uint64_t u64;
  1120. struct cvmx_lmcx_ctl1_s {
  1121. #ifdef __BIG_ENDIAN_BITFIELD
  1122. uint64_t reserved_21_63:43;
  1123. uint64_t ecc_adr:1;
  1124. uint64_t forcewrite:4;
  1125. uint64_t idlepower:3;
  1126. uint64_t sequence:3;
  1127. uint64_t sil_mode:1;
  1128. uint64_t dcc_enable:1;
  1129. uint64_t reserved_2_7:6;
  1130. uint64_t data_layout:2;
  1131. #else
  1132. uint64_t data_layout:2;
  1133. uint64_t reserved_2_7:6;
  1134. uint64_t dcc_enable:1;
  1135. uint64_t sil_mode:1;
  1136. uint64_t sequence:3;
  1137. uint64_t idlepower:3;
  1138. uint64_t forcewrite:4;
  1139. uint64_t ecc_adr:1;
  1140. uint64_t reserved_21_63:43;
  1141. #endif
  1142. } s;
  1143. struct cvmx_lmcx_ctl1_cn30xx {
  1144. #ifdef __BIG_ENDIAN_BITFIELD
  1145. uint64_t reserved_2_63:62;
  1146. uint64_t data_layout:2;
  1147. #else
  1148. uint64_t data_layout:2;
  1149. uint64_t reserved_2_63:62;
  1150. #endif
  1151. } cn30xx;
  1152. struct cvmx_lmcx_ctl1_cn50xx {
  1153. #ifdef __BIG_ENDIAN_BITFIELD
  1154. uint64_t reserved_10_63:54;
  1155. uint64_t sil_mode:1;
  1156. uint64_t dcc_enable:1;
  1157. uint64_t reserved_2_7:6;
  1158. uint64_t data_layout:2;
  1159. #else
  1160. uint64_t data_layout:2;
  1161. uint64_t reserved_2_7:6;
  1162. uint64_t dcc_enable:1;
  1163. uint64_t sil_mode:1;
  1164. uint64_t reserved_10_63:54;
  1165. #endif
  1166. } cn50xx;
  1167. struct cvmx_lmcx_ctl1_cn52xx {
  1168. #ifdef __BIG_ENDIAN_BITFIELD
  1169. uint64_t reserved_21_63:43;
  1170. uint64_t ecc_adr:1;
  1171. uint64_t forcewrite:4;
  1172. uint64_t idlepower:3;
  1173. uint64_t sequence:3;
  1174. uint64_t sil_mode:1;
  1175. uint64_t dcc_enable:1;
  1176. uint64_t reserved_0_7:8;
  1177. #else
  1178. uint64_t reserved_0_7:8;
  1179. uint64_t dcc_enable:1;
  1180. uint64_t sil_mode:1;
  1181. uint64_t sequence:3;
  1182. uint64_t idlepower:3;
  1183. uint64_t forcewrite:4;
  1184. uint64_t ecc_adr:1;
  1185. uint64_t reserved_21_63:43;
  1186. #endif
  1187. } cn52xx;
  1188. struct cvmx_lmcx_ctl1_cn58xx {
  1189. #ifdef __BIG_ENDIAN_BITFIELD
  1190. uint64_t reserved_10_63:54;
  1191. uint64_t sil_mode:1;
  1192. uint64_t dcc_enable:1;
  1193. uint64_t reserved_0_7:8;
  1194. #else
  1195. uint64_t reserved_0_7:8;
  1196. uint64_t dcc_enable:1;
  1197. uint64_t sil_mode:1;
  1198. uint64_t reserved_10_63:54;
  1199. #endif
  1200. } cn58xx;
  1201. };
  1202. union cvmx_lmcx_dclk_cnt {
  1203. uint64_t u64;
  1204. struct cvmx_lmcx_dclk_cnt_s {
  1205. #ifdef __BIG_ENDIAN_BITFIELD
  1206. uint64_t dclkcnt:64;
  1207. #else
  1208. uint64_t dclkcnt:64;
  1209. #endif
  1210. } s;
  1211. };
  1212. union cvmx_lmcx_dclk_cnt_hi {
  1213. uint64_t u64;
  1214. struct cvmx_lmcx_dclk_cnt_hi_s {
  1215. #ifdef __BIG_ENDIAN_BITFIELD
  1216. uint64_t reserved_32_63:32;
  1217. uint64_t dclkcnt_hi:32;
  1218. #else
  1219. uint64_t dclkcnt_hi:32;
  1220. uint64_t reserved_32_63:32;
  1221. #endif
  1222. } s;
  1223. };
  1224. union cvmx_lmcx_dclk_cnt_lo {
  1225. uint64_t u64;
  1226. struct cvmx_lmcx_dclk_cnt_lo_s {
  1227. #ifdef __BIG_ENDIAN_BITFIELD
  1228. uint64_t reserved_32_63:32;
  1229. uint64_t dclkcnt_lo:32;
  1230. #else
  1231. uint64_t dclkcnt_lo:32;
  1232. uint64_t reserved_32_63:32;
  1233. #endif
  1234. } s;
  1235. };
  1236. union cvmx_lmcx_dclk_ctl {
  1237. uint64_t u64;
  1238. struct cvmx_lmcx_dclk_ctl_s {
  1239. #ifdef __BIG_ENDIAN_BITFIELD
  1240. uint64_t reserved_8_63:56;
  1241. uint64_t off90_ena:1;
  1242. uint64_t dclk90_byp:1;
  1243. uint64_t dclk90_ld:1;
  1244. uint64_t dclk90_vlu:5;
  1245. #else
  1246. uint64_t dclk90_vlu:5;
  1247. uint64_t dclk90_ld:1;
  1248. uint64_t dclk90_byp:1;
  1249. uint64_t off90_ena:1;
  1250. uint64_t reserved_8_63:56;
  1251. #endif
  1252. } s;
  1253. };
  1254. union cvmx_lmcx_ddr2_ctl {
  1255. uint64_t u64;
  1256. struct cvmx_lmcx_ddr2_ctl_s {
  1257. #ifdef __BIG_ENDIAN_BITFIELD
  1258. uint64_t reserved_32_63:32;
  1259. uint64_t bank8:1;
  1260. uint64_t burst8:1;
  1261. uint64_t addlat:3;
  1262. uint64_t pocas:1;
  1263. uint64_t bwcnt:1;
  1264. uint64_t twr:3;
  1265. uint64_t silo_hc:1;
  1266. uint64_t ddr_eof:4;
  1267. uint64_t tfaw:5;
  1268. uint64_t crip_mode:1;
  1269. uint64_t ddr2t:1;
  1270. uint64_t odt_ena:1;
  1271. uint64_t qdll_ena:1;
  1272. uint64_t dll90_vlu:5;
  1273. uint64_t dll90_byp:1;
  1274. uint64_t rdqs:1;
  1275. uint64_t ddr2:1;
  1276. #else
  1277. uint64_t ddr2:1;
  1278. uint64_t rdqs:1;
  1279. uint64_t dll90_byp:1;
  1280. uint64_t dll90_vlu:5;
  1281. uint64_t qdll_ena:1;
  1282. uint64_t odt_ena:1;
  1283. uint64_t ddr2t:1;
  1284. uint64_t crip_mode:1;
  1285. uint64_t tfaw:5;
  1286. uint64_t ddr_eof:4;
  1287. uint64_t silo_hc:1;
  1288. uint64_t twr:3;
  1289. uint64_t bwcnt:1;
  1290. uint64_t pocas:1;
  1291. uint64_t addlat:3;
  1292. uint64_t burst8:1;
  1293. uint64_t bank8:1;
  1294. uint64_t reserved_32_63:32;
  1295. #endif
  1296. } s;
  1297. struct cvmx_lmcx_ddr2_ctl_cn30xx {
  1298. #ifdef __BIG_ENDIAN_BITFIELD
  1299. uint64_t reserved_32_63:32;
  1300. uint64_t bank8:1;
  1301. uint64_t burst8:1;
  1302. uint64_t addlat:3;
  1303. uint64_t pocas:1;
  1304. uint64_t bwcnt:1;
  1305. uint64_t twr:3;
  1306. uint64_t silo_hc:1;
  1307. uint64_t ddr_eof:4;
  1308. uint64_t tfaw:5;
  1309. uint64_t crip_mode:1;
  1310. uint64_t ddr2t:1;
  1311. uint64_t odt_ena:1;
  1312. uint64_t qdll_ena:1;
  1313. uint64_t dll90_vlu:5;
  1314. uint64_t dll90_byp:1;
  1315. uint64_t reserved_1_1:1;
  1316. uint64_t ddr2:1;
  1317. #else
  1318. uint64_t ddr2:1;
  1319. uint64_t reserved_1_1:1;
  1320. uint64_t dll90_byp:1;
  1321. uint64_t dll90_vlu:5;
  1322. uint64_t qdll_ena:1;
  1323. uint64_t odt_ena:1;
  1324. uint64_t ddr2t:1;
  1325. uint64_t crip_mode:1;
  1326. uint64_t tfaw:5;
  1327. uint64_t ddr_eof:4;
  1328. uint64_t silo_hc:1;
  1329. uint64_t twr:3;
  1330. uint64_t bwcnt:1;
  1331. uint64_t pocas:1;
  1332. uint64_t addlat:3;
  1333. uint64_t burst8:1;
  1334. uint64_t bank8:1;
  1335. uint64_t reserved_32_63:32;
  1336. #endif
  1337. } cn30xx;
  1338. };
  1339. union cvmx_lmcx_ddr_pll_ctl {
  1340. uint64_t u64;
  1341. struct cvmx_lmcx_ddr_pll_ctl_s {
  1342. #ifdef __BIG_ENDIAN_BITFIELD
  1343. uint64_t reserved_27_63:37;
  1344. uint64_t jtg_test_mode:1;
  1345. uint64_t dfm_div_reset:1;
  1346. uint64_t dfm_ps_en:3;
  1347. uint64_t ddr_div_reset:1;
  1348. uint64_t ddr_ps_en:3;
  1349. uint64_t diffamp:4;
  1350. uint64_t cps:3;
  1351. uint64_t cpb:3;
  1352. uint64_t reset_n:1;
  1353. uint64_t clkf:7;
  1354. #else
  1355. uint64_t clkf:7;
  1356. uint64_t reset_n:1;
  1357. uint64_t cpb:3;
  1358. uint64_t cps:3;
  1359. uint64_t diffamp:4;
  1360. uint64_t ddr_ps_en:3;
  1361. uint64_t ddr_div_reset:1;
  1362. uint64_t dfm_ps_en:3;
  1363. uint64_t dfm_div_reset:1;
  1364. uint64_t jtg_test_mode:1;
  1365. uint64_t reserved_27_63:37;
  1366. #endif
  1367. } s;
  1368. };
  1369. union cvmx_lmcx_delay_cfg {
  1370. uint64_t u64;
  1371. struct cvmx_lmcx_delay_cfg_s {
  1372. #ifdef __BIG_ENDIAN_BITFIELD
  1373. uint64_t reserved_15_63:49;
  1374. uint64_t dq:5;
  1375. uint64_t cmd:5;
  1376. uint64_t clk:5;
  1377. #else
  1378. uint64_t clk:5;
  1379. uint64_t cmd:5;
  1380. uint64_t dq:5;
  1381. uint64_t reserved_15_63:49;
  1382. #endif
  1383. } s;
  1384. struct cvmx_lmcx_delay_cfg_cn38xx {
  1385. #ifdef __BIG_ENDIAN_BITFIELD
  1386. uint64_t reserved_14_63:50;
  1387. uint64_t dq:4;
  1388. uint64_t reserved_9_9:1;
  1389. uint64_t cmd:4;
  1390. uint64_t reserved_4_4:1;
  1391. uint64_t clk:4;
  1392. #else
  1393. uint64_t clk:4;
  1394. uint64_t reserved_4_4:1;
  1395. uint64_t cmd:4;
  1396. uint64_t reserved_9_9:1;
  1397. uint64_t dq:4;
  1398. uint64_t reserved_14_63:50;
  1399. #endif
  1400. } cn38xx;
  1401. };
  1402. union cvmx_lmcx_dimmx_params {
  1403. uint64_t u64;
  1404. struct cvmx_lmcx_dimmx_params_s {
  1405. #ifdef __BIG_ENDIAN_BITFIELD
  1406. uint64_t rc15:4;
  1407. uint64_t rc14:4;
  1408. uint64_t rc13:4;
  1409. uint64_t rc12:4;
  1410. uint64_t rc11:4;
  1411. uint64_t rc10:4;
  1412. uint64_t rc9:4;
  1413. uint64_t rc8:4;
  1414. uint64_t rc7:4;
  1415. uint64_t rc6:4;
  1416. uint64_t rc5:4;
  1417. uint64_t rc4:4;
  1418. uint64_t rc3:4;
  1419. uint64_t rc2:4;
  1420. uint64_t rc1:4;
  1421. uint64_t rc0:4;
  1422. #else
  1423. uint64_t rc0:4;
  1424. uint64_t rc1:4;
  1425. uint64_t rc2:4;
  1426. uint64_t rc3:4;
  1427. uint64_t rc4:4;
  1428. uint64_t rc5:4;
  1429. uint64_t rc6:4;
  1430. uint64_t rc7:4;
  1431. uint64_t rc8:4;
  1432. uint64_t rc9:4;
  1433. uint64_t rc10:4;
  1434. uint64_t rc11:4;
  1435. uint64_t rc12:4;
  1436. uint64_t rc13:4;
  1437. uint64_t rc14:4;
  1438. uint64_t rc15:4;
  1439. #endif
  1440. } s;
  1441. };
  1442. union cvmx_lmcx_dimm_ctl {
  1443. uint64_t u64;
  1444. struct cvmx_lmcx_dimm_ctl_s {
  1445. #ifdef __BIG_ENDIAN_BITFIELD
  1446. uint64_t reserved_46_63:18;
  1447. uint64_t parity:1;
  1448. uint64_t tcws:13;
  1449. uint64_t dimm1_wmask:16;
  1450. uint64_t dimm0_wmask:16;
  1451. #else
  1452. uint64_t dimm0_wmask:16;
  1453. uint64_t dimm1_wmask:16;
  1454. uint64_t tcws:13;
  1455. uint64_t parity:1;
  1456. uint64_t reserved_46_63:18;
  1457. #endif
  1458. } s;
  1459. };
  1460. union cvmx_lmcx_dll_ctl {
  1461. uint64_t u64;
  1462. struct cvmx_lmcx_dll_ctl_s {
  1463. #ifdef __BIG_ENDIAN_BITFIELD
  1464. uint64_t reserved_8_63:56;
  1465. uint64_t dreset:1;
  1466. uint64_t dll90_byp:1;
  1467. uint64_t dll90_ena:1;
  1468. uint64_t dll90_vlu:5;
  1469. #else
  1470. uint64_t dll90_vlu:5;
  1471. uint64_t dll90_ena:1;
  1472. uint64_t dll90_byp:1;
  1473. uint64_t dreset:1;
  1474. uint64_t reserved_8_63:56;
  1475. #endif
  1476. } s;
  1477. };
  1478. union cvmx_lmcx_dll_ctl2 {
  1479. uint64_t u64;
  1480. struct cvmx_lmcx_dll_ctl2_s {
  1481. #ifdef __BIG_ENDIAN_BITFIELD
  1482. uint64_t reserved_16_63:48;
  1483. uint64_t intf_en:1;
  1484. uint64_t dll_bringup:1;
  1485. uint64_t dreset:1;
  1486. uint64_t quad_dll_ena:1;
  1487. uint64_t byp_sel:4;
  1488. uint64_t byp_setting:8;
  1489. #else
  1490. uint64_t byp_setting:8;
  1491. uint64_t byp_sel:4;
  1492. uint64_t quad_dll_ena:1;
  1493. uint64_t dreset:1;
  1494. uint64_t dll_bringup:1;
  1495. uint64_t intf_en:1;
  1496. uint64_t reserved_16_63:48;
  1497. #endif
  1498. } s;
  1499. struct cvmx_lmcx_dll_ctl2_cn63xx {
  1500. #ifdef __BIG_ENDIAN_BITFIELD
  1501. uint64_t reserved_15_63:49;
  1502. uint64_t dll_bringup:1;
  1503. uint64_t dreset:1;
  1504. uint64_t quad_dll_ena:1;
  1505. uint64_t byp_sel:4;
  1506. uint64_t byp_setting:8;
  1507. #else
  1508. uint64_t byp_setting:8;
  1509. uint64_t byp_sel:4;
  1510. uint64_t quad_dll_ena:1;
  1511. uint64_t dreset:1;
  1512. uint64_t dll_bringup:1;
  1513. uint64_t reserved_15_63:49;
  1514. #endif
  1515. } cn63xx;
  1516. };
  1517. union cvmx_lmcx_dll_ctl3 {
  1518. uint64_t u64;
  1519. struct cvmx_lmcx_dll_ctl3_s {
  1520. #ifdef __BIG_ENDIAN_BITFIELD
  1521. uint64_t reserved_41_63:23;
  1522. uint64_t dclk90_fwd:1;
  1523. uint64_t ddr_90_dly_byp:1;
  1524. uint64_t dclk90_recal_dis:1;
  1525. uint64_t dclk90_byp_sel:1;
  1526. uint64_t dclk90_byp_setting:8;
  1527. uint64_t dll_fast:1;
  1528. uint64_t dll90_setting:8;
  1529. uint64_t fine_tune_mode:1;
  1530. uint64_t dll_mode:1;
  1531. uint64_t dll90_byte_sel:4;
  1532. uint64_t offset_ena:1;
  1533. uint64_t load_offset:1;
  1534. uint64_t mode_sel:2;
  1535. uint64_t byte_sel:4;
  1536. uint64_t offset:6;
  1537. #else
  1538. uint64_t offset:6;
  1539. uint64_t byte_sel:4;
  1540. uint64_t mode_sel:2;
  1541. uint64_t load_offset:1;
  1542. uint64_t offset_ena:1;
  1543. uint64_t dll90_byte_sel:4;
  1544. uint64_t dll_mode:1;
  1545. uint64_t fine_tune_mode:1;
  1546. uint64_t dll90_setting:8;
  1547. uint64_t dll_fast:1;
  1548. uint64_t dclk90_byp_setting:8;
  1549. uint64_t dclk90_byp_sel:1;
  1550. uint64_t dclk90_recal_dis:1;
  1551. uint64_t ddr_90_dly_byp:1;
  1552. uint64_t dclk90_fwd:1;
  1553. uint64_t reserved_41_63:23;
  1554. #endif
  1555. } s;
  1556. struct cvmx_lmcx_dll_ctl3_cn63xx {
  1557. #ifdef __BIG_ENDIAN_BITFIELD
  1558. uint64_t reserved_29_63:35;
  1559. uint64_t dll_fast:1;
  1560. uint64_t dll90_setting:8;
  1561. uint64_t fine_tune_mode:1;
  1562. uint64_t dll_mode:1;
  1563. uint64_t dll90_byte_sel:4;
  1564. uint64_t offset_ena:1;
  1565. uint64_t load_offset:1;
  1566. uint64_t mode_sel:2;
  1567. uint64_t byte_sel:4;
  1568. uint64_t offset:6;
  1569. #else
  1570. uint64_t offset:6;
  1571. uint64_t byte_sel:4;
  1572. uint64_t mode_sel:2;
  1573. uint64_t load_offset:1;
  1574. uint64_t offset_ena:1;
  1575. uint64_t dll90_byte_sel:4;
  1576. uint64_t dll_mode:1;
  1577. uint64_t fine_tune_mode:1;
  1578. uint64_t dll90_setting:8;
  1579. uint64_t dll_fast:1;
  1580. uint64_t reserved_29_63:35;
  1581. #endif
  1582. } cn63xx;
  1583. };
  1584. union cvmx_lmcx_dual_memcfg {
  1585. uint64_t u64;
  1586. struct cvmx_lmcx_dual_memcfg_s {
  1587. #ifdef __BIG_ENDIAN_BITFIELD
  1588. uint64_t reserved_20_63:44;
  1589. uint64_t bank8:1;
  1590. uint64_t row_lsb:3;
  1591. uint64_t reserved_8_15:8;
  1592. uint64_t cs_mask:8;
  1593. #else
  1594. uint64_t cs_mask:8;
  1595. uint64_t reserved_8_15:8;
  1596. uint64_t row_lsb:3;
  1597. uint64_t bank8:1;
  1598. uint64_t reserved_20_63:44;
  1599. #endif
  1600. } s;
  1601. struct cvmx_lmcx_dual_memcfg_cn61xx {
  1602. #ifdef __BIG_ENDIAN_BITFIELD
  1603. uint64_t reserved_19_63:45;
  1604. uint64_t row_lsb:3;
  1605. uint64_t reserved_8_15:8;
  1606. uint64_t cs_mask:8;
  1607. #else
  1608. uint64_t cs_mask:8;
  1609. uint64_t reserved_8_15:8;
  1610. uint64_t row_lsb:3;
  1611. uint64_t reserved_19_63:45;
  1612. #endif
  1613. } cn61xx;
  1614. };
  1615. union cvmx_lmcx_ecc_synd {
  1616. uint64_t u64;
  1617. struct cvmx_lmcx_ecc_synd_s {
  1618. #ifdef __BIG_ENDIAN_BITFIELD
  1619. uint64_t reserved_32_63:32;
  1620. uint64_t mrdsyn3:8;
  1621. uint64_t mrdsyn2:8;
  1622. uint64_t mrdsyn1:8;
  1623. uint64_t mrdsyn0:8;
  1624. #else
  1625. uint64_t mrdsyn0:8;
  1626. uint64_t mrdsyn1:8;
  1627. uint64_t mrdsyn2:8;
  1628. uint64_t mrdsyn3:8;
  1629. uint64_t reserved_32_63:32;
  1630. #endif
  1631. } s;
  1632. };
  1633. union cvmx_lmcx_fadr {
  1634. uint64_t u64;
  1635. struct cvmx_lmcx_fadr_s {
  1636. #ifdef __BIG_ENDIAN_BITFIELD
  1637. uint64_t reserved_0_63:64;
  1638. #else
  1639. uint64_t reserved_0_63:64;
  1640. #endif
  1641. } s;
  1642. struct cvmx_lmcx_fadr_cn30xx {
  1643. #ifdef __BIG_ENDIAN_BITFIELD
  1644. uint64_t reserved_32_63:32;
  1645. uint64_t fdimm:2;
  1646. uint64_t fbunk:1;
  1647. uint64_t fbank:3;
  1648. uint64_t frow:14;
  1649. uint64_t fcol:12;
  1650. #else
  1651. uint64_t fcol:12;
  1652. uint64_t frow:14;
  1653. uint64_t fbank:3;
  1654. uint64_t fbunk:1;
  1655. uint64_t fdimm:2;
  1656. uint64_t reserved_32_63:32;
  1657. #endif
  1658. } cn30xx;
  1659. struct cvmx_lmcx_fadr_cn61xx {
  1660. #ifdef __BIG_ENDIAN_BITFIELD
  1661. uint64_t reserved_36_63:28;
  1662. uint64_t fdimm:2;
  1663. uint64_t fbunk:1;
  1664. uint64_t fbank:3;
  1665. uint64_t frow:16;
  1666. uint64_t fcol:14;
  1667. #else
  1668. uint64_t fcol:14;
  1669. uint64_t frow:16;
  1670. uint64_t fbank:3;
  1671. uint64_t fbunk:1;
  1672. uint64_t fdimm:2;
  1673. uint64_t reserved_36_63:28;
  1674. #endif
  1675. } cn61xx;
  1676. };
  1677. union cvmx_lmcx_ifb_cnt {
  1678. uint64_t u64;
  1679. struct cvmx_lmcx_ifb_cnt_s {
  1680. #ifdef __BIG_ENDIAN_BITFIELD
  1681. uint64_t ifbcnt:64;
  1682. #else
  1683. uint64_t ifbcnt:64;
  1684. #endif
  1685. } s;
  1686. };
  1687. union cvmx_lmcx_ifb_cnt_hi {
  1688. uint64_t u64;
  1689. struct cvmx_lmcx_ifb_cnt_hi_s {
  1690. #ifdef __BIG_ENDIAN_BITFIELD
  1691. uint64_t reserved_32_63:32;
  1692. uint64_t ifbcnt_hi:32;
  1693. #else
  1694. uint64_t ifbcnt_hi:32;
  1695. uint64_t reserved_32_63:32;
  1696. #endif
  1697. } s;
  1698. };
  1699. union cvmx_lmcx_ifb_cnt_lo {
  1700. uint64_t u64;
  1701. struct cvmx_lmcx_ifb_cnt_lo_s {
  1702. #ifdef __BIG_ENDIAN_BITFIELD
  1703. uint64_t reserved_32_63:32;
  1704. uint64_t ifbcnt_lo:32;
  1705. #else
  1706. uint64_t ifbcnt_lo:32;
  1707. uint64_t reserved_32_63:32;
  1708. #endif
  1709. } s;
  1710. };
  1711. union cvmx_lmcx_int {
  1712. uint64_t u64;
  1713. struct cvmx_lmcx_int_s {
  1714. #ifdef __BIG_ENDIAN_BITFIELD
  1715. uint64_t reserved_9_63:55;
  1716. uint64_t ded_err:4;
  1717. uint64_t sec_err:4;
  1718. uint64_t nxm_wr_err:1;
  1719. #else
  1720. uint64_t nxm_wr_err:1;
  1721. uint64_t sec_err:4;
  1722. uint64_t ded_err:4;
  1723. uint64_t reserved_9_63:55;
  1724. #endif
  1725. } s;
  1726. };
  1727. union cvmx_lmcx_int_en {
  1728. uint64_t u64;
  1729. struct cvmx_lmcx_int_en_s {
  1730. #ifdef __BIG_ENDIAN_BITFIELD
  1731. uint64_t reserved_3_63:61;
  1732. uint64_t intr_ded_ena:1;
  1733. uint64_t intr_sec_ena:1;
  1734. uint64_t intr_nxm_wr_ena:1;
  1735. #else
  1736. uint64_t intr_nxm_wr_ena:1;
  1737. uint64_t intr_sec_ena:1;
  1738. uint64_t intr_ded_ena:1;
  1739. uint64_t reserved_3_63:61;
  1740. #endif
  1741. } s;
  1742. };
  1743. union cvmx_lmcx_mem_cfg0 {
  1744. uint64_t u64;
  1745. struct cvmx_lmcx_mem_cfg0_s {
  1746. #ifdef __BIG_ENDIAN_BITFIELD
  1747. uint64_t reserved_32_63:32;
  1748. uint64_t reset:1;
  1749. uint64_t silo_qc:1;
  1750. uint64_t bunk_ena:1;
  1751. uint64_t ded_err:4;
  1752. uint64_t sec_err:4;
  1753. uint64_t intr_ded_ena:1;
  1754. uint64_t intr_sec_ena:1;
  1755. uint64_t tcl:4;
  1756. uint64_t ref_int:6;
  1757. uint64_t pbank_lsb:4;
  1758. uint64_t row_lsb:3;
  1759. uint64_t ecc_ena:1;
  1760. uint64_t init_start:1;
  1761. #else
  1762. uint64_t init_start:1;
  1763. uint64_t ecc_ena:1;
  1764. uint64_t row_lsb:3;
  1765. uint64_t pbank_lsb:4;
  1766. uint64_t ref_int:6;
  1767. uint64_t tcl:4;
  1768. uint64_t intr_sec_ena:1;
  1769. uint64_t intr_ded_ena:1;
  1770. uint64_t sec_err:4;
  1771. uint64_t ded_err:4;
  1772. uint64_t bunk_ena:1;
  1773. uint64_t silo_qc:1;
  1774. uint64_t reset:1;
  1775. uint64_t reserved_32_63:32;
  1776. #endif
  1777. } s;
  1778. };
  1779. union cvmx_lmcx_mem_cfg1 {
  1780. uint64_t u64;
  1781. struct cvmx_lmcx_mem_cfg1_s {
  1782. #ifdef __BIG_ENDIAN_BITFIELD
  1783. uint64_t reserved_32_63:32;
  1784. uint64_t comp_bypass:1;
  1785. uint64_t trrd:3;
  1786. uint64_t caslat:3;
  1787. uint64_t tmrd:3;
  1788. uint64_t trfc:5;
  1789. uint64_t trp:4;
  1790. uint64_t twtr:4;
  1791. uint64_t trcd:4;
  1792. uint64_t tras:5;
  1793. #else
  1794. uint64_t tras:5;
  1795. uint64_t trcd:4;
  1796. uint64_t twtr:4;
  1797. uint64_t trp:4;
  1798. uint64_t trfc:5;
  1799. uint64_t tmrd:3;
  1800. uint64_t caslat:3;
  1801. uint64_t trrd:3;
  1802. uint64_t comp_bypass:1;
  1803. uint64_t reserved_32_63:32;
  1804. #endif
  1805. } s;
  1806. struct cvmx_lmcx_mem_cfg1_cn38xx {
  1807. #ifdef __BIG_ENDIAN_BITFIELD
  1808. uint64_t reserved_31_63:33;
  1809. uint64_t trrd:3;
  1810. uint64_t caslat:3;
  1811. uint64_t tmrd:3;
  1812. uint64_t trfc:5;
  1813. uint64_t trp:4;
  1814. uint64_t twtr:4;
  1815. uint64_t trcd:4;
  1816. uint64_t tras:5;
  1817. #else
  1818. uint64_t tras:5;
  1819. uint64_t trcd:4;
  1820. uint64_t twtr:4;
  1821. uint64_t trp:4;
  1822. uint64_t trfc:5;
  1823. uint64_t tmrd:3;
  1824. uint64_t caslat:3;
  1825. uint64_t trrd:3;
  1826. uint64_t reserved_31_63:33;
  1827. #endif
  1828. } cn38xx;
  1829. };
  1830. union cvmx_lmcx_modereg_params0 {
  1831. uint64_t u64;
  1832. struct cvmx_lmcx_modereg_params0_s {
  1833. #ifdef __BIG_ENDIAN_BITFIELD
  1834. uint64_t reserved_25_63:39;
  1835. uint64_t ppd:1;
  1836. uint64_t wrp:3;
  1837. uint64_t dllr:1;
  1838. uint64_t tm:1;
  1839. uint64_t rbt:1;
  1840. uint64_t cl:4;
  1841. uint64_t bl:2;
  1842. uint64_t qoff:1;
  1843. uint64_t tdqs:1;
  1844. uint64_t wlev:1;
  1845. uint64_t al:2;
  1846. uint64_t dll:1;
  1847. uint64_t mpr:1;
  1848. uint64_t mprloc:2;
  1849. uint64_t cwl:3;
  1850. #else
  1851. uint64_t cwl:3;
  1852. uint64_t mprloc:2;
  1853. uint64_t mpr:1;
  1854. uint64_t dll:1;
  1855. uint64_t al:2;
  1856. uint64_t wlev:1;
  1857. uint64_t tdqs:1;
  1858. uint64_t qoff:1;
  1859. uint64_t bl:2;
  1860. uint64_t cl:4;
  1861. uint64_t rbt:1;
  1862. uint64_t tm:1;
  1863. uint64_t dllr:1;
  1864. uint64_t wrp:3;
  1865. uint64_t ppd:1;
  1866. uint64_t reserved_25_63:39;
  1867. #endif
  1868. } s;
  1869. };
  1870. union cvmx_lmcx_modereg_params1 {
  1871. uint64_t u64;
  1872. struct cvmx_lmcx_modereg_params1_s {
  1873. #ifdef __BIG_ENDIAN_BITFIELD
  1874. uint64_t reserved_48_63:16;
  1875. uint64_t rtt_nom_11:3;
  1876. uint64_t dic_11:2;
  1877. uint64_t rtt_wr_11:2;
  1878. uint64_t srt_11:1;
  1879. uint64_t asr_11:1;
  1880. uint64_t pasr_11:3;
  1881. uint64_t rtt_nom_10:3;
  1882. uint64_t dic_10:2;
  1883. uint64_t rtt_wr_10:2;
  1884. uint64_t srt_10:1;
  1885. uint64_t asr_10:1;
  1886. uint64_t pasr_10:3;
  1887. uint64_t rtt_nom_01:3;
  1888. uint64_t dic_01:2;
  1889. uint64_t rtt_wr_01:2;
  1890. uint64_t srt_01:1;
  1891. uint64_t asr_01:1;
  1892. uint64_t pasr_01:3;
  1893. uint64_t rtt_nom_00:3;
  1894. uint64_t dic_00:2;
  1895. uint64_t rtt_wr_00:2;
  1896. uint64_t srt_00:1;
  1897. uint64_t asr_00:1;
  1898. uint64_t pasr_00:3;
  1899. #else
  1900. uint64_t pasr_00:3;
  1901. uint64_t asr_00:1;
  1902. uint64_t srt_00:1;
  1903. uint64_t rtt_wr_00:2;
  1904. uint64_t dic_00:2;
  1905. uint64_t rtt_nom_00:3;
  1906. uint64_t pasr_01:3;
  1907. uint64_t asr_01:1;
  1908. uint64_t srt_01:1;
  1909. uint64_t rtt_wr_01:2;
  1910. uint64_t dic_01:2;
  1911. uint64_t rtt_nom_01:3;
  1912. uint64_t pasr_10:3;
  1913. uint64_t asr_10:1;
  1914. uint64_t srt_10:1;
  1915. uint64_t rtt_wr_10:2;
  1916. uint64_t dic_10:2;
  1917. uint64_t rtt_nom_10:3;
  1918. uint64_t pasr_11:3;
  1919. uint64_t asr_11:1;
  1920. uint64_t srt_11:1;
  1921. uint64_t rtt_wr_11:2;
  1922. uint64_t dic_11:2;
  1923. uint64_t rtt_nom_11:3;
  1924. uint64_t reserved_48_63:16;
  1925. #endif
  1926. } s;
  1927. };
  1928. union cvmx_lmcx_nxm {
  1929. uint64_t u64;
  1930. struct cvmx_lmcx_nxm_s {
  1931. #ifdef __BIG_ENDIAN_BITFIELD
  1932. uint64_t reserved_40_63:24;
  1933. uint64_t mem_msb_d3_r1:4;
  1934. uint64_t mem_msb_d3_r0:4;
  1935. uint64_t mem_msb_d2_r1:4;
  1936. uint64_t mem_msb_d2_r0:4;
  1937. uint64_t mem_msb_d1_r1:4;
  1938. uint64_t mem_msb_d1_r0:4;
  1939. uint64_t mem_msb_d0_r1:4;
  1940. uint64_t mem_msb_d0_r0:4;
  1941. uint64_t cs_mask:8;
  1942. #else
  1943. uint64_t cs_mask:8;
  1944. uint64_t mem_msb_d0_r0:4;
  1945. uint64_t mem_msb_d0_r1:4;
  1946. uint64_t mem_msb_d1_r0:4;
  1947. uint64_t mem_msb_d1_r1:4;
  1948. uint64_t mem_msb_d2_r0:4;
  1949. uint64_t mem_msb_d2_r1:4;
  1950. uint64_t mem_msb_d3_r0:4;
  1951. uint64_t mem_msb_d3_r1:4;
  1952. uint64_t reserved_40_63:24;
  1953. #endif
  1954. } s;
  1955. struct cvmx_lmcx_nxm_cn52xx {
  1956. #ifdef __BIG_ENDIAN_BITFIELD
  1957. uint64_t reserved_8_63:56;
  1958. uint64_t cs_mask:8;
  1959. #else
  1960. uint64_t cs_mask:8;
  1961. uint64_t reserved_8_63:56;
  1962. #endif
  1963. } cn52xx;
  1964. };
  1965. union cvmx_lmcx_ops_cnt {
  1966. uint64_t u64;
  1967. struct cvmx_lmcx_ops_cnt_s {
  1968. #ifdef __BIG_ENDIAN_BITFIELD
  1969. uint64_t opscnt:64;
  1970. #else
  1971. uint64_t opscnt:64;
  1972. #endif
  1973. } s;
  1974. };
  1975. union cvmx_lmcx_ops_cnt_hi {
  1976. uint64_t u64;
  1977. struct cvmx_lmcx_ops_cnt_hi_s {
  1978. #ifdef __BIG_ENDIAN_BITFIELD
  1979. uint64_t reserved_32_63:32;
  1980. uint64_t opscnt_hi:32;
  1981. #else
  1982. uint64_t opscnt_hi:32;
  1983. uint64_t reserved_32_63:32;
  1984. #endif
  1985. } s;
  1986. };
  1987. union cvmx_lmcx_ops_cnt_lo {
  1988. uint64_t u64;
  1989. struct cvmx_lmcx_ops_cnt_lo_s {
  1990. #ifdef __BIG_ENDIAN_BITFIELD
  1991. uint64_t reserved_32_63:32;
  1992. uint64_t opscnt_lo:32;
  1993. #else
  1994. uint64_t opscnt_lo:32;
  1995. uint64_t reserved_32_63:32;
  1996. #endif
  1997. } s;
  1998. };
  1999. union cvmx_lmcx_phy_ctl {
  2000. uint64_t u64;
  2001. struct cvmx_lmcx_phy_ctl_s {
  2002. #ifdef __BIG_ENDIAN_BITFIELD
  2003. uint64_t reserved_15_63:49;
  2004. uint64_t rx_always_on:1;
  2005. uint64_t lv_mode:1;
  2006. uint64_t ck_tune1:1;
  2007. uint64_t ck_dlyout1:4;
  2008. uint64_t ck_tune0:1;
  2009. uint64_t ck_dlyout0:4;
  2010. uint64_t loopback:1;
  2011. uint64_t loopback_pos:1;
  2012. uint64_t ts_stagger:1;
  2013. #else
  2014. uint64_t ts_stagger:1;
  2015. uint64_t loopback_pos:1;
  2016. uint64_t loopback:1;
  2017. uint64_t ck_dlyout0:4;
  2018. uint64_t ck_tune0:1;
  2019. uint64_t ck_dlyout1:4;
  2020. uint64_t ck_tune1:1;
  2021. uint64_t lv_mode:1;
  2022. uint64_t rx_always_on:1;
  2023. uint64_t reserved_15_63:49;
  2024. #endif
  2025. } s;
  2026. struct cvmx_lmcx_phy_ctl_cn63xxp1 {
  2027. #ifdef __BIG_ENDIAN_BITFIELD
  2028. uint64_t reserved_14_63:50;
  2029. uint64_t lv_mode:1;
  2030. uint64_t ck_tune1:1;
  2031. uint64_t ck_dlyout1:4;
  2032. uint64_t ck_tune0:1;
  2033. uint64_t ck_dlyout0:4;
  2034. uint64_t loopback:1;
  2035. uint64_t loopback_pos:1;
  2036. uint64_t ts_stagger:1;
  2037. #else
  2038. uint64_t ts_stagger:1;
  2039. uint64_t loopback_pos:1;
  2040. uint64_t loopback:1;
  2041. uint64_t ck_dlyout0:4;
  2042. uint64_t ck_tune0:1;
  2043. uint64_t ck_dlyout1:4;
  2044. uint64_t ck_tune1:1;
  2045. uint64_t lv_mode:1;
  2046. uint64_t reserved_14_63:50;
  2047. #endif
  2048. } cn63xxp1;
  2049. };
  2050. union cvmx_lmcx_pll_bwctl {
  2051. uint64_t u64;
  2052. struct cvmx_lmcx_pll_bwctl_s {
  2053. #ifdef __BIG_ENDIAN_BITFIELD
  2054. uint64_t reserved_5_63:59;
  2055. uint64_t bwupd:1;
  2056. uint64_t bwctl:4;
  2057. #else
  2058. uint64_t bwctl:4;
  2059. uint64_t bwupd:1;
  2060. uint64_t reserved_5_63:59;
  2061. #endif
  2062. } s;
  2063. };
  2064. union cvmx_lmcx_pll_ctl {
  2065. uint64_t u64;
  2066. struct cvmx_lmcx_pll_ctl_s {
  2067. #ifdef __BIG_ENDIAN_BITFIELD
  2068. uint64_t reserved_30_63:34;
  2069. uint64_t bypass:1;
  2070. uint64_t fasten_n:1;
  2071. uint64_t div_reset:1;
  2072. uint64_t reset_n:1;
  2073. uint64_t clkf:12;
  2074. uint64_t clkr:6;
  2075. uint64_t reserved_6_7:2;
  2076. uint64_t en16:1;
  2077. uint64_t en12:1;
  2078. uint64_t en8:1;
  2079. uint64_t en6:1;
  2080. uint64_t en4:1;
  2081. uint64_t en2:1;
  2082. #else
  2083. uint64_t en2:1;
  2084. uint64_t en4:1;
  2085. uint64_t en6:1;
  2086. uint64_t en8:1;
  2087. uint64_t en12:1;
  2088. uint64_t en16:1;
  2089. uint64_t reserved_6_7:2;
  2090. uint64_t clkr:6;
  2091. uint64_t clkf:12;
  2092. uint64_t reset_n:1;
  2093. uint64_t div_reset:1;
  2094. uint64_t fasten_n:1;
  2095. uint64_t bypass:1;
  2096. uint64_t reserved_30_63:34;
  2097. #endif
  2098. } s;
  2099. struct cvmx_lmcx_pll_ctl_cn50xx {
  2100. #ifdef __BIG_ENDIAN_BITFIELD
  2101. uint64_t reserved_29_63:35;
  2102. uint64_t fasten_n:1;
  2103. uint64_t div_reset:1;
  2104. uint64_t reset_n:1;
  2105. uint64_t clkf:12;
  2106. uint64_t clkr:6;
  2107. uint64_t reserved_6_7:2;
  2108. uint64_t en16:1;
  2109. uint64_t en12:1;
  2110. uint64_t en8:1;
  2111. uint64_t en6:1;
  2112. uint64_t en4:1;
  2113. uint64_t en2:1;
  2114. #else
  2115. uint64_t en2:1;
  2116. uint64_t en4:1;
  2117. uint64_t en6:1;
  2118. uint64_t en8:1;
  2119. uint64_t en12:1;
  2120. uint64_t en16:1;
  2121. uint64_t reserved_6_7:2;
  2122. uint64_t clkr:6;
  2123. uint64_t clkf:12;
  2124. uint64_t reset_n:1;
  2125. uint64_t div_reset:1;
  2126. uint64_t fasten_n:1;
  2127. uint64_t reserved_29_63:35;
  2128. #endif
  2129. } cn50xx;
  2130. struct cvmx_lmcx_pll_ctl_cn56xxp1 {
  2131. #ifdef __BIG_ENDIAN_BITFIELD
  2132. uint64_t reserved_28_63:36;
  2133. uint64_t div_reset:1;
  2134. uint64_t reset_n:1;
  2135. uint64_t clkf:12;
  2136. uint64_t clkr:6;
  2137. uint64_t reserved_6_7:2;
  2138. uint64_t en16:1;
  2139. uint64_t en12:1;
  2140. uint64_t en8:1;
  2141. uint64_t en6:1;
  2142. uint64_t en4:1;
  2143. uint64_t en2:1;
  2144. #else
  2145. uint64_t en2:1;
  2146. uint64_t en4:1;
  2147. uint64_t en6:1;
  2148. uint64_t en8:1;
  2149. uint64_t en12:1;
  2150. uint64_t en16:1;
  2151. uint64_t reserved_6_7:2;
  2152. uint64_t clkr:6;
  2153. uint64_t clkf:12;
  2154. uint64_t reset_n:1;
  2155. uint64_t div_reset:1;
  2156. uint64_t reserved_28_63:36;
  2157. #endif
  2158. } cn56xxp1;
  2159. };
  2160. union cvmx_lmcx_pll_status {
  2161. uint64_t u64;
  2162. struct cvmx_lmcx_pll_status_s {
  2163. #ifdef __BIG_ENDIAN_BITFIELD
  2164. uint64_t reserved_32_63:32;
  2165. uint64_t ddr__nctl:5;
  2166. uint64_t ddr__pctl:5;
  2167. uint64_t reserved_2_21:20;
  2168. uint64_t rfslip:1;
  2169. uint64_t fbslip:1;
  2170. #else
  2171. uint64_t fbslip:1;
  2172. uint64_t rfslip:1;
  2173. uint64_t reserved_2_21:20;
  2174. uint64_t ddr__pctl:5;
  2175. uint64_t ddr__nctl:5;
  2176. uint64_t reserved_32_63:32;
  2177. #endif
  2178. } s;
  2179. struct cvmx_lmcx_pll_status_cn58xxp1 {
  2180. #ifdef __BIG_ENDIAN_BITFIELD
  2181. uint64_t reserved_2_63:62;
  2182. uint64_t rfslip:1;
  2183. uint64_t fbslip:1;
  2184. #else
  2185. uint64_t fbslip:1;
  2186. uint64_t rfslip:1;
  2187. uint64_t reserved_2_63:62;
  2188. #endif
  2189. } cn58xxp1;
  2190. };
  2191. union cvmx_lmcx_read_level_ctl {
  2192. uint64_t u64;
  2193. struct cvmx_lmcx_read_level_ctl_s {
  2194. #ifdef __BIG_ENDIAN_BITFIELD
  2195. uint64_t reserved_44_63:20;
  2196. uint64_t rankmask:4;
  2197. uint64_t pattern:8;
  2198. uint64_t row:16;
  2199. uint64_t col:12;
  2200. uint64_t reserved_3_3:1;
  2201. uint64_t bnk:3;
  2202. #else
  2203. uint64_t bnk:3;
  2204. uint64_t reserved_3_3:1;
  2205. uint64_t col:12;
  2206. uint64_t row:16;
  2207. uint64_t pattern:8;
  2208. uint64_t rankmask:4;
  2209. uint64_t reserved_44_63:20;
  2210. #endif
  2211. } s;
  2212. };
  2213. union cvmx_lmcx_read_level_dbg {
  2214. uint64_t u64;
  2215. struct cvmx_lmcx_read_level_dbg_s {
  2216. #ifdef __BIG_ENDIAN_BITFIELD
  2217. uint64_t reserved_32_63:32;
  2218. uint64_t bitmask:16;
  2219. uint64_t reserved_4_15:12;
  2220. uint64_t byte:4;
  2221. #else
  2222. uint64_t byte:4;
  2223. uint64_t reserved_4_15:12;
  2224. uint64_t bitmask:16;
  2225. uint64_t reserved_32_63:32;
  2226. #endif
  2227. } s;
  2228. };
  2229. union cvmx_lmcx_read_level_rankx {
  2230. uint64_t u64;
  2231. struct cvmx_lmcx_read_level_rankx_s {
  2232. #ifdef __BIG_ENDIAN_BITFIELD
  2233. uint64_t reserved_38_63:26;
  2234. uint64_t status:2;
  2235. uint64_t byte8:4;
  2236. uint64_t byte7:4;
  2237. uint64_t byte6:4;
  2238. uint64_t byte5:4;
  2239. uint64_t byte4:4;
  2240. uint64_t byte3:4;
  2241. uint64_t byte2:4;
  2242. uint64_t byte1:4;
  2243. uint64_t byte0:4;
  2244. #else
  2245. uint64_t byte0:4;
  2246. uint64_t byte1:4;
  2247. uint64_t byte2:4;
  2248. uint64_t byte3:4;
  2249. uint64_t byte4:4;
  2250. uint64_t byte5:4;
  2251. uint64_t byte6:4;
  2252. uint64_t byte7:4;
  2253. uint64_t byte8:4;
  2254. uint64_t status:2;
  2255. uint64_t reserved_38_63:26;
  2256. #endif
  2257. } s;
  2258. };
  2259. union cvmx_lmcx_reset_ctl {
  2260. uint64_t u64;
  2261. struct cvmx_lmcx_reset_ctl_s {
  2262. #ifdef __BIG_ENDIAN_BITFIELD
  2263. uint64_t reserved_4_63:60;
  2264. uint64_t ddr3psv:1;
  2265. uint64_t ddr3psoft:1;
  2266. uint64_t ddr3pwarm:1;
  2267. uint64_t ddr3rst:1;
  2268. #else
  2269. uint64_t ddr3rst:1;
  2270. uint64_t ddr3pwarm:1;
  2271. uint64_t ddr3psoft:1;
  2272. uint64_t ddr3psv:1;
  2273. uint64_t reserved_4_63:60;
  2274. #endif
  2275. } s;
  2276. };
  2277. union cvmx_lmcx_rlevel_ctl {
  2278. uint64_t u64;
  2279. struct cvmx_lmcx_rlevel_ctl_s {
  2280. #ifdef __BIG_ENDIAN_BITFIELD
  2281. uint64_t reserved_22_63:42;
  2282. uint64_t delay_unload_3:1;
  2283. uint64_t delay_unload_2:1;
  2284. uint64_t delay_unload_1:1;
  2285. uint64_t delay_unload_0:1;
  2286. uint64_t bitmask:8;
  2287. uint64_t or_dis:1;
  2288. uint64_t offset_en:1;
  2289. uint64_t offset:4;
  2290. uint64_t byte:4;
  2291. #else
  2292. uint64_t byte:4;
  2293. uint64_t offset:4;
  2294. uint64_t offset_en:1;
  2295. uint64_t or_dis:1;
  2296. uint64_t bitmask:8;
  2297. uint64_t delay_unload_0:1;
  2298. uint64_t delay_unload_1:1;
  2299. uint64_t delay_unload_2:1;
  2300. uint64_t delay_unload_3:1;
  2301. uint64_t reserved_22_63:42;
  2302. #endif
  2303. } s;
  2304. struct cvmx_lmcx_rlevel_ctl_cn63xxp1 {
  2305. #ifdef __BIG_ENDIAN_BITFIELD
  2306. uint64_t reserved_9_63:55;
  2307. uint64_t offset_en:1;
  2308. uint64_t offset:4;
  2309. uint64_t byte:4;
  2310. #else
  2311. uint64_t byte:4;
  2312. uint64_t offset:4;
  2313. uint64_t offset_en:1;
  2314. uint64_t reserved_9_63:55;
  2315. #endif
  2316. } cn63xxp1;
  2317. };
  2318. union cvmx_lmcx_rlevel_dbg {
  2319. uint64_t u64;
  2320. struct cvmx_lmcx_rlevel_dbg_s {
  2321. #ifdef __BIG_ENDIAN_BITFIELD
  2322. uint64_t bitmask:64;
  2323. #else
  2324. uint64_t bitmask:64;
  2325. #endif
  2326. } s;
  2327. };
  2328. union cvmx_lmcx_rlevel_rankx {
  2329. uint64_t u64;
  2330. struct cvmx_lmcx_rlevel_rankx_s {
  2331. #ifdef __BIG_ENDIAN_BITFIELD
  2332. uint64_t reserved_56_63:8;
  2333. uint64_t status:2;
  2334. uint64_t byte8:6;
  2335. uint64_t byte7:6;
  2336. uint64_t byte6:6;
  2337. uint64_t byte5:6;
  2338. uint64_t byte4:6;
  2339. uint64_t byte3:6;
  2340. uint64_t byte2:6;
  2341. uint64_t byte1:6;
  2342. uint64_t byte0:6;
  2343. #else
  2344. uint64_t byte0:6;
  2345. uint64_t byte1:6;
  2346. uint64_t byte2:6;
  2347. uint64_t byte3:6;
  2348. uint64_t byte4:6;
  2349. uint64_t byte5:6;
  2350. uint64_t byte6:6;
  2351. uint64_t byte7:6;
  2352. uint64_t byte8:6;
  2353. uint64_t status:2;
  2354. uint64_t reserved_56_63:8;
  2355. #endif
  2356. } s;
  2357. };
  2358. union cvmx_lmcx_rodt_comp_ctl {
  2359. uint64_t u64;
  2360. struct cvmx_lmcx_rodt_comp_ctl_s {
  2361. #ifdef __BIG_ENDIAN_BITFIELD
  2362. uint64_t reserved_17_63:47;
  2363. uint64_t enable:1;
  2364. uint64_t reserved_12_15:4;
  2365. uint64_t nctl:4;
  2366. uint64_t reserved_5_7:3;
  2367. uint64_t pctl:5;
  2368. #else
  2369. uint64_t pctl:5;
  2370. uint64_t reserved_5_7:3;
  2371. uint64_t nctl:4;
  2372. uint64_t reserved_12_15:4;
  2373. uint64_t enable:1;
  2374. uint64_t reserved_17_63:47;
  2375. #endif
  2376. } s;
  2377. };
  2378. union cvmx_lmcx_rodt_ctl {
  2379. uint64_t u64;
  2380. struct cvmx_lmcx_rodt_ctl_s {
  2381. #ifdef __BIG_ENDIAN_BITFIELD
  2382. uint64_t reserved_32_63:32;
  2383. uint64_t rodt_hi3:4;
  2384. uint64_t rodt_hi2:4;
  2385. uint64_t rodt_hi1:4;
  2386. uint64_t rodt_hi0:4;
  2387. uint64_t rodt_lo3:4;
  2388. uint64_t rodt_lo2:4;
  2389. uint64_t rodt_lo1:4;
  2390. uint64_t rodt_lo0:4;
  2391. #else
  2392. uint64_t rodt_lo0:4;
  2393. uint64_t rodt_lo1:4;
  2394. uint64_t rodt_lo2:4;
  2395. uint64_t rodt_lo3:4;
  2396. uint64_t rodt_hi0:4;
  2397. uint64_t rodt_hi1:4;
  2398. uint64_t rodt_hi2:4;
  2399. uint64_t rodt_hi3:4;
  2400. uint64_t reserved_32_63:32;
  2401. #endif
  2402. } s;
  2403. };
  2404. union cvmx_lmcx_rodt_mask {
  2405. uint64_t u64;
  2406. struct cvmx_lmcx_rodt_mask_s {
  2407. #ifdef __BIG_ENDIAN_BITFIELD
  2408. uint64_t rodt_d3_r1:8;
  2409. uint64_t rodt_d3_r0:8;
  2410. uint64_t rodt_d2_r1:8;
  2411. uint64_t rodt_d2_r0:8;
  2412. uint64_t rodt_d1_r1:8;
  2413. uint64_t rodt_d1_r0:8;
  2414. uint64_t rodt_d0_r1:8;
  2415. uint64_t rodt_d0_r0:8;
  2416. #else
  2417. uint64_t rodt_d0_r0:8;
  2418. uint64_t rodt_d0_r1:8;
  2419. uint64_t rodt_d1_r0:8;
  2420. uint64_t rodt_d1_r1:8;
  2421. uint64_t rodt_d2_r0:8;
  2422. uint64_t rodt_d2_r1:8;
  2423. uint64_t rodt_d3_r0:8;
  2424. uint64_t rodt_d3_r1:8;
  2425. #endif
  2426. } s;
  2427. };
  2428. union cvmx_lmcx_scramble_cfg0 {
  2429. uint64_t u64;
  2430. struct cvmx_lmcx_scramble_cfg0_s {
  2431. #ifdef __BIG_ENDIAN_BITFIELD
  2432. uint64_t key:64;
  2433. #else
  2434. uint64_t key:64;
  2435. #endif
  2436. } s;
  2437. };
  2438. union cvmx_lmcx_scramble_cfg1 {
  2439. uint64_t u64;
  2440. struct cvmx_lmcx_scramble_cfg1_s {
  2441. #ifdef __BIG_ENDIAN_BITFIELD
  2442. uint64_t key:64;
  2443. #else
  2444. uint64_t key:64;
  2445. #endif
  2446. } s;
  2447. };
  2448. union cvmx_lmcx_scrambled_fadr {
  2449. uint64_t u64;
  2450. struct cvmx_lmcx_scrambled_fadr_s {
  2451. #ifdef __BIG_ENDIAN_BITFIELD
  2452. uint64_t reserved_36_63:28;
  2453. uint64_t fdimm:2;
  2454. uint64_t fbunk:1;
  2455. uint64_t fbank:3;
  2456. uint64_t frow:16;
  2457. uint64_t fcol:14;
  2458. #else
  2459. uint64_t fcol:14;
  2460. uint64_t frow:16;
  2461. uint64_t fbank:3;
  2462. uint64_t fbunk:1;
  2463. uint64_t fdimm:2;
  2464. uint64_t reserved_36_63:28;
  2465. #endif
  2466. } s;
  2467. };
  2468. union cvmx_lmcx_slot_ctl0 {
  2469. uint64_t u64;
  2470. struct cvmx_lmcx_slot_ctl0_s {
  2471. #ifdef __BIG_ENDIAN_BITFIELD
  2472. uint64_t reserved_24_63:40;
  2473. uint64_t w2w_init:6;
  2474. uint64_t w2r_init:6;
  2475. uint64_t r2w_init:6;
  2476. uint64_t r2r_init:6;
  2477. #else
  2478. uint64_t r2r_init:6;
  2479. uint64_t r2w_init:6;
  2480. uint64_t w2r_init:6;
  2481. uint64_t w2w_init:6;
  2482. uint64_t reserved_24_63:40;
  2483. #endif
  2484. } s;
  2485. };
  2486. union cvmx_lmcx_slot_ctl1 {
  2487. uint64_t u64;
  2488. struct cvmx_lmcx_slot_ctl1_s {
  2489. #ifdef __BIG_ENDIAN_BITFIELD
  2490. uint64_t reserved_24_63:40;
  2491. uint64_t w2w_xrank_init:6;
  2492. uint64_t w2r_xrank_init:6;
  2493. uint64_t r2w_xrank_init:6;
  2494. uint64_t r2r_xrank_init:6;
  2495. #else
  2496. uint64_t r2r_xrank_init:6;
  2497. uint64_t r2w_xrank_init:6;
  2498. uint64_t w2r_xrank_init:6;
  2499. uint64_t w2w_xrank_init:6;
  2500. uint64_t reserved_24_63:40;
  2501. #endif
  2502. } s;
  2503. };
  2504. union cvmx_lmcx_slot_ctl2 {
  2505. uint64_t u64;
  2506. struct cvmx_lmcx_slot_ctl2_s {
  2507. #ifdef __BIG_ENDIAN_BITFIELD
  2508. uint64_t reserved_24_63:40;
  2509. uint64_t w2w_xdimm_init:6;
  2510. uint64_t w2r_xdimm_init:6;
  2511. uint64_t r2w_xdimm_init:6;
  2512. uint64_t r2r_xdimm_init:6;
  2513. #else
  2514. uint64_t r2r_xdimm_init:6;
  2515. uint64_t r2w_xdimm_init:6;
  2516. uint64_t w2r_xdimm_init:6;
  2517. uint64_t w2w_xdimm_init:6;
  2518. uint64_t reserved_24_63:40;
  2519. #endif
  2520. } s;
  2521. };
  2522. union cvmx_lmcx_timing_params0 {
  2523. uint64_t u64;
  2524. struct cvmx_lmcx_timing_params0_s {
  2525. #ifdef __BIG_ENDIAN_BITFIELD
  2526. uint64_t reserved_47_63:17;
  2527. uint64_t trp_ext:1;
  2528. uint64_t tcksre:4;
  2529. uint64_t trp:4;
  2530. uint64_t tzqinit:4;
  2531. uint64_t tdllk:4;
  2532. uint64_t tmod:4;
  2533. uint64_t tmrd:4;
  2534. uint64_t txpr:4;
  2535. uint64_t tcke:4;
  2536. uint64_t tzqcs:4;
  2537. uint64_t tckeon:10;
  2538. #else
  2539. uint64_t tckeon:10;
  2540. uint64_t tzqcs:4;
  2541. uint64_t tcke:4;
  2542. uint64_t txpr:4;
  2543. uint64_t tmrd:4;
  2544. uint64_t tmod:4;
  2545. uint64_t tdllk:4;
  2546. uint64_t tzqinit:4;
  2547. uint64_t trp:4;
  2548. uint64_t tcksre:4;
  2549. uint64_t trp_ext:1;
  2550. uint64_t reserved_47_63:17;
  2551. #endif
  2552. } s;
  2553. struct cvmx_lmcx_timing_params0_cn61xx {
  2554. #ifdef __BIG_ENDIAN_BITFIELD
  2555. uint64_t reserved_47_63:17;
  2556. uint64_t trp_ext:1;
  2557. uint64_t tcksre:4;
  2558. uint64_t trp:4;
  2559. uint64_t tzqinit:4;
  2560. uint64_t tdllk:4;
  2561. uint64_t tmod:4;
  2562. uint64_t tmrd:4;
  2563. uint64_t txpr:4;
  2564. uint64_t tcke:4;
  2565. uint64_t tzqcs:4;
  2566. uint64_t reserved_0_9:10;
  2567. #else
  2568. uint64_t reserved_0_9:10;
  2569. uint64_t tzqcs:4;
  2570. uint64_t tcke:4;
  2571. uint64_t txpr:4;
  2572. uint64_t tmrd:4;
  2573. uint64_t tmod:4;
  2574. uint64_t tdllk:4;
  2575. uint64_t tzqinit:4;
  2576. uint64_t trp:4;
  2577. uint64_t tcksre:4;
  2578. uint64_t trp_ext:1;
  2579. uint64_t reserved_47_63:17;
  2580. #endif
  2581. } cn61xx;
  2582. struct cvmx_lmcx_timing_params0_cn63xxp1 {
  2583. #ifdef __BIG_ENDIAN_BITFIELD
  2584. uint64_t reserved_46_63:18;
  2585. uint64_t tcksre:4;
  2586. uint64_t trp:4;
  2587. uint64_t tzqinit:4;
  2588. uint64_t tdllk:4;
  2589. uint64_t tmod:4;
  2590. uint64_t tmrd:4;
  2591. uint64_t txpr:4;
  2592. uint64_t tcke:4;
  2593. uint64_t tzqcs:4;
  2594. uint64_t tckeon:10;
  2595. #else
  2596. uint64_t tckeon:10;
  2597. uint64_t tzqcs:4;
  2598. uint64_t tcke:4;
  2599. uint64_t txpr:4;
  2600. uint64_t tmrd:4;
  2601. uint64_t tmod:4;
  2602. uint64_t tdllk:4;
  2603. uint64_t tzqinit:4;
  2604. uint64_t trp:4;
  2605. uint64_t tcksre:4;
  2606. uint64_t reserved_46_63:18;
  2607. #endif
  2608. } cn63xxp1;
  2609. };
  2610. union cvmx_lmcx_timing_params1 {
  2611. uint64_t u64;
  2612. struct cvmx_lmcx_timing_params1_s {
  2613. #ifdef __BIG_ENDIAN_BITFIELD
  2614. uint64_t reserved_47_63:17;
  2615. uint64_t tras_ext:1;
  2616. uint64_t txpdll:5;
  2617. uint64_t tfaw:5;
  2618. uint64_t twldqsen:4;
  2619. uint64_t twlmrd:4;
  2620. uint64_t txp:3;
  2621. uint64_t trrd:3;
  2622. uint64_t trfc:5;
  2623. uint64_t twtr:4;
  2624. uint64_t trcd:4;
  2625. uint64_t tras:5;
  2626. uint64_t tmprr:4;
  2627. #else
  2628. uint64_t tmprr:4;
  2629. uint64_t tras:5;
  2630. uint64_t trcd:4;
  2631. uint64_t twtr:4;
  2632. uint64_t trfc:5;
  2633. uint64_t trrd:3;
  2634. uint64_t txp:3;
  2635. uint64_t twlmrd:4;
  2636. uint64_t twldqsen:4;
  2637. uint64_t tfaw:5;
  2638. uint64_t txpdll:5;
  2639. uint64_t tras_ext:1;
  2640. uint64_t reserved_47_63:17;
  2641. #endif
  2642. } s;
  2643. struct cvmx_lmcx_timing_params1_cn63xxp1 {
  2644. #ifdef __BIG_ENDIAN_BITFIELD
  2645. uint64_t reserved_46_63:18;
  2646. uint64_t txpdll:5;
  2647. uint64_t tfaw:5;
  2648. uint64_t twldqsen:4;
  2649. uint64_t twlmrd:4;
  2650. uint64_t txp:3;
  2651. uint64_t trrd:3;
  2652. uint64_t trfc:5;
  2653. uint64_t twtr:4;
  2654. uint64_t trcd:4;
  2655. uint64_t tras:5;
  2656. uint64_t tmprr:4;
  2657. #else
  2658. uint64_t tmprr:4;
  2659. uint64_t tras:5;
  2660. uint64_t trcd:4;
  2661. uint64_t twtr:4;
  2662. uint64_t trfc:5;
  2663. uint64_t trrd:3;
  2664. uint64_t txp:3;
  2665. uint64_t twlmrd:4;
  2666. uint64_t twldqsen:4;
  2667. uint64_t tfaw:5;
  2668. uint64_t txpdll:5;
  2669. uint64_t reserved_46_63:18;
  2670. #endif
  2671. } cn63xxp1;
  2672. };
  2673. union cvmx_lmcx_tro_ctl {
  2674. uint64_t u64;
  2675. struct cvmx_lmcx_tro_ctl_s {
  2676. #ifdef __BIG_ENDIAN_BITFIELD
  2677. uint64_t reserved_33_63:31;
  2678. uint64_t rclk_cnt:32;
  2679. uint64_t treset:1;
  2680. #else
  2681. uint64_t treset:1;
  2682. uint64_t rclk_cnt:32;
  2683. uint64_t reserved_33_63:31;
  2684. #endif
  2685. } s;
  2686. };
  2687. union cvmx_lmcx_tro_stat {
  2688. uint64_t u64;
  2689. struct cvmx_lmcx_tro_stat_s {
  2690. #ifdef __BIG_ENDIAN_BITFIELD
  2691. uint64_t reserved_32_63:32;
  2692. uint64_t ring_cnt:32;
  2693. #else
  2694. uint64_t ring_cnt:32;
  2695. uint64_t reserved_32_63:32;
  2696. #endif
  2697. } s;
  2698. };
  2699. union cvmx_lmcx_wlevel_ctl {
  2700. uint64_t u64;
  2701. struct cvmx_lmcx_wlevel_ctl_s {
  2702. #ifdef __BIG_ENDIAN_BITFIELD
  2703. uint64_t reserved_22_63:42;
  2704. uint64_t rtt_nom:3;
  2705. uint64_t bitmask:8;
  2706. uint64_t or_dis:1;
  2707. uint64_t sset:1;
  2708. uint64_t lanemask:9;
  2709. #else
  2710. uint64_t lanemask:9;
  2711. uint64_t sset:1;
  2712. uint64_t or_dis:1;
  2713. uint64_t bitmask:8;
  2714. uint64_t rtt_nom:3;
  2715. uint64_t reserved_22_63:42;
  2716. #endif
  2717. } s;
  2718. struct cvmx_lmcx_wlevel_ctl_cn63xxp1 {
  2719. #ifdef __BIG_ENDIAN_BITFIELD
  2720. uint64_t reserved_10_63:54;
  2721. uint64_t sset:1;
  2722. uint64_t lanemask:9;
  2723. #else
  2724. uint64_t lanemask:9;
  2725. uint64_t sset:1;
  2726. uint64_t reserved_10_63:54;
  2727. #endif
  2728. } cn63xxp1;
  2729. };
  2730. union cvmx_lmcx_wlevel_dbg {
  2731. uint64_t u64;
  2732. struct cvmx_lmcx_wlevel_dbg_s {
  2733. #ifdef __BIG_ENDIAN_BITFIELD
  2734. uint64_t reserved_12_63:52;
  2735. uint64_t bitmask:8;
  2736. uint64_t byte:4;
  2737. #else
  2738. uint64_t byte:4;
  2739. uint64_t bitmask:8;
  2740. uint64_t reserved_12_63:52;
  2741. #endif
  2742. } s;
  2743. };
  2744. union cvmx_lmcx_wlevel_rankx {
  2745. uint64_t u64;
  2746. struct cvmx_lmcx_wlevel_rankx_s {
  2747. #ifdef __BIG_ENDIAN_BITFIELD
  2748. uint64_t reserved_47_63:17;
  2749. uint64_t status:2;
  2750. uint64_t byte8:5;
  2751. uint64_t byte7:5;
  2752. uint64_t byte6:5;
  2753. uint64_t byte5:5;
  2754. uint64_t byte4:5;
  2755. uint64_t byte3:5;
  2756. uint64_t byte2:5;
  2757. uint64_t byte1:5;
  2758. uint64_t byte0:5;
  2759. #else
  2760. uint64_t byte0:5;
  2761. uint64_t byte1:5;
  2762. uint64_t byte2:5;
  2763. uint64_t byte3:5;
  2764. uint64_t byte4:5;
  2765. uint64_t byte5:5;
  2766. uint64_t byte6:5;
  2767. uint64_t byte7:5;
  2768. uint64_t byte8:5;
  2769. uint64_t status:2;
  2770. uint64_t reserved_47_63:17;
  2771. #endif
  2772. } s;
  2773. };
  2774. union cvmx_lmcx_wodt_ctl0 {
  2775. uint64_t u64;
  2776. struct cvmx_lmcx_wodt_ctl0_s {
  2777. #ifdef __BIG_ENDIAN_BITFIELD
  2778. uint64_t reserved_0_63:64;
  2779. #else
  2780. uint64_t reserved_0_63:64;
  2781. #endif
  2782. } s;
  2783. struct cvmx_lmcx_wodt_ctl0_cn30xx {
  2784. #ifdef __BIG_ENDIAN_BITFIELD
  2785. uint64_t reserved_32_63:32;
  2786. uint64_t wodt_d1_r1:8;
  2787. uint64_t wodt_d1_r0:8;
  2788. uint64_t wodt_d0_r1:8;
  2789. uint64_t wodt_d0_r0:8;
  2790. #else
  2791. uint64_t wodt_d0_r0:8;
  2792. uint64_t wodt_d0_r1:8;
  2793. uint64_t wodt_d1_r0:8;
  2794. uint64_t wodt_d1_r1:8;
  2795. uint64_t reserved_32_63:32;
  2796. #endif
  2797. } cn30xx;
  2798. struct cvmx_lmcx_wodt_ctl0_cn38xx {
  2799. #ifdef __BIG_ENDIAN_BITFIELD
  2800. uint64_t reserved_32_63:32;
  2801. uint64_t wodt_hi3:4;
  2802. uint64_t wodt_hi2:4;
  2803. uint64_t wodt_hi1:4;
  2804. uint64_t wodt_hi0:4;
  2805. uint64_t wodt_lo3:4;
  2806. uint64_t wodt_lo2:4;
  2807. uint64_t wodt_lo1:4;
  2808. uint64_t wodt_lo0:4;
  2809. #else
  2810. uint64_t wodt_lo0:4;
  2811. uint64_t wodt_lo1:4;
  2812. uint64_t wodt_lo2:4;
  2813. uint64_t wodt_lo3:4;
  2814. uint64_t wodt_hi0:4;
  2815. uint64_t wodt_hi1:4;
  2816. uint64_t wodt_hi2:4;
  2817. uint64_t wodt_hi3:4;
  2818. uint64_t reserved_32_63:32;
  2819. #endif
  2820. } cn38xx;
  2821. };
  2822. union cvmx_lmcx_wodt_ctl1 {
  2823. uint64_t u64;
  2824. struct cvmx_lmcx_wodt_ctl1_s {
  2825. #ifdef __BIG_ENDIAN_BITFIELD
  2826. uint64_t reserved_32_63:32;
  2827. uint64_t wodt_d3_r1:8;
  2828. uint64_t wodt_d3_r0:8;
  2829. uint64_t wodt_d2_r1:8;
  2830. uint64_t wodt_d2_r0:8;
  2831. #else
  2832. uint64_t wodt_d2_r0:8;
  2833. uint64_t wodt_d2_r1:8;
  2834. uint64_t wodt_d3_r0:8;
  2835. uint64_t wodt_d3_r1:8;
  2836. uint64_t reserved_32_63:32;
  2837. #endif
  2838. } s;
  2839. };
  2840. union cvmx_lmcx_wodt_mask {
  2841. uint64_t u64;
  2842. struct cvmx_lmcx_wodt_mask_s {
  2843. #ifdef __BIG_ENDIAN_BITFIELD
  2844. uint64_t wodt_d3_r1:8;
  2845. uint64_t wodt_d3_r0:8;
  2846. uint64_t wodt_d2_r1:8;
  2847. uint64_t wodt_d2_r0:8;
  2848. uint64_t wodt_d1_r1:8;
  2849. uint64_t wodt_d1_r0:8;
  2850. uint64_t wodt_d0_r1:8;
  2851. uint64_t wodt_d0_r0:8;
  2852. #else
  2853. uint64_t wodt_d0_r0:8;
  2854. uint64_t wodt_d0_r1:8;
  2855. uint64_t wodt_d1_r0:8;
  2856. uint64_t wodt_d1_r1:8;
  2857. uint64_t wodt_d2_r0:8;
  2858. uint64_t wodt_d2_r1:8;
  2859. uint64_t wodt_d3_r0:8;
  2860. uint64_t wodt_d3_r1:8;
  2861. #endif
  2862. } s;
  2863. };
  2864. #endif