12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472 |
- /***********************license start***************
- * Author: Cavium Networks
- *
- * Contact: [email protected]
- * This file is part of the OCTEON SDK
- *
- * Copyright (c) 2003-2012 Cavium Networks
- *
- * This file is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License, Version 2, as
- * published by the Free Software Foundation.
- *
- * This file is distributed in the hope that it will be useful, but
- * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
- * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
- * NONINFRINGEMENT. See the GNU General Public License for more
- * details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this file; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
- * or visit http://www.gnu.org/licenses/.
- *
- * This file may also be available under a different license from Cavium.
- * Contact Cavium Networks for more information
- ***********************license end**************************************/
- #ifndef __CVMX_IPD_DEFS_H__
- #define __CVMX_IPD_DEFS_H__
- #define CVMX_IPD_1ST_MBUFF_SKIP (CVMX_ADD_IO_SEG(0x00014F0000000000ull))
- #define CVMX_IPD_1st_NEXT_PTR_BACK (CVMX_ADD_IO_SEG(0x00014F0000000150ull))
- #define CVMX_IPD_2nd_NEXT_PTR_BACK (CVMX_ADD_IO_SEG(0x00014F0000000158ull))
- #define CVMX_IPD_BIST_STATUS (CVMX_ADD_IO_SEG(0x00014F00000007F8ull))
- #define CVMX_IPD_BPIDX_MBUF_TH(offset) (CVMX_ADD_IO_SEG(0x00014F0000002000ull) + ((offset) & 63) * 8)
- #define CVMX_IPD_BPID_BP_COUNTERX(offset) (CVMX_ADD_IO_SEG(0x00014F0000003000ull) + ((offset) & 63) * 8)
- #define CVMX_IPD_BP_PRT_RED_END (CVMX_ADD_IO_SEG(0x00014F0000000328ull))
- #define CVMX_IPD_CLK_COUNT (CVMX_ADD_IO_SEG(0x00014F0000000338ull))
- #define CVMX_IPD_CREDITS (CVMX_ADD_IO_SEG(0x00014F0000004410ull))
- #define CVMX_IPD_CTL_STATUS (CVMX_ADD_IO_SEG(0x00014F0000000018ull))
- #define CVMX_IPD_ECC_CTL (CVMX_ADD_IO_SEG(0x00014F0000004408ull))
- #define CVMX_IPD_FREE_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000780ull))
- #define CVMX_IPD_FREE_PTR_VALUE (CVMX_ADD_IO_SEG(0x00014F0000000788ull))
- #define CVMX_IPD_HOLD_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000790ull))
- #define CVMX_IPD_INT_ENB (CVMX_ADD_IO_SEG(0x00014F0000000160ull))
- #define CVMX_IPD_INT_SUM (CVMX_ADD_IO_SEG(0x00014F0000000168ull))
- #define CVMX_IPD_NEXT_PKT_PTR (CVMX_ADD_IO_SEG(0x00014F00000007A0ull))
- #define CVMX_IPD_NEXT_WQE_PTR (CVMX_ADD_IO_SEG(0x00014F00000007A8ull))
- #define CVMX_IPD_NOT_1ST_MBUFF_SKIP (CVMX_ADD_IO_SEG(0x00014F0000000008ull))
- #define CVMX_IPD_ON_BP_DROP_PKTX(block_id) (CVMX_ADD_IO_SEG(0x00014F0000004100ull))
- #define CVMX_IPD_PACKET_MBUFF_SIZE (CVMX_ADD_IO_SEG(0x00014F0000000010ull))
- #define CVMX_IPD_PKT_ERR (CVMX_ADD_IO_SEG(0x00014F00000003F0ull))
- #define CVMX_IPD_PKT_PTR_VALID (CVMX_ADD_IO_SEG(0x00014F0000000358ull))
- #define CVMX_IPD_PORTX_BP_PAGE_CNT(offset) (CVMX_ADD_IO_SEG(0x00014F0000000028ull) + ((offset) & 63) * 8)
- #define CVMX_IPD_PORTX_BP_PAGE_CNT2(offset) (CVMX_ADD_IO_SEG(0x00014F0000000368ull) + ((offset) & 63) * 8 - 8*36)
- #define CVMX_IPD_PORTX_BP_PAGE_CNT3(offset) (CVMX_ADD_IO_SEG(0x00014F00000003D0ull) + ((offset) & 63) * 8 - 8*40)
- #define CVMX_IPD_PORT_BP_COUNTERS2_PAIRX(offset) (CVMX_ADD_IO_SEG(0x00014F0000000388ull) + ((offset) & 63) * 8 - 8*36)
- #define CVMX_IPD_PORT_BP_COUNTERS3_PAIRX(offset) (CVMX_ADD_IO_SEG(0x00014F00000003B0ull) + ((offset) & 63) * 8 - 8*40)
- #define CVMX_IPD_PORT_BP_COUNTERS4_PAIRX(offset) (CVMX_ADD_IO_SEG(0x00014F0000000410ull) + ((offset) & 63) * 8 - 8*44)
- #define CVMX_IPD_PORT_BP_COUNTERS_PAIRX(offset) (CVMX_ADD_IO_SEG(0x00014F00000001B8ull) + ((offset) & 63) * 8)
- #define CVMX_IPD_PORT_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000798ull))
- #define CVMX_IPD_PORT_QOS_INTX(offset) (CVMX_ADD_IO_SEG(0x00014F0000000808ull) + ((offset) & 7) * 8)
- #define CVMX_IPD_PORT_QOS_INT_ENBX(offset) (CVMX_ADD_IO_SEG(0x00014F0000000848ull) + ((offset) & 7) * 8)
- #define CVMX_IPD_PORT_QOS_X_CNT(offset) (CVMX_ADD_IO_SEG(0x00014F0000000888ull) + ((offset) & 511) * 8)
- #define CVMX_IPD_PORT_SOPX(block_id) (CVMX_ADD_IO_SEG(0x00014F0000004400ull))
- #define CVMX_IPD_PRC_HOLD_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000348ull))
- #define CVMX_IPD_PRC_PORT_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000350ull))
- #define CVMX_IPD_PTR_COUNT (CVMX_ADD_IO_SEG(0x00014F0000000320ull))
- #define CVMX_IPD_PWP_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000340ull))
- #define CVMX_IPD_QOS0_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(0)
- #define CVMX_IPD_QOS1_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(1)
- #define CVMX_IPD_QOS2_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(2)
- #define CVMX_IPD_QOS3_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(3)
- #define CVMX_IPD_QOS4_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(4)
- #define CVMX_IPD_QOS5_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(5)
- #define CVMX_IPD_QOS6_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(6)
- #define CVMX_IPD_QOS7_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(7)
- #define CVMX_IPD_QOSX_RED_MARKS(offset) (CVMX_ADD_IO_SEG(0x00014F0000000178ull) + ((offset) & 7) * 8)
- #define CVMX_IPD_QUE0_FREE_PAGE_CNT (CVMX_ADD_IO_SEG(0x00014F0000000330ull))
- #define CVMX_IPD_RED_BPID_ENABLEX(block_id) (CVMX_ADD_IO_SEG(0x00014F0000004200ull))
- #define CVMX_IPD_RED_DELAY (CVMX_ADD_IO_SEG(0x00014F0000004300ull))
- #define CVMX_IPD_RED_PORT_ENABLE (CVMX_ADD_IO_SEG(0x00014F00000002D8ull))
- #define CVMX_IPD_RED_PORT_ENABLE2 (CVMX_ADD_IO_SEG(0x00014F00000003A8ull))
- #define CVMX_IPD_RED_QUE0_PARAM CVMX_IPD_RED_QUEX_PARAM(0)
- #define CVMX_IPD_RED_QUE1_PARAM CVMX_IPD_RED_QUEX_PARAM(1)
- #define CVMX_IPD_RED_QUE2_PARAM CVMX_IPD_RED_QUEX_PARAM(2)
- #define CVMX_IPD_RED_QUE3_PARAM CVMX_IPD_RED_QUEX_PARAM(3)
- #define CVMX_IPD_RED_QUE4_PARAM CVMX_IPD_RED_QUEX_PARAM(4)
- #define CVMX_IPD_RED_QUE5_PARAM CVMX_IPD_RED_QUEX_PARAM(5)
- #define CVMX_IPD_RED_QUE6_PARAM CVMX_IPD_RED_QUEX_PARAM(6)
- #define CVMX_IPD_RED_QUE7_PARAM CVMX_IPD_RED_QUEX_PARAM(7)
- #define CVMX_IPD_RED_QUEX_PARAM(offset) (CVMX_ADD_IO_SEG(0x00014F00000002E0ull) + ((offset) & 7) * 8)
- #define CVMX_IPD_REQ_WGT (CVMX_ADD_IO_SEG(0x00014F0000004418ull))
- #define CVMX_IPD_SUB_PORT_BP_PAGE_CNT (CVMX_ADD_IO_SEG(0x00014F0000000148ull))
- #define CVMX_IPD_SUB_PORT_FCS (CVMX_ADD_IO_SEG(0x00014F0000000170ull))
- #define CVMX_IPD_SUB_PORT_QOS_CNT (CVMX_ADD_IO_SEG(0x00014F0000000800ull))
- #define CVMX_IPD_WQE_FPA_QUEUE (CVMX_ADD_IO_SEG(0x00014F0000000020ull))
- #define CVMX_IPD_WQE_PTR_VALID (CVMX_ADD_IO_SEG(0x00014F0000000360ull))
- union cvmx_ipd_1st_mbuff_skip {
- uint64_t u64;
- struct cvmx_ipd_1st_mbuff_skip_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_6_63:58;
- uint64_t skip_sz:6;
- #else
- uint64_t skip_sz:6;
- uint64_t reserved_6_63:58;
- #endif
- } s;
- };
- union cvmx_ipd_1st_next_ptr_back {
- uint64_t u64;
- struct cvmx_ipd_1st_next_ptr_back_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_4_63:60;
- uint64_t back:4;
- #else
- uint64_t back:4;
- uint64_t reserved_4_63:60;
- #endif
- } s;
- };
- union cvmx_ipd_2nd_next_ptr_back {
- uint64_t u64;
- struct cvmx_ipd_2nd_next_ptr_back_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_4_63:60;
- uint64_t back:4;
- #else
- uint64_t back:4;
- uint64_t reserved_4_63:60;
- #endif
- } s;
- };
- union cvmx_ipd_bist_status {
- uint64_t u64;
- struct cvmx_ipd_bist_status_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_23_63:41;
- uint64_t iiwo1:1;
- uint64_t iiwo0:1;
- uint64_t iio1:1;
- uint64_t iio0:1;
- uint64_t pbm4:1;
- uint64_t csr_mem:1;
- uint64_t csr_ncmd:1;
- uint64_t pwq_wqed:1;
- uint64_t pwq_wp1:1;
- uint64_t pwq_pow:1;
- uint64_t ipq_pbe1:1;
- uint64_t ipq_pbe0:1;
- uint64_t pbm3:1;
- uint64_t pbm2:1;
- uint64_t pbm1:1;
- uint64_t pbm0:1;
- uint64_t pbm_word:1;
- uint64_t pwq1:1;
- uint64_t pwq0:1;
- uint64_t prc_off:1;
- uint64_t ipd_old:1;
- uint64_t ipd_new:1;
- uint64_t pwp:1;
- #else
- uint64_t pwp:1;
- uint64_t ipd_new:1;
- uint64_t ipd_old:1;
- uint64_t prc_off:1;
- uint64_t pwq0:1;
- uint64_t pwq1:1;
- uint64_t pbm_word:1;
- uint64_t pbm0:1;
- uint64_t pbm1:1;
- uint64_t pbm2:1;
- uint64_t pbm3:1;
- uint64_t ipq_pbe0:1;
- uint64_t ipq_pbe1:1;
- uint64_t pwq_pow:1;
- uint64_t pwq_wp1:1;
- uint64_t pwq_wqed:1;
- uint64_t csr_ncmd:1;
- uint64_t csr_mem:1;
- uint64_t pbm4:1;
- uint64_t iio0:1;
- uint64_t iio1:1;
- uint64_t iiwo0:1;
- uint64_t iiwo1:1;
- uint64_t reserved_23_63:41;
- #endif
- } s;
- struct cvmx_ipd_bist_status_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t pwq_wqed:1;
- uint64_t pwq_wp1:1;
- uint64_t pwq_pow:1;
- uint64_t ipq_pbe1:1;
- uint64_t ipq_pbe0:1;
- uint64_t pbm3:1;
- uint64_t pbm2:1;
- uint64_t pbm1:1;
- uint64_t pbm0:1;
- uint64_t pbm_word:1;
- uint64_t pwq1:1;
- uint64_t pwq0:1;
- uint64_t prc_off:1;
- uint64_t ipd_old:1;
- uint64_t ipd_new:1;
- uint64_t pwp:1;
- #else
- uint64_t pwp:1;
- uint64_t ipd_new:1;
- uint64_t ipd_old:1;
- uint64_t prc_off:1;
- uint64_t pwq0:1;
- uint64_t pwq1:1;
- uint64_t pbm_word:1;
- uint64_t pbm0:1;
- uint64_t pbm1:1;
- uint64_t pbm2:1;
- uint64_t pbm3:1;
- uint64_t ipq_pbe0:1;
- uint64_t ipq_pbe1:1;
- uint64_t pwq_pow:1;
- uint64_t pwq_wp1:1;
- uint64_t pwq_wqed:1;
- uint64_t reserved_16_63:48;
- #endif
- } cn30xx;
- struct cvmx_ipd_bist_status_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_18_63:46;
- uint64_t csr_mem:1;
- uint64_t csr_ncmd:1;
- uint64_t pwq_wqed:1;
- uint64_t pwq_wp1:1;
- uint64_t pwq_pow:1;
- uint64_t ipq_pbe1:1;
- uint64_t ipq_pbe0:1;
- uint64_t pbm3:1;
- uint64_t pbm2:1;
- uint64_t pbm1:1;
- uint64_t pbm0:1;
- uint64_t pbm_word:1;
- uint64_t pwq1:1;
- uint64_t pwq0:1;
- uint64_t prc_off:1;
- uint64_t ipd_old:1;
- uint64_t ipd_new:1;
- uint64_t pwp:1;
- #else
- uint64_t pwp:1;
- uint64_t ipd_new:1;
- uint64_t ipd_old:1;
- uint64_t prc_off:1;
- uint64_t pwq0:1;
- uint64_t pwq1:1;
- uint64_t pbm_word:1;
- uint64_t pbm0:1;
- uint64_t pbm1:1;
- uint64_t pbm2:1;
- uint64_t pbm3:1;
- uint64_t ipq_pbe0:1;
- uint64_t ipq_pbe1:1;
- uint64_t pwq_pow:1;
- uint64_t pwq_wp1:1;
- uint64_t pwq_wqed:1;
- uint64_t csr_ncmd:1;
- uint64_t csr_mem:1;
- uint64_t reserved_18_63:46;
- #endif
- } cn52xx;
- };
- union cvmx_ipd_bp_prt_red_end {
- uint64_t u64;
- struct cvmx_ipd_bp_prt_red_end_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t prt_enb:48;
- #else
- uint64_t prt_enb:48;
- uint64_t reserved_48_63:16;
- #endif
- } s;
- struct cvmx_ipd_bp_prt_red_end_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_36_63:28;
- uint64_t prt_enb:36;
- #else
- uint64_t prt_enb:36;
- uint64_t reserved_36_63:28;
- #endif
- } cn30xx;
- struct cvmx_ipd_bp_prt_red_end_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_40_63:24;
- uint64_t prt_enb:40;
- #else
- uint64_t prt_enb:40;
- uint64_t reserved_40_63:24;
- #endif
- } cn52xx;
- struct cvmx_ipd_bp_prt_red_end_cn63xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_44_63:20;
- uint64_t prt_enb:44;
- #else
- uint64_t prt_enb:44;
- uint64_t reserved_44_63:20;
- #endif
- } cn63xx;
- };
- union cvmx_ipd_bpidx_mbuf_th {
- uint64_t u64;
- struct cvmx_ipd_bpidx_mbuf_th_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_18_63:46;
- uint64_t bp_enb:1;
- uint64_t page_cnt:17;
- #else
- uint64_t page_cnt:17;
- uint64_t bp_enb:1;
- uint64_t reserved_18_63:46;
- #endif
- } s;
- };
- union cvmx_ipd_bpid_bp_counterx {
- uint64_t u64;
- struct cvmx_ipd_bpid_bp_counterx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_25_63:39;
- uint64_t cnt_val:25;
- #else
- uint64_t cnt_val:25;
- uint64_t reserved_25_63:39;
- #endif
- } s;
- };
- union cvmx_ipd_clk_count {
- uint64_t u64;
- struct cvmx_ipd_clk_count_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t clk_cnt:64;
- #else
- uint64_t clk_cnt:64;
- #endif
- } s;
- };
- union cvmx_ipd_credits {
- uint64_t u64;
- struct cvmx_ipd_credits_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t iob_wrc:8;
- uint64_t iob_wr:8;
- #else
- uint64_t iob_wr:8;
- uint64_t iob_wrc:8;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- };
- union cvmx_ipd_ctl_status {
- uint64_t u64;
- struct cvmx_ipd_ctl_status_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_18_63:46;
- uint64_t use_sop:1;
- uint64_t rst_done:1;
- uint64_t clken:1;
- uint64_t no_wptr:1;
- uint64_t pq_apkt:1;
- uint64_t pq_nabuf:1;
- uint64_t ipd_full:1;
- uint64_t pkt_off:1;
- uint64_t len_m8:1;
- uint64_t reset:1;
- uint64_t addpkt:1;
- uint64_t naddbuf:1;
- uint64_t pkt_lend:1;
- uint64_t wqe_lend:1;
- uint64_t pbp_en:1;
- uint64_t opc_mode:2;
- uint64_t ipd_en:1;
- #else
- uint64_t ipd_en:1;
- uint64_t opc_mode:2;
- uint64_t pbp_en:1;
- uint64_t wqe_lend:1;
- uint64_t pkt_lend:1;
- uint64_t naddbuf:1;
- uint64_t addpkt:1;
- uint64_t reset:1;
- uint64_t len_m8:1;
- uint64_t pkt_off:1;
- uint64_t ipd_full:1;
- uint64_t pq_nabuf:1;
- uint64_t pq_apkt:1;
- uint64_t no_wptr:1;
- uint64_t clken:1;
- uint64_t rst_done:1;
- uint64_t use_sop:1;
- uint64_t reserved_18_63:46;
- #endif
- } s;
- struct cvmx_ipd_ctl_status_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t len_m8:1;
- uint64_t reset:1;
- uint64_t addpkt:1;
- uint64_t naddbuf:1;
- uint64_t pkt_lend:1;
- uint64_t wqe_lend:1;
- uint64_t pbp_en:1;
- uint64_t opc_mode:2;
- uint64_t ipd_en:1;
- #else
- uint64_t ipd_en:1;
- uint64_t opc_mode:2;
- uint64_t pbp_en:1;
- uint64_t wqe_lend:1;
- uint64_t pkt_lend:1;
- uint64_t naddbuf:1;
- uint64_t addpkt:1;
- uint64_t reset:1;
- uint64_t len_m8:1;
- uint64_t reserved_10_63:54;
- #endif
- } cn30xx;
- struct cvmx_ipd_ctl_status_cn38xxp2 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_9_63:55;
- uint64_t reset:1;
- uint64_t addpkt:1;
- uint64_t naddbuf:1;
- uint64_t pkt_lend:1;
- uint64_t wqe_lend:1;
- uint64_t pbp_en:1;
- uint64_t opc_mode:2;
- uint64_t ipd_en:1;
- #else
- uint64_t ipd_en:1;
- uint64_t opc_mode:2;
- uint64_t pbp_en:1;
- uint64_t wqe_lend:1;
- uint64_t pkt_lend:1;
- uint64_t naddbuf:1;
- uint64_t addpkt:1;
- uint64_t reset:1;
- uint64_t reserved_9_63:55;
- #endif
- } cn38xxp2;
- struct cvmx_ipd_ctl_status_cn50xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_15_63:49;
- uint64_t no_wptr:1;
- uint64_t pq_apkt:1;
- uint64_t pq_nabuf:1;
- uint64_t ipd_full:1;
- uint64_t pkt_off:1;
- uint64_t len_m8:1;
- uint64_t reset:1;
- uint64_t addpkt:1;
- uint64_t naddbuf:1;
- uint64_t pkt_lend:1;
- uint64_t wqe_lend:1;
- uint64_t pbp_en:1;
- uint64_t opc_mode:2;
- uint64_t ipd_en:1;
- #else
- uint64_t ipd_en:1;
- uint64_t opc_mode:2;
- uint64_t pbp_en:1;
- uint64_t wqe_lend:1;
- uint64_t pkt_lend:1;
- uint64_t naddbuf:1;
- uint64_t addpkt:1;
- uint64_t reset:1;
- uint64_t len_m8:1;
- uint64_t pkt_off:1;
- uint64_t ipd_full:1;
- uint64_t pq_nabuf:1;
- uint64_t pq_apkt:1;
- uint64_t no_wptr:1;
- uint64_t reserved_15_63:49;
- #endif
- } cn50xx;
- struct cvmx_ipd_ctl_status_cn58xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_12_63:52;
- uint64_t ipd_full:1;
- uint64_t pkt_off:1;
- uint64_t len_m8:1;
- uint64_t reset:1;
- uint64_t addpkt:1;
- uint64_t naddbuf:1;
- uint64_t pkt_lend:1;
- uint64_t wqe_lend:1;
- uint64_t pbp_en:1;
- uint64_t opc_mode:2;
- uint64_t ipd_en:1;
- #else
- uint64_t ipd_en:1;
- uint64_t opc_mode:2;
- uint64_t pbp_en:1;
- uint64_t wqe_lend:1;
- uint64_t pkt_lend:1;
- uint64_t naddbuf:1;
- uint64_t addpkt:1;
- uint64_t reset:1;
- uint64_t len_m8:1;
- uint64_t pkt_off:1;
- uint64_t ipd_full:1;
- uint64_t reserved_12_63:52;
- #endif
- } cn58xx;
- struct cvmx_ipd_ctl_status_cn63xxp1 {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t clken:1;
- uint64_t no_wptr:1;
- uint64_t pq_apkt:1;
- uint64_t pq_nabuf:1;
- uint64_t ipd_full:1;
- uint64_t pkt_off:1;
- uint64_t len_m8:1;
- uint64_t reset:1;
- uint64_t addpkt:1;
- uint64_t naddbuf:1;
- uint64_t pkt_lend:1;
- uint64_t wqe_lend:1;
- uint64_t pbp_en:1;
- uint64_t opc_mode:2;
- uint64_t ipd_en:1;
- #else
- uint64_t ipd_en:1;
- uint64_t opc_mode:2;
- uint64_t pbp_en:1;
- uint64_t wqe_lend:1;
- uint64_t pkt_lend:1;
- uint64_t naddbuf:1;
- uint64_t addpkt:1;
- uint64_t reset:1;
- uint64_t len_m8:1;
- uint64_t pkt_off:1;
- uint64_t ipd_full:1;
- uint64_t pq_nabuf:1;
- uint64_t pq_apkt:1;
- uint64_t no_wptr:1;
- uint64_t clken:1;
- uint64_t reserved_16_63:48;
- #endif
- } cn63xxp1;
- };
- union cvmx_ipd_ecc_ctl {
- uint64_t u64;
- struct cvmx_ipd_ecc_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t pm3_syn:2;
- uint64_t pm2_syn:2;
- uint64_t pm1_syn:2;
- uint64_t pm0_syn:2;
- #else
- uint64_t pm0_syn:2;
- uint64_t pm1_syn:2;
- uint64_t pm2_syn:2;
- uint64_t pm3_syn:2;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_ipd_free_ptr_fifo_ctl {
- uint64_t u64;
- struct cvmx_ipd_free_ptr_fifo_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t max_cnts:7;
- uint64_t wraddr:8;
- uint64_t praddr:8;
- uint64_t cena:1;
- uint64_t raddr:8;
- #else
- uint64_t raddr:8;
- uint64_t cena:1;
- uint64_t praddr:8;
- uint64_t wraddr:8;
- uint64_t max_cnts:7;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_ipd_free_ptr_value {
- uint64_t u64;
- struct cvmx_ipd_free_ptr_value_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_33_63:31;
- uint64_t ptr:33;
- #else
- uint64_t ptr:33;
- uint64_t reserved_33_63:31;
- #endif
- } s;
- };
- union cvmx_ipd_hold_ptr_fifo_ctl {
- uint64_t u64;
- struct cvmx_ipd_hold_ptr_fifo_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_43_63:21;
- uint64_t ptr:33;
- uint64_t max_pkt:3;
- uint64_t praddr:3;
- uint64_t cena:1;
- uint64_t raddr:3;
- #else
- uint64_t raddr:3;
- uint64_t cena:1;
- uint64_t praddr:3;
- uint64_t max_pkt:3;
- uint64_t ptr:33;
- uint64_t reserved_43_63:21;
- #endif
- } s;
- };
- union cvmx_ipd_int_enb {
- uint64_t u64;
- struct cvmx_ipd_int_enb_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_23_63:41;
- uint64_t pw3_dbe:1;
- uint64_t pw3_sbe:1;
- uint64_t pw2_dbe:1;
- uint64_t pw2_sbe:1;
- uint64_t pw1_dbe:1;
- uint64_t pw1_sbe:1;
- uint64_t pw0_dbe:1;
- uint64_t pw0_sbe:1;
- uint64_t dat:1;
- uint64_t eop:1;
- uint64_t sop:1;
- uint64_t pq_sub:1;
- uint64_t pq_add:1;
- uint64_t bc_ovr:1;
- uint64_t d_coll:1;
- uint64_t c_coll:1;
- uint64_t cc_ovr:1;
- uint64_t dc_ovr:1;
- uint64_t bp_sub:1;
- uint64_t prc_par3:1;
- uint64_t prc_par2:1;
- uint64_t prc_par1:1;
- uint64_t prc_par0:1;
- #else
- uint64_t prc_par0:1;
- uint64_t prc_par1:1;
- uint64_t prc_par2:1;
- uint64_t prc_par3:1;
- uint64_t bp_sub:1;
- uint64_t dc_ovr:1;
- uint64_t cc_ovr:1;
- uint64_t c_coll:1;
- uint64_t d_coll:1;
- uint64_t bc_ovr:1;
- uint64_t pq_add:1;
- uint64_t pq_sub:1;
- uint64_t sop:1;
- uint64_t eop:1;
- uint64_t dat:1;
- uint64_t pw0_sbe:1;
- uint64_t pw0_dbe:1;
- uint64_t pw1_sbe:1;
- uint64_t pw1_dbe:1;
- uint64_t pw2_sbe:1;
- uint64_t pw2_dbe:1;
- uint64_t pw3_sbe:1;
- uint64_t pw3_dbe:1;
- uint64_t reserved_23_63:41;
- #endif
- } s;
- struct cvmx_ipd_int_enb_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_5_63:59;
- uint64_t bp_sub:1;
- uint64_t prc_par3:1;
- uint64_t prc_par2:1;
- uint64_t prc_par1:1;
- uint64_t prc_par0:1;
- #else
- uint64_t prc_par0:1;
- uint64_t prc_par1:1;
- uint64_t prc_par2:1;
- uint64_t prc_par3:1;
- uint64_t bp_sub:1;
- uint64_t reserved_5_63:59;
- #endif
- } cn30xx;
- struct cvmx_ipd_int_enb_cn38xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t bc_ovr:1;
- uint64_t d_coll:1;
- uint64_t c_coll:1;
- uint64_t cc_ovr:1;
- uint64_t dc_ovr:1;
- uint64_t bp_sub:1;
- uint64_t prc_par3:1;
- uint64_t prc_par2:1;
- uint64_t prc_par1:1;
- uint64_t prc_par0:1;
- #else
- uint64_t prc_par0:1;
- uint64_t prc_par1:1;
- uint64_t prc_par2:1;
- uint64_t prc_par3:1;
- uint64_t bp_sub:1;
- uint64_t dc_ovr:1;
- uint64_t cc_ovr:1;
- uint64_t c_coll:1;
- uint64_t d_coll:1;
- uint64_t bc_ovr:1;
- uint64_t reserved_10_63:54;
- #endif
- } cn38xx;
- struct cvmx_ipd_int_enb_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_12_63:52;
- uint64_t pq_sub:1;
- uint64_t pq_add:1;
- uint64_t bc_ovr:1;
- uint64_t d_coll:1;
- uint64_t c_coll:1;
- uint64_t cc_ovr:1;
- uint64_t dc_ovr:1;
- uint64_t bp_sub:1;
- uint64_t prc_par3:1;
- uint64_t prc_par2:1;
- uint64_t prc_par1:1;
- uint64_t prc_par0:1;
- #else
- uint64_t prc_par0:1;
- uint64_t prc_par1:1;
- uint64_t prc_par2:1;
- uint64_t prc_par3:1;
- uint64_t bp_sub:1;
- uint64_t dc_ovr:1;
- uint64_t cc_ovr:1;
- uint64_t c_coll:1;
- uint64_t d_coll:1;
- uint64_t bc_ovr:1;
- uint64_t pq_add:1;
- uint64_t pq_sub:1;
- uint64_t reserved_12_63:52;
- #endif
- } cn52xx;
- };
- union cvmx_ipd_int_sum {
- uint64_t u64;
- struct cvmx_ipd_int_sum_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_23_63:41;
- uint64_t pw3_dbe:1;
- uint64_t pw3_sbe:1;
- uint64_t pw2_dbe:1;
- uint64_t pw2_sbe:1;
- uint64_t pw1_dbe:1;
- uint64_t pw1_sbe:1;
- uint64_t pw0_dbe:1;
- uint64_t pw0_sbe:1;
- uint64_t dat:1;
- uint64_t eop:1;
- uint64_t sop:1;
- uint64_t pq_sub:1;
- uint64_t pq_add:1;
- uint64_t bc_ovr:1;
- uint64_t d_coll:1;
- uint64_t c_coll:1;
- uint64_t cc_ovr:1;
- uint64_t dc_ovr:1;
- uint64_t bp_sub:1;
- uint64_t prc_par3:1;
- uint64_t prc_par2:1;
- uint64_t prc_par1:1;
- uint64_t prc_par0:1;
- #else
- uint64_t prc_par0:1;
- uint64_t prc_par1:1;
- uint64_t prc_par2:1;
- uint64_t prc_par3:1;
- uint64_t bp_sub:1;
- uint64_t dc_ovr:1;
- uint64_t cc_ovr:1;
- uint64_t c_coll:1;
- uint64_t d_coll:1;
- uint64_t bc_ovr:1;
- uint64_t pq_add:1;
- uint64_t pq_sub:1;
- uint64_t sop:1;
- uint64_t eop:1;
- uint64_t dat:1;
- uint64_t pw0_sbe:1;
- uint64_t pw0_dbe:1;
- uint64_t pw1_sbe:1;
- uint64_t pw1_dbe:1;
- uint64_t pw2_sbe:1;
- uint64_t pw2_dbe:1;
- uint64_t pw3_sbe:1;
- uint64_t pw3_dbe:1;
- uint64_t reserved_23_63:41;
- #endif
- } s;
- struct cvmx_ipd_int_sum_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_5_63:59;
- uint64_t bp_sub:1;
- uint64_t prc_par3:1;
- uint64_t prc_par2:1;
- uint64_t prc_par1:1;
- uint64_t prc_par0:1;
- #else
- uint64_t prc_par0:1;
- uint64_t prc_par1:1;
- uint64_t prc_par2:1;
- uint64_t prc_par3:1;
- uint64_t bp_sub:1;
- uint64_t reserved_5_63:59;
- #endif
- } cn30xx;
- struct cvmx_ipd_int_sum_cn38xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t bc_ovr:1;
- uint64_t d_coll:1;
- uint64_t c_coll:1;
- uint64_t cc_ovr:1;
- uint64_t dc_ovr:1;
- uint64_t bp_sub:1;
- uint64_t prc_par3:1;
- uint64_t prc_par2:1;
- uint64_t prc_par1:1;
- uint64_t prc_par0:1;
- #else
- uint64_t prc_par0:1;
- uint64_t prc_par1:1;
- uint64_t prc_par2:1;
- uint64_t prc_par3:1;
- uint64_t bp_sub:1;
- uint64_t dc_ovr:1;
- uint64_t cc_ovr:1;
- uint64_t c_coll:1;
- uint64_t d_coll:1;
- uint64_t bc_ovr:1;
- uint64_t reserved_10_63:54;
- #endif
- } cn38xx;
- struct cvmx_ipd_int_sum_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_12_63:52;
- uint64_t pq_sub:1;
- uint64_t pq_add:1;
- uint64_t bc_ovr:1;
- uint64_t d_coll:1;
- uint64_t c_coll:1;
- uint64_t cc_ovr:1;
- uint64_t dc_ovr:1;
- uint64_t bp_sub:1;
- uint64_t prc_par3:1;
- uint64_t prc_par2:1;
- uint64_t prc_par1:1;
- uint64_t prc_par0:1;
- #else
- uint64_t prc_par0:1;
- uint64_t prc_par1:1;
- uint64_t prc_par2:1;
- uint64_t prc_par3:1;
- uint64_t bp_sub:1;
- uint64_t dc_ovr:1;
- uint64_t cc_ovr:1;
- uint64_t c_coll:1;
- uint64_t d_coll:1;
- uint64_t bc_ovr:1;
- uint64_t pq_add:1;
- uint64_t pq_sub:1;
- uint64_t reserved_12_63:52;
- #endif
- } cn52xx;
- };
- union cvmx_ipd_next_pkt_ptr {
- uint64_t u64;
- struct cvmx_ipd_next_pkt_ptr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_33_63:31;
- uint64_t ptr:33;
- #else
- uint64_t ptr:33;
- uint64_t reserved_33_63:31;
- #endif
- } s;
- };
- union cvmx_ipd_next_wqe_ptr {
- uint64_t u64;
- struct cvmx_ipd_next_wqe_ptr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_33_63:31;
- uint64_t ptr:33;
- #else
- uint64_t ptr:33;
- uint64_t reserved_33_63:31;
- #endif
- } s;
- };
- union cvmx_ipd_not_1st_mbuff_skip {
- uint64_t u64;
- struct cvmx_ipd_not_1st_mbuff_skip_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_6_63:58;
- uint64_t skip_sz:6;
- #else
- uint64_t skip_sz:6;
- uint64_t reserved_6_63:58;
- #endif
- } s;
- };
- union cvmx_ipd_on_bp_drop_pktx {
- uint64_t u64;
- struct cvmx_ipd_on_bp_drop_pktx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t prt_enb:64;
- #else
- uint64_t prt_enb:64;
- #endif
- } s;
- };
- union cvmx_ipd_packet_mbuff_size {
- uint64_t u64;
- struct cvmx_ipd_packet_mbuff_size_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_12_63:52;
- uint64_t mb_size:12;
- #else
- uint64_t mb_size:12;
- uint64_t reserved_12_63:52;
- #endif
- } s;
- };
- union cvmx_ipd_pkt_err {
- uint64_t u64;
- struct cvmx_ipd_pkt_err_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_6_63:58;
- uint64_t reasm:6;
- #else
- uint64_t reasm:6;
- uint64_t reserved_6_63:58;
- #endif
- } s;
- };
- union cvmx_ipd_pkt_ptr_valid {
- uint64_t u64;
- struct cvmx_ipd_pkt_ptr_valid_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_29_63:35;
- uint64_t ptr:29;
- #else
- uint64_t ptr:29;
- uint64_t reserved_29_63:35;
- #endif
- } s;
- };
- union cvmx_ipd_portx_bp_page_cnt {
- uint64_t u64;
- struct cvmx_ipd_portx_bp_page_cnt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_18_63:46;
- uint64_t bp_enb:1;
- uint64_t page_cnt:17;
- #else
- uint64_t page_cnt:17;
- uint64_t bp_enb:1;
- uint64_t reserved_18_63:46;
- #endif
- } s;
- };
- union cvmx_ipd_portx_bp_page_cnt2 {
- uint64_t u64;
- struct cvmx_ipd_portx_bp_page_cnt2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_18_63:46;
- uint64_t bp_enb:1;
- uint64_t page_cnt:17;
- #else
- uint64_t page_cnt:17;
- uint64_t bp_enb:1;
- uint64_t reserved_18_63:46;
- #endif
- } s;
- };
- union cvmx_ipd_portx_bp_page_cnt3 {
- uint64_t u64;
- struct cvmx_ipd_portx_bp_page_cnt3_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_18_63:46;
- uint64_t bp_enb:1;
- uint64_t page_cnt:17;
- #else
- uint64_t page_cnt:17;
- uint64_t bp_enb:1;
- uint64_t reserved_18_63:46;
- #endif
- } s;
- };
- union cvmx_ipd_port_bp_counters2_pairx {
- uint64_t u64;
- struct cvmx_ipd_port_bp_counters2_pairx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_25_63:39;
- uint64_t cnt_val:25;
- #else
- uint64_t cnt_val:25;
- uint64_t reserved_25_63:39;
- #endif
- } s;
- };
- union cvmx_ipd_port_bp_counters3_pairx {
- uint64_t u64;
- struct cvmx_ipd_port_bp_counters3_pairx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_25_63:39;
- uint64_t cnt_val:25;
- #else
- uint64_t cnt_val:25;
- uint64_t reserved_25_63:39;
- #endif
- } s;
- };
- union cvmx_ipd_port_bp_counters4_pairx {
- uint64_t u64;
- struct cvmx_ipd_port_bp_counters4_pairx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_25_63:39;
- uint64_t cnt_val:25;
- #else
- uint64_t cnt_val:25;
- uint64_t reserved_25_63:39;
- #endif
- } s;
- };
- union cvmx_ipd_port_bp_counters_pairx {
- uint64_t u64;
- struct cvmx_ipd_port_bp_counters_pairx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_25_63:39;
- uint64_t cnt_val:25;
- #else
- uint64_t cnt_val:25;
- uint64_t reserved_25_63:39;
- #endif
- } s;
- };
- union cvmx_ipd_port_ptr_fifo_ctl {
- uint64_t u64;
- struct cvmx_ipd_port_ptr_fifo_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t ptr:33;
- uint64_t max_pkt:7;
- uint64_t cena:1;
- uint64_t raddr:7;
- #else
- uint64_t raddr:7;
- uint64_t cena:1;
- uint64_t max_pkt:7;
- uint64_t ptr:33;
- uint64_t reserved_48_63:16;
- #endif
- } s;
- };
- union cvmx_ipd_port_qos_x_cnt {
- uint64_t u64;
- struct cvmx_ipd_port_qos_x_cnt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t wmark:32;
- uint64_t cnt:32;
- #else
- uint64_t cnt:32;
- uint64_t wmark:32;
- #endif
- } s;
- };
- union cvmx_ipd_port_qos_intx {
- uint64_t u64;
- struct cvmx_ipd_port_qos_intx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t intr:64;
- #else
- uint64_t intr:64;
- #endif
- } s;
- };
- union cvmx_ipd_port_qos_int_enbx {
- uint64_t u64;
- struct cvmx_ipd_port_qos_int_enbx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t enb:64;
- #else
- uint64_t enb:64;
- #endif
- } s;
- };
- union cvmx_ipd_port_sopx {
- uint64_t u64;
- struct cvmx_ipd_port_sopx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t sop:64;
- #else
- uint64_t sop:64;
- #endif
- } s;
- };
- union cvmx_ipd_prc_hold_ptr_fifo_ctl {
- uint64_t u64;
- struct cvmx_ipd_prc_hold_ptr_fifo_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_39_63:25;
- uint64_t max_pkt:3;
- uint64_t praddr:3;
- uint64_t ptr:29;
- uint64_t cena:1;
- uint64_t raddr:3;
- #else
- uint64_t raddr:3;
- uint64_t cena:1;
- uint64_t ptr:29;
- uint64_t praddr:3;
- uint64_t max_pkt:3;
- uint64_t reserved_39_63:25;
- #endif
- } s;
- };
- union cvmx_ipd_prc_port_ptr_fifo_ctl {
- uint64_t u64;
- struct cvmx_ipd_prc_port_ptr_fifo_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_44_63:20;
- uint64_t max_pkt:7;
- uint64_t ptr:29;
- uint64_t cena:1;
- uint64_t raddr:7;
- #else
- uint64_t raddr:7;
- uint64_t cena:1;
- uint64_t ptr:29;
- uint64_t max_pkt:7;
- uint64_t reserved_44_63:20;
- #endif
- } s;
- };
- union cvmx_ipd_ptr_count {
- uint64_t u64;
- struct cvmx_ipd_ptr_count_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_19_63:45;
- uint64_t pktv_cnt:1;
- uint64_t wqev_cnt:1;
- uint64_t pfif_cnt:3;
- uint64_t pkt_pcnt:7;
- uint64_t wqe_pcnt:7;
- #else
- uint64_t wqe_pcnt:7;
- uint64_t pkt_pcnt:7;
- uint64_t pfif_cnt:3;
- uint64_t wqev_cnt:1;
- uint64_t pktv_cnt:1;
- uint64_t reserved_19_63:45;
- #endif
- } s;
- };
- union cvmx_ipd_pwp_ptr_fifo_ctl {
- uint64_t u64;
- struct cvmx_ipd_pwp_ptr_fifo_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_61_63:3;
- uint64_t max_cnts:7;
- uint64_t wraddr:8;
- uint64_t praddr:8;
- uint64_t ptr:29;
- uint64_t cena:1;
- uint64_t raddr:8;
- #else
- uint64_t raddr:8;
- uint64_t cena:1;
- uint64_t ptr:29;
- uint64_t praddr:8;
- uint64_t wraddr:8;
- uint64_t max_cnts:7;
- uint64_t reserved_61_63:3;
- #endif
- } s;
- };
- union cvmx_ipd_qosx_red_marks {
- uint64_t u64;
- struct cvmx_ipd_qosx_red_marks_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t drop:32;
- uint64_t pass:32;
- #else
- uint64_t pass:32;
- uint64_t drop:32;
- #endif
- } s;
- };
- union cvmx_ipd_que0_free_page_cnt {
- uint64_t u64;
- struct cvmx_ipd_que0_free_page_cnt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t q0_pcnt:32;
- #else
- uint64_t q0_pcnt:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_ipd_red_bpid_enablex {
- uint64_t u64;
- struct cvmx_ipd_red_bpid_enablex_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t prt_enb:64;
- #else
- uint64_t prt_enb:64;
- #endif
- } s;
- };
- union cvmx_ipd_red_delay {
- uint64_t u64;
- struct cvmx_ipd_red_delay_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_28_63:36;
- uint64_t prb_dly:14;
- uint64_t avg_dly:14;
- #else
- uint64_t avg_dly:14;
- uint64_t prb_dly:14;
- uint64_t reserved_28_63:36;
- #endif
- } s;
- };
- union cvmx_ipd_red_port_enable {
- uint64_t u64;
- struct cvmx_ipd_red_port_enable_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t prb_dly:14;
- uint64_t avg_dly:14;
- uint64_t prt_enb:36;
- #else
- uint64_t prt_enb:36;
- uint64_t avg_dly:14;
- uint64_t prb_dly:14;
- #endif
- } s;
- };
- union cvmx_ipd_red_port_enable2 {
- uint64_t u64;
- struct cvmx_ipd_red_port_enable2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_12_63:52;
- uint64_t prt_enb:12;
- #else
- uint64_t prt_enb:12;
- uint64_t reserved_12_63:52;
- #endif
- } s;
- struct cvmx_ipd_red_port_enable2_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_4_63:60;
- uint64_t prt_enb:4;
- #else
- uint64_t prt_enb:4;
- uint64_t reserved_4_63:60;
- #endif
- } cn52xx;
- struct cvmx_ipd_red_port_enable2_cn63xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t prt_enb:8;
- #else
- uint64_t prt_enb:8;
- uint64_t reserved_8_63:56;
- #endif
- } cn63xx;
- };
- union cvmx_ipd_red_quex_param {
- uint64_t u64;
- struct cvmx_ipd_red_quex_param_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_49_63:15;
- uint64_t use_pcnt:1;
- uint64_t new_con:8;
- uint64_t avg_con:8;
- uint64_t prb_con:32;
- #else
- uint64_t prb_con:32;
- uint64_t avg_con:8;
- uint64_t new_con:8;
- uint64_t use_pcnt:1;
- uint64_t reserved_49_63:15;
- #endif
- } s;
- };
- union cvmx_ipd_req_wgt {
- uint64_t u64;
- struct cvmx_ipd_req_wgt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t wgt7:8;
- uint64_t wgt6:8;
- uint64_t wgt5:8;
- uint64_t wgt4:8;
- uint64_t wgt3:8;
- uint64_t wgt2:8;
- uint64_t wgt1:8;
- uint64_t wgt0:8;
- #else
- uint64_t wgt0:8;
- uint64_t wgt1:8;
- uint64_t wgt2:8;
- uint64_t wgt3:8;
- uint64_t wgt4:8;
- uint64_t wgt5:8;
- uint64_t wgt6:8;
- uint64_t wgt7:8;
- #endif
- } s;
- };
- union cvmx_ipd_sub_port_bp_page_cnt {
- uint64_t u64;
- struct cvmx_ipd_sub_port_bp_page_cnt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_31_63:33;
- uint64_t port:6;
- uint64_t page_cnt:25;
- #else
- uint64_t page_cnt:25;
- uint64_t port:6;
- uint64_t reserved_31_63:33;
- #endif
- } s;
- };
- union cvmx_ipd_sub_port_fcs {
- uint64_t u64;
- struct cvmx_ipd_sub_port_fcs_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_40_63:24;
- uint64_t port_bit2:4;
- uint64_t reserved_32_35:4;
- uint64_t port_bit:32;
- #else
- uint64_t port_bit:32;
- uint64_t reserved_32_35:4;
- uint64_t port_bit2:4;
- uint64_t reserved_40_63:24;
- #endif
- } s;
- struct cvmx_ipd_sub_port_fcs_cn30xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_3_63:61;
- uint64_t port_bit:3;
- #else
- uint64_t port_bit:3;
- uint64_t reserved_3_63:61;
- #endif
- } cn30xx;
- struct cvmx_ipd_sub_port_fcs_cn38xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t port_bit:32;
- #else
- uint64_t port_bit:32;
- uint64_t reserved_32_63:32;
- #endif
- } cn38xx;
- };
- union cvmx_ipd_sub_port_qos_cnt {
- uint64_t u64;
- struct cvmx_ipd_sub_port_qos_cnt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_41_63:23;
- uint64_t port_qos:9;
- uint64_t cnt:32;
- #else
- uint64_t cnt:32;
- uint64_t port_qos:9;
- uint64_t reserved_41_63:23;
- #endif
- } s;
- };
- union cvmx_ipd_wqe_fpa_queue {
- uint64_t u64;
- struct cvmx_ipd_wqe_fpa_queue_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_3_63:61;
- uint64_t wqe_pool:3;
- #else
- uint64_t wqe_pool:3;
- uint64_t reserved_3_63:61;
- #endif
- } s;
- };
- union cvmx_ipd_wqe_ptr_valid {
- uint64_t u64;
- struct cvmx_ipd_wqe_ptr_valid_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_29_63:35;
- uint64_t ptr:29;
- #else
- uint64_t ptr:29;
- uint64_t reserved_29_63:35;
- #endif
- } s;
- };
- #endif
|