cvmx-ipd-defs.h 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: [email protected]
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_IPD_DEFS_H__
  28. #define __CVMX_IPD_DEFS_H__
  29. #define CVMX_IPD_1ST_MBUFF_SKIP (CVMX_ADD_IO_SEG(0x00014F0000000000ull))
  30. #define CVMX_IPD_1st_NEXT_PTR_BACK (CVMX_ADD_IO_SEG(0x00014F0000000150ull))
  31. #define CVMX_IPD_2nd_NEXT_PTR_BACK (CVMX_ADD_IO_SEG(0x00014F0000000158ull))
  32. #define CVMX_IPD_BIST_STATUS (CVMX_ADD_IO_SEG(0x00014F00000007F8ull))
  33. #define CVMX_IPD_BPIDX_MBUF_TH(offset) (CVMX_ADD_IO_SEG(0x00014F0000002000ull) + ((offset) & 63) * 8)
  34. #define CVMX_IPD_BPID_BP_COUNTERX(offset) (CVMX_ADD_IO_SEG(0x00014F0000003000ull) + ((offset) & 63) * 8)
  35. #define CVMX_IPD_BP_PRT_RED_END (CVMX_ADD_IO_SEG(0x00014F0000000328ull))
  36. #define CVMX_IPD_CLK_COUNT (CVMX_ADD_IO_SEG(0x00014F0000000338ull))
  37. #define CVMX_IPD_CREDITS (CVMX_ADD_IO_SEG(0x00014F0000004410ull))
  38. #define CVMX_IPD_CTL_STATUS (CVMX_ADD_IO_SEG(0x00014F0000000018ull))
  39. #define CVMX_IPD_ECC_CTL (CVMX_ADD_IO_SEG(0x00014F0000004408ull))
  40. #define CVMX_IPD_FREE_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000780ull))
  41. #define CVMX_IPD_FREE_PTR_VALUE (CVMX_ADD_IO_SEG(0x00014F0000000788ull))
  42. #define CVMX_IPD_HOLD_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000790ull))
  43. #define CVMX_IPD_INT_ENB (CVMX_ADD_IO_SEG(0x00014F0000000160ull))
  44. #define CVMX_IPD_INT_SUM (CVMX_ADD_IO_SEG(0x00014F0000000168ull))
  45. #define CVMX_IPD_NEXT_PKT_PTR (CVMX_ADD_IO_SEG(0x00014F00000007A0ull))
  46. #define CVMX_IPD_NEXT_WQE_PTR (CVMX_ADD_IO_SEG(0x00014F00000007A8ull))
  47. #define CVMX_IPD_NOT_1ST_MBUFF_SKIP (CVMX_ADD_IO_SEG(0x00014F0000000008ull))
  48. #define CVMX_IPD_ON_BP_DROP_PKTX(block_id) (CVMX_ADD_IO_SEG(0x00014F0000004100ull))
  49. #define CVMX_IPD_PACKET_MBUFF_SIZE (CVMX_ADD_IO_SEG(0x00014F0000000010ull))
  50. #define CVMX_IPD_PKT_ERR (CVMX_ADD_IO_SEG(0x00014F00000003F0ull))
  51. #define CVMX_IPD_PKT_PTR_VALID (CVMX_ADD_IO_SEG(0x00014F0000000358ull))
  52. #define CVMX_IPD_PORTX_BP_PAGE_CNT(offset) (CVMX_ADD_IO_SEG(0x00014F0000000028ull) + ((offset) & 63) * 8)
  53. #define CVMX_IPD_PORTX_BP_PAGE_CNT2(offset) (CVMX_ADD_IO_SEG(0x00014F0000000368ull) + ((offset) & 63) * 8 - 8*36)
  54. #define CVMX_IPD_PORTX_BP_PAGE_CNT3(offset) (CVMX_ADD_IO_SEG(0x00014F00000003D0ull) + ((offset) & 63) * 8 - 8*40)
  55. #define CVMX_IPD_PORT_BP_COUNTERS2_PAIRX(offset) (CVMX_ADD_IO_SEG(0x00014F0000000388ull) + ((offset) & 63) * 8 - 8*36)
  56. #define CVMX_IPD_PORT_BP_COUNTERS3_PAIRX(offset) (CVMX_ADD_IO_SEG(0x00014F00000003B0ull) + ((offset) & 63) * 8 - 8*40)
  57. #define CVMX_IPD_PORT_BP_COUNTERS4_PAIRX(offset) (CVMX_ADD_IO_SEG(0x00014F0000000410ull) + ((offset) & 63) * 8 - 8*44)
  58. #define CVMX_IPD_PORT_BP_COUNTERS_PAIRX(offset) (CVMX_ADD_IO_SEG(0x00014F00000001B8ull) + ((offset) & 63) * 8)
  59. #define CVMX_IPD_PORT_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000798ull))
  60. #define CVMX_IPD_PORT_QOS_INTX(offset) (CVMX_ADD_IO_SEG(0x00014F0000000808ull) + ((offset) & 7) * 8)
  61. #define CVMX_IPD_PORT_QOS_INT_ENBX(offset) (CVMX_ADD_IO_SEG(0x00014F0000000848ull) + ((offset) & 7) * 8)
  62. #define CVMX_IPD_PORT_QOS_X_CNT(offset) (CVMX_ADD_IO_SEG(0x00014F0000000888ull) + ((offset) & 511) * 8)
  63. #define CVMX_IPD_PORT_SOPX(block_id) (CVMX_ADD_IO_SEG(0x00014F0000004400ull))
  64. #define CVMX_IPD_PRC_HOLD_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000348ull))
  65. #define CVMX_IPD_PRC_PORT_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000350ull))
  66. #define CVMX_IPD_PTR_COUNT (CVMX_ADD_IO_SEG(0x00014F0000000320ull))
  67. #define CVMX_IPD_PWP_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000340ull))
  68. #define CVMX_IPD_QOS0_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(0)
  69. #define CVMX_IPD_QOS1_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(1)
  70. #define CVMX_IPD_QOS2_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(2)
  71. #define CVMX_IPD_QOS3_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(3)
  72. #define CVMX_IPD_QOS4_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(4)
  73. #define CVMX_IPD_QOS5_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(5)
  74. #define CVMX_IPD_QOS6_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(6)
  75. #define CVMX_IPD_QOS7_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(7)
  76. #define CVMX_IPD_QOSX_RED_MARKS(offset) (CVMX_ADD_IO_SEG(0x00014F0000000178ull) + ((offset) & 7) * 8)
  77. #define CVMX_IPD_QUE0_FREE_PAGE_CNT (CVMX_ADD_IO_SEG(0x00014F0000000330ull))
  78. #define CVMX_IPD_RED_BPID_ENABLEX(block_id) (CVMX_ADD_IO_SEG(0x00014F0000004200ull))
  79. #define CVMX_IPD_RED_DELAY (CVMX_ADD_IO_SEG(0x00014F0000004300ull))
  80. #define CVMX_IPD_RED_PORT_ENABLE (CVMX_ADD_IO_SEG(0x00014F00000002D8ull))
  81. #define CVMX_IPD_RED_PORT_ENABLE2 (CVMX_ADD_IO_SEG(0x00014F00000003A8ull))
  82. #define CVMX_IPD_RED_QUE0_PARAM CVMX_IPD_RED_QUEX_PARAM(0)
  83. #define CVMX_IPD_RED_QUE1_PARAM CVMX_IPD_RED_QUEX_PARAM(1)
  84. #define CVMX_IPD_RED_QUE2_PARAM CVMX_IPD_RED_QUEX_PARAM(2)
  85. #define CVMX_IPD_RED_QUE3_PARAM CVMX_IPD_RED_QUEX_PARAM(3)
  86. #define CVMX_IPD_RED_QUE4_PARAM CVMX_IPD_RED_QUEX_PARAM(4)
  87. #define CVMX_IPD_RED_QUE5_PARAM CVMX_IPD_RED_QUEX_PARAM(5)
  88. #define CVMX_IPD_RED_QUE6_PARAM CVMX_IPD_RED_QUEX_PARAM(6)
  89. #define CVMX_IPD_RED_QUE7_PARAM CVMX_IPD_RED_QUEX_PARAM(7)
  90. #define CVMX_IPD_RED_QUEX_PARAM(offset) (CVMX_ADD_IO_SEG(0x00014F00000002E0ull) + ((offset) & 7) * 8)
  91. #define CVMX_IPD_REQ_WGT (CVMX_ADD_IO_SEG(0x00014F0000004418ull))
  92. #define CVMX_IPD_SUB_PORT_BP_PAGE_CNT (CVMX_ADD_IO_SEG(0x00014F0000000148ull))
  93. #define CVMX_IPD_SUB_PORT_FCS (CVMX_ADD_IO_SEG(0x00014F0000000170ull))
  94. #define CVMX_IPD_SUB_PORT_QOS_CNT (CVMX_ADD_IO_SEG(0x00014F0000000800ull))
  95. #define CVMX_IPD_WQE_FPA_QUEUE (CVMX_ADD_IO_SEG(0x00014F0000000020ull))
  96. #define CVMX_IPD_WQE_PTR_VALID (CVMX_ADD_IO_SEG(0x00014F0000000360ull))
  97. union cvmx_ipd_1st_mbuff_skip {
  98. uint64_t u64;
  99. struct cvmx_ipd_1st_mbuff_skip_s {
  100. #ifdef __BIG_ENDIAN_BITFIELD
  101. uint64_t reserved_6_63:58;
  102. uint64_t skip_sz:6;
  103. #else
  104. uint64_t skip_sz:6;
  105. uint64_t reserved_6_63:58;
  106. #endif
  107. } s;
  108. };
  109. union cvmx_ipd_1st_next_ptr_back {
  110. uint64_t u64;
  111. struct cvmx_ipd_1st_next_ptr_back_s {
  112. #ifdef __BIG_ENDIAN_BITFIELD
  113. uint64_t reserved_4_63:60;
  114. uint64_t back:4;
  115. #else
  116. uint64_t back:4;
  117. uint64_t reserved_4_63:60;
  118. #endif
  119. } s;
  120. };
  121. union cvmx_ipd_2nd_next_ptr_back {
  122. uint64_t u64;
  123. struct cvmx_ipd_2nd_next_ptr_back_s {
  124. #ifdef __BIG_ENDIAN_BITFIELD
  125. uint64_t reserved_4_63:60;
  126. uint64_t back:4;
  127. #else
  128. uint64_t back:4;
  129. uint64_t reserved_4_63:60;
  130. #endif
  131. } s;
  132. };
  133. union cvmx_ipd_bist_status {
  134. uint64_t u64;
  135. struct cvmx_ipd_bist_status_s {
  136. #ifdef __BIG_ENDIAN_BITFIELD
  137. uint64_t reserved_23_63:41;
  138. uint64_t iiwo1:1;
  139. uint64_t iiwo0:1;
  140. uint64_t iio1:1;
  141. uint64_t iio0:1;
  142. uint64_t pbm4:1;
  143. uint64_t csr_mem:1;
  144. uint64_t csr_ncmd:1;
  145. uint64_t pwq_wqed:1;
  146. uint64_t pwq_wp1:1;
  147. uint64_t pwq_pow:1;
  148. uint64_t ipq_pbe1:1;
  149. uint64_t ipq_pbe0:1;
  150. uint64_t pbm3:1;
  151. uint64_t pbm2:1;
  152. uint64_t pbm1:1;
  153. uint64_t pbm0:1;
  154. uint64_t pbm_word:1;
  155. uint64_t pwq1:1;
  156. uint64_t pwq0:1;
  157. uint64_t prc_off:1;
  158. uint64_t ipd_old:1;
  159. uint64_t ipd_new:1;
  160. uint64_t pwp:1;
  161. #else
  162. uint64_t pwp:1;
  163. uint64_t ipd_new:1;
  164. uint64_t ipd_old:1;
  165. uint64_t prc_off:1;
  166. uint64_t pwq0:1;
  167. uint64_t pwq1:1;
  168. uint64_t pbm_word:1;
  169. uint64_t pbm0:1;
  170. uint64_t pbm1:1;
  171. uint64_t pbm2:1;
  172. uint64_t pbm3:1;
  173. uint64_t ipq_pbe0:1;
  174. uint64_t ipq_pbe1:1;
  175. uint64_t pwq_pow:1;
  176. uint64_t pwq_wp1:1;
  177. uint64_t pwq_wqed:1;
  178. uint64_t csr_ncmd:1;
  179. uint64_t csr_mem:1;
  180. uint64_t pbm4:1;
  181. uint64_t iio0:1;
  182. uint64_t iio1:1;
  183. uint64_t iiwo0:1;
  184. uint64_t iiwo1:1;
  185. uint64_t reserved_23_63:41;
  186. #endif
  187. } s;
  188. struct cvmx_ipd_bist_status_cn30xx {
  189. #ifdef __BIG_ENDIAN_BITFIELD
  190. uint64_t reserved_16_63:48;
  191. uint64_t pwq_wqed:1;
  192. uint64_t pwq_wp1:1;
  193. uint64_t pwq_pow:1;
  194. uint64_t ipq_pbe1:1;
  195. uint64_t ipq_pbe0:1;
  196. uint64_t pbm3:1;
  197. uint64_t pbm2:1;
  198. uint64_t pbm1:1;
  199. uint64_t pbm0:1;
  200. uint64_t pbm_word:1;
  201. uint64_t pwq1:1;
  202. uint64_t pwq0:1;
  203. uint64_t prc_off:1;
  204. uint64_t ipd_old:1;
  205. uint64_t ipd_new:1;
  206. uint64_t pwp:1;
  207. #else
  208. uint64_t pwp:1;
  209. uint64_t ipd_new:1;
  210. uint64_t ipd_old:1;
  211. uint64_t prc_off:1;
  212. uint64_t pwq0:1;
  213. uint64_t pwq1:1;
  214. uint64_t pbm_word:1;
  215. uint64_t pbm0:1;
  216. uint64_t pbm1:1;
  217. uint64_t pbm2:1;
  218. uint64_t pbm3:1;
  219. uint64_t ipq_pbe0:1;
  220. uint64_t ipq_pbe1:1;
  221. uint64_t pwq_pow:1;
  222. uint64_t pwq_wp1:1;
  223. uint64_t pwq_wqed:1;
  224. uint64_t reserved_16_63:48;
  225. #endif
  226. } cn30xx;
  227. struct cvmx_ipd_bist_status_cn52xx {
  228. #ifdef __BIG_ENDIAN_BITFIELD
  229. uint64_t reserved_18_63:46;
  230. uint64_t csr_mem:1;
  231. uint64_t csr_ncmd:1;
  232. uint64_t pwq_wqed:1;
  233. uint64_t pwq_wp1:1;
  234. uint64_t pwq_pow:1;
  235. uint64_t ipq_pbe1:1;
  236. uint64_t ipq_pbe0:1;
  237. uint64_t pbm3:1;
  238. uint64_t pbm2:1;
  239. uint64_t pbm1:1;
  240. uint64_t pbm0:1;
  241. uint64_t pbm_word:1;
  242. uint64_t pwq1:1;
  243. uint64_t pwq0:1;
  244. uint64_t prc_off:1;
  245. uint64_t ipd_old:1;
  246. uint64_t ipd_new:1;
  247. uint64_t pwp:1;
  248. #else
  249. uint64_t pwp:1;
  250. uint64_t ipd_new:1;
  251. uint64_t ipd_old:1;
  252. uint64_t prc_off:1;
  253. uint64_t pwq0:1;
  254. uint64_t pwq1:1;
  255. uint64_t pbm_word:1;
  256. uint64_t pbm0:1;
  257. uint64_t pbm1:1;
  258. uint64_t pbm2:1;
  259. uint64_t pbm3:1;
  260. uint64_t ipq_pbe0:1;
  261. uint64_t ipq_pbe1:1;
  262. uint64_t pwq_pow:1;
  263. uint64_t pwq_wp1:1;
  264. uint64_t pwq_wqed:1;
  265. uint64_t csr_ncmd:1;
  266. uint64_t csr_mem:1;
  267. uint64_t reserved_18_63:46;
  268. #endif
  269. } cn52xx;
  270. };
  271. union cvmx_ipd_bp_prt_red_end {
  272. uint64_t u64;
  273. struct cvmx_ipd_bp_prt_red_end_s {
  274. #ifdef __BIG_ENDIAN_BITFIELD
  275. uint64_t reserved_48_63:16;
  276. uint64_t prt_enb:48;
  277. #else
  278. uint64_t prt_enb:48;
  279. uint64_t reserved_48_63:16;
  280. #endif
  281. } s;
  282. struct cvmx_ipd_bp_prt_red_end_cn30xx {
  283. #ifdef __BIG_ENDIAN_BITFIELD
  284. uint64_t reserved_36_63:28;
  285. uint64_t prt_enb:36;
  286. #else
  287. uint64_t prt_enb:36;
  288. uint64_t reserved_36_63:28;
  289. #endif
  290. } cn30xx;
  291. struct cvmx_ipd_bp_prt_red_end_cn52xx {
  292. #ifdef __BIG_ENDIAN_BITFIELD
  293. uint64_t reserved_40_63:24;
  294. uint64_t prt_enb:40;
  295. #else
  296. uint64_t prt_enb:40;
  297. uint64_t reserved_40_63:24;
  298. #endif
  299. } cn52xx;
  300. struct cvmx_ipd_bp_prt_red_end_cn63xx {
  301. #ifdef __BIG_ENDIAN_BITFIELD
  302. uint64_t reserved_44_63:20;
  303. uint64_t prt_enb:44;
  304. #else
  305. uint64_t prt_enb:44;
  306. uint64_t reserved_44_63:20;
  307. #endif
  308. } cn63xx;
  309. };
  310. union cvmx_ipd_bpidx_mbuf_th {
  311. uint64_t u64;
  312. struct cvmx_ipd_bpidx_mbuf_th_s {
  313. #ifdef __BIG_ENDIAN_BITFIELD
  314. uint64_t reserved_18_63:46;
  315. uint64_t bp_enb:1;
  316. uint64_t page_cnt:17;
  317. #else
  318. uint64_t page_cnt:17;
  319. uint64_t bp_enb:1;
  320. uint64_t reserved_18_63:46;
  321. #endif
  322. } s;
  323. };
  324. union cvmx_ipd_bpid_bp_counterx {
  325. uint64_t u64;
  326. struct cvmx_ipd_bpid_bp_counterx_s {
  327. #ifdef __BIG_ENDIAN_BITFIELD
  328. uint64_t reserved_25_63:39;
  329. uint64_t cnt_val:25;
  330. #else
  331. uint64_t cnt_val:25;
  332. uint64_t reserved_25_63:39;
  333. #endif
  334. } s;
  335. };
  336. union cvmx_ipd_clk_count {
  337. uint64_t u64;
  338. struct cvmx_ipd_clk_count_s {
  339. #ifdef __BIG_ENDIAN_BITFIELD
  340. uint64_t clk_cnt:64;
  341. #else
  342. uint64_t clk_cnt:64;
  343. #endif
  344. } s;
  345. };
  346. union cvmx_ipd_credits {
  347. uint64_t u64;
  348. struct cvmx_ipd_credits_s {
  349. #ifdef __BIG_ENDIAN_BITFIELD
  350. uint64_t reserved_16_63:48;
  351. uint64_t iob_wrc:8;
  352. uint64_t iob_wr:8;
  353. #else
  354. uint64_t iob_wr:8;
  355. uint64_t iob_wrc:8;
  356. uint64_t reserved_16_63:48;
  357. #endif
  358. } s;
  359. };
  360. union cvmx_ipd_ctl_status {
  361. uint64_t u64;
  362. struct cvmx_ipd_ctl_status_s {
  363. #ifdef __BIG_ENDIAN_BITFIELD
  364. uint64_t reserved_18_63:46;
  365. uint64_t use_sop:1;
  366. uint64_t rst_done:1;
  367. uint64_t clken:1;
  368. uint64_t no_wptr:1;
  369. uint64_t pq_apkt:1;
  370. uint64_t pq_nabuf:1;
  371. uint64_t ipd_full:1;
  372. uint64_t pkt_off:1;
  373. uint64_t len_m8:1;
  374. uint64_t reset:1;
  375. uint64_t addpkt:1;
  376. uint64_t naddbuf:1;
  377. uint64_t pkt_lend:1;
  378. uint64_t wqe_lend:1;
  379. uint64_t pbp_en:1;
  380. uint64_t opc_mode:2;
  381. uint64_t ipd_en:1;
  382. #else
  383. uint64_t ipd_en:1;
  384. uint64_t opc_mode:2;
  385. uint64_t pbp_en:1;
  386. uint64_t wqe_lend:1;
  387. uint64_t pkt_lend:1;
  388. uint64_t naddbuf:1;
  389. uint64_t addpkt:1;
  390. uint64_t reset:1;
  391. uint64_t len_m8:1;
  392. uint64_t pkt_off:1;
  393. uint64_t ipd_full:1;
  394. uint64_t pq_nabuf:1;
  395. uint64_t pq_apkt:1;
  396. uint64_t no_wptr:1;
  397. uint64_t clken:1;
  398. uint64_t rst_done:1;
  399. uint64_t use_sop:1;
  400. uint64_t reserved_18_63:46;
  401. #endif
  402. } s;
  403. struct cvmx_ipd_ctl_status_cn30xx {
  404. #ifdef __BIG_ENDIAN_BITFIELD
  405. uint64_t reserved_10_63:54;
  406. uint64_t len_m8:1;
  407. uint64_t reset:1;
  408. uint64_t addpkt:1;
  409. uint64_t naddbuf:1;
  410. uint64_t pkt_lend:1;
  411. uint64_t wqe_lend:1;
  412. uint64_t pbp_en:1;
  413. uint64_t opc_mode:2;
  414. uint64_t ipd_en:1;
  415. #else
  416. uint64_t ipd_en:1;
  417. uint64_t opc_mode:2;
  418. uint64_t pbp_en:1;
  419. uint64_t wqe_lend:1;
  420. uint64_t pkt_lend:1;
  421. uint64_t naddbuf:1;
  422. uint64_t addpkt:1;
  423. uint64_t reset:1;
  424. uint64_t len_m8:1;
  425. uint64_t reserved_10_63:54;
  426. #endif
  427. } cn30xx;
  428. struct cvmx_ipd_ctl_status_cn38xxp2 {
  429. #ifdef __BIG_ENDIAN_BITFIELD
  430. uint64_t reserved_9_63:55;
  431. uint64_t reset:1;
  432. uint64_t addpkt:1;
  433. uint64_t naddbuf:1;
  434. uint64_t pkt_lend:1;
  435. uint64_t wqe_lend:1;
  436. uint64_t pbp_en:1;
  437. uint64_t opc_mode:2;
  438. uint64_t ipd_en:1;
  439. #else
  440. uint64_t ipd_en:1;
  441. uint64_t opc_mode:2;
  442. uint64_t pbp_en:1;
  443. uint64_t wqe_lend:1;
  444. uint64_t pkt_lend:1;
  445. uint64_t naddbuf:1;
  446. uint64_t addpkt:1;
  447. uint64_t reset:1;
  448. uint64_t reserved_9_63:55;
  449. #endif
  450. } cn38xxp2;
  451. struct cvmx_ipd_ctl_status_cn50xx {
  452. #ifdef __BIG_ENDIAN_BITFIELD
  453. uint64_t reserved_15_63:49;
  454. uint64_t no_wptr:1;
  455. uint64_t pq_apkt:1;
  456. uint64_t pq_nabuf:1;
  457. uint64_t ipd_full:1;
  458. uint64_t pkt_off:1;
  459. uint64_t len_m8:1;
  460. uint64_t reset:1;
  461. uint64_t addpkt:1;
  462. uint64_t naddbuf:1;
  463. uint64_t pkt_lend:1;
  464. uint64_t wqe_lend:1;
  465. uint64_t pbp_en:1;
  466. uint64_t opc_mode:2;
  467. uint64_t ipd_en:1;
  468. #else
  469. uint64_t ipd_en:1;
  470. uint64_t opc_mode:2;
  471. uint64_t pbp_en:1;
  472. uint64_t wqe_lend:1;
  473. uint64_t pkt_lend:1;
  474. uint64_t naddbuf:1;
  475. uint64_t addpkt:1;
  476. uint64_t reset:1;
  477. uint64_t len_m8:1;
  478. uint64_t pkt_off:1;
  479. uint64_t ipd_full:1;
  480. uint64_t pq_nabuf:1;
  481. uint64_t pq_apkt:1;
  482. uint64_t no_wptr:1;
  483. uint64_t reserved_15_63:49;
  484. #endif
  485. } cn50xx;
  486. struct cvmx_ipd_ctl_status_cn58xx {
  487. #ifdef __BIG_ENDIAN_BITFIELD
  488. uint64_t reserved_12_63:52;
  489. uint64_t ipd_full:1;
  490. uint64_t pkt_off:1;
  491. uint64_t len_m8:1;
  492. uint64_t reset:1;
  493. uint64_t addpkt:1;
  494. uint64_t naddbuf:1;
  495. uint64_t pkt_lend:1;
  496. uint64_t wqe_lend:1;
  497. uint64_t pbp_en:1;
  498. uint64_t opc_mode:2;
  499. uint64_t ipd_en:1;
  500. #else
  501. uint64_t ipd_en:1;
  502. uint64_t opc_mode:2;
  503. uint64_t pbp_en:1;
  504. uint64_t wqe_lend:1;
  505. uint64_t pkt_lend:1;
  506. uint64_t naddbuf:1;
  507. uint64_t addpkt:1;
  508. uint64_t reset:1;
  509. uint64_t len_m8:1;
  510. uint64_t pkt_off:1;
  511. uint64_t ipd_full:1;
  512. uint64_t reserved_12_63:52;
  513. #endif
  514. } cn58xx;
  515. struct cvmx_ipd_ctl_status_cn63xxp1 {
  516. #ifdef __BIG_ENDIAN_BITFIELD
  517. uint64_t reserved_16_63:48;
  518. uint64_t clken:1;
  519. uint64_t no_wptr:1;
  520. uint64_t pq_apkt:1;
  521. uint64_t pq_nabuf:1;
  522. uint64_t ipd_full:1;
  523. uint64_t pkt_off:1;
  524. uint64_t len_m8:1;
  525. uint64_t reset:1;
  526. uint64_t addpkt:1;
  527. uint64_t naddbuf:1;
  528. uint64_t pkt_lend:1;
  529. uint64_t wqe_lend:1;
  530. uint64_t pbp_en:1;
  531. uint64_t opc_mode:2;
  532. uint64_t ipd_en:1;
  533. #else
  534. uint64_t ipd_en:1;
  535. uint64_t opc_mode:2;
  536. uint64_t pbp_en:1;
  537. uint64_t wqe_lend:1;
  538. uint64_t pkt_lend:1;
  539. uint64_t naddbuf:1;
  540. uint64_t addpkt:1;
  541. uint64_t reset:1;
  542. uint64_t len_m8:1;
  543. uint64_t pkt_off:1;
  544. uint64_t ipd_full:1;
  545. uint64_t pq_nabuf:1;
  546. uint64_t pq_apkt:1;
  547. uint64_t no_wptr:1;
  548. uint64_t clken:1;
  549. uint64_t reserved_16_63:48;
  550. #endif
  551. } cn63xxp1;
  552. };
  553. union cvmx_ipd_ecc_ctl {
  554. uint64_t u64;
  555. struct cvmx_ipd_ecc_ctl_s {
  556. #ifdef __BIG_ENDIAN_BITFIELD
  557. uint64_t reserved_8_63:56;
  558. uint64_t pm3_syn:2;
  559. uint64_t pm2_syn:2;
  560. uint64_t pm1_syn:2;
  561. uint64_t pm0_syn:2;
  562. #else
  563. uint64_t pm0_syn:2;
  564. uint64_t pm1_syn:2;
  565. uint64_t pm2_syn:2;
  566. uint64_t pm3_syn:2;
  567. uint64_t reserved_8_63:56;
  568. #endif
  569. } s;
  570. };
  571. union cvmx_ipd_free_ptr_fifo_ctl {
  572. uint64_t u64;
  573. struct cvmx_ipd_free_ptr_fifo_ctl_s {
  574. #ifdef __BIG_ENDIAN_BITFIELD
  575. uint64_t reserved_32_63:32;
  576. uint64_t max_cnts:7;
  577. uint64_t wraddr:8;
  578. uint64_t praddr:8;
  579. uint64_t cena:1;
  580. uint64_t raddr:8;
  581. #else
  582. uint64_t raddr:8;
  583. uint64_t cena:1;
  584. uint64_t praddr:8;
  585. uint64_t wraddr:8;
  586. uint64_t max_cnts:7;
  587. uint64_t reserved_32_63:32;
  588. #endif
  589. } s;
  590. };
  591. union cvmx_ipd_free_ptr_value {
  592. uint64_t u64;
  593. struct cvmx_ipd_free_ptr_value_s {
  594. #ifdef __BIG_ENDIAN_BITFIELD
  595. uint64_t reserved_33_63:31;
  596. uint64_t ptr:33;
  597. #else
  598. uint64_t ptr:33;
  599. uint64_t reserved_33_63:31;
  600. #endif
  601. } s;
  602. };
  603. union cvmx_ipd_hold_ptr_fifo_ctl {
  604. uint64_t u64;
  605. struct cvmx_ipd_hold_ptr_fifo_ctl_s {
  606. #ifdef __BIG_ENDIAN_BITFIELD
  607. uint64_t reserved_43_63:21;
  608. uint64_t ptr:33;
  609. uint64_t max_pkt:3;
  610. uint64_t praddr:3;
  611. uint64_t cena:1;
  612. uint64_t raddr:3;
  613. #else
  614. uint64_t raddr:3;
  615. uint64_t cena:1;
  616. uint64_t praddr:3;
  617. uint64_t max_pkt:3;
  618. uint64_t ptr:33;
  619. uint64_t reserved_43_63:21;
  620. #endif
  621. } s;
  622. };
  623. union cvmx_ipd_int_enb {
  624. uint64_t u64;
  625. struct cvmx_ipd_int_enb_s {
  626. #ifdef __BIG_ENDIAN_BITFIELD
  627. uint64_t reserved_23_63:41;
  628. uint64_t pw3_dbe:1;
  629. uint64_t pw3_sbe:1;
  630. uint64_t pw2_dbe:1;
  631. uint64_t pw2_sbe:1;
  632. uint64_t pw1_dbe:1;
  633. uint64_t pw1_sbe:1;
  634. uint64_t pw0_dbe:1;
  635. uint64_t pw0_sbe:1;
  636. uint64_t dat:1;
  637. uint64_t eop:1;
  638. uint64_t sop:1;
  639. uint64_t pq_sub:1;
  640. uint64_t pq_add:1;
  641. uint64_t bc_ovr:1;
  642. uint64_t d_coll:1;
  643. uint64_t c_coll:1;
  644. uint64_t cc_ovr:1;
  645. uint64_t dc_ovr:1;
  646. uint64_t bp_sub:1;
  647. uint64_t prc_par3:1;
  648. uint64_t prc_par2:1;
  649. uint64_t prc_par1:1;
  650. uint64_t prc_par0:1;
  651. #else
  652. uint64_t prc_par0:1;
  653. uint64_t prc_par1:1;
  654. uint64_t prc_par2:1;
  655. uint64_t prc_par3:1;
  656. uint64_t bp_sub:1;
  657. uint64_t dc_ovr:1;
  658. uint64_t cc_ovr:1;
  659. uint64_t c_coll:1;
  660. uint64_t d_coll:1;
  661. uint64_t bc_ovr:1;
  662. uint64_t pq_add:1;
  663. uint64_t pq_sub:1;
  664. uint64_t sop:1;
  665. uint64_t eop:1;
  666. uint64_t dat:1;
  667. uint64_t pw0_sbe:1;
  668. uint64_t pw0_dbe:1;
  669. uint64_t pw1_sbe:1;
  670. uint64_t pw1_dbe:1;
  671. uint64_t pw2_sbe:1;
  672. uint64_t pw2_dbe:1;
  673. uint64_t pw3_sbe:1;
  674. uint64_t pw3_dbe:1;
  675. uint64_t reserved_23_63:41;
  676. #endif
  677. } s;
  678. struct cvmx_ipd_int_enb_cn30xx {
  679. #ifdef __BIG_ENDIAN_BITFIELD
  680. uint64_t reserved_5_63:59;
  681. uint64_t bp_sub:1;
  682. uint64_t prc_par3:1;
  683. uint64_t prc_par2:1;
  684. uint64_t prc_par1:1;
  685. uint64_t prc_par0:1;
  686. #else
  687. uint64_t prc_par0:1;
  688. uint64_t prc_par1:1;
  689. uint64_t prc_par2:1;
  690. uint64_t prc_par3:1;
  691. uint64_t bp_sub:1;
  692. uint64_t reserved_5_63:59;
  693. #endif
  694. } cn30xx;
  695. struct cvmx_ipd_int_enb_cn38xx {
  696. #ifdef __BIG_ENDIAN_BITFIELD
  697. uint64_t reserved_10_63:54;
  698. uint64_t bc_ovr:1;
  699. uint64_t d_coll:1;
  700. uint64_t c_coll:1;
  701. uint64_t cc_ovr:1;
  702. uint64_t dc_ovr:1;
  703. uint64_t bp_sub:1;
  704. uint64_t prc_par3:1;
  705. uint64_t prc_par2:1;
  706. uint64_t prc_par1:1;
  707. uint64_t prc_par0:1;
  708. #else
  709. uint64_t prc_par0:1;
  710. uint64_t prc_par1:1;
  711. uint64_t prc_par2:1;
  712. uint64_t prc_par3:1;
  713. uint64_t bp_sub:1;
  714. uint64_t dc_ovr:1;
  715. uint64_t cc_ovr:1;
  716. uint64_t c_coll:1;
  717. uint64_t d_coll:1;
  718. uint64_t bc_ovr:1;
  719. uint64_t reserved_10_63:54;
  720. #endif
  721. } cn38xx;
  722. struct cvmx_ipd_int_enb_cn52xx {
  723. #ifdef __BIG_ENDIAN_BITFIELD
  724. uint64_t reserved_12_63:52;
  725. uint64_t pq_sub:1;
  726. uint64_t pq_add:1;
  727. uint64_t bc_ovr:1;
  728. uint64_t d_coll:1;
  729. uint64_t c_coll:1;
  730. uint64_t cc_ovr:1;
  731. uint64_t dc_ovr:1;
  732. uint64_t bp_sub:1;
  733. uint64_t prc_par3:1;
  734. uint64_t prc_par2:1;
  735. uint64_t prc_par1:1;
  736. uint64_t prc_par0:1;
  737. #else
  738. uint64_t prc_par0:1;
  739. uint64_t prc_par1:1;
  740. uint64_t prc_par2:1;
  741. uint64_t prc_par3:1;
  742. uint64_t bp_sub:1;
  743. uint64_t dc_ovr:1;
  744. uint64_t cc_ovr:1;
  745. uint64_t c_coll:1;
  746. uint64_t d_coll:1;
  747. uint64_t bc_ovr:1;
  748. uint64_t pq_add:1;
  749. uint64_t pq_sub:1;
  750. uint64_t reserved_12_63:52;
  751. #endif
  752. } cn52xx;
  753. };
  754. union cvmx_ipd_int_sum {
  755. uint64_t u64;
  756. struct cvmx_ipd_int_sum_s {
  757. #ifdef __BIG_ENDIAN_BITFIELD
  758. uint64_t reserved_23_63:41;
  759. uint64_t pw3_dbe:1;
  760. uint64_t pw3_sbe:1;
  761. uint64_t pw2_dbe:1;
  762. uint64_t pw2_sbe:1;
  763. uint64_t pw1_dbe:1;
  764. uint64_t pw1_sbe:1;
  765. uint64_t pw0_dbe:1;
  766. uint64_t pw0_sbe:1;
  767. uint64_t dat:1;
  768. uint64_t eop:1;
  769. uint64_t sop:1;
  770. uint64_t pq_sub:1;
  771. uint64_t pq_add:1;
  772. uint64_t bc_ovr:1;
  773. uint64_t d_coll:1;
  774. uint64_t c_coll:1;
  775. uint64_t cc_ovr:1;
  776. uint64_t dc_ovr:1;
  777. uint64_t bp_sub:1;
  778. uint64_t prc_par3:1;
  779. uint64_t prc_par2:1;
  780. uint64_t prc_par1:1;
  781. uint64_t prc_par0:1;
  782. #else
  783. uint64_t prc_par0:1;
  784. uint64_t prc_par1:1;
  785. uint64_t prc_par2:1;
  786. uint64_t prc_par3:1;
  787. uint64_t bp_sub:1;
  788. uint64_t dc_ovr:1;
  789. uint64_t cc_ovr:1;
  790. uint64_t c_coll:1;
  791. uint64_t d_coll:1;
  792. uint64_t bc_ovr:1;
  793. uint64_t pq_add:1;
  794. uint64_t pq_sub:1;
  795. uint64_t sop:1;
  796. uint64_t eop:1;
  797. uint64_t dat:1;
  798. uint64_t pw0_sbe:1;
  799. uint64_t pw0_dbe:1;
  800. uint64_t pw1_sbe:1;
  801. uint64_t pw1_dbe:1;
  802. uint64_t pw2_sbe:1;
  803. uint64_t pw2_dbe:1;
  804. uint64_t pw3_sbe:1;
  805. uint64_t pw3_dbe:1;
  806. uint64_t reserved_23_63:41;
  807. #endif
  808. } s;
  809. struct cvmx_ipd_int_sum_cn30xx {
  810. #ifdef __BIG_ENDIAN_BITFIELD
  811. uint64_t reserved_5_63:59;
  812. uint64_t bp_sub:1;
  813. uint64_t prc_par3:1;
  814. uint64_t prc_par2:1;
  815. uint64_t prc_par1:1;
  816. uint64_t prc_par0:1;
  817. #else
  818. uint64_t prc_par0:1;
  819. uint64_t prc_par1:1;
  820. uint64_t prc_par2:1;
  821. uint64_t prc_par3:1;
  822. uint64_t bp_sub:1;
  823. uint64_t reserved_5_63:59;
  824. #endif
  825. } cn30xx;
  826. struct cvmx_ipd_int_sum_cn38xx {
  827. #ifdef __BIG_ENDIAN_BITFIELD
  828. uint64_t reserved_10_63:54;
  829. uint64_t bc_ovr:1;
  830. uint64_t d_coll:1;
  831. uint64_t c_coll:1;
  832. uint64_t cc_ovr:1;
  833. uint64_t dc_ovr:1;
  834. uint64_t bp_sub:1;
  835. uint64_t prc_par3:1;
  836. uint64_t prc_par2:1;
  837. uint64_t prc_par1:1;
  838. uint64_t prc_par0:1;
  839. #else
  840. uint64_t prc_par0:1;
  841. uint64_t prc_par1:1;
  842. uint64_t prc_par2:1;
  843. uint64_t prc_par3:1;
  844. uint64_t bp_sub:1;
  845. uint64_t dc_ovr:1;
  846. uint64_t cc_ovr:1;
  847. uint64_t c_coll:1;
  848. uint64_t d_coll:1;
  849. uint64_t bc_ovr:1;
  850. uint64_t reserved_10_63:54;
  851. #endif
  852. } cn38xx;
  853. struct cvmx_ipd_int_sum_cn52xx {
  854. #ifdef __BIG_ENDIAN_BITFIELD
  855. uint64_t reserved_12_63:52;
  856. uint64_t pq_sub:1;
  857. uint64_t pq_add:1;
  858. uint64_t bc_ovr:1;
  859. uint64_t d_coll:1;
  860. uint64_t c_coll:1;
  861. uint64_t cc_ovr:1;
  862. uint64_t dc_ovr:1;
  863. uint64_t bp_sub:1;
  864. uint64_t prc_par3:1;
  865. uint64_t prc_par2:1;
  866. uint64_t prc_par1:1;
  867. uint64_t prc_par0:1;
  868. #else
  869. uint64_t prc_par0:1;
  870. uint64_t prc_par1:1;
  871. uint64_t prc_par2:1;
  872. uint64_t prc_par3:1;
  873. uint64_t bp_sub:1;
  874. uint64_t dc_ovr:1;
  875. uint64_t cc_ovr:1;
  876. uint64_t c_coll:1;
  877. uint64_t d_coll:1;
  878. uint64_t bc_ovr:1;
  879. uint64_t pq_add:1;
  880. uint64_t pq_sub:1;
  881. uint64_t reserved_12_63:52;
  882. #endif
  883. } cn52xx;
  884. };
  885. union cvmx_ipd_next_pkt_ptr {
  886. uint64_t u64;
  887. struct cvmx_ipd_next_pkt_ptr_s {
  888. #ifdef __BIG_ENDIAN_BITFIELD
  889. uint64_t reserved_33_63:31;
  890. uint64_t ptr:33;
  891. #else
  892. uint64_t ptr:33;
  893. uint64_t reserved_33_63:31;
  894. #endif
  895. } s;
  896. };
  897. union cvmx_ipd_next_wqe_ptr {
  898. uint64_t u64;
  899. struct cvmx_ipd_next_wqe_ptr_s {
  900. #ifdef __BIG_ENDIAN_BITFIELD
  901. uint64_t reserved_33_63:31;
  902. uint64_t ptr:33;
  903. #else
  904. uint64_t ptr:33;
  905. uint64_t reserved_33_63:31;
  906. #endif
  907. } s;
  908. };
  909. union cvmx_ipd_not_1st_mbuff_skip {
  910. uint64_t u64;
  911. struct cvmx_ipd_not_1st_mbuff_skip_s {
  912. #ifdef __BIG_ENDIAN_BITFIELD
  913. uint64_t reserved_6_63:58;
  914. uint64_t skip_sz:6;
  915. #else
  916. uint64_t skip_sz:6;
  917. uint64_t reserved_6_63:58;
  918. #endif
  919. } s;
  920. };
  921. union cvmx_ipd_on_bp_drop_pktx {
  922. uint64_t u64;
  923. struct cvmx_ipd_on_bp_drop_pktx_s {
  924. #ifdef __BIG_ENDIAN_BITFIELD
  925. uint64_t prt_enb:64;
  926. #else
  927. uint64_t prt_enb:64;
  928. #endif
  929. } s;
  930. };
  931. union cvmx_ipd_packet_mbuff_size {
  932. uint64_t u64;
  933. struct cvmx_ipd_packet_mbuff_size_s {
  934. #ifdef __BIG_ENDIAN_BITFIELD
  935. uint64_t reserved_12_63:52;
  936. uint64_t mb_size:12;
  937. #else
  938. uint64_t mb_size:12;
  939. uint64_t reserved_12_63:52;
  940. #endif
  941. } s;
  942. };
  943. union cvmx_ipd_pkt_err {
  944. uint64_t u64;
  945. struct cvmx_ipd_pkt_err_s {
  946. #ifdef __BIG_ENDIAN_BITFIELD
  947. uint64_t reserved_6_63:58;
  948. uint64_t reasm:6;
  949. #else
  950. uint64_t reasm:6;
  951. uint64_t reserved_6_63:58;
  952. #endif
  953. } s;
  954. };
  955. union cvmx_ipd_pkt_ptr_valid {
  956. uint64_t u64;
  957. struct cvmx_ipd_pkt_ptr_valid_s {
  958. #ifdef __BIG_ENDIAN_BITFIELD
  959. uint64_t reserved_29_63:35;
  960. uint64_t ptr:29;
  961. #else
  962. uint64_t ptr:29;
  963. uint64_t reserved_29_63:35;
  964. #endif
  965. } s;
  966. };
  967. union cvmx_ipd_portx_bp_page_cnt {
  968. uint64_t u64;
  969. struct cvmx_ipd_portx_bp_page_cnt_s {
  970. #ifdef __BIG_ENDIAN_BITFIELD
  971. uint64_t reserved_18_63:46;
  972. uint64_t bp_enb:1;
  973. uint64_t page_cnt:17;
  974. #else
  975. uint64_t page_cnt:17;
  976. uint64_t bp_enb:1;
  977. uint64_t reserved_18_63:46;
  978. #endif
  979. } s;
  980. };
  981. union cvmx_ipd_portx_bp_page_cnt2 {
  982. uint64_t u64;
  983. struct cvmx_ipd_portx_bp_page_cnt2_s {
  984. #ifdef __BIG_ENDIAN_BITFIELD
  985. uint64_t reserved_18_63:46;
  986. uint64_t bp_enb:1;
  987. uint64_t page_cnt:17;
  988. #else
  989. uint64_t page_cnt:17;
  990. uint64_t bp_enb:1;
  991. uint64_t reserved_18_63:46;
  992. #endif
  993. } s;
  994. };
  995. union cvmx_ipd_portx_bp_page_cnt3 {
  996. uint64_t u64;
  997. struct cvmx_ipd_portx_bp_page_cnt3_s {
  998. #ifdef __BIG_ENDIAN_BITFIELD
  999. uint64_t reserved_18_63:46;
  1000. uint64_t bp_enb:1;
  1001. uint64_t page_cnt:17;
  1002. #else
  1003. uint64_t page_cnt:17;
  1004. uint64_t bp_enb:1;
  1005. uint64_t reserved_18_63:46;
  1006. #endif
  1007. } s;
  1008. };
  1009. union cvmx_ipd_port_bp_counters2_pairx {
  1010. uint64_t u64;
  1011. struct cvmx_ipd_port_bp_counters2_pairx_s {
  1012. #ifdef __BIG_ENDIAN_BITFIELD
  1013. uint64_t reserved_25_63:39;
  1014. uint64_t cnt_val:25;
  1015. #else
  1016. uint64_t cnt_val:25;
  1017. uint64_t reserved_25_63:39;
  1018. #endif
  1019. } s;
  1020. };
  1021. union cvmx_ipd_port_bp_counters3_pairx {
  1022. uint64_t u64;
  1023. struct cvmx_ipd_port_bp_counters3_pairx_s {
  1024. #ifdef __BIG_ENDIAN_BITFIELD
  1025. uint64_t reserved_25_63:39;
  1026. uint64_t cnt_val:25;
  1027. #else
  1028. uint64_t cnt_val:25;
  1029. uint64_t reserved_25_63:39;
  1030. #endif
  1031. } s;
  1032. };
  1033. union cvmx_ipd_port_bp_counters4_pairx {
  1034. uint64_t u64;
  1035. struct cvmx_ipd_port_bp_counters4_pairx_s {
  1036. #ifdef __BIG_ENDIAN_BITFIELD
  1037. uint64_t reserved_25_63:39;
  1038. uint64_t cnt_val:25;
  1039. #else
  1040. uint64_t cnt_val:25;
  1041. uint64_t reserved_25_63:39;
  1042. #endif
  1043. } s;
  1044. };
  1045. union cvmx_ipd_port_bp_counters_pairx {
  1046. uint64_t u64;
  1047. struct cvmx_ipd_port_bp_counters_pairx_s {
  1048. #ifdef __BIG_ENDIAN_BITFIELD
  1049. uint64_t reserved_25_63:39;
  1050. uint64_t cnt_val:25;
  1051. #else
  1052. uint64_t cnt_val:25;
  1053. uint64_t reserved_25_63:39;
  1054. #endif
  1055. } s;
  1056. };
  1057. union cvmx_ipd_port_ptr_fifo_ctl {
  1058. uint64_t u64;
  1059. struct cvmx_ipd_port_ptr_fifo_ctl_s {
  1060. #ifdef __BIG_ENDIAN_BITFIELD
  1061. uint64_t reserved_48_63:16;
  1062. uint64_t ptr:33;
  1063. uint64_t max_pkt:7;
  1064. uint64_t cena:1;
  1065. uint64_t raddr:7;
  1066. #else
  1067. uint64_t raddr:7;
  1068. uint64_t cena:1;
  1069. uint64_t max_pkt:7;
  1070. uint64_t ptr:33;
  1071. uint64_t reserved_48_63:16;
  1072. #endif
  1073. } s;
  1074. };
  1075. union cvmx_ipd_port_qos_x_cnt {
  1076. uint64_t u64;
  1077. struct cvmx_ipd_port_qos_x_cnt_s {
  1078. #ifdef __BIG_ENDIAN_BITFIELD
  1079. uint64_t wmark:32;
  1080. uint64_t cnt:32;
  1081. #else
  1082. uint64_t cnt:32;
  1083. uint64_t wmark:32;
  1084. #endif
  1085. } s;
  1086. };
  1087. union cvmx_ipd_port_qos_intx {
  1088. uint64_t u64;
  1089. struct cvmx_ipd_port_qos_intx_s {
  1090. #ifdef __BIG_ENDIAN_BITFIELD
  1091. uint64_t intr:64;
  1092. #else
  1093. uint64_t intr:64;
  1094. #endif
  1095. } s;
  1096. };
  1097. union cvmx_ipd_port_qos_int_enbx {
  1098. uint64_t u64;
  1099. struct cvmx_ipd_port_qos_int_enbx_s {
  1100. #ifdef __BIG_ENDIAN_BITFIELD
  1101. uint64_t enb:64;
  1102. #else
  1103. uint64_t enb:64;
  1104. #endif
  1105. } s;
  1106. };
  1107. union cvmx_ipd_port_sopx {
  1108. uint64_t u64;
  1109. struct cvmx_ipd_port_sopx_s {
  1110. #ifdef __BIG_ENDIAN_BITFIELD
  1111. uint64_t sop:64;
  1112. #else
  1113. uint64_t sop:64;
  1114. #endif
  1115. } s;
  1116. };
  1117. union cvmx_ipd_prc_hold_ptr_fifo_ctl {
  1118. uint64_t u64;
  1119. struct cvmx_ipd_prc_hold_ptr_fifo_ctl_s {
  1120. #ifdef __BIG_ENDIAN_BITFIELD
  1121. uint64_t reserved_39_63:25;
  1122. uint64_t max_pkt:3;
  1123. uint64_t praddr:3;
  1124. uint64_t ptr:29;
  1125. uint64_t cena:1;
  1126. uint64_t raddr:3;
  1127. #else
  1128. uint64_t raddr:3;
  1129. uint64_t cena:1;
  1130. uint64_t ptr:29;
  1131. uint64_t praddr:3;
  1132. uint64_t max_pkt:3;
  1133. uint64_t reserved_39_63:25;
  1134. #endif
  1135. } s;
  1136. };
  1137. union cvmx_ipd_prc_port_ptr_fifo_ctl {
  1138. uint64_t u64;
  1139. struct cvmx_ipd_prc_port_ptr_fifo_ctl_s {
  1140. #ifdef __BIG_ENDIAN_BITFIELD
  1141. uint64_t reserved_44_63:20;
  1142. uint64_t max_pkt:7;
  1143. uint64_t ptr:29;
  1144. uint64_t cena:1;
  1145. uint64_t raddr:7;
  1146. #else
  1147. uint64_t raddr:7;
  1148. uint64_t cena:1;
  1149. uint64_t ptr:29;
  1150. uint64_t max_pkt:7;
  1151. uint64_t reserved_44_63:20;
  1152. #endif
  1153. } s;
  1154. };
  1155. union cvmx_ipd_ptr_count {
  1156. uint64_t u64;
  1157. struct cvmx_ipd_ptr_count_s {
  1158. #ifdef __BIG_ENDIAN_BITFIELD
  1159. uint64_t reserved_19_63:45;
  1160. uint64_t pktv_cnt:1;
  1161. uint64_t wqev_cnt:1;
  1162. uint64_t pfif_cnt:3;
  1163. uint64_t pkt_pcnt:7;
  1164. uint64_t wqe_pcnt:7;
  1165. #else
  1166. uint64_t wqe_pcnt:7;
  1167. uint64_t pkt_pcnt:7;
  1168. uint64_t pfif_cnt:3;
  1169. uint64_t wqev_cnt:1;
  1170. uint64_t pktv_cnt:1;
  1171. uint64_t reserved_19_63:45;
  1172. #endif
  1173. } s;
  1174. };
  1175. union cvmx_ipd_pwp_ptr_fifo_ctl {
  1176. uint64_t u64;
  1177. struct cvmx_ipd_pwp_ptr_fifo_ctl_s {
  1178. #ifdef __BIG_ENDIAN_BITFIELD
  1179. uint64_t reserved_61_63:3;
  1180. uint64_t max_cnts:7;
  1181. uint64_t wraddr:8;
  1182. uint64_t praddr:8;
  1183. uint64_t ptr:29;
  1184. uint64_t cena:1;
  1185. uint64_t raddr:8;
  1186. #else
  1187. uint64_t raddr:8;
  1188. uint64_t cena:1;
  1189. uint64_t ptr:29;
  1190. uint64_t praddr:8;
  1191. uint64_t wraddr:8;
  1192. uint64_t max_cnts:7;
  1193. uint64_t reserved_61_63:3;
  1194. #endif
  1195. } s;
  1196. };
  1197. union cvmx_ipd_qosx_red_marks {
  1198. uint64_t u64;
  1199. struct cvmx_ipd_qosx_red_marks_s {
  1200. #ifdef __BIG_ENDIAN_BITFIELD
  1201. uint64_t drop:32;
  1202. uint64_t pass:32;
  1203. #else
  1204. uint64_t pass:32;
  1205. uint64_t drop:32;
  1206. #endif
  1207. } s;
  1208. };
  1209. union cvmx_ipd_que0_free_page_cnt {
  1210. uint64_t u64;
  1211. struct cvmx_ipd_que0_free_page_cnt_s {
  1212. #ifdef __BIG_ENDIAN_BITFIELD
  1213. uint64_t reserved_32_63:32;
  1214. uint64_t q0_pcnt:32;
  1215. #else
  1216. uint64_t q0_pcnt:32;
  1217. uint64_t reserved_32_63:32;
  1218. #endif
  1219. } s;
  1220. };
  1221. union cvmx_ipd_red_bpid_enablex {
  1222. uint64_t u64;
  1223. struct cvmx_ipd_red_bpid_enablex_s {
  1224. #ifdef __BIG_ENDIAN_BITFIELD
  1225. uint64_t prt_enb:64;
  1226. #else
  1227. uint64_t prt_enb:64;
  1228. #endif
  1229. } s;
  1230. };
  1231. union cvmx_ipd_red_delay {
  1232. uint64_t u64;
  1233. struct cvmx_ipd_red_delay_s {
  1234. #ifdef __BIG_ENDIAN_BITFIELD
  1235. uint64_t reserved_28_63:36;
  1236. uint64_t prb_dly:14;
  1237. uint64_t avg_dly:14;
  1238. #else
  1239. uint64_t avg_dly:14;
  1240. uint64_t prb_dly:14;
  1241. uint64_t reserved_28_63:36;
  1242. #endif
  1243. } s;
  1244. };
  1245. union cvmx_ipd_red_port_enable {
  1246. uint64_t u64;
  1247. struct cvmx_ipd_red_port_enable_s {
  1248. #ifdef __BIG_ENDIAN_BITFIELD
  1249. uint64_t prb_dly:14;
  1250. uint64_t avg_dly:14;
  1251. uint64_t prt_enb:36;
  1252. #else
  1253. uint64_t prt_enb:36;
  1254. uint64_t avg_dly:14;
  1255. uint64_t prb_dly:14;
  1256. #endif
  1257. } s;
  1258. };
  1259. union cvmx_ipd_red_port_enable2 {
  1260. uint64_t u64;
  1261. struct cvmx_ipd_red_port_enable2_s {
  1262. #ifdef __BIG_ENDIAN_BITFIELD
  1263. uint64_t reserved_12_63:52;
  1264. uint64_t prt_enb:12;
  1265. #else
  1266. uint64_t prt_enb:12;
  1267. uint64_t reserved_12_63:52;
  1268. #endif
  1269. } s;
  1270. struct cvmx_ipd_red_port_enable2_cn52xx {
  1271. #ifdef __BIG_ENDIAN_BITFIELD
  1272. uint64_t reserved_4_63:60;
  1273. uint64_t prt_enb:4;
  1274. #else
  1275. uint64_t prt_enb:4;
  1276. uint64_t reserved_4_63:60;
  1277. #endif
  1278. } cn52xx;
  1279. struct cvmx_ipd_red_port_enable2_cn63xx {
  1280. #ifdef __BIG_ENDIAN_BITFIELD
  1281. uint64_t reserved_8_63:56;
  1282. uint64_t prt_enb:8;
  1283. #else
  1284. uint64_t prt_enb:8;
  1285. uint64_t reserved_8_63:56;
  1286. #endif
  1287. } cn63xx;
  1288. };
  1289. union cvmx_ipd_red_quex_param {
  1290. uint64_t u64;
  1291. struct cvmx_ipd_red_quex_param_s {
  1292. #ifdef __BIG_ENDIAN_BITFIELD
  1293. uint64_t reserved_49_63:15;
  1294. uint64_t use_pcnt:1;
  1295. uint64_t new_con:8;
  1296. uint64_t avg_con:8;
  1297. uint64_t prb_con:32;
  1298. #else
  1299. uint64_t prb_con:32;
  1300. uint64_t avg_con:8;
  1301. uint64_t new_con:8;
  1302. uint64_t use_pcnt:1;
  1303. uint64_t reserved_49_63:15;
  1304. #endif
  1305. } s;
  1306. };
  1307. union cvmx_ipd_req_wgt {
  1308. uint64_t u64;
  1309. struct cvmx_ipd_req_wgt_s {
  1310. #ifdef __BIG_ENDIAN_BITFIELD
  1311. uint64_t wgt7:8;
  1312. uint64_t wgt6:8;
  1313. uint64_t wgt5:8;
  1314. uint64_t wgt4:8;
  1315. uint64_t wgt3:8;
  1316. uint64_t wgt2:8;
  1317. uint64_t wgt1:8;
  1318. uint64_t wgt0:8;
  1319. #else
  1320. uint64_t wgt0:8;
  1321. uint64_t wgt1:8;
  1322. uint64_t wgt2:8;
  1323. uint64_t wgt3:8;
  1324. uint64_t wgt4:8;
  1325. uint64_t wgt5:8;
  1326. uint64_t wgt6:8;
  1327. uint64_t wgt7:8;
  1328. #endif
  1329. } s;
  1330. };
  1331. union cvmx_ipd_sub_port_bp_page_cnt {
  1332. uint64_t u64;
  1333. struct cvmx_ipd_sub_port_bp_page_cnt_s {
  1334. #ifdef __BIG_ENDIAN_BITFIELD
  1335. uint64_t reserved_31_63:33;
  1336. uint64_t port:6;
  1337. uint64_t page_cnt:25;
  1338. #else
  1339. uint64_t page_cnt:25;
  1340. uint64_t port:6;
  1341. uint64_t reserved_31_63:33;
  1342. #endif
  1343. } s;
  1344. };
  1345. union cvmx_ipd_sub_port_fcs {
  1346. uint64_t u64;
  1347. struct cvmx_ipd_sub_port_fcs_s {
  1348. #ifdef __BIG_ENDIAN_BITFIELD
  1349. uint64_t reserved_40_63:24;
  1350. uint64_t port_bit2:4;
  1351. uint64_t reserved_32_35:4;
  1352. uint64_t port_bit:32;
  1353. #else
  1354. uint64_t port_bit:32;
  1355. uint64_t reserved_32_35:4;
  1356. uint64_t port_bit2:4;
  1357. uint64_t reserved_40_63:24;
  1358. #endif
  1359. } s;
  1360. struct cvmx_ipd_sub_port_fcs_cn30xx {
  1361. #ifdef __BIG_ENDIAN_BITFIELD
  1362. uint64_t reserved_3_63:61;
  1363. uint64_t port_bit:3;
  1364. #else
  1365. uint64_t port_bit:3;
  1366. uint64_t reserved_3_63:61;
  1367. #endif
  1368. } cn30xx;
  1369. struct cvmx_ipd_sub_port_fcs_cn38xx {
  1370. #ifdef __BIG_ENDIAN_BITFIELD
  1371. uint64_t reserved_32_63:32;
  1372. uint64_t port_bit:32;
  1373. #else
  1374. uint64_t port_bit:32;
  1375. uint64_t reserved_32_63:32;
  1376. #endif
  1377. } cn38xx;
  1378. };
  1379. union cvmx_ipd_sub_port_qos_cnt {
  1380. uint64_t u64;
  1381. struct cvmx_ipd_sub_port_qos_cnt_s {
  1382. #ifdef __BIG_ENDIAN_BITFIELD
  1383. uint64_t reserved_41_63:23;
  1384. uint64_t port_qos:9;
  1385. uint64_t cnt:32;
  1386. #else
  1387. uint64_t cnt:32;
  1388. uint64_t port_qos:9;
  1389. uint64_t reserved_41_63:23;
  1390. #endif
  1391. } s;
  1392. };
  1393. union cvmx_ipd_wqe_fpa_queue {
  1394. uint64_t u64;
  1395. struct cvmx_ipd_wqe_fpa_queue_s {
  1396. #ifdef __BIG_ENDIAN_BITFIELD
  1397. uint64_t reserved_3_63:61;
  1398. uint64_t wqe_pool:3;
  1399. #else
  1400. uint64_t wqe_pool:3;
  1401. uint64_t reserved_3_63:61;
  1402. #endif
  1403. } s;
  1404. };
  1405. union cvmx_ipd_wqe_ptr_valid {
  1406. uint64_t u64;
  1407. struct cvmx_ipd_wqe_ptr_valid_s {
  1408. #ifdef __BIG_ENDIAN_BITFIELD
  1409. uint64_t reserved_29_63:35;
  1410. uint64_t ptr:29;
  1411. #else
  1412. uint64_t ptr:29;
  1413. uint64_t reserved_29_63:35;
  1414. #endif
  1415. } s;
  1416. };
  1417. #endif