cvmx-gmxx-defs.h 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: [email protected]
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (C) 2003-2018 Cavium, Inc.
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_GMXX_DEFS_H__
  28. #define __CVMX_GMXX_DEFS_H__
  29. static inline uint64_t CVMX_GMXX_HG2_CONTROL(unsigned long block_id)
  30. {
  31. switch (cvmx_get_octeon_family()) {
  32. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  33. return CVMX_ADD_IO_SEG(0x0001180008000550ull) + (block_id) * 0x1000000ull;
  34. }
  35. return CVMX_ADD_IO_SEG(0x0001180008000550ull) + (block_id) * 0x8000000ull;
  36. }
  37. static inline uint64_t CVMX_GMXX_INF_MODE(unsigned long block_id)
  38. {
  39. switch (cvmx_get_octeon_family()) {
  40. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  41. return CVMX_ADD_IO_SEG(0x00011800080007F8ull) + (block_id) * 0x1000000ull;
  42. }
  43. return CVMX_ADD_IO_SEG(0x00011800080007F8ull) + (block_id) * 0x8000000ull;
  44. }
  45. static inline uint64_t CVMX_GMXX_PRTX_CFG(unsigned long offset, unsigned long block_id)
  46. {
  47. switch (cvmx_get_octeon_family()) {
  48. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  49. return CVMX_ADD_IO_SEG(0x0001180008000010ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  50. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  51. return CVMX_ADD_IO_SEG(0x0001180008000010ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  52. }
  53. return CVMX_ADD_IO_SEG(0x0001180008000010ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  54. }
  55. static inline uint64_t CVMX_GMXX_RXX_ADR_CAM0(unsigned long offset, unsigned long block_id)
  56. {
  57. switch (cvmx_get_octeon_family()) {
  58. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  59. return CVMX_ADD_IO_SEG(0x0001180008000180ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  60. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  61. return CVMX_ADD_IO_SEG(0x0001180008000180ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  62. }
  63. return CVMX_ADD_IO_SEG(0x0001180008000180ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  64. }
  65. static inline uint64_t CVMX_GMXX_RXX_ADR_CAM1(unsigned long offset, unsigned long block_id)
  66. {
  67. switch (cvmx_get_octeon_family()) {
  68. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  69. return CVMX_ADD_IO_SEG(0x0001180008000188ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  70. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  71. return CVMX_ADD_IO_SEG(0x0001180008000188ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  72. }
  73. return CVMX_ADD_IO_SEG(0x0001180008000188ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  74. }
  75. static inline uint64_t CVMX_GMXX_RXX_ADR_CAM2(unsigned long offset, unsigned long block_id)
  76. {
  77. switch (cvmx_get_octeon_family()) {
  78. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  79. return CVMX_ADD_IO_SEG(0x0001180008000190ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  80. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  81. return CVMX_ADD_IO_SEG(0x0001180008000190ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  82. }
  83. return CVMX_ADD_IO_SEG(0x0001180008000190ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  84. }
  85. static inline uint64_t CVMX_GMXX_RXX_ADR_CAM3(unsigned long offset, unsigned long block_id)
  86. {
  87. switch (cvmx_get_octeon_family()) {
  88. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  89. return CVMX_ADD_IO_SEG(0x0001180008000198ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  90. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  91. return CVMX_ADD_IO_SEG(0x0001180008000198ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  92. }
  93. return CVMX_ADD_IO_SEG(0x0001180008000198ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  94. }
  95. static inline uint64_t CVMX_GMXX_RXX_ADR_CAM4(unsigned long offset, unsigned long block_id)
  96. {
  97. switch (cvmx_get_octeon_family()) {
  98. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  99. return CVMX_ADD_IO_SEG(0x00011800080001A0ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  100. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  101. return CVMX_ADD_IO_SEG(0x00011800080001A0ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  102. }
  103. return CVMX_ADD_IO_SEG(0x00011800080001A0ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  104. }
  105. static inline uint64_t CVMX_GMXX_RXX_ADR_CAM5(unsigned long offset, unsigned long block_id)
  106. {
  107. switch (cvmx_get_octeon_family()) {
  108. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  109. return CVMX_ADD_IO_SEG(0x00011800080001A8ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  110. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  111. return CVMX_ADD_IO_SEG(0x00011800080001A8ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  112. }
  113. return CVMX_ADD_IO_SEG(0x00011800080001A8ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  114. }
  115. static inline uint64_t CVMX_GMXX_RXX_ADR_CAM_EN(unsigned long offset, unsigned long block_id)
  116. {
  117. switch (cvmx_get_octeon_family()) {
  118. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  119. return CVMX_ADD_IO_SEG(0x0001180008000108ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  120. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  121. return CVMX_ADD_IO_SEG(0x0001180008000108ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  122. }
  123. return CVMX_ADD_IO_SEG(0x0001180008000108ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  124. }
  125. static inline uint64_t CVMX_GMXX_RXX_ADR_CTL(unsigned long offset, unsigned long block_id)
  126. {
  127. switch (cvmx_get_octeon_family()) {
  128. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  129. return CVMX_ADD_IO_SEG(0x0001180008000100ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  130. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  131. return CVMX_ADD_IO_SEG(0x0001180008000100ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  132. }
  133. return CVMX_ADD_IO_SEG(0x0001180008000100ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  134. }
  135. static inline uint64_t CVMX_GMXX_RXX_FRM_CTL(unsigned long offset, unsigned long block_id)
  136. {
  137. switch (cvmx_get_octeon_family()) {
  138. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  139. return CVMX_ADD_IO_SEG(0x0001180008000018ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  140. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  141. return CVMX_ADD_IO_SEG(0x0001180008000018ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  142. }
  143. return CVMX_ADD_IO_SEG(0x0001180008000018ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  144. }
  145. #define CVMX_GMXX_RXX_FRM_MAX(offset, block_id) (CVMX_ADD_IO_SEG(0x0001180008000030ull) + (((offset) & 3) + ((block_id) & 1) * 0x10000ull) * 2048)
  146. #define CVMX_GMXX_RXX_FRM_MIN(offset, block_id) (CVMX_ADD_IO_SEG(0x0001180008000028ull) + (((offset) & 3) + ((block_id) & 1) * 0x10000ull) * 2048)
  147. static inline uint64_t CVMX_GMXX_RXX_INT_EN(unsigned long offset, unsigned long block_id)
  148. {
  149. switch (cvmx_get_octeon_family()) {
  150. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  151. return CVMX_ADD_IO_SEG(0x0001180008000008ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  152. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  153. return CVMX_ADD_IO_SEG(0x0001180008000008ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  154. }
  155. return CVMX_ADD_IO_SEG(0x0001180008000008ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  156. }
  157. static inline uint64_t CVMX_GMXX_RXX_INT_REG(unsigned long offset, unsigned long block_id)
  158. {
  159. switch (cvmx_get_octeon_family()) {
  160. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  161. return CVMX_ADD_IO_SEG(0x0001180008000000ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  162. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  163. return CVMX_ADD_IO_SEG(0x0001180008000000ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  164. }
  165. return CVMX_ADD_IO_SEG(0x0001180008000000ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  166. }
  167. static inline uint64_t CVMX_GMXX_RXX_JABBER(unsigned long offset, unsigned long block_id)
  168. {
  169. switch (cvmx_get_octeon_family()) {
  170. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  171. return CVMX_ADD_IO_SEG(0x0001180008000038ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  172. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  173. return CVMX_ADD_IO_SEG(0x0001180008000038ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  174. }
  175. return CVMX_ADD_IO_SEG(0x0001180008000038ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  176. }
  177. #define CVMX_GMXX_RXX_RX_INBND(offset, block_id) (CVMX_ADD_IO_SEG(0x0001180008000060ull) + (((offset) & 3) + ((block_id) & 1) * 0x10000ull) * 2048)
  178. static inline uint64_t CVMX_GMXX_RX_PRTS(unsigned long block_id)
  179. {
  180. switch (cvmx_get_octeon_family()) {
  181. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  182. return CVMX_ADD_IO_SEG(0x0001180008000410ull) + (block_id) * 0x1000000ull;
  183. }
  184. return CVMX_ADD_IO_SEG(0x0001180008000410ull) + (block_id) * 0x8000000ull;
  185. }
  186. static inline uint64_t CVMX_GMXX_RX_XAUI_CTL(unsigned long block_id)
  187. {
  188. switch (cvmx_get_octeon_family()) {
  189. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  190. return CVMX_ADD_IO_SEG(0x0001180008000530ull) + (block_id) * 0x1000000ull;
  191. }
  192. return CVMX_ADD_IO_SEG(0x0001180008000530ull) + (block_id) * 0x8000000ull;
  193. }
  194. static inline uint64_t CVMX_GMXX_SMACX(unsigned long offset, unsigned long block_id)
  195. {
  196. switch (cvmx_get_octeon_family()) {
  197. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  198. return CVMX_ADD_IO_SEG(0x0001180008000230ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  199. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  200. return CVMX_ADD_IO_SEG(0x0001180008000230ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  201. }
  202. return CVMX_ADD_IO_SEG(0x0001180008000230ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  203. }
  204. static inline uint64_t CVMX_GMXX_TXX_BURST(unsigned long offset, unsigned long block_id)
  205. {
  206. switch (cvmx_get_octeon_family()) {
  207. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  208. return CVMX_ADD_IO_SEG(0x0001180008000228ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  209. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  210. return CVMX_ADD_IO_SEG(0x0001180008000228ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  211. }
  212. return CVMX_ADD_IO_SEG(0x0001180008000228ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  213. }
  214. #define CVMX_GMXX_TXX_CLK(offset, block_id) (CVMX_ADD_IO_SEG(0x0001180008000208ull) + (((offset) & 3) + ((block_id) & 1) * 0x10000ull) * 2048)
  215. static inline uint64_t CVMX_GMXX_TXX_CTL(unsigned long offset, unsigned long block_id)
  216. {
  217. switch (cvmx_get_octeon_family()) {
  218. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  219. return CVMX_ADD_IO_SEG(0x0001180008000270ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  220. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  221. return CVMX_ADD_IO_SEG(0x0001180008000270ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  222. }
  223. return CVMX_ADD_IO_SEG(0x0001180008000270ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  224. }
  225. static inline uint64_t CVMX_GMXX_TXX_PAUSE_PKT_INTERVAL(unsigned long offset, unsigned long block_id)
  226. {
  227. switch (cvmx_get_octeon_family()) {
  228. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  229. return CVMX_ADD_IO_SEG(0x0001180008000248ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  230. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  231. return CVMX_ADD_IO_SEG(0x0001180008000248ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  232. }
  233. return CVMX_ADD_IO_SEG(0x0001180008000248ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  234. }
  235. static inline uint64_t CVMX_GMXX_TXX_PAUSE_PKT_TIME(unsigned long offset, unsigned long block_id)
  236. {
  237. switch (cvmx_get_octeon_family()) {
  238. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  239. return CVMX_ADD_IO_SEG(0x0001180008000238ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  240. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  241. return CVMX_ADD_IO_SEG(0x0001180008000238ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  242. }
  243. return CVMX_ADD_IO_SEG(0x0001180008000238ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  244. }
  245. static inline uint64_t CVMX_GMXX_TXX_SLOT(unsigned long offset, unsigned long block_id)
  246. {
  247. switch (cvmx_get_octeon_family()) {
  248. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  249. return CVMX_ADD_IO_SEG(0x0001180008000220ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  250. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  251. return CVMX_ADD_IO_SEG(0x0001180008000220ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  252. }
  253. return CVMX_ADD_IO_SEG(0x0001180008000220ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  254. }
  255. static inline uint64_t CVMX_GMXX_TXX_THRESH(unsigned long offset, unsigned long block_id)
  256. {
  257. switch (cvmx_get_octeon_family()) {
  258. case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
  259. return CVMX_ADD_IO_SEG(0x0001180008000210ull) + ((offset) + (block_id) * 0x0ull) * 2048;
  260. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  261. return CVMX_ADD_IO_SEG(0x0001180008000210ull) + ((offset) + (block_id) * 0x2000ull) * 2048;
  262. }
  263. return CVMX_ADD_IO_SEG(0x0001180008000210ull) + ((offset) + (block_id) * 0x10000ull) * 2048;
  264. }
  265. static inline uint64_t CVMX_GMXX_TX_INT_EN(unsigned long block_id)
  266. {
  267. switch (cvmx_get_octeon_family()) {
  268. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  269. return CVMX_ADD_IO_SEG(0x0001180008000508ull) + (block_id) * 0x1000000ull;
  270. }
  271. return CVMX_ADD_IO_SEG(0x0001180008000508ull) + (block_id) * 0x8000000ull;
  272. }
  273. static inline uint64_t CVMX_GMXX_TX_INT_REG(unsigned long block_id)
  274. {
  275. switch (cvmx_get_octeon_family()) {
  276. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  277. return CVMX_ADD_IO_SEG(0x0001180008000500ull) + (block_id) * 0x1000000ull;
  278. }
  279. return CVMX_ADD_IO_SEG(0x0001180008000500ull) + (block_id) * 0x8000000ull;
  280. }
  281. static inline uint64_t CVMX_GMXX_TX_OVR_BP(unsigned long block_id)
  282. {
  283. switch (cvmx_get_octeon_family()) {
  284. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  285. return CVMX_ADD_IO_SEG(0x00011800080004C8ull) + (block_id) * 0x1000000ull;
  286. }
  287. return CVMX_ADD_IO_SEG(0x00011800080004C8ull) + (block_id) * 0x8000000ull;
  288. }
  289. static inline uint64_t CVMX_GMXX_TX_PRTS(unsigned long block_id)
  290. {
  291. switch (cvmx_get_octeon_family()) {
  292. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  293. return CVMX_ADD_IO_SEG(0x0001180008000480ull) + (block_id) * 0x1000000ull;
  294. }
  295. return CVMX_ADD_IO_SEG(0x0001180008000480ull) + (block_id) * 0x8000000ull;
  296. }
  297. #define CVMX_GMXX_TX_SPI_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800080004C0ull) + ((block_id) & 1) * 0x8000000ull)
  298. #define CVMX_GMXX_TX_SPI_MAX(block_id) (CVMX_ADD_IO_SEG(0x00011800080004B0ull) + ((block_id) & 1) * 0x8000000ull)
  299. #define CVMX_GMXX_TX_SPI_THRESH(block_id) (CVMX_ADD_IO_SEG(0x00011800080004B8ull) + ((block_id) & 1) * 0x8000000ull)
  300. static inline uint64_t CVMX_GMXX_TX_XAUI_CTL(unsigned long block_id)
  301. {
  302. switch (cvmx_get_octeon_family()) {
  303. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  304. return CVMX_ADD_IO_SEG(0x0001180008000528ull) + (block_id) * 0x1000000ull;
  305. }
  306. return CVMX_ADD_IO_SEG(0x0001180008000528ull) + (block_id) * 0x8000000ull;
  307. }
  308. void __cvmx_interrupt_gmxx_enable(int interface);
  309. union cvmx_gmxx_hg2_control {
  310. uint64_t u64;
  311. struct cvmx_gmxx_hg2_control_s {
  312. #ifdef __BIG_ENDIAN_BITFIELD
  313. uint64_t reserved_19_63:45;
  314. uint64_t hg2tx_en:1;
  315. uint64_t hg2rx_en:1;
  316. uint64_t phys_en:1;
  317. uint64_t logl_en:16;
  318. #else
  319. uint64_t logl_en:16;
  320. uint64_t phys_en:1;
  321. uint64_t hg2rx_en:1;
  322. uint64_t hg2tx_en:1;
  323. uint64_t reserved_19_63:45;
  324. #endif
  325. } s;
  326. };
  327. union cvmx_gmxx_inf_mode {
  328. uint64_t u64;
  329. struct cvmx_gmxx_inf_mode_s {
  330. #ifdef __BIG_ENDIAN_BITFIELD
  331. uint64_t reserved_20_63:44;
  332. uint64_t rate:4;
  333. uint64_t reserved_12_15:4;
  334. uint64_t speed:4;
  335. uint64_t reserved_7_7:1;
  336. uint64_t mode:3;
  337. uint64_t reserved_3_3:1;
  338. uint64_t p0mii:1;
  339. uint64_t en:1;
  340. uint64_t type:1;
  341. #else
  342. uint64_t type:1;
  343. uint64_t en:1;
  344. uint64_t p0mii:1;
  345. uint64_t reserved_3_3:1;
  346. uint64_t mode:3;
  347. uint64_t reserved_7_7:1;
  348. uint64_t speed:4;
  349. uint64_t reserved_12_15:4;
  350. uint64_t rate:4;
  351. uint64_t reserved_20_63:44;
  352. #endif
  353. } s;
  354. struct cvmx_gmxx_inf_mode_cn30xx {
  355. #ifdef __BIG_ENDIAN_BITFIELD
  356. uint64_t reserved_3_63:61;
  357. uint64_t p0mii:1;
  358. uint64_t en:1;
  359. uint64_t type:1;
  360. #else
  361. uint64_t type:1;
  362. uint64_t en:1;
  363. uint64_t p0mii:1;
  364. uint64_t reserved_3_63:61;
  365. #endif
  366. } cn30xx;
  367. struct cvmx_gmxx_inf_mode_cn31xx {
  368. #ifdef __BIG_ENDIAN_BITFIELD
  369. uint64_t reserved_2_63:62;
  370. uint64_t en:1;
  371. uint64_t type:1;
  372. #else
  373. uint64_t type:1;
  374. uint64_t en:1;
  375. uint64_t reserved_2_63:62;
  376. #endif
  377. } cn31xx;
  378. struct cvmx_gmxx_inf_mode_cn52xx {
  379. #ifdef __BIG_ENDIAN_BITFIELD
  380. uint64_t reserved_10_63:54;
  381. uint64_t speed:2;
  382. uint64_t reserved_6_7:2;
  383. uint64_t mode:2;
  384. uint64_t reserved_2_3:2;
  385. uint64_t en:1;
  386. uint64_t type:1;
  387. #else
  388. uint64_t type:1;
  389. uint64_t en:1;
  390. uint64_t reserved_2_3:2;
  391. uint64_t mode:2;
  392. uint64_t reserved_6_7:2;
  393. uint64_t speed:2;
  394. uint64_t reserved_10_63:54;
  395. #endif
  396. } cn52xx;
  397. struct cvmx_gmxx_inf_mode_cn61xx {
  398. #ifdef __BIG_ENDIAN_BITFIELD
  399. uint64_t reserved_12_63:52;
  400. uint64_t speed:4;
  401. uint64_t reserved_5_7:3;
  402. uint64_t mode:1;
  403. uint64_t reserved_2_3:2;
  404. uint64_t en:1;
  405. uint64_t type:1;
  406. #else
  407. uint64_t type:1;
  408. uint64_t en:1;
  409. uint64_t reserved_2_3:2;
  410. uint64_t mode:1;
  411. uint64_t reserved_5_7:3;
  412. uint64_t speed:4;
  413. uint64_t reserved_12_63:52;
  414. #endif
  415. } cn61xx;
  416. struct cvmx_gmxx_inf_mode_cn66xx {
  417. #ifdef __BIG_ENDIAN_BITFIELD
  418. uint64_t reserved_20_63:44;
  419. uint64_t rate:4;
  420. uint64_t reserved_12_15:4;
  421. uint64_t speed:4;
  422. uint64_t reserved_5_7:3;
  423. uint64_t mode:1;
  424. uint64_t reserved_2_3:2;
  425. uint64_t en:1;
  426. uint64_t type:1;
  427. #else
  428. uint64_t type:1;
  429. uint64_t en:1;
  430. uint64_t reserved_2_3:2;
  431. uint64_t mode:1;
  432. uint64_t reserved_5_7:3;
  433. uint64_t speed:4;
  434. uint64_t reserved_12_15:4;
  435. uint64_t rate:4;
  436. uint64_t reserved_20_63:44;
  437. #endif
  438. } cn66xx;
  439. struct cvmx_gmxx_inf_mode_cn68xx {
  440. #ifdef __BIG_ENDIAN_BITFIELD
  441. uint64_t reserved_12_63:52;
  442. uint64_t speed:4;
  443. uint64_t reserved_7_7:1;
  444. uint64_t mode:3;
  445. uint64_t reserved_2_3:2;
  446. uint64_t en:1;
  447. uint64_t type:1;
  448. #else
  449. uint64_t type:1;
  450. uint64_t en:1;
  451. uint64_t reserved_2_3:2;
  452. uint64_t mode:3;
  453. uint64_t reserved_7_7:1;
  454. uint64_t speed:4;
  455. uint64_t reserved_12_63:52;
  456. #endif
  457. } cn68xx;
  458. };
  459. union cvmx_gmxx_prtx_cfg {
  460. uint64_t u64;
  461. struct cvmx_gmxx_prtx_cfg_s {
  462. #ifdef __BIG_ENDIAN_BITFIELD
  463. uint64_t reserved_22_63:42;
  464. uint64_t pknd:6;
  465. uint64_t reserved_14_15:2;
  466. uint64_t tx_idle:1;
  467. uint64_t rx_idle:1;
  468. uint64_t reserved_9_11:3;
  469. uint64_t speed_msb:1;
  470. uint64_t reserved_4_7:4;
  471. uint64_t slottime:1;
  472. uint64_t duplex:1;
  473. uint64_t speed:1;
  474. uint64_t en:1;
  475. #else
  476. uint64_t en:1;
  477. uint64_t speed:1;
  478. uint64_t duplex:1;
  479. uint64_t slottime:1;
  480. uint64_t reserved_4_7:4;
  481. uint64_t speed_msb:1;
  482. uint64_t reserved_9_11:3;
  483. uint64_t rx_idle:1;
  484. uint64_t tx_idle:1;
  485. uint64_t reserved_14_15:2;
  486. uint64_t pknd:6;
  487. uint64_t reserved_22_63:42;
  488. #endif
  489. } s;
  490. struct cvmx_gmxx_prtx_cfg_cn30xx {
  491. #ifdef __BIG_ENDIAN_BITFIELD
  492. uint64_t reserved_4_63:60;
  493. uint64_t slottime:1;
  494. uint64_t duplex:1;
  495. uint64_t speed:1;
  496. uint64_t en:1;
  497. #else
  498. uint64_t en:1;
  499. uint64_t speed:1;
  500. uint64_t duplex:1;
  501. uint64_t slottime:1;
  502. uint64_t reserved_4_63:60;
  503. #endif
  504. } cn30xx;
  505. struct cvmx_gmxx_prtx_cfg_cn52xx {
  506. #ifdef __BIG_ENDIAN_BITFIELD
  507. uint64_t reserved_14_63:50;
  508. uint64_t tx_idle:1;
  509. uint64_t rx_idle:1;
  510. uint64_t reserved_9_11:3;
  511. uint64_t speed_msb:1;
  512. uint64_t reserved_4_7:4;
  513. uint64_t slottime:1;
  514. uint64_t duplex:1;
  515. uint64_t speed:1;
  516. uint64_t en:1;
  517. #else
  518. uint64_t en:1;
  519. uint64_t speed:1;
  520. uint64_t duplex:1;
  521. uint64_t slottime:1;
  522. uint64_t reserved_4_7:4;
  523. uint64_t speed_msb:1;
  524. uint64_t reserved_9_11:3;
  525. uint64_t rx_idle:1;
  526. uint64_t tx_idle:1;
  527. uint64_t reserved_14_63:50;
  528. #endif
  529. } cn52xx;
  530. };
  531. union cvmx_gmxx_rxx_adr_ctl {
  532. uint64_t u64;
  533. struct cvmx_gmxx_rxx_adr_ctl_s {
  534. #ifdef __BIG_ENDIAN_BITFIELD
  535. uint64_t reserved_4_63:60;
  536. uint64_t cam_mode:1;
  537. uint64_t mcst:2;
  538. uint64_t bcst:1;
  539. #else
  540. uint64_t bcst:1;
  541. uint64_t mcst:2;
  542. uint64_t cam_mode:1;
  543. uint64_t reserved_4_63:60;
  544. #endif
  545. } s;
  546. };
  547. union cvmx_gmxx_rxx_frm_ctl {
  548. uint64_t u64;
  549. struct cvmx_gmxx_rxx_frm_ctl_s {
  550. #ifdef __BIG_ENDIAN_BITFIELD
  551. uint64_t reserved_13_63:51;
  552. uint64_t ptp_mode:1;
  553. uint64_t reserved_11_11:1;
  554. uint64_t null_dis:1;
  555. uint64_t pre_align:1;
  556. uint64_t pad_len:1;
  557. uint64_t vlan_len:1;
  558. uint64_t pre_free:1;
  559. uint64_t ctl_smac:1;
  560. uint64_t ctl_mcst:1;
  561. uint64_t ctl_bck:1;
  562. uint64_t ctl_drp:1;
  563. uint64_t pre_strp:1;
  564. uint64_t pre_chk:1;
  565. #else
  566. uint64_t pre_chk:1;
  567. uint64_t pre_strp:1;
  568. uint64_t ctl_drp:1;
  569. uint64_t ctl_bck:1;
  570. uint64_t ctl_mcst:1;
  571. uint64_t ctl_smac:1;
  572. uint64_t pre_free:1;
  573. uint64_t vlan_len:1;
  574. uint64_t pad_len:1;
  575. uint64_t pre_align:1;
  576. uint64_t null_dis:1;
  577. uint64_t reserved_11_11:1;
  578. uint64_t ptp_mode:1;
  579. uint64_t reserved_13_63:51;
  580. #endif
  581. } s;
  582. struct cvmx_gmxx_rxx_frm_ctl_cn30xx {
  583. #ifdef __BIG_ENDIAN_BITFIELD
  584. uint64_t reserved_9_63:55;
  585. uint64_t pad_len:1;
  586. uint64_t vlan_len:1;
  587. uint64_t pre_free:1;
  588. uint64_t ctl_smac:1;
  589. uint64_t ctl_mcst:1;
  590. uint64_t ctl_bck:1;
  591. uint64_t ctl_drp:1;
  592. uint64_t pre_strp:1;
  593. uint64_t pre_chk:1;
  594. #else
  595. uint64_t pre_chk:1;
  596. uint64_t pre_strp:1;
  597. uint64_t ctl_drp:1;
  598. uint64_t ctl_bck:1;
  599. uint64_t ctl_mcst:1;
  600. uint64_t ctl_smac:1;
  601. uint64_t pre_free:1;
  602. uint64_t vlan_len:1;
  603. uint64_t pad_len:1;
  604. uint64_t reserved_9_63:55;
  605. #endif
  606. } cn30xx;
  607. struct cvmx_gmxx_rxx_frm_ctl_cn31xx {
  608. #ifdef __BIG_ENDIAN_BITFIELD
  609. uint64_t reserved_8_63:56;
  610. uint64_t vlan_len:1;
  611. uint64_t pre_free:1;
  612. uint64_t ctl_smac:1;
  613. uint64_t ctl_mcst:1;
  614. uint64_t ctl_bck:1;
  615. uint64_t ctl_drp:1;
  616. uint64_t pre_strp:1;
  617. uint64_t pre_chk:1;
  618. #else
  619. uint64_t pre_chk:1;
  620. uint64_t pre_strp:1;
  621. uint64_t ctl_drp:1;
  622. uint64_t ctl_bck:1;
  623. uint64_t ctl_mcst:1;
  624. uint64_t ctl_smac:1;
  625. uint64_t pre_free:1;
  626. uint64_t vlan_len:1;
  627. uint64_t reserved_8_63:56;
  628. #endif
  629. } cn31xx;
  630. struct cvmx_gmxx_rxx_frm_ctl_cn50xx {
  631. #ifdef __BIG_ENDIAN_BITFIELD
  632. uint64_t reserved_11_63:53;
  633. uint64_t null_dis:1;
  634. uint64_t pre_align:1;
  635. uint64_t reserved_7_8:2;
  636. uint64_t pre_free:1;
  637. uint64_t ctl_smac:1;
  638. uint64_t ctl_mcst:1;
  639. uint64_t ctl_bck:1;
  640. uint64_t ctl_drp:1;
  641. uint64_t pre_strp:1;
  642. uint64_t pre_chk:1;
  643. #else
  644. uint64_t pre_chk:1;
  645. uint64_t pre_strp:1;
  646. uint64_t ctl_drp:1;
  647. uint64_t ctl_bck:1;
  648. uint64_t ctl_mcst:1;
  649. uint64_t ctl_smac:1;
  650. uint64_t pre_free:1;
  651. uint64_t reserved_7_8:2;
  652. uint64_t pre_align:1;
  653. uint64_t null_dis:1;
  654. uint64_t reserved_11_63:53;
  655. #endif
  656. } cn50xx;
  657. struct cvmx_gmxx_rxx_frm_ctl_cn56xxp1 {
  658. #ifdef __BIG_ENDIAN_BITFIELD
  659. uint64_t reserved_10_63:54;
  660. uint64_t pre_align:1;
  661. uint64_t reserved_7_8:2;
  662. uint64_t pre_free:1;
  663. uint64_t ctl_smac:1;
  664. uint64_t ctl_mcst:1;
  665. uint64_t ctl_bck:1;
  666. uint64_t ctl_drp:1;
  667. uint64_t pre_strp:1;
  668. uint64_t pre_chk:1;
  669. #else
  670. uint64_t pre_chk:1;
  671. uint64_t pre_strp:1;
  672. uint64_t ctl_drp:1;
  673. uint64_t ctl_bck:1;
  674. uint64_t ctl_mcst:1;
  675. uint64_t ctl_smac:1;
  676. uint64_t pre_free:1;
  677. uint64_t reserved_7_8:2;
  678. uint64_t pre_align:1;
  679. uint64_t reserved_10_63:54;
  680. #endif
  681. } cn56xxp1;
  682. struct cvmx_gmxx_rxx_frm_ctl_cn58xx {
  683. #ifdef __BIG_ENDIAN_BITFIELD
  684. uint64_t reserved_11_63:53;
  685. uint64_t null_dis:1;
  686. uint64_t pre_align:1;
  687. uint64_t pad_len:1;
  688. uint64_t vlan_len:1;
  689. uint64_t pre_free:1;
  690. uint64_t ctl_smac:1;
  691. uint64_t ctl_mcst:1;
  692. uint64_t ctl_bck:1;
  693. uint64_t ctl_drp:1;
  694. uint64_t pre_strp:1;
  695. uint64_t pre_chk:1;
  696. #else
  697. uint64_t pre_chk:1;
  698. uint64_t pre_strp:1;
  699. uint64_t ctl_drp:1;
  700. uint64_t ctl_bck:1;
  701. uint64_t ctl_mcst:1;
  702. uint64_t ctl_smac:1;
  703. uint64_t pre_free:1;
  704. uint64_t vlan_len:1;
  705. uint64_t pad_len:1;
  706. uint64_t pre_align:1;
  707. uint64_t null_dis:1;
  708. uint64_t reserved_11_63:53;
  709. #endif
  710. } cn58xx;
  711. struct cvmx_gmxx_rxx_frm_ctl_cn61xx {
  712. #ifdef __BIG_ENDIAN_BITFIELD
  713. uint64_t reserved_13_63:51;
  714. uint64_t ptp_mode:1;
  715. uint64_t reserved_11_11:1;
  716. uint64_t null_dis:1;
  717. uint64_t pre_align:1;
  718. uint64_t reserved_7_8:2;
  719. uint64_t pre_free:1;
  720. uint64_t ctl_smac:1;
  721. uint64_t ctl_mcst:1;
  722. uint64_t ctl_bck:1;
  723. uint64_t ctl_drp:1;
  724. uint64_t pre_strp:1;
  725. uint64_t pre_chk:1;
  726. #else
  727. uint64_t pre_chk:1;
  728. uint64_t pre_strp:1;
  729. uint64_t ctl_drp:1;
  730. uint64_t ctl_bck:1;
  731. uint64_t ctl_mcst:1;
  732. uint64_t ctl_smac:1;
  733. uint64_t pre_free:1;
  734. uint64_t reserved_7_8:2;
  735. uint64_t pre_align:1;
  736. uint64_t null_dis:1;
  737. uint64_t reserved_11_11:1;
  738. uint64_t ptp_mode:1;
  739. uint64_t reserved_13_63:51;
  740. #endif
  741. } cn61xx;
  742. };
  743. union cvmx_gmxx_rxx_frm_max {
  744. uint64_t u64;
  745. struct cvmx_gmxx_rxx_frm_max_s {
  746. #ifdef __BIG_ENDIAN_BITFIELD
  747. uint64_t reserved_16_63:48;
  748. uint64_t len:16;
  749. #else
  750. uint64_t len:16;
  751. uint64_t reserved_16_63:48;
  752. #endif
  753. } s;
  754. };
  755. union cvmx_gmxx_rxx_frm_min {
  756. uint64_t u64;
  757. struct cvmx_gmxx_rxx_frm_min_s {
  758. #ifdef __BIG_ENDIAN_BITFIELD
  759. uint64_t reserved_16_63:48;
  760. uint64_t len:16;
  761. #else
  762. uint64_t len:16;
  763. uint64_t reserved_16_63:48;
  764. #endif
  765. } s;
  766. };
  767. union cvmx_gmxx_rxx_int_en {
  768. uint64_t u64;
  769. struct cvmx_gmxx_rxx_int_en_s {
  770. #ifdef __BIG_ENDIAN_BITFIELD
  771. uint64_t reserved_29_63:35;
  772. uint64_t hg2cc:1;
  773. uint64_t hg2fld:1;
  774. uint64_t undat:1;
  775. uint64_t uneop:1;
  776. uint64_t unsop:1;
  777. uint64_t bad_term:1;
  778. uint64_t bad_seq:1;
  779. uint64_t rem_fault:1;
  780. uint64_t loc_fault:1;
  781. uint64_t pause_drp:1;
  782. uint64_t phy_dupx:1;
  783. uint64_t phy_spd:1;
  784. uint64_t phy_link:1;
  785. uint64_t ifgerr:1;
  786. uint64_t coldet:1;
  787. uint64_t falerr:1;
  788. uint64_t rsverr:1;
  789. uint64_t pcterr:1;
  790. uint64_t ovrerr:1;
  791. uint64_t niberr:1;
  792. uint64_t skperr:1;
  793. uint64_t rcverr:1;
  794. uint64_t lenerr:1;
  795. uint64_t alnerr:1;
  796. uint64_t fcserr:1;
  797. uint64_t jabber:1;
  798. uint64_t maxerr:1;
  799. uint64_t carext:1;
  800. uint64_t minerr:1;
  801. #else
  802. uint64_t minerr:1;
  803. uint64_t carext:1;
  804. uint64_t maxerr:1;
  805. uint64_t jabber:1;
  806. uint64_t fcserr:1;
  807. uint64_t alnerr:1;
  808. uint64_t lenerr:1;
  809. uint64_t rcverr:1;
  810. uint64_t skperr:1;
  811. uint64_t niberr:1;
  812. uint64_t ovrerr:1;
  813. uint64_t pcterr:1;
  814. uint64_t rsverr:1;
  815. uint64_t falerr:1;
  816. uint64_t coldet:1;
  817. uint64_t ifgerr:1;
  818. uint64_t phy_link:1;
  819. uint64_t phy_spd:1;
  820. uint64_t phy_dupx:1;
  821. uint64_t pause_drp:1;
  822. uint64_t loc_fault:1;
  823. uint64_t rem_fault:1;
  824. uint64_t bad_seq:1;
  825. uint64_t bad_term:1;
  826. uint64_t unsop:1;
  827. uint64_t uneop:1;
  828. uint64_t undat:1;
  829. uint64_t hg2fld:1;
  830. uint64_t hg2cc:1;
  831. uint64_t reserved_29_63:35;
  832. #endif
  833. } s;
  834. struct cvmx_gmxx_rxx_int_en_cn30xx {
  835. #ifdef __BIG_ENDIAN_BITFIELD
  836. uint64_t reserved_19_63:45;
  837. uint64_t phy_dupx:1;
  838. uint64_t phy_spd:1;
  839. uint64_t phy_link:1;
  840. uint64_t ifgerr:1;
  841. uint64_t coldet:1;
  842. uint64_t falerr:1;
  843. uint64_t rsverr:1;
  844. uint64_t pcterr:1;
  845. uint64_t ovrerr:1;
  846. uint64_t niberr:1;
  847. uint64_t skperr:1;
  848. uint64_t rcverr:1;
  849. uint64_t lenerr:1;
  850. uint64_t alnerr:1;
  851. uint64_t fcserr:1;
  852. uint64_t jabber:1;
  853. uint64_t maxerr:1;
  854. uint64_t carext:1;
  855. uint64_t minerr:1;
  856. #else
  857. uint64_t minerr:1;
  858. uint64_t carext:1;
  859. uint64_t maxerr:1;
  860. uint64_t jabber:1;
  861. uint64_t fcserr:1;
  862. uint64_t alnerr:1;
  863. uint64_t lenerr:1;
  864. uint64_t rcverr:1;
  865. uint64_t skperr:1;
  866. uint64_t niberr:1;
  867. uint64_t ovrerr:1;
  868. uint64_t pcterr:1;
  869. uint64_t rsverr:1;
  870. uint64_t falerr:1;
  871. uint64_t coldet:1;
  872. uint64_t ifgerr:1;
  873. uint64_t phy_link:1;
  874. uint64_t phy_spd:1;
  875. uint64_t phy_dupx:1;
  876. uint64_t reserved_19_63:45;
  877. #endif
  878. } cn30xx;
  879. struct cvmx_gmxx_rxx_int_en_cn50xx {
  880. #ifdef __BIG_ENDIAN_BITFIELD
  881. uint64_t reserved_20_63:44;
  882. uint64_t pause_drp:1;
  883. uint64_t phy_dupx:1;
  884. uint64_t phy_spd:1;
  885. uint64_t phy_link:1;
  886. uint64_t ifgerr:1;
  887. uint64_t coldet:1;
  888. uint64_t falerr:1;
  889. uint64_t rsverr:1;
  890. uint64_t pcterr:1;
  891. uint64_t ovrerr:1;
  892. uint64_t niberr:1;
  893. uint64_t skperr:1;
  894. uint64_t rcverr:1;
  895. uint64_t reserved_6_6:1;
  896. uint64_t alnerr:1;
  897. uint64_t fcserr:1;
  898. uint64_t jabber:1;
  899. uint64_t reserved_2_2:1;
  900. uint64_t carext:1;
  901. uint64_t reserved_0_0:1;
  902. #else
  903. uint64_t reserved_0_0:1;
  904. uint64_t carext:1;
  905. uint64_t reserved_2_2:1;
  906. uint64_t jabber:1;
  907. uint64_t fcserr:1;
  908. uint64_t alnerr:1;
  909. uint64_t reserved_6_6:1;
  910. uint64_t rcverr:1;
  911. uint64_t skperr:1;
  912. uint64_t niberr:1;
  913. uint64_t ovrerr:1;
  914. uint64_t pcterr:1;
  915. uint64_t rsverr:1;
  916. uint64_t falerr:1;
  917. uint64_t coldet:1;
  918. uint64_t ifgerr:1;
  919. uint64_t phy_link:1;
  920. uint64_t phy_spd:1;
  921. uint64_t phy_dupx:1;
  922. uint64_t pause_drp:1;
  923. uint64_t reserved_20_63:44;
  924. #endif
  925. } cn50xx;
  926. struct cvmx_gmxx_rxx_int_en_cn52xx {
  927. #ifdef __BIG_ENDIAN_BITFIELD
  928. uint64_t reserved_29_63:35;
  929. uint64_t hg2cc:1;
  930. uint64_t hg2fld:1;
  931. uint64_t undat:1;
  932. uint64_t uneop:1;
  933. uint64_t unsop:1;
  934. uint64_t bad_term:1;
  935. uint64_t bad_seq:1;
  936. uint64_t rem_fault:1;
  937. uint64_t loc_fault:1;
  938. uint64_t pause_drp:1;
  939. uint64_t reserved_16_18:3;
  940. uint64_t ifgerr:1;
  941. uint64_t coldet:1;
  942. uint64_t falerr:1;
  943. uint64_t rsverr:1;
  944. uint64_t pcterr:1;
  945. uint64_t ovrerr:1;
  946. uint64_t reserved_9_9:1;
  947. uint64_t skperr:1;
  948. uint64_t rcverr:1;
  949. uint64_t reserved_5_6:2;
  950. uint64_t fcserr:1;
  951. uint64_t jabber:1;
  952. uint64_t reserved_2_2:1;
  953. uint64_t carext:1;
  954. uint64_t reserved_0_0:1;
  955. #else
  956. uint64_t reserved_0_0:1;
  957. uint64_t carext:1;
  958. uint64_t reserved_2_2:1;
  959. uint64_t jabber:1;
  960. uint64_t fcserr:1;
  961. uint64_t reserved_5_6:2;
  962. uint64_t rcverr:1;
  963. uint64_t skperr:1;
  964. uint64_t reserved_9_9:1;
  965. uint64_t ovrerr:1;
  966. uint64_t pcterr:1;
  967. uint64_t rsverr:1;
  968. uint64_t falerr:1;
  969. uint64_t coldet:1;
  970. uint64_t ifgerr:1;
  971. uint64_t reserved_16_18:3;
  972. uint64_t pause_drp:1;
  973. uint64_t loc_fault:1;
  974. uint64_t rem_fault:1;
  975. uint64_t bad_seq:1;
  976. uint64_t bad_term:1;
  977. uint64_t unsop:1;
  978. uint64_t uneop:1;
  979. uint64_t undat:1;
  980. uint64_t hg2fld:1;
  981. uint64_t hg2cc:1;
  982. uint64_t reserved_29_63:35;
  983. #endif
  984. } cn52xx;
  985. struct cvmx_gmxx_rxx_int_en_cn56xxp1 {
  986. #ifdef __BIG_ENDIAN_BITFIELD
  987. uint64_t reserved_27_63:37;
  988. uint64_t undat:1;
  989. uint64_t uneop:1;
  990. uint64_t unsop:1;
  991. uint64_t bad_term:1;
  992. uint64_t bad_seq:1;
  993. uint64_t rem_fault:1;
  994. uint64_t loc_fault:1;
  995. uint64_t pause_drp:1;
  996. uint64_t reserved_16_18:3;
  997. uint64_t ifgerr:1;
  998. uint64_t coldet:1;
  999. uint64_t falerr:1;
  1000. uint64_t rsverr:1;
  1001. uint64_t pcterr:1;
  1002. uint64_t ovrerr:1;
  1003. uint64_t reserved_9_9:1;
  1004. uint64_t skperr:1;
  1005. uint64_t rcverr:1;
  1006. uint64_t reserved_5_6:2;
  1007. uint64_t fcserr:1;
  1008. uint64_t jabber:1;
  1009. uint64_t reserved_2_2:1;
  1010. uint64_t carext:1;
  1011. uint64_t reserved_0_0:1;
  1012. #else
  1013. uint64_t reserved_0_0:1;
  1014. uint64_t carext:1;
  1015. uint64_t reserved_2_2:1;
  1016. uint64_t jabber:1;
  1017. uint64_t fcserr:1;
  1018. uint64_t reserved_5_6:2;
  1019. uint64_t rcverr:1;
  1020. uint64_t skperr:1;
  1021. uint64_t reserved_9_9:1;
  1022. uint64_t ovrerr:1;
  1023. uint64_t pcterr:1;
  1024. uint64_t rsverr:1;
  1025. uint64_t falerr:1;
  1026. uint64_t coldet:1;
  1027. uint64_t ifgerr:1;
  1028. uint64_t reserved_16_18:3;
  1029. uint64_t pause_drp:1;
  1030. uint64_t loc_fault:1;
  1031. uint64_t rem_fault:1;
  1032. uint64_t bad_seq:1;
  1033. uint64_t bad_term:1;
  1034. uint64_t unsop:1;
  1035. uint64_t uneop:1;
  1036. uint64_t undat:1;
  1037. uint64_t reserved_27_63:37;
  1038. #endif
  1039. } cn56xxp1;
  1040. struct cvmx_gmxx_rxx_int_en_cn58xx {
  1041. #ifdef __BIG_ENDIAN_BITFIELD
  1042. uint64_t reserved_20_63:44;
  1043. uint64_t pause_drp:1;
  1044. uint64_t phy_dupx:1;
  1045. uint64_t phy_spd:1;
  1046. uint64_t phy_link:1;
  1047. uint64_t ifgerr:1;
  1048. uint64_t coldet:1;
  1049. uint64_t falerr:1;
  1050. uint64_t rsverr:1;
  1051. uint64_t pcterr:1;
  1052. uint64_t ovrerr:1;
  1053. uint64_t niberr:1;
  1054. uint64_t skperr:1;
  1055. uint64_t rcverr:1;
  1056. uint64_t lenerr:1;
  1057. uint64_t alnerr:1;
  1058. uint64_t fcserr:1;
  1059. uint64_t jabber:1;
  1060. uint64_t maxerr:1;
  1061. uint64_t carext:1;
  1062. uint64_t minerr:1;
  1063. #else
  1064. uint64_t minerr:1;
  1065. uint64_t carext:1;
  1066. uint64_t maxerr:1;
  1067. uint64_t jabber:1;
  1068. uint64_t fcserr:1;
  1069. uint64_t alnerr:1;
  1070. uint64_t lenerr:1;
  1071. uint64_t rcverr:1;
  1072. uint64_t skperr:1;
  1073. uint64_t niberr:1;
  1074. uint64_t ovrerr:1;
  1075. uint64_t pcterr:1;
  1076. uint64_t rsverr:1;
  1077. uint64_t falerr:1;
  1078. uint64_t coldet:1;
  1079. uint64_t ifgerr:1;
  1080. uint64_t phy_link:1;
  1081. uint64_t phy_spd:1;
  1082. uint64_t phy_dupx:1;
  1083. uint64_t pause_drp:1;
  1084. uint64_t reserved_20_63:44;
  1085. #endif
  1086. } cn58xx;
  1087. struct cvmx_gmxx_rxx_int_en_cn61xx {
  1088. #ifdef __BIG_ENDIAN_BITFIELD
  1089. uint64_t reserved_29_63:35;
  1090. uint64_t hg2cc:1;
  1091. uint64_t hg2fld:1;
  1092. uint64_t undat:1;
  1093. uint64_t uneop:1;
  1094. uint64_t unsop:1;
  1095. uint64_t bad_term:1;
  1096. uint64_t bad_seq:1;
  1097. uint64_t rem_fault:1;
  1098. uint64_t loc_fault:1;
  1099. uint64_t pause_drp:1;
  1100. uint64_t reserved_16_18:3;
  1101. uint64_t ifgerr:1;
  1102. uint64_t coldet:1;
  1103. uint64_t falerr:1;
  1104. uint64_t rsverr:1;
  1105. uint64_t pcterr:1;
  1106. uint64_t ovrerr:1;
  1107. uint64_t reserved_9_9:1;
  1108. uint64_t skperr:1;
  1109. uint64_t rcverr:1;
  1110. uint64_t reserved_5_6:2;
  1111. uint64_t fcserr:1;
  1112. uint64_t jabber:1;
  1113. uint64_t reserved_2_2:1;
  1114. uint64_t carext:1;
  1115. uint64_t minerr:1;
  1116. #else
  1117. uint64_t minerr:1;
  1118. uint64_t carext:1;
  1119. uint64_t reserved_2_2:1;
  1120. uint64_t jabber:1;
  1121. uint64_t fcserr:1;
  1122. uint64_t reserved_5_6:2;
  1123. uint64_t rcverr:1;
  1124. uint64_t skperr:1;
  1125. uint64_t reserved_9_9:1;
  1126. uint64_t ovrerr:1;
  1127. uint64_t pcterr:1;
  1128. uint64_t rsverr:1;
  1129. uint64_t falerr:1;
  1130. uint64_t coldet:1;
  1131. uint64_t ifgerr:1;
  1132. uint64_t reserved_16_18:3;
  1133. uint64_t pause_drp:1;
  1134. uint64_t loc_fault:1;
  1135. uint64_t rem_fault:1;
  1136. uint64_t bad_seq:1;
  1137. uint64_t bad_term:1;
  1138. uint64_t unsop:1;
  1139. uint64_t uneop:1;
  1140. uint64_t undat:1;
  1141. uint64_t hg2fld:1;
  1142. uint64_t hg2cc:1;
  1143. uint64_t reserved_29_63:35;
  1144. #endif
  1145. } cn61xx;
  1146. };
  1147. union cvmx_gmxx_rxx_int_reg {
  1148. uint64_t u64;
  1149. struct cvmx_gmxx_rxx_int_reg_s {
  1150. #ifdef __BIG_ENDIAN_BITFIELD
  1151. uint64_t reserved_29_63:35;
  1152. uint64_t hg2cc:1;
  1153. uint64_t hg2fld:1;
  1154. uint64_t undat:1;
  1155. uint64_t uneop:1;
  1156. uint64_t unsop:1;
  1157. uint64_t bad_term:1;
  1158. uint64_t bad_seq:1;
  1159. uint64_t rem_fault:1;
  1160. uint64_t loc_fault:1;
  1161. uint64_t pause_drp:1;
  1162. uint64_t phy_dupx:1;
  1163. uint64_t phy_spd:1;
  1164. uint64_t phy_link:1;
  1165. uint64_t ifgerr:1;
  1166. uint64_t coldet:1;
  1167. uint64_t falerr:1;
  1168. uint64_t rsverr:1;
  1169. uint64_t pcterr:1;
  1170. uint64_t ovrerr:1;
  1171. uint64_t niberr:1;
  1172. uint64_t skperr:1;
  1173. uint64_t rcverr:1;
  1174. uint64_t lenerr:1;
  1175. uint64_t alnerr:1;
  1176. uint64_t fcserr:1;
  1177. uint64_t jabber:1;
  1178. uint64_t maxerr:1;
  1179. uint64_t carext:1;
  1180. uint64_t minerr:1;
  1181. #else
  1182. uint64_t minerr:1;
  1183. uint64_t carext:1;
  1184. uint64_t maxerr:1;
  1185. uint64_t jabber:1;
  1186. uint64_t fcserr:1;
  1187. uint64_t alnerr:1;
  1188. uint64_t lenerr:1;
  1189. uint64_t rcverr:1;
  1190. uint64_t skperr:1;
  1191. uint64_t niberr:1;
  1192. uint64_t ovrerr:1;
  1193. uint64_t pcterr:1;
  1194. uint64_t rsverr:1;
  1195. uint64_t falerr:1;
  1196. uint64_t coldet:1;
  1197. uint64_t ifgerr:1;
  1198. uint64_t phy_link:1;
  1199. uint64_t phy_spd:1;
  1200. uint64_t phy_dupx:1;
  1201. uint64_t pause_drp:1;
  1202. uint64_t loc_fault:1;
  1203. uint64_t rem_fault:1;
  1204. uint64_t bad_seq:1;
  1205. uint64_t bad_term:1;
  1206. uint64_t unsop:1;
  1207. uint64_t uneop:1;
  1208. uint64_t undat:1;
  1209. uint64_t hg2fld:1;
  1210. uint64_t hg2cc:1;
  1211. uint64_t reserved_29_63:35;
  1212. #endif
  1213. } s;
  1214. struct cvmx_gmxx_rxx_int_reg_cn30xx {
  1215. #ifdef __BIG_ENDIAN_BITFIELD
  1216. uint64_t reserved_19_63:45;
  1217. uint64_t phy_dupx:1;
  1218. uint64_t phy_spd:1;
  1219. uint64_t phy_link:1;
  1220. uint64_t ifgerr:1;
  1221. uint64_t coldet:1;
  1222. uint64_t falerr:1;
  1223. uint64_t rsverr:1;
  1224. uint64_t pcterr:1;
  1225. uint64_t ovrerr:1;
  1226. uint64_t niberr:1;
  1227. uint64_t skperr:1;
  1228. uint64_t rcverr:1;
  1229. uint64_t lenerr:1;
  1230. uint64_t alnerr:1;
  1231. uint64_t fcserr:1;
  1232. uint64_t jabber:1;
  1233. uint64_t maxerr:1;
  1234. uint64_t carext:1;
  1235. uint64_t minerr:1;
  1236. #else
  1237. uint64_t minerr:1;
  1238. uint64_t carext:1;
  1239. uint64_t maxerr:1;
  1240. uint64_t jabber:1;
  1241. uint64_t fcserr:1;
  1242. uint64_t alnerr:1;
  1243. uint64_t lenerr:1;
  1244. uint64_t rcverr:1;
  1245. uint64_t skperr:1;
  1246. uint64_t niberr:1;
  1247. uint64_t ovrerr:1;
  1248. uint64_t pcterr:1;
  1249. uint64_t rsverr:1;
  1250. uint64_t falerr:1;
  1251. uint64_t coldet:1;
  1252. uint64_t ifgerr:1;
  1253. uint64_t phy_link:1;
  1254. uint64_t phy_spd:1;
  1255. uint64_t phy_dupx:1;
  1256. uint64_t reserved_19_63:45;
  1257. #endif
  1258. } cn30xx;
  1259. struct cvmx_gmxx_rxx_int_reg_cn50xx {
  1260. #ifdef __BIG_ENDIAN_BITFIELD
  1261. uint64_t reserved_20_63:44;
  1262. uint64_t pause_drp:1;
  1263. uint64_t phy_dupx:1;
  1264. uint64_t phy_spd:1;
  1265. uint64_t phy_link:1;
  1266. uint64_t ifgerr:1;
  1267. uint64_t coldet:1;
  1268. uint64_t falerr:1;
  1269. uint64_t rsverr:1;
  1270. uint64_t pcterr:1;
  1271. uint64_t ovrerr:1;
  1272. uint64_t niberr:1;
  1273. uint64_t skperr:1;
  1274. uint64_t rcverr:1;
  1275. uint64_t reserved_6_6:1;
  1276. uint64_t alnerr:1;
  1277. uint64_t fcserr:1;
  1278. uint64_t jabber:1;
  1279. uint64_t reserved_2_2:1;
  1280. uint64_t carext:1;
  1281. uint64_t reserved_0_0:1;
  1282. #else
  1283. uint64_t reserved_0_0:1;
  1284. uint64_t carext:1;
  1285. uint64_t reserved_2_2:1;
  1286. uint64_t jabber:1;
  1287. uint64_t fcserr:1;
  1288. uint64_t alnerr:1;
  1289. uint64_t reserved_6_6:1;
  1290. uint64_t rcverr:1;
  1291. uint64_t skperr:1;
  1292. uint64_t niberr:1;
  1293. uint64_t ovrerr:1;
  1294. uint64_t pcterr:1;
  1295. uint64_t rsverr:1;
  1296. uint64_t falerr:1;
  1297. uint64_t coldet:1;
  1298. uint64_t ifgerr:1;
  1299. uint64_t phy_link:1;
  1300. uint64_t phy_spd:1;
  1301. uint64_t phy_dupx:1;
  1302. uint64_t pause_drp:1;
  1303. uint64_t reserved_20_63:44;
  1304. #endif
  1305. } cn50xx;
  1306. struct cvmx_gmxx_rxx_int_reg_cn52xx {
  1307. #ifdef __BIG_ENDIAN_BITFIELD
  1308. uint64_t reserved_29_63:35;
  1309. uint64_t hg2cc:1;
  1310. uint64_t hg2fld:1;
  1311. uint64_t undat:1;
  1312. uint64_t uneop:1;
  1313. uint64_t unsop:1;
  1314. uint64_t bad_term:1;
  1315. uint64_t bad_seq:1;
  1316. uint64_t rem_fault:1;
  1317. uint64_t loc_fault:1;
  1318. uint64_t pause_drp:1;
  1319. uint64_t reserved_16_18:3;
  1320. uint64_t ifgerr:1;
  1321. uint64_t coldet:1;
  1322. uint64_t falerr:1;
  1323. uint64_t rsverr:1;
  1324. uint64_t pcterr:1;
  1325. uint64_t ovrerr:1;
  1326. uint64_t reserved_9_9:1;
  1327. uint64_t skperr:1;
  1328. uint64_t rcverr:1;
  1329. uint64_t reserved_5_6:2;
  1330. uint64_t fcserr:1;
  1331. uint64_t jabber:1;
  1332. uint64_t reserved_2_2:1;
  1333. uint64_t carext:1;
  1334. uint64_t reserved_0_0:1;
  1335. #else
  1336. uint64_t reserved_0_0:1;
  1337. uint64_t carext:1;
  1338. uint64_t reserved_2_2:1;
  1339. uint64_t jabber:1;
  1340. uint64_t fcserr:1;
  1341. uint64_t reserved_5_6:2;
  1342. uint64_t rcverr:1;
  1343. uint64_t skperr:1;
  1344. uint64_t reserved_9_9:1;
  1345. uint64_t ovrerr:1;
  1346. uint64_t pcterr:1;
  1347. uint64_t rsverr:1;
  1348. uint64_t falerr:1;
  1349. uint64_t coldet:1;
  1350. uint64_t ifgerr:1;
  1351. uint64_t reserved_16_18:3;
  1352. uint64_t pause_drp:1;
  1353. uint64_t loc_fault:1;
  1354. uint64_t rem_fault:1;
  1355. uint64_t bad_seq:1;
  1356. uint64_t bad_term:1;
  1357. uint64_t unsop:1;
  1358. uint64_t uneop:1;
  1359. uint64_t undat:1;
  1360. uint64_t hg2fld:1;
  1361. uint64_t hg2cc:1;
  1362. uint64_t reserved_29_63:35;
  1363. #endif
  1364. } cn52xx;
  1365. struct cvmx_gmxx_rxx_int_reg_cn56xxp1 {
  1366. #ifdef __BIG_ENDIAN_BITFIELD
  1367. uint64_t reserved_27_63:37;
  1368. uint64_t undat:1;
  1369. uint64_t uneop:1;
  1370. uint64_t unsop:1;
  1371. uint64_t bad_term:1;
  1372. uint64_t bad_seq:1;
  1373. uint64_t rem_fault:1;
  1374. uint64_t loc_fault:1;
  1375. uint64_t pause_drp:1;
  1376. uint64_t reserved_16_18:3;
  1377. uint64_t ifgerr:1;
  1378. uint64_t coldet:1;
  1379. uint64_t falerr:1;
  1380. uint64_t rsverr:1;
  1381. uint64_t pcterr:1;
  1382. uint64_t ovrerr:1;
  1383. uint64_t reserved_9_9:1;
  1384. uint64_t skperr:1;
  1385. uint64_t rcverr:1;
  1386. uint64_t reserved_5_6:2;
  1387. uint64_t fcserr:1;
  1388. uint64_t jabber:1;
  1389. uint64_t reserved_2_2:1;
  1390. uint64_t carext:1;
  1391. uint64_t reserved_0_0:1;
  1392. #else
  1393. uint64_t reserved_0_0:1;
  1394. uint64_t carext:1;
  1395. uint64_t reserved_2_2:1;
  1396. uint64_t jabber:1;
  1397. uint64_t fcserr:1;
  1398. uint64_t reserved_5_6:2;
  1399. uint64_t rcverr:1;
  1400. uint64_t skperr:1;
  1401. uint64_t reserved_9_9:1;
  1402. uint64_t ovrerr:1;
  1403. uint64_t pcterr:1;
  1404. uint64_t rsverr:1;
  1405. uint64_t falerr:1;
  1406. uint64_t coldet:1;
  1407. uint64_t ifgerr:1;
  1408. uint64_t reserved_16_18:3;
  1409. uint64_t pause_drp:1;
  1410. uint64_t loc_fault:1;
  1411. uint64_t rem_fault:1;
  1412. uint64_t bad_seq:1;
  1413. uint64_t bad_term:1;
  1414. uint64_t unsop:1;
  1415. uint64_t uneop:1;
  1416. uint64_t undat:1;
  1417. uint64_t reserved_27_63:37;
  1418. #endif
  1419. } cn56xxp1;
  1420. struct cvmx_gmxx_rxx_int_reg_cn58xx {
  1421. #ifdef __BIG_ENDIAN_BITFIELD
  1422. uint64_t reserved_20_63:44;
  1423. uint64_t pause_drp:1;
  1424. uint64_t phy_dupx:1;
  1425. uint64_t phy_spd:1;
  1426. uint64_t phy_link:1;
  1427. uint64_t ifgerr:1;
  1428. uint64_t coldet:1;
  1429. uint64_t falerr:1;
  1430. uint64_t rsverr:1;
  1431. uint64_t pcterr:1;
  1432. uint64_t ovrerr:1;
  1433. uint64_t niberr:1;
  1434. uint64_t skperr:1;
  1435. uint64_t rcverr:1;
  1436. uint64_t lenerr:1;
  1437. uint64_t alnerr:1;
  1438. uint64_t fcserr:1;
  1439. uint64_t jabber:1;
  1440. uint64_t maxerr:1;
  1441. uint64_t carext:1;
  1442. uint64_t minerr:1;
  1443. #else
  1444. uint64_t minerr:1;
  1445. uint64_t carext:1;
  1446. uint64_t maxerr:1;
  1447. uint64_t jabber:1;
  1448. uint64_t fcserr:1;
  1449. uint64_t alnerr:1;
  1450. uint64_t lenerr:1;
  1451. uint64_t rcverr:1;
  1452. uint64_t skperr:1;
  1453. uint64_t niberr:1;
  1454. uint64_t ovrerr:1;
  1455. uint64_t pcterr:1;
  1456. uint64_t rsverr:1;
  1457. uint64_t falerr:1;
  1458. uint64_t coldet:1;
  1459. uint64_t ifgerr:1;
  1460. uint64_t phy_link:1;
  1461. uint64_t phy_spd:1;
  1462. uint64_t phy_dupx:1;
  1463. uint64_t pause_drp:1;
  1464. uint64_t reserved_20_63:44;
  1465. #endif
  1466. } cn58xx;
  1467. struct cvmx_gmxx_rxx_int_reg_cn61xx {
  1468. #ifdef __BIG_ENDIAN_BITFIELD
  1469. uint64_t reserved_29_63:35;
  1470. uint64_t hg2cc:1;
  1471. uint64_t hg2fld:1;
  1472. uint64_t undat:1;
  1473. uint64_t uneop:1;
  1474. uint64_t unsop:1;
  1475. uint64_t bad_term:1;
  1476. uint64_t bad_seq:1;
  1477. uint64_t rem_fault:1;
  1478. uint64_t loc_fault:1;
  1479. uint64_t pause_drp:1;
  1480. uint64_t reserved_16_18:3;
  1481. uint64_t ifgerr:1;
  1482. uint64_t coldet:1;
  1483. uint64_t falerr:1;
  1484. uint64_t rsverr:1;
  1485. uint64_t pcterr:1;
  1486. uint64_t ovrerr:1;
  1487. uint64_t reserved_9_9:1;
  1488. uint64_t skperr:1;
  1489. uint64_t rcverr:1;
  1490. uint64_t reserved_5_6:2;
  1491. uint64_t fcserr:1;
  1492. uint64_t jabber:1;
  1493. uint64_t reserved_2_2:1;
  1494. uint64_t carext:1;
  1495. uint64_t minerr:1;
  1496. #else
  1497. uint64_t minerr:1;
  1498. uint64_t carext:1;
  1499. uint64_t reserved_2_2:1;
  1500. uint64_t jabber:1;
  1501. uint64_t fcserr:1;
  1502. uint64_t reserved_5_6:2;
  1503. uint64_t rcverr:1;
  1504. uint64_t skperr:1;
  1505. uint64_t reserved_9_9:1;
  1506. uint64_t ovrerr:1;
  1507. uint64_t pcterr:1;
  1508. uint64_t rsverr:1;
  1509. uint64_t falerr:1;
  1510. uint64_t coldet:1;
  1511. uint64_t ifgerr:1;
  1512. uint64_t reserved_16_18:3;
  1513. uint64_t pause_drp:1;
  1514. uint64_t loc_fault:1;
  1515. uint64_t rem_fault:1;
  1516. uint64_t bad_seq:1;
  1517. uint64_t bad_term:1;
  1518. uint64_t unsop:1;
  1519. uint64_t uneop:1;
  1520. uint64_t undat:1;
  1521. uint64_t hg2fld:1;
  1522. uint64_t hg2cc:1;
  1523. uint64_t reserved_29_63:35;
  1524. #endif
  1525. } cn61xx;
  1526. };
  1527. union cvmx_gmxx_rxx_jabber {
  1528. uint64_t u64;
  1529. struct cvmx_gmxx_rxx_jabber_s {
  1530. #ifdef __BIG_ENDIAN_BITFIELD
  1531. uint64_t reserved_16_63:48;
  1532. uint64_t cnt:16;
  1533. #else
  1534. uint64_t cnt:16;
  1535. uint64_t reserved_16_63:48;
  1536. #endif
  1537. } s;
  1538. };
  1539. union cvmx_gmxx_rxx_rx_inbnd {
  1540. uint64_t u64;
  1541. struct cvmx_gmxx_rxx_rx_inbnd_s {
  1542. #ifdef __BIG_ENDIAN_BITFIELD
  1543. uint64_t reserved_4_63:60;
  1544. uint64_t duplex:1;
  1545. uint64_t speed:2;
  1546. uint64_t status:1;
  1547. #else
  1548. uint64_t status:1;
  1549. uint64_t speed:2;
  1550. uint64_t duplex:1;
  1551. uint64_t reserved_4_63:60;
  1552. #endif
  1553. } s;
  1554. };
  1555. union cvmx_gmxx_rx_prts {
  1556. uint64_t u64;
  1557. struct cvmx_gmxx_rx_prts_s {
  1558. #ifdef __BIG_ENDIAN_BITFIELD
  1559. uint64_t reserved_3_63:61;
  1560. uint64_t prts:3;
  1561. #else
  1562. uint64_t prts:3;
  1563. uint64_t reserved_3_63:61;
  1564. #endif
  1565. } s;
  1566. };
  1567. union cvmx_gmxx_rx_xaui_ctl {
  1568. uint64_t u64;
  1569. struct cvmx_gmxx_rx_xaui_ctl_s {
  1570. #ifdef __BIG_ENDIAN_BITFIELD
  1571. uint64_t reserved_2_63:62;
  1572. uint64_t status:2;
  1573. #else
  1574. uint64_t status:2;
  1575. uint64_t reserved_2_63:62;
  1576. #endif
  1577. } s;
  1578. };
  1579. union cvmx_gmxx_txx_thresh {
  1580. uint64_t u64;
  1581. struct cvmx_gmxx_txx_thresh_s {
  1582. #ifdef __BIG_ENDIAN_BITFIELD
  1583. uint64_t reserved_10_63:54;
  1584. uint64_t cnt:10;
  1585. #else
  1586. uint64_t cnt:10;
  1587. uint64_t reserved_10_63:54;
  1588. #endif
  1589. } s;
  1590. struct cvmx_gmxx_txx_thresh_cn30xx {
  1591. #ifdef __BIG_ENDIAN_BITFIELD
  1592. uint64_t reserved_7_63:57;
  1593. uint64_t cnt:7;
  1594. #else
  1595. uint64_t cnt:7;
  1596. uint64_t reserved_7_63:57;
  1597. #endif
  1598. } cn30xx;
  1599. struct cvmx_gmxx_txx_thresh_cn38xx {
  1600. #ifdef __BIG_ENDIAN_BITFIELD
  1601. uint64_t reserved_9_63:55;
  1602. uint64_t cnt:9;
  1603. #else
  1604. uint64_t cnt:9;
  1605. uint64_t reserved_9_63:55;
  1606. #endif
  1607. } cn38xx;
  1608. };
  1609. union cvmx_gmxx_tx_int_en {
  1610. uint64_t u64;
  1611. struct cvmx_gmxx_tx_int_en_s {
  1612. #ifdef __BIG_ENDIAN_BITFIELD
  1613. uint64_t reserved_25_63:39;
  1614. uint64_t xchange:1;
  1615. uint64_t ptp_lost:4;
  1616. uint64_t late_col:4;
  1617. uint64_t xsdef:4;
  1618. uint64_t xscol:4;
  1619. uint64_t reserved_6_7:2;
  1620. uint64_t undflw:4;
  1621. uint64_t reserved_1_1:1;
  1622. uint64_t pko_nxa:1;
  1623. #else
  1624. uint64_t pko_nxa:1;
  1625. uint64_t reserved_1_1:1;
  1626. uint64_t undflw:4;
  1627. uint64_t reserved_6_7:2;
  1628. uint64_t xscol:4;
  1629. uint64_t xsdef:4;
  1630. uint64_t late_col:4;
  1631. uint64_t ptp_lost:4;
  1632. uint64_t xchange:1;
  1633. uint64_t reserved_25_63:39;
  1634. #endif
  1635. } s;
  1636. struct cvmx_gmxx_tx_int_en_cn30xx {
  1637. #ifdef __BIG_ENDIAN_BITFIELD
  1638. uint64_t reserved_19_63:45;
  1639. uint64_t late_col:3;
  1640. uint64_t reserved_15_15:1;
  1641. uint64_t xsdef:3;
  1642. uint64_t reserved_11_11:1;
  1643. uint64_t xscol:3;
  1644. uint64_t reserved_5_7:3;
  1645. uint64_t undflw:3;
  1646. uint64_t reserved_1_1:1;
  1647. uint64_t pko_nxa:1;
  1648. #else
  1649. uint64_t pko_nxa:1;
  1650. uint64_t reserved_1_1:1;
  1651. uint64_t undflw:3;
  1652. uint64_t reserved_5_7:3;
  1653. uint64_t xscol:3;
  1654. uint64_t reserved_11_11:1;
  1655. uint64_t xsdef:3;
  1656. uint64_t reserved_15_15:1;
  1657. uint64_t late_col:3;
  1658. uint64_t reserved_19_63:45;
  1659. #endif
  1660. } cn30xx;
  1661. struct cvmx_gmxx_tx_int_en_cn31xx {
  1662. #ifdef __BIG_ENDIAN_BITFIELD
  1663. uint64_t reserved_15_63:49;
  1664. uint64_t xsdef:3;
  1665. uint64_t reserved_11_11:1;
  1666. uint64_t xscol:3;
  1667. uint64_t reserved_5_7:3;
  1668. uint64_t undflw:3;
  1669. uint64_t reserved_1_1:1;
  1670. uint64_t pko_nxa:1;
  1671. #else
  1672. uint64_t pko_nxa:1;
  1673. uint64_t reserved_1_1:1;
  1674. uint64_t undflw:3;
  1675. uint64_t reserved_5_7:3;
  1676. uint64_t xscol:3;
  1677. uint64_t reserved_11_11:1;
  1678. uint64_t xsdef:3;
  1679. uint64_t reserved_15_63:49;
  1680. #endif
  1681. } cn31xx;
  1682. struct cvmx_gmxx_tx_int_en_cn38xx {
  1683. #ifdef __BIG_ENDIAN_BITFIELD
  1684. uint64_t reserved_20_63:44;
  1685. uint64_t late_col:4;
  1686. uint64_t xsdef:4;
  1687. uint64_t xscol:4;
  1688. uint64_t reserved_6_7:2;
  1689. uint64_t undflw:4;
  1690. uint64_t ncb_nxa:1;
  1691. uint64_t pko_nxa:1;
  1692. #else
  1693. uint64_t pko_nxa:1;
  1694. uint64_t ncb_nxa:1;
  1695. uint64_t undflw:4;
  1696. uint64_t reserved_6_7:2;
  1697. uint64_t xscol:4;
  1698. uint64_t xsdef:4;
  1699. uint64_t late_col:4;
  1700. uint64_t reserved_20_63:44;
  1701. #endif
  1702. } cn38xx;
  1703. struct cvmx_gmxx_tx_int_en_cn38xxp2 {
  1704. #ifdef __BIG_ENDIAN_BITFIELD
  1705. uint64_t reserved_16_63:48;
  1706. uint64_t xsdef:4;
  1707. uint64_t xscol:4;
  1708. uint64_t reserved_6_7:2;
  1709. uint64_t undflw:4;
  1710. uint64_t ncb_nxa:1;
  1711. uint64_t pko_nxa:1;
  1712. #else
  1713. uint64_t pko_nxa:1;
  1714. uint64_t ncb_nxa:1;
  1715. uint64_t undflw:4;
  1716. uint64_t reserved_6_7:2;
  1717. uint64_t xscol:4;
  1718. uint64_t xsdef:4;
  1719. uint64_t reserved_16_63:48;
  1720. #endif
  1721. } cn38xxp2;
  1722. struct cvmx_gmxx_tx_int_en_cn52xx {
  1723. #ifdef __BIG_ENDIAN_BITFIELD
  1724. uint64_t reserved_20_63:44;
  1725. uint64_t late_col:4;
  1726. uint64_t xsdef:4;
  1727. uint64_t xscol:4;
  1728. uint64_t reserved_6_7:2;
  1729. uint64_t undflw:4;
  1730. uint64_t reserved_1_1:1;
  1731. uint64_t pko_nxa:1;
  1732. #else
  1733. uint64_t pko_nxa:1;
  1734. uint64_t reserved_1_1:1;
  1735. uint64_t undflw:4;
  1736. uint64_t reserved_6_7:2;
  1737. uint64_t xscol:4;
  1738. uint64_t xsdef:4;
  1739. uint64_t late_col:4;
  1740. uint64_t reserved_20_63:44;
  1741. #endif
  1742. } cn52xx;
  1743. struct cvmx_gmxx_tx_int_en_cn63xx {
  1744. #ifdef __BIG_ENDIAN_BITFIELD
  1745. uint64_t reserved_24_63:40;
  1746. uint64_t ptp_lost:4;
  1747. uint64_t late_col:4;
  1748. uint64_t xsdef:4;
  1749. uint64_t xscol:4;
  1750. uint64_t reserved_6_7:2;
  1751. uint64_t undflw:4;
  1752. uint64_t reserved_1_1:1;
  1753. uint64_t pko_nxa:1;
  1754. #else
  1755. uint64_t pko_nxa:1;
  1756. uint64_t reserved_1_1:1;
  1757. uint64_t undflw:4;
  1758. uint64_t reserved_6_7:2;
  1759. uint64_t xscol:4;
  1760. uint64_t xsdef:4;
  1761. uint64_t late_col:4;
  1762. uint64_t ptp_lost:4;
  1763. uint64_t reserved_24_63:40;
  1764. #endif
  1765. } cn63xx;
  1766. struct cvmx_gmxx_tx_int_en_cn68xx {
  1767. #ifdef __BIG_ENDIAN_BITFIELD
  1768. uint64_t reserved_25_63:39;
  1769. uint64_t xchange:1;
  1770. uint64_t ptp_lost:4;
  1771. uint64_t late_col:4;
  1772. uint64_t xsdef:4;
  1773. uint64_t xscol:4;
  1774. uint64_t reserved_6_7:2;
  1775. uint64_t undflw:4;
  1776. uint64_t pko_nxp:1;
  1777. uint64_t pko_nxa:1;
  1778. #else
  1779. uint64_t pko_nxa:1;
  1780. uint64_t pko_nxp:1;
  1781. uint64_t undflw:4;
  1782. uint64_t reserved_6_7:2;
  1783. uint64_t xscol:4;
  1784. uint64_t xsdef:4;
  1785. uint64_t late_col:4;
  1786. uint64_t ptp_lost:4;
  1787. uint64_t xchange:1;
  1788. uint64_t reserved_25_63:39;
  1789. #endif
  1790. } cn68xx;
  1791. struct cvmx_gmxx_tx_int_en_cnf71xx {
  1792. #ifdef __BIG_ENDIAN_BITFIELD
  1793. uint64_t reserved_25_63:39;
  1794. uint64_t xchange:1;
  1795. uint64_t reserved_22_23:2;
  1796. uint64_t ptp_lost:2;
  1797. uint64_t reserved_18_19:2;
  1798. uint64_t late_col:2;
  1799. uint64_t reserved_14_15:2;
  1800. uint64_t xsdef:2;
  1801. uint64_t reserved_10_11:2;
  1802. uint64_t xscol:2;
  1803. uint64_t reserved_4_7:4;
  1804. uint64_t undflw:2;
  1805. uint64_t reserved_1_1:1;
  1806. uint64_t pko_nxa:1;
  1807. #else
  1808. uint64_t pko_nxa:1;
  1809. uint64_t reserved_1_1:1;
  1810. uint64_t undflw:2;
  1811. uint64_t reserved_4_7:4;
  1812. uint64_t xscol:2;
  1813. uint64_t reserved_10_11:2;
  1814. uint64_t xsdef:2;
  1815. uint64_t reserved_14_15:2;
  1816. uint64_t late_col:2;
  1817. uint64_t reserved_18_19:2;
  1818. uint64_t ptp_lost:2;
  1819. uint64_t reserved_22_23:2;
  1820. uint64_t xchange:1;
  1821. uint64_t reserved_25_63:39;
  1822. #endif
  1823. } cnf71xx;
  1824. };
  1825. union cvmx_gmxx_tx_int_reg {
  1826. uint64_t u64;
  1827. struct cvmx_gmxx_tx_int_reg_s {
  1828. #ifdef __BIG_ENDIAN_BITFIELD
  1829. uint64_t reserved_25_63:39;
  1830. uint64_t xchange:1;
  1831. uint64_t ptp_lost:4;
  1832. uint64_t late_col:4;
  1833. uint64_t xsdef:4;
  1834. uint64_t xscol:4;
  1835. uint64_t reserved_6_7:2;
  1836. uint64_t undflw:4;
  1837. uint64_t reserved_1_1:1;
  1838. uint64_t pko_nxa:1;
  1839. #else
  1840. uint64_t pko_nxa:1;
  1841. uint64_t reserved_1_1:1;
  1842. uint64_t undflw:4;
  1843. uint64_t reserved_6_7:2;
  1844. uint64_t xscol:4;
  1845. uint64_t xsdef:4;
  1846. uint64_t late_col:4;
  1847. uint64_t ptp_lost:4;
  1848. uint64_t xchange:1;
  1849. uint64_t reserved_25_63:39;
  1850. #endif
  1851. } s;
  1852. struct cvmx_gmxx_tx_int_reg_cn30xx {
  1853. #ifdef __BIG_ENDIAN_BITFIELD
  1854. uint64_t reserved_19_63:45;
  1855. uint64_t late_col:3;
  1856. uint64_t reserved_15_15:1;
  1857. uint64_t xsdef:3;
  1858. uint64_t reserved_11_11:1;
  1859. uint64_t xscol:3;
  1860. uint64_t reserved_5_7:3;
  1861. uint64_t undflw:3;
  1862. uint64_t reserved_1_1:1;
  1863. uint64_t pko_nxa:1;
  1864. #else
  1865. uint64_t pko_nxa:1;
  1866. uint64_t reserved_1_1:1;
  1867. uint64_t undflw:3;
  1868. uint64_t reserved_5_7:3;
  1869. uint64_t xscol:3;
  1870. uint64_t reserved_11_11:1;
  1871. uint64_t xsdef:3;
  1872. uint64_t reserved_15_15:1;
  1873. uint64_t late_col:3;
  1874. uint64_t reserved_19_63:45;
  1875. #endif
  1876. } cn30xx;
  1877. struct cvmx_gmxx_tx_int_reg_cn31xx {
  1878. #ifdef __BIG_ENDIAN_BITFIELD
  1879. uint64_t reserved_15_63:49;
  1880. uint64_t xsdef:3;
  1881. uint64_t reserved_11_11:1;
  1882. uint64_t xscol:3;
  1883. uint64_t reserved_5_7:3;
  1884. uint64_t undflw:3;
  1885. uint64_t reserved_1_1:1;
  1886. uint64_t pko_nxa:1;
  1887. #else
  1888. uint64_t pko_nxa:1;
  1889. uint64_t reserved_1_1:1;
  1890. uint64_t undflw:3;
  1891. uint64_t reserved_5_7:3;
  1892. uint64_t xscol:3;
  1893. uint64_t reserved_11_11:1;
  1894. uint64_t xsdef:3;
  1895. uint64_t reserved_15_63:49;
  1896. #endif
  1897. } cn31xx;
  1898. struct cvmx_gmxx_tx_int_reg_cn38xx {
  1899. #ifdef __BIG_ENDIAN_BITFIELD
  1900. uint64_t reserved_20_63:44;
  1901. uint64_t late_col:4;
  1902. uint64_t xsdef:4;
  1903. uint64_t xscol:4;
  1904. uint64_t reserved_6_7:2;
  1905. uint64_t undflw:4;
  1906. uint64_t ncb_nxa:1;
  1907. uint64_t pko_nxa:1;
  1908. #else
  1909. uint64_t pko_nxa:1;
  1910. uint64_t ncb_nxa:1;
  1911. uint64_t undflw:4;
  1912. uint64_t reserved_6_7:2;
  1913. uint64_t xscol:4;
  1914. uint64_t xsdef:4;
  1915. uint64_t late_col:4;
  1916. uint64_t reserved_20_63:44;
  1917. #endif
  1918. } cn38xx;
  1919. struct cvmx_gmxx_tx_int_reg_cn38xxp2 {
  1920. #ifdef __BIG_ENDIAN_BITFIELD
  1921. uint64_t reserved_16_63:48;
  1922. uint64_t xsdef:4;
  1923. uint64_t xscol:4;
  1924. uint64_t reserved_6_7:2;
  1925. uint64_t undflw:4;
  1926. uint64_t ncb_nxa:1;
  1927. uint64_t pko_nxa:1;
  1928. #else
  1929. uint64_t pko_nxa:1;
  1930. uint64_t ncb_nxa:1;
  1931. uint64_t undflw:4;
  1932. uint64_t reserved_6_7:2;
  1933. uint64_t xscol:4;
  1934. uint64_t xsdef:4;
  1935. uint64_t reserved_16_63:48;
  1936. #endif
  1937. } cn38xxp2;
  1938. struct cvmx_gmxx_tx_int_reg_cn52xx {
  1939. #ifdef __BIG_ENDIAN_BITFIELD
  1940. uint64_t reserved_20_63:44;
  1941. uint64_t late_col:4;
  1942. uint64_t xsdef:4;
  1943. uint64_t xscol:4;
  1944. uint64_t reserved_6_7:2;
  1945. uint64_t undflw:4;
  1946. uint64_t reserved_1_1:1;
  1947. uint64_t pko_nxa:1;
  1948. #else
  1949. uint64_t pko_nxa:1;
  1950. uint64_t reserved_1_1:1;
  1951. uint64_t undflw:4;
  1952. uint64_t reserved_6_7:2;
  1953. uint64_t xscol:4;
  1954. uint64_t xsdef:4;
  1955. uint64_t late_col:4;
  1956. uint64_t reserved_20_63:44;
  1957. #endif
  1958. } cn52xx;
  1959. struct cvmx_gmxx_tx_int_reg_cn63xx {
  1960. #ifdef __BIG_ENDIAN_BITFIELD
  1961. uint64_t reserved_24_63:40;
  1962. uint64_t ptp_lost:4;
  1963. uint64_t late_col:4;
  1964. uint64_t xsdef:4;
  1965. uint64_t xscol:4;
  1966. uint64_t reserved_6_7:2;
  1967. uint64_t undflw:4;
  1968. uint64_t reserved_1_1:1;
  1969. uint64_t pko_nxa:1;
  1970. #else
  1971. uint64_t pko_nxa:1;
  1972. uint64_t reserved_1_1:1;
  1973. uint64_t undflw:4;
  1974. uint64_t reserved_6_7:2;
  1975. uint64_t xscol:4;
  1976. uint64_t xsdef:4;
  1977. uint64_t late_col:4;
  1978. uint64_t ptp_lost:4;
  1979. uint64_t reserved_24_63:40;
  1980. #endif
  1981. } cn63xx;
  1982. struct cvmx_gmxx_tx_int_reg_cn68xx {
  1983. #ifdef __BIG_ENDIAN_BITFIELD
  1984. uint64_t reserved_25_63:39;
  1985. uint64_t xchange:1;
  1986. uint64_t ptp_lost:4;
  1987. uint64_t late_col:4;
  1988. uint64_t xsdef:4;
  1989. uint64_t xscol:4;
  1990. uint64_t reserved_6_7:2;
  1991. uint64_t undflw:4;
  1992. uint64_t pko_nxp:1;
  1993. uint64_t pko_nxa:1;
  1994. #else
  1995. uint64_t pko_nxa:1;
  1996. uint64_t pko_nxp:1;
  1997. uint64_t undflw:4;
  1998. uint64_t reserved_6_7:2;
  1999. uint64_t xscol:4;
  2000. uint64_t xsdef:4;
  2001. uint64_t late_col:4;
  2002. uint64_t ptp_lost:4;
  2003. uint64_t xchange:1;
  2004. uint64_t reserved_25_63:39;
  2005. #endif
  2006. } cn68xx;
  2007. struct cvmx_gmxx_tx_int_reg_cnf71xx {
  2008. #ifdef __BIG_ENDIAN_BITFIELD
  2009. uint64_t reserved_25_63:39;
  2010. uint64_t xchange:1;
  2011. uint64_t reserved_22_23:2;
  2012. uint64_t ptp_lost:2;
  2013. uint64_t reserved_18_19:2;
  2014. uint64_t late_col:2;
  2015. uint64_t reserved_14_15:2;
  2016. uint64_t xsdef:2;
  2017. uint64_t reserved_10_11:2;
  2018. uint64_t xscol:2;
  2019. uint64_t reserved_4_7:4;
  2020. uint64_t undflw:2;
  2021. uint64_t reserved_1_1:1;
  2022. uint64_t pko_nxa:1;
  2023. #else
  2024. uint64_t pko_nxa:1;
  2025. uint64_t reserved_1_1:1;
  2026. uint64_t undflw:2;
  2027. uint64_t reserved_4_7:4;
  2028. uint64_t xscol:2;
  2029. uint64_t reserved_10_11:2;
  2030. uint64_t xsdef:2;
  2031. uint64_t reserved_14_15:2;
  2032. uint64_t late_col:2;
  2033. uint64_t reserved_18_19:2;
  2034. uint64_t ptp_lost:2;
  2035. uint64_t reserved_22_23:2;
  2036. uint64_t xchange:1;
  2037. uint64_t reserved_25_63:39;
  2038. #endif
  2039. } cnf71xx;
  2040. };
  2041. union cvmx_gmxx_tx_ovr_bp {
  2042. uint64_t u64;
  2043. struct cvmx_gmxx_tx_ovr_bp_s {
  2044. #ifdef __BIG_ENDIAN_BITFIELD
  2045. uint64_t reserved_48_63:16;
  2046. uint64_t tx_prt_bp:16;
  2047. uint64_t reserved_12_31:20;
  2048. uint64_t en:4;
  2049. uint64_t bp:4;
  2050. uint64_t ign_full:4;
  2051. #else
  2052. uint64_t ign_full:4;
  2053. uint64_t bp:4;
  2054. uint64_t en:4;
  2055. uint64_t reserved_12_31:20;
  2056. uint64_t tx_prt_bp:16;
  2057. uint64_t reserved_48_63:16;
  2058. #endif
  2059. } s;
  2060. struct cvmx_gmxx_tx_ovr_bp_cn30xx {
  2061. #ifdef __BIG_ENDIAN_BITFIELD
  2062. uint64_t reserved_11_63:53;
  2063. uint64_t en:3;
  2064. uint64_t reserved_7_7:1;
  2065. uint64_t bp:3;
  2066. uint64_t reserved_3_3:1;
  2067. uint64_t ign_full:3;
  2068. #else
  2069. uint64_t ign_full:3;
  2070. uint64_t reserved_3_3:1;
  2071. uint64_t bp:3;
  2072. uint64_t reserved_7_7:1;
  2073. uint64_t en:3;
  2074. uint64_t reserved_11_63:53;
  2075. #endif
  2076. } cn30xx;
  2077. struct cvmx_gmxx_tx_ovr_bp_cn38xx {
  2078. #ifdef __BIG_ENDIAN_BITFIELD
  2079. uint64_t reserved_12_63:52;
  2080. uint64_t en:4;
  2081. uint64_t bp:4;
  2082. uint64_t ign_full:4;
  2083. #else
  2084. uint64_t ign_full:4;
  2085. uint64_t bp:4;
  2086. uint64_t en:4;
  2087. uint64_t reserved_12_63:52;
  2088. #endif
  2089. } cn38xx;
  2090. struct cvmx_gmxx_tx_ovr_bp_cnf71xx {
  2091. #ifdef __BIG_ENDIAN_BITFIELD
  2092. uint64_t reserved_48_63:16;
  2093. uint64_t tx_prt_bp:16;
  2094. uint64_t reserved_10_31:22;
  2095. uint64_t en:2;
  2096. uint64_t reserved_6_7:2;
  2097. uint64_t bp:2;
  2098. uint64_t reserved_2_3:2;
  2099. uint64_t ign_full:2;
  2100. #else
  2101. uint64_t ign_full:2;
  2102. uint64_t reserved_2_3:2;
  2103. uint64_t bp:2;
  2104. uint64_t reserved_6_7:2;
  2105. uint64_t en:2;
  2106. uint64_t reserved_10_31:22;
  2107. uint64_t tx_prt_bp:16;
  2108. uint64_t reserved_48_63:16;
  2109. #endif
  2110. } cnf71xx;
  2111. };
  2112. union cvmx_gmxx_tx_prts {
  2113. uint64_t u64;
  2114. struct cvmx_gmxx_tx_prts_s {
  2115. #ifdef __BIG_ENDIAN_BITFIELD
  2116. uint64_t reserved_5_63:59;
  2117. uint64_t prts:5;
  2118. #else
  2119. uint64_t prts:5;
  2120. uint64_t reserved_5_63:59;
  2121. #endif
  2122. } s;
  2123. };
  2124. union cvmx_gmxx_tx_spi_ctl {
  2125. uint64_t u64;
  2126. struct cvmx_gmxx_tx_spi_ctl_s {
  2127. #ifdef __BIG_ENDIAN_BITFIELD
  2128. uint64_t reserved_2_63:62;
  2129. uint64_t tpa_clr:1;
  2130. uint64_t cont_pkt:1;
  2131. #else
  2132. uint64_t cont_pkt:1;
  2133. uint64_t tpa_clr:1;
  2134. uint64_t reserved_2_63:62;
  2135. #endif
  2136. } s;
  2137. };
  2138. union cvmx_gmxx_tx_spi_max {
  2139. uint64_t u64;
  2140. struct cvmx_gmxx_tx_spi_max_s {
  2141. #ifdef __BIG_ENDIAN_BITFIELD
  2142. uint64_t reserved_23_63:41;
  2143. uint64_t slice:7;
  2144. uint64_t max2:8;
  2145. uint64_t max1:8;
  2146. #else
  2147. uint64_t max1:8;
  2148. uint64_t max2:8;
  2149. uint64_t slice:7;
  2150. uint64_t reserved_23_63:41;
  2151. #endif
  2152. } s;
  2153. struct cvmx_gmxx_tx_spi_max_cn38xx {
  2154. #ifdef __BIG_ENDIAN_BITFIELD
  2155. uint64_t reserved_16_63:48;
  2156. uint64_t max2:8;
  2157. uint64_t max1:8;
  2158. #else
  2159. uint64_t max1:8;
  2160. uint64_t max2:8;
  2161. uint64_t reserved_16_63:48;
  2162. #endif
  2163. } cn38xx;
  2164. };
  2165. union cvmx_gmxx_tx_spi_thresh {
  2166. uint64_t u64;
  2167. struct cvmx_gmxx_tx_spi_thresh_s {
  2168. #ifdef __BIG_ENDIAN_BITFIELD
  2169. uint64_t reserved_6_63:58;
  2170. uint64_t thresh:6;
  2171. #else
  2172. uint64_t thresh:6;
  2173. uint64_t reserved_6_63:58;
  2174. #endif
  2175. } s;
  2176. };
  2177. union cvmx_gmxx_tx_xaui_ctl {
  2178. uint64_t u64;
  2179. struct cvmx_gmxx_tx_xaui_ctl_s {
  2180. #ifdef __BIG_ENDIAN_BITFIELD
  2181. uint64_t reserved_11_63:53;
  2182. uint64_t hg_pause_hgi:2;
  2183. uint64_t hg_en:1;
  2184. uint64_t reserved_7_7:1;
  2185. uint64_t ls_byp:1;
  2186. uint64_t ls:2;
  2187. uint64_t reserved_2_3:2;
  2188. uint64_t uni_en:1;
  2189. uint64_t dic_en:1;
  2190. #else
  2191. uint64_t dic_en:1;
  2192. uint64_t uni_en:1;
  2193. uint64_t reserved_2_3:2;
  2194. uint64_t ls:2;
  2195. uint64_t ls_byp:1;
  2196. uint64_t reserved_7_7:1;
  2197. uint64_t hg_en:1;
  2198. uint64_t hg_pause_hgi:2;
  2199. uint64_t reserved_11_63:53;
  2200. #endif
  2201. } s;
  2202. };
  2203. #endif