cvmx-dpi-defs.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: [email protected]
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_DPI_DEFS_H__
  28. #define __CVMX_DPI_DEFS_H__
  29. #define CVMX_DPI_BIST_STATUS (CVMX_ADD_IO_SEG(0x0001DF0000000000ull))
  30. #define CVMX_DPI_CTL (CVMX_ADD_IO_SEG(0x0001DF0000000040ull))
  31. #define CVMX_DPI_DMAX_COUNTS(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000300ull) + ((offset) & 7) * 8)
  32. #define CVMX_DPI_DMAX_DBELL(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000200ull) + ((offset) & 7) * 8)
  33. #define CVMX_DPI_DMAX_ERR_RSP_STATUS(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000A80ull) + ((offset) & 7) * 8)
  34. #define CVMX_DPI_DMAX_IBUFF_SADDR(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000280ull) + ((offset) & 7) * 8)
  35. #define CVMX_DPI_DMAX_IFLIGHT(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000A00ull) + ((offset) & 7) * 8)
  36. #define CVMX_DPI_DMAX_NADDR(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000380ull) + ((offset) & 7) * 8)
  37. #define CVMX_DPI_DMAX_REQBNK0(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000400ull) + ((offset) & 7) * 8)
  38. #define CVMX_DPI_DMAX_REQBNK1(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000480ull) + ((offset) & 7) * 8)
  39. #define CVMX_DPI_DMA_CONTROL (CVMX_ADD_IO_SEG(0x0001DF0000000048ull))
  40. #define CVMX_DPI_DMA_ENGX_EN(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000080ull) + ((offset) & 7) * 8)
  41. #define CVMX_DPI_DMA_PPX_CNT(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000B00ull) + ((offset) & 31) * 8)
  42. #define CVMX_DPI_ENGX_BUF(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000880ull) + ((offset) & 7) * 8)
  43. #define CVMX_DPI_INFO_REG (CVMX_ADD_IO_SEG(0x0001DF0000000980ull))
  44. #define CVMX_DPI_INT_EN (CVMX_ADD_IO_SEG(0x0001DF0000000010ull))
  45. #define CVMX_DPI_INT_REG (CVMX_ADD_IO_SEG(0x0001DF0000000008ull))
  46. #define CVMX_DPI_NCBX_CFG(block_id) (CVMX_ADD_IO_SEG(0x0001DF0000000800ull))
  47. #define CVMX_DPI_PINT_INFO (CVMX_ADD_IO_SEG(0x0001DF0000000830ull))
  48. #define CVMX_DPI_PKT_ERR_RSP (CVMX_ADD_IO_SEG(0x0001DF0000000078ull))
  49. #define CVMX_DPI_REQ_ERR_RSP (CVMX_ADD_IO_SEG(0x0001DF0000000058ull))
  50. #define CVMX_DPI_REQ_ERR_RSP_EN (CVMX_ADD_IO_SEG(0x0001DF0000000068ull))
  51. #define CVMX_DPI_REQ_ERR_RST (CVMX_ADD_IO_SEG(0x0001DF0000000060ull))
  52. #define CVMX_DPI_REQ_ERR_RST_EN (CVMX_ADD_IO_SEG(0x0001DF0000000070ull))
  53. #define CVMX_DPI_REQ_ERR_SKIP_COMP (CVMX_ADD_IO_SEG(0x0001DF0000000838ull))
  54. #define CVMX_DPI_REQ_GBL_EN (CVMX_ADD_IO_SEG(0x0001DF0000000050ull))
  55. #define CVMX_DPI_SLI_PRTX_CFG(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000900ull) + ((offset) & 3) * 8)
  56. static inline uint64_t CVMX_DPI_SLI_PRTX_ERR(unsigned long offset)
  57. {
  58. switch (cvmx_get_octeon_family()) {
  59. case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
  60. return CVMX_ADD_IO_SEG(0x0001DF0000000920ull) + (offset) * 8;
  61. case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
  62. case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
  63. case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
  64. if (OCTEON_IS_MODEL(OCTEON_CN68XX_PASS1))
  65. return CVMX_ADD_IO_SEG(0x0001DF0000000928ull) + (offset) * 8;
  66. if (OCTEON_IS_MODEL(OCTEON_CN68XX_PASS2))
  67. return CVMX_ADD_IO_SEG(0x0001DF0000000920ull) + (offset) * 8;
  68. return CVMX_ADD_IO_SEG(0x0001DF0000000920ull) + (offset) * 8;
  69. case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
  70. return CVMX_ADD_IO_SEG(0x0001DF0000000928ull) + (offset) * 8;
  71. }
  72. return CVMX_ADD_IO_SEG(0x0001DF0000000920ull) + (offset) * 8;
  73. }
  74. #define CVMX_DPI_SLI_PRTX_ERR_INFO(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000940ull) + ((offset) & 3) * 8)
  75. union cvmx_dpi_bist_status {
  76. uint64_t u64;
  77. struct cvmx_dpi_bist_status_s {
  78. #ifdef __BIG_ENDIAN_BITFIELD
  79. uint64_t reserved_47_63:17;
  80. uint64_t bist:47;
  81. #else
  82. uint64_t bist:47;
  83. uint64_t reserved_47_63:17;
  84. #endif
  85. } s;
  86. struct cvmx_dpi_bist_status_cn63xx {
  87. #ifdef __BIG_ENDIAN_BITFIELD
  88. uint64_t reserved_45_63:19;
  89. uint64_t bist:45;
  90. #else
  91. uint64_t bist:45;
  92. uint64_t reserved_45_63:19;
  93. #endif
  94. } cn63xx;
  95. struct cvmx_dpi_bist_status_cn63xxp1 {
  96. #ifdef __BIG_ENDIAN_BITFIELD
  97. uint64_t reserved_37_63:27;
  98. uint64_t bist:37;
  99. #else
  100. uint64_t bist:37;
  101. uint64_t reserved_37_63:27;
  102. #endif
  103. } cn63xxp1;
  104. };
  105. union cvmx_dpi_ctl {
  106. uint64_t u64;
  107. struct cvmx_dpi_ctl_s {
  108. #ifdef __BIG_ENDIAN_BITFIELD
  109. uint64_t reserved_2_63:62;
  110. uint64_t clk:1;
  111. uint64_t en:1;
  112. #else
  113. uint64_t en:1;
  114. uint64_t clk:1;
  115. uint64_t reserved_2_63:62;
  116. #endif
  117. } s;
  118. struct cvmx_dpi_ctl_cn61xx {
  119. #ifdef __BIG_ENDIAN_BITFIELD
  120. uint64_t reserved_1_63:63;
  121. uint64_t en:1;
  122. #else
  123. uint64_t en:1;
  124. uint64_t reserved_1_63:63;
  125. #endif
  126. } cn61xx;
  127. };
  128. union cvmx_dpi_dmax_counts {
  129. uint64_t u64;
  130. struct cvmx_dpi_dmax_counts_s {
  131. #ifdef __BIG_ENDIAN_BITFIELD
  132. uint64_t reserved_39_63:25;
  133. uint64_t fcnt:7;
  134. uint64_t dbell:32;
  135. #else
  136. uint64_t dbell:32;
  137. uint64_t fcnt:7;
  138. uint64_t reserved_39_63:25;
  139. #endif
  140. } s;
  141. };
  142. union cvmx_dpi_dmax_dbell {
  143. uint64_t u64;
  144. struct cvmx_dpi_dmax_dbell_s {
  145. #ifdef __BIG_ENDIAN_BITFIELD
  146. uint64_t reserved_16_63:48;
  147. uint64_t dbell:16;
  148. #else
  149. uint64_t dbell:16;
  150. uint64_t reserved_16_63:48;
  151. #endif
  152. } s;
  153. };
  154. union cvmx_dpi_dmax_err_rsp_status {
  155. uint64_t u64;
  156. struct cvmx_dpi_dmax_err_rsp_status_s {
  157. #ifdef __BIG_ENDIAN_BITFIELD
  158. uint64_t reserved_6_63:58;
  159. uint64_t status:6;
  160. #else
  161. uint64_t status:6;
  162. uint64_t reserved_6_63:58;
  163. #endif
  164. } s;
  165. };
  166. union cvmx_dpi_dmax_ibuff_saddr {
  167. uint64_t u64;
  168. struct cvmx_dpi_dmax_ibuff_saddr_s {
  169. #ifdef __BIG_ENDIAN_BITFIELD
  170. uint64_t reserved_62_63:2;
  171. uint64_t csize:14;
  172. uint64_t reserved_41_47:7;
  173. uint64_t idle:1;
  174. uint64_t saddr:33;
  175. uint64_t reserved_0_6:7;
  176. #else
  177. uint64_t reserved_0_6:7;
  178. uint64_t saddr:33;
  179. uint64_t idle:1;
  180. uint64_t reserved_41_47:7;
  181. uint64_t csize:14;
  182. uint64_t reserved_62_63:2;
  183. #endif
  184. } s;
  185. struct cvmx_dpi_dmax_ibuff_saddr_cn61xx {
  186. #ifdef __BIG_ENDIAN_BITFIELD
  187. uint64_t reserved_62_63:2;
  188. uint64_t csize:14;
  189. uint64_t reserved_41_47:7;
  190. uint64_t idle:1;
  191. uint64_t reserved_36_39:4;
  192. uint64_t saddr:29;
  193. uint64_t reserved_0_6:7;
  194. #else
  195. uint64_t reserved_0_6:7;
  196. uint64_t saddr:29;
  197. uint64_t reserved_36_39:4;
  198. uint64_t idle:1;
  199. uint64_t reserved_41_47:7;
  200. uint64_t csize:14;
  201. uint64_t reserved_62_63:2;
  202. #endif
  203. } cn61xx;
  204. };
  205. union cvmx_dpi_dmax_iflight {
  206. uint64_t u64;
  207. struct cvmx_dpi_dmax_iflight_s {
  208. #ifdef __BIG_ENDIAN_BITFIELD
  209. uint64_t reserved_3_63:61;
  210. uint64_t cnt:3;
  211. #else
  212. uint64_t cnt:3;
  213. uint64_t reserved_3_63:61;
  214. #endif
  215. } s;
  216. };
  217. union cvmx_dpi_dmax_naddr {
  218. uint64_t u64;
  219. struct cvmx_dpi_dmax_naddr_s {
  220. #ifdef __BIG_ENDIAN_BITFIELD
  221. uint64_t reserved_40_63:24;
  222. uint64_t addr:40;
  223. #else
  224. uint64_t addr:40;
  225. uint64_t reserved_40_63:24;
  226. #endif
  227. } s;
  228. struct cvmx_dpi_dmax_naddr_cn61xx {
  229. #ifdef __BIG_ENDIAN_BITFIELD
  230. uint64_t reserved_36_63:28;
  231. uint64_t addr:36;
  232. #else
  233. uint64_t addr:36;
  234. uint64_t reserved_36_63:28;
  235. #endif
  236. } cn61xx;
  237. };
  238. union cvmx_dpi_dmax_reqbnk0 {
  239. uint64_t u64;
  240. struct cvmx_dpi_dmax_reqbnk0_s {
  241. #ifdef __BIG_ENDIAN_BITFIELD
  242. uint64_t state:64;
  243. #else
  244. uint64_t state:64;
  245. #endif
  246. } s;
  247. };
  248. union cvmx_dpi_dmax_reqbnk1 {
  249. uint64_t u64;
  250. struct cvmx_dpi_dmax_reqbnk1_s {
  251. #ifdef __BIG_ENDIAN_BITFIELD
  252. uint64_t state:64;
  253. #else
  254. uint64_t state:64;
  255. #endif
  256. } s;
  257. };
  258. union cvmx_dpi_dma_control {
  259. uint64_t u64;
  260. struct cvmx_dpi_dma_control_s {
  261. #ifdef __BIG_ENDIAN_BITFIELD
  262. uint64_t reserved_62_63:2;
  263. uint64_t dici_mode:1;
  264. uint64_t pkt_en1:1;
  265. uint64_t ffp_dis:1;
  266. uint64_t commit_mode:1;
  267. uint64_t pkt_hp:1;
  268. uint64_t pkt_en:1;
  269. uint64_t reserved_54_55:2;
  270. uint64_t dma_enb:6;
  271. uint64_t reserved_34_47:14;
  272. uint64_t b0_lend:1;
  273. uint64_t dwb_denb:1;
  274. uint64_t dwb_ichk:9;
  275. uint64_t fpa_que:3;
  276. uint64_t o_add1:1;
  277. uint64_t o_ro:1;
  278. uint64_t o_ns:1;
  279. uint64_t o_es:2;
  280. uint64_t o_mode:1;
  281. uint64_t reserved_0_13:14;
  282. #else
  283. uint64_t reserved_0_13:14;
  284. uint64_t o_mode:1;
  285. uint64_t o_es:2;
  286. uint64_t o_ns:1;
  287. uint64_t o_ro:1;
  288. uint64_t o_add1:1;
  289. uint64_t fpa_que:3;
  290. uint64_t dwb_ichk:9;
  291. uint64_t dwb_denb:1;
  292. uint64_t b0_lend:1;
  293. uint64_t reserved_34_47:14;
  294. uint64_t dma_enb:6;
  295. uint64_t reserved_54_55:2;
  296. uint64_t pkt_en:1;
  297. uint64_t pkt_hp:1;
  298. uint64_t commit_mode:1;
  299. uint64_t ffp_dis:1;
  300. uint64_t pkt_en1:1;
  301. uint64_t dici_mode:1;
  302. uint64_t reserved_62_63:2;
  303. #endif
  304. } s;
  305. struct cvmx_dpi_dma_control_cn63xx {
  306. #ifdef __BIG_ENDIAN_BITFIELD
  307. uint64_t reserved_61_63:3;
  308. uint64_t pkt_en1:1;
  309. uint64_t ffp_dis:1;
  310. uint64_t commit_mode:1;
  311. uint64_t pkt_hp:1;
  312. uint64_t pkt_en:1;
  313. uint64_t reserved_54_55:2;
  314. uint64_t dma_enb:6;
  315. uint64_t reserved_34_47:14;
  316. uint64_t b0_lend:1;
  317. uint64_t dwb_denb:1;
  318. uint64_t dwb_ichk:9;
  319. uint64_t fpa_que:3;
  320. uint64_t o_add1:1;
  321. uint64_t o_ro:1;
  322. uint64_t o_ns:1;
  323. uint64_t o_es:2;
  324. uint64_t o_mode:1;
  325. uint64_t reserved_0_13:14;
  326. #else
  327. uint64_t reserved_0_13:14;
  328. uint64_t o_mode:1;
  329. uint64_t o_es:2;
  330. uint64_t o_ns:1;
  331. uint64_t o_ro:1;
  332. uint64_t o_add1:1;
  333. uint64_t fpa_que:3;
  334. uint64_t dwb_ichk:9;
  335. uint64_t dwb_denb:1;
  336. uint64_t b0_lend:1;
  337. uint64_t reserved_34_47:14;
  338. uint64_t dma_enb:6;
  339. uint64_t reserved_54_55:2;
  340. uint64_t pkt_en:1;
  341. uint64_t pkt_hp:1;
  342. uint64_t commit_mode:1;
  343. uint64_t ffp_dis:1;
  344. uint64_t pkt_en1:1;
  345. uint64_t reserved_61_63:3;
  346. #endif
  347. } cn63xx;
  348. struct cvmx_dpi_dma_control_cn63xxp1 {
  349. #ifdef __BIG_ENDIAN_BITFIELD
  350. uint64_t reserved_59_63:5;
  351. uint64_t commit_mode:1;
  352. uint64_t pkt_hp:1;
  353. uint64_t pkt_en:1;
  354. uint64_t reserved_54_55:2;
  355. uint64_t dma_enb:6;
  356. uint64_t reserved_34_47:14;
  357. uint64_t b0_lend:1;
  358. uint64_t dwb_denb:1;
  359. uint64_t dwb_ichk:9;
  360. uint64_t fpa_que:3;
  361. uint64_t o_add1:1;
  362. uint64_t o_ro:1;
  363. uint64_t o_ns:1;
  364. uint64_t o_es:2;
  365. uint64_t o_mode:1;
  366. uint64_t reserved_0_13:14;
  367. #else
  368. uint64_t reserved_0_13:14;
  369. uint64_t o_mode:1;
  370. uint64_t o_es:2;
  371. uint64_t o_ns:1;
  372. uint64_t o_ro:1;
  373. uint64_t o_add1:1;
  374. uint64_t fpa_que:3;
  375. uint64_t dwb_ichk:9;
  376. uint64_t dwb_denb:1;
  377. uint64_t b0_lend:1;
  378. uint64_t reserved_34_47:14;
  379. uint64_t dma_enb:6;
  380. uint64_t reserved_54_55:2;
  381. uint64_t pkt_en:1;
  382. uint64_t pkt_hp:1;
  383. uint64_t commit_mode:1;
  384. uint64_t reserved_59_63:5;
  385. #endif
  386. } cn63xxp1;
  387. };
  388. union cvmx_dpi_dma_engx_en {
  389. uint64_t u64;
  390. struct cvmx_dpi_dma_engx_en_s {
  391. #ifdef __BIG_ENDIAN_BITFIELD
  392. uint64_t reserved_8_63:56;
  393. uint64_t qen:8;
  394. #else
  395. uint64_t qen:8;
  396. uint64_t reserved_8_63:56;
  397. #endif
  398. } s;
  399. };
  400. union cvmx_dpi_dma_ppx_cnt {
  401. uint64_t u64;
  402. struct cvmx_dpi_dma_ppx_cnt_s {
  403. #ifdef __BIG_ENDIAN_BITFIELD
  404. uint64_t reserved_16_63:48;
  405. uint64_t cnt:16;
  406. #else
  407. uint64_t cnt:16;
  408. uint64_t reserved_16_63:48;
  409. #endif
  410. } s;
  411. };
  412. union cvmx_dpi_engx_buf {
  413. uint64_t u64;
  414. struct cvmx_dpi_engx_buf_s {
  415. #ifdef __BIG_ENDIAN_BITFIELD
  416. uint64_t reserved_37_63:27;
  417. uint64_t compblks:5;
  418. uint64_t reserved_9_31:23;
  419. uint64_t base:5;
  420. uint64_t blks:4;
  421. #else
  422. uint64_t blks:4;
  423. uint64_t base:5;
  424. uint64_t reserved_9_31:23;
  425. uint64_t compblks:5;
  426. uint64_t reserved_37_63:27;
  427. #endif
  428. } s;
  429. struct cvmx_dpi_engx_buf_cn63xx {
  430. #ifdef __BIG_ENDIAN_BITFIELD
  431. uint64_t reserved_8_63:56;
  432. uint64_t base:4;
  433. uint64_t blks:4;
  434. #else
  435. uint64_t blks:4;
  436. uint64_t base:4;
  437. uint64_t reserved_8_63:56;
  438. #endif
  439. } cn63xx;
  440. };
  441. union cvmx_dpi_info_reg {
  442. uint64_t u64;
  443. struct cvmx_dpi_info_reg_s {
  444. #ifdef __BIG_ENDIAN_BITFIELD
  445. uint64_t reserved_8_63:56;
  446. uint64_t ffp:4;
  447. uint64_t reserved_2_3:2;
  448. uint64_t ncb:1;
  449. uint64_t rsl:1;
  450. #else
  451. uint64_t rsl:1;
  452. uint64_t ncb:1;
  453. uint64_t reserved_2_3:2;
  454. uint64_t ffp:4;
  455. uint64_t reserved_8_63:56;
  456. #endif
  457. } s;
  458. struct cvmx_dpi_info_reg_cn63xxp1 {
  459. #ifdef __BIG_ENDIAN_BITFIELD
  460. uint64_t reserved_2_63:62;
  461. uint64_t ncb:1;
  462. uint64_t rsl:1;
  463. #else
  464. uint64_t rsl:1;
  465. uint64_t ncb:1;
  466. uint64_t reserved_2_63:62;
  467. #endif
  468. } cn63xxp1;
  469. };
  470. union cvmx_dpi_int_en {
  471. uint64_t u64;
  472. struct cvmx_dpi_int_en_s {
  473. #ifdef __BIG_ENDIAN_BITFIELD
  474. uint64_t reserved_28_63:36;
  475. uint64_t sprt3_rst:1;
  476. uint64_t sprt2_rst:1;
  477. uint64_t sprt1_rst:1;
  478. uint64_t sprt0_rst:1;
  479. uint64_t reserved_23_23:1;
  480. uint64_t req_badfil:1;
  481. uint64_t req_inull:1;
  482. uint64_t req_anull:1;
  483. uint64_t req_undflw:1;
  484. uint64_t req_ovrflw:1;
  485. uint64_t req_badlen:1;
  486. uint64_t req_badadr:1;
  487. uint64_t dmadbo:8;
  488. uint64_t reserved_2_7:6;
  489. uint64_t nfovr:1;
  490. uint64_t nderr:1;
  491. #else
  492. uint64_t nderr:1;
  493. uint64_t nfovr:1;
  494. uint64_t reserved_2_7:6;
  495. uint64_t dmadbo:8;
  496. uint64_t req_badadr:1;
  497. uint64_t req_badlen:1;
  498. uint64_t req_ovrflw:1;
  499. uint64_t req_undflw:1;
  500. uint64_t req_anull:1;
  501. uint64_t req_inull:1;
  502. uint64_t req_badfil:1;
  503. uint64_t reserved_23_23:1;
  504. uint64_t sprt0_rst:1;
  505. uint64_t sprt1_rst:1;
  506. uint64_t sprt2_rst:1;
  507. uint64_t sprt3_rst:1;
  508. uint64_t reserved_28_63:36;
  509. #endif
  510. } s;
  511. struct cvmx_dpi_int_en_cn63xx {
  512. #ifdef __BIG_ENDIAN_BITFIELD
  513. uint64_t reserved_26_63:38;
  514. uint64_t sprt1_rst:1;
  515. uint64_t sprt0_rst:1;
  516. uint64_t reserved_23_23:1;
  517. uint64_t req_badfil:1;
  518. uint64_t req_inull:1;
  519. uint64_t req_anull:1;
  520. uint64_t req_undflw:1;
  521. uint64_t req_ovrflw:1;
  522. uint64_t req_badlen:1;
  523. uint64_t req_badadr:1;
  524. uint64_t dmadbo:8;
  525. uint64_t reserved_2_7:6;
  526. uint64_t nfovr:1;
  527. uint64_t nderr:1;
  528. #else
  529. uint64_t nderr:1;
  530. uint64_t nfovr:1;
  531. uint64_t reserved_2_7:6;
  532. uint64_t dmadbo:8;
  533. uint64_t req_badadr:1;
  534. uint64_t req_badlen:1;
  535. uint64_t req_ovrflw:1;
  536. uint64_t req_undflw:1;
  537. uint64_t req_anull:1;
  538. uint64_t req_inull:1;
  539. uint64_t req_badfil:1;
  540. uint64_t reserved_23_23:1;
  541. uint64_t sprt0_rst:1;
  542. uint64_t sprt1_rst:1;
  543. uint64_t reserved_26_63:38;
  544. #endif
  545. } cn63xx;
  546. };
  547. union cvmx_dpi_int_reg {
  548. uint64_t u64;
  549. struct cvmx_dpi_int_reg_s {
  550. #ifdef __BIG_ENDIAN_BITFIELD
  551. uint64_t reserved_28_63:36;
  552. uint64_t sprt3_rst:1;
  553. uint64_t sprt2_rst:1;
  554. uint64_t sprt1_rst:1;
  555. uint64_t sprt0_rst:1;
  556. uint64_t reserved_23_23:1;
  557. uint64_t req_badfil:1;
  558. uint64_t req_inull:1;
  559. uint64_t req_anull:1;
  560. uint64_t req_undflw:1;
  561. uint64_t req_ovrflw:1;
  562. uint64_t req_badlen:1;
  563. uint64_t req_badadr:1;
  564. uint64_t dmadbo:8;
  565. uint64_t reserved_2_7:6;
  566. uint64_t nfovr:1;
  567. uint64_t nderr:1;
  568. #else
  569. uint64_t nderr:1;
  570. uint64_t nfovr:1;
  571. uint64_t reserved_2_7:6;
  572. uint64_t dmadbo:8;
  573. uint64_t req_badadr:1;
  574. uint64_t req_badlen:1;
  575. uint64_t req_ovrflw:1;
  576. uint64_t req_undflw:1;
  577. uint64_t req_anull:1;
  578. uint64_t req_inull:1;
  579. uint64_t req_badfil:1;
  580. uint64_t reserved_23_23:1;
  581. uint64_t sprt0_rst:1;
  582. uint64_t sprt1_rst:1;
  583. uint64_t sprt2_rst:1;
  584. uint64_t sprt3_rst:1;
  585. uint64_t reserved_28_63:36;
  586. #endif
  587. } s;
  588. struct cvmx_dpi_int_reg_cn63xx {
  589. #ifdef __BIG_ENDIAN_BITFIELD
  590. uint64_t reserved_26_63:38;
  591. uint64_t sprt1_rst:1;
  592. uint64_t sprt0_rst:1;
  593. uint64_t reserved_23_23:1;
  594. uint64_t req_badfil:1;
  595. uint64_t req_inull:1;
  596. uint64_t req_anull:1;
  597. uint64_t req_undflw:1;
  598. uint64_t req_ovrflw:1;
  599. uint64_t req_badlen:1;
  600. uint64_t req_badadr:1;
  601. uint64_t dmadbo:8;
  602. uint64_t reserved_2_7:6;
  603. uint64_t nfovr:1;
  604. uint64_t nderr:1;
  605. #else
  606. uint64_t nderr:1;
  607. uint64_t nfovr:1;
  608. uint64_t reserved_2_7:6;
  609. uint64_t dmadbo:8;
  610. uint64_t req_badadr:1;
  611. uint64_t req_badlen:1;
  612. uint64_t req_ovrflw:1;
  613. uint64_t req_undflw:1;
  614. uint64_t req_anull:1;
  615. uint64_t req_inull:1;
  616. uint64_t req_badfil:1;
  617. uint64_t reserved_23_23:1;
  618. uint64_t sprt0_rst:1;
  619. uint64_t sprt1_rst:1;
  620. uint64_t reserved_26_63:38;
  621. #endif
  622. } cn63xx;
  623. };
  624. union cvmx_dpi_ncbx_cfg {
  625. uint64_t u64;
  626. struct cvmx_dpi_ncbx_cfg_s {
  627. #ifdef __BIG_ENDIAN_BITFIELD
  628. uint64_t reserved_6_63:58;
  629. uint64_t molr:6;
  630. #else
  631. uint64_t molr:6;
  632. uint64_t reserved_6_63:58;
  633. #endif
  634. } s;
  635. };
  636. union cvmx_dpi_pint_info {
  637. uint64_t u64;
  638. struct cvmx_dpi_pint_info_s {
  639. #ifdef __BIG_ENDIAN_BITFIELD
  640. uint64_t reserved_14_63:50;
  641. uint64_t iinfo:6;
  642. uint64_t reserved_6_7:2;
  643. uint64_t sinfo:6;
  644. #else
  645. uint64_t sinfo:6;
  646. uint64_t reserved_6_7:2;
  647. uint64_t iinfo:6;
  648. uint64_t reserved_14_63:50;
  649. #endif
  650. } s;
  651. };
  652. union cvmx_dpi_pkt_err_rsp {
  653. uint64_t u64;
  654. struct cvmx_dpi_pkt_err_rsp_s {
  655. #ifdef __BIG_ENDIAN_BITFIELD
  656. uint64_t reserved_1_63:63;
  657. uint64_t pkterr:1;
  658. #else
  659. uint64_t pkterr:1;
  660. uint64_t reserved_1_63:63;
  661. #endif
  662. } s;
  663. };
  664. union cvmx_dpi_req_err_rsp {
  665. uint64_t u64;
  666. struct cvmx_dpi_req_err_rsp_s {
  667. #ifdef __BIG_ENDIAN_BITFIELD
  668. uint64_t reserved_8_63:56;
  669. uint64_t qerr:8;
  670. #else
  671. uint64_t qerr:8;
  672. uint64_t reserved_8_63:56;
  673. #endif
  674. } s;
  675. };
  676. union cvmx_dpi_req_err_rsp_en {
  677. uint64_t u64;
  678. struct cvmx_dpi_req_err_rsp_en_s {
  679. #ifdef __BIG_ENDIAN_BITFIELD
  680. uint64_t reserved_8_63:56;
  681. uint64_t en:8;
  682. #else
  683. uint64_t en:8;
  684. uint64_t reserved_8_63:56;
  685. #endif
  686. } s;
  687. };
  688. union cvmx_dpi_req_err_rst {
  689. uint64_t u64;
  690. struct cvmx_dpi_req_err_rst_s {
  691. #ifdef __BIG_ENDIAN_BITFIELD
  692. uint64_t reserved_8_63:56;
  693. uint64_t qerr:8;
  694. #else
  695. uint64_t qerr:8;
  696. uint64_t reserved_8_63:56;
  697. #endif
  698. } s;
  699. };
  700. union cvmx_dpi_req_err_rst_en {
  701. uint64_t u64;
  702. struct cvmx_dpi_req_err_rst_en_s {
  703. #ifdef __BIG_ENDIAN_BITFIELD
  704. uint64_t reserved_8_63:56;
  705. uint64_t en:8;
  706. #else
  707. uint64_t en:8;
  708. uint64_t reserved_8_63:56;
  709. #endif
  710. } s;
  711. };
  712. union cvmx_dpi_req_err_skip_comp {
  713. uint64_t u64;
  714. struct cvmx_dpi_req_err_skip_comp_s {
  715. #ifdef __BIG_ENDIAN_BITFIELD
  716. uint64_t reserved_24_63:40;
  717. uint64_t en_rst:8;
  718. uint64_t reserved_8_15:8;
  719. uint64_t en_rsp:8;
  720. #else
  721. uint64_t en_rsp:8;
  722. uint64_t reserved_8_15:8;
  723. uint64_t en_rst:8;
  724. uint64_t reserved_24_63:40;
  725. #endif
  726. } s;
  727. };
  728. union cvmx_dpi_req_gbl_en {
  729. uint64_t u64;
  730. struct cvmx_dpi_req_gbl_en_s {
  731. #ifdef __BIG_ENDIAN_BITFIELD
  732. uint64_t reserved_8_63:56;
  733. uint64_t qen:8;
  734. #else
  735. uint64_t qen:8;
  736. uint64_t reserved_8_63:56;
  737. #endif
  738. } s;
  739. };
  740. union cvmx_dpi_sli_prtx_cfg {
  741. uint64_t u64;
  742. struct cvmx_dpi_sli_prtx_cfg_s {
  743. #ifdef __BIG_ENDIAN_BITFIELD
  744. uint64_t reserved_25_63:39;
  745. uint64_t halt:1;
  746. uint64_t qlm_cfg:4;
  747. uint64_t reserved_17_19:3;
  748. uint64_t rd_mode:1;
  749. uint64_t reserved_14_15:2;
  750. uint64_t molr:6;
  751. uint64_t mps_lim:1;
  752. uint64_t reserved_5_6:2;
  753. uint64_t mps:1;
  754. uint64_t mrrs_lim:1;
  755. uint64_t reserved_2_2:1;
  756. uint64_t mrrs:2;
  757. #else
  758. uint64_t mrrs:2;
  759. uint64_t reserved_2_2:1;
  760. uint64_t mrrs_lim:1;
  761. uint64_t mps:1;
  762. uint64_t reserved_5_6:2;
  763. uint64_t mps_lim:1;
  764. uint64_t molr:6;
  765. uint64_t reserved_14_15:2;
  766. uint64_t rd_mode:1;
  767. uint64_t reserved_17_19:3;
  768. uint64_t qlm_cfg:4;
  769. uint64_t halt:1;
  770. uint64_t reserved_25_63:39;
  771. #endif
  772. } s;
  773. struct cvmx_dpi_sli_prtx_cfg_cn63xx {
  774. #ifdef __BIG_ENDIAN_BITFIELD
  775. uint64_t reserved_25_63:39;
  776. uint64_t halt:1;
  777. uint64_t reserved_21_23:3;
  778. uint64_t qlm_cfg:1;
  779. uint64_t reserved_17_19:3;
  780. uint64_t rd_mode:1;
  781. uint64_t reserved_14_15:2;
  782. uint64_t molr:6;
  783. uint64_t mps_lim:1;
  784. uint64_t reserved_5_6:2;
  785. uint64_t mps:1;
  786. uint64_t mrrs_lim:1;
  787. uint64_t reserved_2_2:1;
  788. uint64_t mrrs:2;
  789. #else
  790. uint64_t mrrs:2;
  791. uint64_t reserved_2_2:1;
  792. uint64_t mrrs_lim:1;
  793. uint64_t mps:1;
  794. uint64_t reserved_5_6:2;
  795. uint64_t mps_lim:1;
  796. uint64_t molr:6;
  797. uint64_t reserved_14_15:2;
  798. uint64_t rd_mode:1;
  799. uint64_t reserved_17_19:3;
  800. uint64_t qlm_cfg:1;
  801. uint64_t reserved_21_23:3;
  802. uint64_t halt:1;
  803. uint64_t reserved_25_63:39;
  804. #endif
  805. } cn63xx;
  806. };
  807. union cvmx_dpi_sli_prtx_err {
  808. uint64_t u64;
  809. struct cvmx_dpi_sli_prtx_err_s {
  810. #ifdef __BIG_ENDIAN_BITFIELD
  811. uint64_t addr:61;
  812. uint64_t reserved_0_2:3;
  813. #else
  814. uint64_t reserved_0_2:3;
  815. uint64_t addr:61;
  816. #endif
  817. } s;
  818. };
  819. union cvmx_dpi_sli_prtx_err_info {
  820. uint64_t u64;
  821. struct cvmx_dpi_sli_prtx_err_info_s {
  822. #ifdef __BIG_ENDIAN_BITFIELD
  823. uint64_t reserved_9_63:55;
  824. uint64_t lock:1;
  825. uint64_t reserved_5_7:3;
  826. uint64_t type:1;
  827. uint64_t reserved_3_3:1;
  828. uint64_t reqq:3;
  829. #else
  830. uint64_t reqq:3;
  831. uint64_t reserved_3_3:1;
  832. uint64_t type:1;
  833. uint64_t reserved_5_7:3;
  834. uint64_t lock:1;
  835. uint64_t reserved_9_63:55;
  836. #endif
  837. } s;
  838. };
  839. #endif