1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759 |
- /***********************license start***************
- * Author: Cavium Networks
- *
- * Contact: [email protected]
- * This file is part of the OCTEON SDK
- *
- * Copyright (c) 2003-2012 Cavium Networks
- *
- * This file is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License, Version 2, as
- * published by the Free Software Foundation.
- *
- * This file is distributed in the hope that it will be useful, but
- * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
- * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
- * NONINFRINGEMENT. See the GNU General Public License for more
- * details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this file; if not, write to the Free Software
- * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
- * or visit http://www.gnu.org/licenses/.
- *
- * This file may also be available under a different license from Cavium.
- * Contact Cavium Networks for more information
- ***********************license end**************************************/
- #ifndef __CVMX_AGL_DEFS_H__
- #define __CVMX_AGL_DEFS_H__
- #define CVMX_AGL_GMX_BAD_REG (CVMX_ADD_IO_SEG(0x00011800E0000518ull))
- #define CVMX_AGL_GMX_BIST (CVMX_ADD_IO_SEG(0x00011800E0000400ull))
- #define CVMX_AGL_GMX_DRV_CTL (CVMX_ADD_IO_SEG(0x00011800E00007F0ull))
- #define CVMX_AGL_GMX_INF_MODE (CVMX_ADD_IO_SEG(0x00011800E00007F8ull))
- #define CVMX_AGL_GMX_PRTX_CFG(offset) (CVMX_ADD_IO_SEG(0x00011800E0000010ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_ADR_CAM0(offset) (CVMX_ADD_IO_SEG(0x00011800E0000180ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_ADR_CAM1(offset) (CVMX_ADD_IO_SEG(0x00011800E0000188ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_ADR_CAM2(offset) (CVMX_ADD_IO_SEG(0x00011800E0000190ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_ADR_CAM3(offset) (CVMX_ADD_IO_SEG(0x00011800E0000198ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_ADR_CAM4(offset) (CVMX_ADD_IO_SEG(0x00011800E00001A0ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_ADR_CAM5(offset) (CVMX_ADD_IO_SEG(0x00011800E00001A8ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_ADR_CAM_EN(offset) (CVMX_ADD_IO_SEG(0x00011800E0000108ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_ADR_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000100ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_DECISION(offset) (CVMX_ADD_IO_SEG(0x00011800E0000040ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_FRM_CHK(offset) (CVMX_ADD_IO_SEG(0x00011800E0000020ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_FRM_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000018ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_FRM_MAX(offset) (CVMX_ADD_IO_SEG(0x00011800E0000030ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_FRM_MIN(offset) (CVMX_ADD_IO_SEG(0x00011800E0000028ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_IFG(offset) (CVMX_ADD_IO_SEG(0x00011800E0000058ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_INT_EN(offset) (CVMX_ADD_IO_SEG(0x00011800E0000008ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_INT_REG(offset) (CVMX_ADD_IO_SEG(0x00011800E0000000ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_JABBER(offset) (CVMX_ADD_IO_SEG(0x00011800E0000038ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_PAUSE_DROP_TIME(offset) (CVMX_ADD_IO_SEG(0x00011800E0000068ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_RX_INBND(offset) (CVMX_ADD_IO_SEG(0x00011800E0000060ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_STATS_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000050ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_STATS_OCTS(offset) (CVMX_ADD_IO_SEG(0x00011800E0000088ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_STATS_OCTS_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000098ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_STATS_OCTS_DMAC(offset) (CVMX_ADD_IO_SEG(0x00011800E00000A8ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_STATS_OCTS_DRP(offset) (CVMX_ADD_IO_SEG(0x00011800E00000B8ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_STATS_PKTS(offset) (CVMX_ADD_IO_SEG(0x00011800E0000080ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_STATS_PKTS_BAD(offset) (CVMX_ADD_IO_SEG(0x00011800E00000C0ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_STATS_PKTS_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000090ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_STATS_PKTS_DMAC(offset) (CVMX_ADD_IO_SEG(0x00011800E00000A0ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_STATS_PKTS_DRP(offset) (CVMX_ADD_IO_SEG(0x00011800E00000B0ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RXX_UDD_SKP(offset) (CVMX_ADD_IO_SEG(0x00011800E0000048ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_RX_BP_DROPX(offset) (CVMX_ADD_IO_SEG(0x00011800E0000420ull) + ((offset) & 1) * 8)
- #define CVMX_AGL_GMX_RX_BP_OFFX(offset) (CVMX_ADD_IO_SEG(0x00011800E0000460ull) + ((offset) & 1) * 8)
- #define CVMX_AGL_GMX_RX_BP_ONX(offset) (CVMX_ADD_IO_SEG(0x00011800E0000440ull) + ((offset) & 1) * 8)
- #define CVMX_AGL_GMX_RX_PRT_INFO (CVMX_ADD_IO_SEG(0x00011800E00004E8ull))
- #define CVMX_AGL_GMX_RX_TX_STATUS (CVMX_ADD_IO_SEG(0x00011800E00007E8ull))
- #define CVMX_AGL_GMX_SMACX(offset) (CVMX_ADD_IO_SEG(0x00011800E0000230ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_STAT_BP (CVMX_ADD_IO_SEG(0x00011800E0000520ull))
- #define CVMX_AGL_GMX_TXX_APPEND(offset) (CVMX_ADD_IO_SEG(0x00011800E0000218ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_CLK(offset) (CVMX_ADD_IO_SEG(0x00011800E0000208ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000270ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_MIN_PKT(offset) (CVMX_ADD_IO_SEG(0x00011800E0000240ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_PAUSE_PKT_INTERVAL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000248ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_PAUSE_PKT_TIME(offset) (CVMX_ADD_IO_SEG(0x00011800E0000238ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_PAUSE_TOGO(offset) (CVMX_ADD_IO_SEG(0x00011800E0000258ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_PAUSE_ZERO(offset) (CVMX_ADD_IO_SEG(0x00011800E0000260ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_SOFT_PAUSE(offset) (CVMX_ADD_IO_SEG(0x00011800E0000250ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_STAT0(offset) (CVMX_ADD_IO_SEG(0x00011800E0000280ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_STAT1(offset) (CVMX_ADD_IO_SEG(0x00011800E0000288ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_STAT2(offset) (CVMX_ADD_IO_SEG(0x00011800E0000290ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_STAT3(offset) (CVMX_ADD_IO_SEG(0x00011800E0000298ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_STAT4(offset) (CVMX_ADD_IO_SEG(0x00011800E00002A0ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_STAT5(offset) (CVMX_ADD_IO_SEG(0x00011800E00002A8ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_STAT6(offset) (CVMX_ADD_IO_SEG(0x00011800E00002B0ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_STAT7(offset) (CVMX_ADD_IO_SEG(0x00011800E00002B8ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_STAT8(offset) (CVMX_ADD_IO_SEG(0x00011800E00002C0ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_STAT9(offset) (CVMX_ADD_IO_SEG(0x00011800E00002C8ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_STATS_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000268ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TXX_THRESH(offset) (CVMX_ADD_IO_SEG(0x00011800E0000210ull) + ((offset) & 1) * 2048)
- #define CVMX_AGL_GMX_TX_BP (CVMX_ADD_IO_SEG(0x00011800E00004D0ull))
- #define CVMX_AGL_GMX_TX_COL_ATTEMPT (CVMX_ADD_IO_SEG(0x00011800E0000498ull))
- #define CVMX_AGL_GMX_TX_IFG (CVMX_ADD_IO_SEG(0x00011800E0000488ull))
- #define CVMX_AGL_GMX_TX_INT_EN (CVMX_ADD_IO_SEG(0x00011800E0000508ull))
- #define CVMX_AGL_GMX_TX_INT_REG (CVMX_ADD_IO_SEG(0x00011800E0000500ull))
- #define CVMX_AGL_GMX_TX_JAM (CVMX_ADD_IO_SEG(0x00011800E0000490ull))
- #define CVMX_AGL_GMX_TX_LFSR (CVMX_ADD_IO_SEG(0x00011800E00004F8ull))
- #define CVMX_AGL_GMX_TX_OVR_BP (CVMX_ADD_IO_SEG(0x00011800E00004C8ull))
- #define CVMX_AGL_GMX_TX_PAUSE_PKT_DMAC (CVMX_ADD_IO_SEG(0x00011800E00004A0ull))
- #define CVMX_AGL_GMX_TX_PAUSE_PKT_TYPE (CVMX_ADD_IO_SEG(0x00011800E00004A8ull))
- #define CVMX_AGL_PRTX_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0002000ull) + ((offset) & 1) * 8)
- union cvmx_agl_gmx_bad_reg {
- uint64_t u64;
- struct cvmx_agl_gmx_bad_reg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_38_63:26;
- uint64_t txpsh1:1;
- uint64_t txpop1:1;
- uint64_t ovrflw1:1;
- uint64_t txpsh:1;
- uint64_t txpop:1;
- uint64_t ovrflw:1;
- uint64_t reserved_27_31:5;
- uint64_t statovr:1;
- uint64_t reserved_24_25:2;
- uint64_t loststat:2;
- uint64_t reserved_4_21:18;
- uint64_t out_ovr:2;
- uint64_t reserved_0_1:2;
- #else
- uint64_t reserved_0_1:2;
- uint64_t out_ovr:2;
- uint64_t reserved_4_21:18;
- uint64_t loststat:2;
- uint64_t reserved_24_25:2;
- uint64_t statovr:1;
- uint64_t reserved_27_31:5;
- uint64_t ovrflw:1;
- uint64_t txpop:1;
- uint64_t txpsh:1;
- uint64_t ovrflw1:1;
- uint64_t txpop1:1;
- uint64_t txpsh1:1;
- uint64_t reserved_38_63:26;
- #endif
- } s;
- struct cvmx_agl_gmx_bad_reg_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_38_63:26;
- uint64_t txpsh1:1;
- uint64_t txpop1:1;
- uint64_t ovrflw1:1;
- uint64_t txpsh:1;
- uint64_t txpop:1;
- uint64_t ovrflw:1;
- uint64_t reserved_27_31:5;
- uint64_t statovr:1;
- uint64_t reserved_23_25:3;
- uint64_t loststat:1;
- uint64_t reserved_4_21:18;
- uint64_t out_ovr:2;
- uint64_t reserved_0_1:2;
- #else
- uint64_t reserved_0_1:2;
- uint64_t out_ovr:2;
- uint64_t reserved_4_21:18;
- uint64_t loststat:1;
- uint64_t reserved_23_25:3;
- uint64_t statovr:1;
- uint64_t reserved_27_31:5;
- uint64_t ovrflw:1;
- uint64_t txpop:1;
- uint64_t txpsh:1;
- uint64_t ovrflw1:1;
- uint64_t txpop1:1;
- uint64_t txpsh1:1;
- uint64_t reserved_38_63:26;
- #endif
- } cn52xx;
- struct cvmx_agl_gmx_bad_reg_cn56xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_35_63:29;
- uint64_t txpsh:1;
- uint64_t txpop:1;
- uint64_t ovrflw:1;
- uint64_t reserved_27_31:5;
- uint64_t statovr:1;
- uint64_t reserved_23_25:3;
- uint64_t loststat:1;
- uint64_t reserved_3_21:19;
- uint64_t out_ovr:1;
- uint64_t reserved_0_1:2;
- #else
- uint64_t reserved_0_1:2;
- uint64_t out_ovr:1;
- uint64_t reserved_3_21:19;
- uint64_t loststat:1;
- uint64_t reserved_23_25:3;
- uint64_t statovr:1;
- uint64_t reserved_27_31:5;
- uint64_t ovrflw:1;
- uint64_t txpop:1;
- uint64_t txpsh:1;
- uint64_t reserved_35_63:29;
- #endif
- } cn56xx;
- };
- union cvmx_agl_gmx_bist {
- uint64_t u64;
- struct cvmx_agl_gmx_bist_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_25_63:39;
- uint64_t status:25;
- #else
- uint64_t status:25;
- uint64_t reserved_25_63:39;
- #endif
- } s;
- struct cvmx_agl_gmx_bist_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t status:10;
- #else
- uint64_t status:10;
- uint64_t reserved_10_63:54;
- #endif
- } cn52xx;
- };
- union cvmx_agl_gmx_drv_ctl {
- uint64_t u64;
- struct cvmx_agl_gmx_drv_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_49_63:15;
- uint64_t byp_en1:1;
- uint64_t reserved_45_47:3;
- uint64_t pctl1:5;
- uint64_t reserved_37_39:3;
- uint64_t nctl1:5;
- uint64_t reserved_17_31:15;
- uint64_t byp_en:1;
- uint64_t reserved_13_15:3;
- uint64_t pctl:5;
- uint64_t reserved_5_7:3;
- uint64_t nctl:5;
- #else
- uint64_t nctl:5;
- uint64_t reserved_5_7:3;
- uint64_t pctl:5;
- uint64_t reserved_13_15:3;
- uint64_t byp_en:1;
- uint64_t reserved_17_31:15;
- uint64_t nctl1:5;
- uint64_t reserved_37_39:3;
- uint64_t pctl1:5;
- uint64_t reserved_45_47:3;
- uint64_t byp_en1:1;
- uint64_t reserved_49_63:15;
- #endif
- } s;
- struct cvmx_agl_gmx_drv_ctl_cn56xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_17_63:47;
- uint64_t byp_en:1;
- uint64_t reserved_13_15:3;
- uint64_t pctl:5;
- uint64_t reserved_5_7:3;
- uint64_t nctl:5;
- #else
- uint64_t nctl:5;
- uint64_t reserved_5_7:3;
- uint64_t pctl:5;
- uint64_t reserved_13_15:3;
- uint64_t byp_en:1;
- uint64_t reserved_17_63:47;
- #endif
- } cn56xx;
- };
- union cvmx_agl_gmx_inf_mode {
- uint64_t u64;
- struct cvmx_agl_gmx_inf_mode_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t en:1;
- uint64_t reserved_0_0:1;
- #else
- uint64_t reserved_0_0:1;
- uint64_t en:1;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- };
- union cvmx_agl_gmx_prtx_cfg {
- uint64_t u64;
- struct cvmx_agl_gmx_prtx_cfg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_14_63:50;
- uint64_t tx_idle:1;
- uint64_t rx_idle:1;
- uint64_t reserved_9_11:3;
- uint64_t speed_msb:1;
- uint64_t reserved_7_7:1;
- uint64_t burst:1;
- uint64_t tx_en:1;
- uint64_t rx_en:1;
- uint64_t slottime:1;
- uint64_t duplex:1;
- uint64_t speed:1;
- uint64_t en:1;
- #else
- uint64_t en:1;
- uint64_t speed:1;
- uint64_t duplex:1;
- uint64_t slottime:1;
- uint64_t rx_en:1;
- uint64_t tx_en:1;
- uint64_t burst:1;
- uint64_t reserved_7_7:1;
- uint64_t speed_msb:1;
- uint64_t reserved_9_11:3;
- uint64_t rx_idle:1;
- uint64_t tx_idle:1;
- uint64_t reserved_14_63:50;
- #endif
- } s;
- struct cvmx_agl_gmx_prtx_cfg_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_6_63:58;
- uint64_t tx_en:1;
- uint64_t rx_en:1;
- uint64_t slottime:1;
- uint64_t duplex:1;
- uint64_t speed:1;
- uint64_t en:1;
- #else
- uint64_t en:1;
- uint64_t speed:1;
- uint64_t duplex:1;
- uint64_t slottime:1;
- uint64_t rx_en:1;
- uint64_t tx_en:1;
- uint64_t reserved_6_63:58;
- #endif
- } cn52xx;
- };
- union cvmx_agl_gmx_rxx_adr_cam0 {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_adr_cam0_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t adr:64;
- #else
- uint64_t adr:64;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_adr_cam1 {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_adr_cam1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t adr:64;
- #else
- uint64_t adr:64;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_adr_cam2 {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_adr_cam2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t adr:64;
- #else
- uint64_t adr:64;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_adr_cam3 {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_adr_cam3_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t adr:64;
- #else
- uint64_t adr:64;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_adr_cam4 {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_adr_cam4_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t adr:64;
- #else
- uint64_t adr:64;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_adr_cam5 {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_adr_cam5_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t adr:64;
- #else
- uint64_t adr:64;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_adr_cam_en {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_adr_cam_en_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t en:8;
- #else
- uint64_t en:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_adr_ctl {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_adr_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_4_63:60;
- uint64_t cam_mode:1;
- uint64_t mcst:2;
- uint64_t bcst:1;
- #else
- uint64_t bcst:1;
- uint64_t mcst:2;
- uint64_t cam_mode:1;
- uint64_t reserved_4_63:60;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_decision {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_decision_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_5_63:59;
- uint64_t cnt:5;
- #else
- uint64_t cnt:5;
- uint64_t reserved_5_63:59;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_frm_chk {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_frm_chk_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t niberr:1;
- uint64_t skperr:1;
- uint64_t rcverr:1;
- uint64_t lenerr:1;
- uint64_t alnerr:1;
- uint64_t fcserr:1;
- uint64_t jabber:1;
- uint64_t maxerr:1;
- uint64_t carext:1;
- uint64_t minerr:1;
- #else
- uint64_t minerr:1;
- uint64_t carext:1;
- uint64_t maxerr:1;
- uint64_t jabber:1;
- uint64_t fcserr:1;
- uint64_t alnerr:1;
- uint64_t lenerr:1;
- uint64_t rcverr:1;
- uint64_t skperr:1;
- uint64_t niberr:1;
- uint64_t reserved_10_63:54;
- #endif
- } s;
- struct cvmx_agl_gmx_rxx_frm_chk_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_9_63:55;
- uint64_t skperr:1;
- uint64_t rcverr:1;
- uint64_t lenerr:1;
- uint64_t alnerr:1;
- uint64_t fcserr:1;
- uint64_t jabber:1;
- uint64_t maxerr:1;
- uint64_t reserved_1_1:1;
- uint64_t minerr:1;
- #else
- uint64_t minerr:1;
- uint64_t reserved_1_1:1;
- uint64_t maxerr:1;
- uint64_t jabber:1;
- uint64_t fcserr:1;
- uint64_t alnerr:1;
- uint64_t lenerr:1;
- uint64_t rcverr:1;
- uint64_t skperr:1;
- uint64_t reserved_9_63:55;
- #endif
- } cn52xx;
- };
- union cvmx_agl_gmx_rxx_frm_ctl {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_frm_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_13_63:51;
- uint64_t ptp_mode:1;
- uint64_t reserved_11_11:1;
- uint64_t null_dis:1;
- uint64_t pre_align:1;
- uint64_t pad_len:1;
- uint64_t vlan_len:1;
- uint64_t pre_free:1;
- uint64_t ctl_smac:1;
- uint64_t ctl_mcst:1;
- uint64_t ctl_bck:1;
- uint64_t ctl_drp:1;
- uint64_t pre_strp:1;
- uint64_t pre_chk:1;
- #else
- uint64_t pre_chk:1;
- uint64_t pre_strp:1;
- uint64_t ctl_drp:1;
- uint64_t ctl_bck:1;
- uint64_t ctl_mcst:1;
- uint64_t ctl_smac:1;
- uint64_t pre_free:1;
- uint64_t vlan_len:1;
- uint64_t pad_len:1;
- uint64_t pre_align:1;
- uint64_t null_dis:1;
- uint64_t reserved_11_11:1;
- uint64_t ptp_mode:1;
- uint64_t reserved_13_63:51;
- #endif
- } s;
- struct cvmx_agl_gmx_rxx_frm_ctl_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t pre_align:1;
- uint64_t pad_len:1;
- uint64_t vlan_len:1;
- uint64_t pre_free:1;
- uint64_t ctl_smac:1;
- uint64_t ctl_mcst:1;
- uint64_t ctl_bck:1;
- uint64_t ctl_drp:1;
- uint64_t pre_strp:1;
- uint64_t pre_chk:1;
- #else
- uint64_t pre_chk:1;
- uint64_t pre_strp:1;
- uint64_t ctl_drp:1;
- uint64_t ctl_bck:1;
- uint64_t ctl_mcst:1;
- uint64_t ctl_smac:1;
- uint64_t pre_free:1;
- uint64_t vlan_len:1;
- uint64_t pad_len:1;
- uint64_t pre_align:1;
- uint64_t reserved_10_63:54;
- #endif
- } cn52xx;
- };
- union cvmx_agl_gmx_rxx_frm_max {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_frm_max_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t len:16;
- #else
- uint64_t len:16;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_frm_min {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_frm_min_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t len:16;
- #else
- uint64_t len:16;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_ifg {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_ifg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_4_63:60;
- uint64_t ifg:4;
- #else
- uint64_t ifg:4;
- uint64_t reserved_4_63:60;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_int_en {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_int_en_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_20_63:44;
- uint64_t pause_drp:1;
- uint64_t phy_dupx:1;
- uint64_t phy_spd:1;
- uint64_t phy_link:1;
- uint64_t ifgerr:1;
- uint64_t coldet:1;
- uint64_t falerr:1;
- uint64_t rsverr:1;
- uint64_t pcterr:1;
- uint64_t ovrerr:1;
- uint64_t niberr:1;
- uint64_t skperr:1;
- uint64_t rcverr:1;
- uint64_t lenerr:1;
- uint64_t alnerr:1;
- uint64_t fcserr:1;
- uint64_t jabber:1;
- uint64_t maxerr:1;
- uint64_t carext:1;
- uint64_t minerr:1;
- #else
- uint64_t minerr:1;
- uint64_t carext:1;
- uint64_t maxerr:1;
- uint64_t jabber:1;
- uint64_t fcserr:1;
- uint64_t alnerr:1;
- uint64_t lenerr:1;
- uint64_t rcverr:1;
- uint64_t skperr:1;
- uint64_t niberr:1;
- uint64_t ovrerr:1;
- uint64_t pcterr:1;
- uint64_t rsverr:1;
- uint64_t falerr:1;
- uint64_t coldet:1;
- uint64_t ifgerr:1;
- uint64_t phy_link:1;
- uint64_t phy_spd:1;
- uint64_t phy_dupx:1;
- uint64_t pause_drp:1;
- uint64_t reserved_20_63:44;
- #endif
- } s;
- struct cvmx_agl_gmx_rxx_int_en_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_20_63:44;
- uint64_t pause_drp:1;
- uint64_t reserved_16_18:3;
- uint64_t ifgerr:1;
- uint64_t coldet:1;
- uint64_t falerr:1;
- uint64_t rsverr:1;
- uint64_t pcterr:1;
- uint64_t ovrerr:1;
- uint64_t reserved_9_9:1;
- uint64_t skperr:1;
- uint64_t rcverr:1;
- uint64_t lenerr:1;
- uint64_t alnerr:1;
- uint64_t fcserr:1;
- uint64_t jabber:1;
- uint64_t maxerr:1;
- uint64_t reserved_1_1:1;
- uint64_t minerr:1;
- #else
- uint64_t minerr:1;
- uint64_t reserved_1_1:1;
- uint64_t maxerr:1;
- uint64_t jabber:1;
- uint64_t fcserr:1;
- uint64_t alnerr:1;
- uint64_t lenerr:1;
- uint64_t rcverr:1;
- uint64_t skperr:1;
- uint64_t reserved_9_9:1;
- uint64_t ovrerr:1;
- uint64_t pcterr:1;
- uint64_t rsverr:1;
- uint64_t falerr:1;
- uint64_t coldet:1;
- uint64_t ifgerr:1;
- uint64_t reserved_16_18:3;
- uint64_t pause_drp:1;
- uint64_t reserved_20_63:44;
- #endif
- } cn52xx;
- };
- union cvmx_agl_gmx_rxx_int_reg {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_int_reg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_20_63:44;
- uint64_t pause_drp:1;
- uint64_t phy_dupx:1;
- uint64_t phy_spd:1;
- uint64_t phy_link:1;
- uint64_t ifgerr:1;
- uint64_t coldet:1;
- uint64_t falerr:1;
- uint64_t rsverr:1;
- uint64_t pcterr:1;
- uint64_t ovrerr:1;
- uint64_t niberr:1;
- uint64_t skperr:1;
- uint64_t rcverr:1;
- uint64_t lenerr:1;
- uint64_t alnerr:1;
- uint64_t fcserr:1;
- uint64_t jabber:1;
- uint64_t maxerr:1;
- uint64_t carext:1;
- uint64_t minerr:1;
- #else
- uint64_t minerr:1;
- uint64_t carext:1;
- uint64_t maxerr:1;
- uint64_t jabber:1;
- uint64_t fcserr:1;
- uint64_t alnerr:1;
- uint64_t lenerr:1;
- uint64_t rcverr:1;
- uint64_t skperr:1;
- uint64_t niberr:1;
- uint64_t ovrerr:1;
- uint64_t pcterr:1;
- uint64_t rsverr:1;
- uint64_t falerr:1;
- uint64_t coldet:1;
- uint64_t ifgerr:1;
- uint64_t phy_link:1;
- uint64_t phy_spd:1;
- uint64_t phy_dupx:1;
- uint64_t pause_drp:1;
- uint64_t reserved_20_63:44;
- #endif
- } s;
- struct cvmx_agl_gmx_rxx_int_reg_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_20_63:44;
- uint64_t pause_drp:1;
- uint64_t reserved_16_18:3;
- uint64_t ifgerr:1;
- uint64_t coldet:1;
- uint64_t falerr:1;
- uint64_t rsverr:1;
- uint64_t pcterr:1;
- uint64_t ovrerr:1;
- uint64_t reserved_9_9:1;
- uint64_t skperr:1;
- uint64_t rcverr:1;
- uint64_t lenerr:1;
- uint64_t alnerr:1;
- uint64_t fcserr:1;
- uint64_t jabber:1;
- uint64_t maxerr:1;
- uint64_t reserved_1_1:1;
- uint64_t minerr:1;
- #else
- uint64_t minerr:1;
- uint64_t reserved_1_1:1;
- uint64_t maxerr:1;
- uint64_t jabber:1;
- uint64_t fcserr:1;
- uint64_t alnerr:1;
- uint64_t lenerr:1;
- uint64_t rcverr:1;
- uint64_t skperr:1;
- uint64_t reserved_9_9:1;
- uint64_t ovrerr:1;
- uint64_t pcterr:1;
- uint64_t rsverr:1;
- uint64_t falerr:1;
- uint64_t coldet:1;
- uint64_t ifgerr:1;
- uint64_t reserved_16_18:3;
- uint64_t pause_drp:1;
- uint64_t reserved_20_63:44;
- #endif
- } cn52xx;
- };
- union cvmx_agl_gmx_rxx_jabber {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_jabber_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t cnt:16;
- #else
- uint64_t cnt:16;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_pause_drop_time {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_pause_drop_time_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t status:16;
- #else
- uint64_t status:16;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_rx_inbnd {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_rx_inbnd_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_4_63:60;
- uint64_t duplex:1;
- uint64_t speed:2;
- uint64_t status:1;
- #else
- uint64_t status:1;
- uint64_t speed:2;
- uint64_t duplex:1;
- uint64_t reserved_4_63:60;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_stats_ctl {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_stats_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t rd_clr:1;
- #else
- uint64_t rd_clr:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_stats_octs {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_stats_octs_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t cnt:48;
- #else
- uint64_t cnt:48;
- uint64_t reserved_48_63:16;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_stats_octs_ctl {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_stats_octs_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t cnt:48;
- #else
- uint64_t cnt:48;
- uint64_t reserved_48_63:16;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_stats_octs_dmac {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_stats_octs_dmac_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t cnt:48;
- #else
- uint64_t cnt:48;
- uint64_t reserved_48_63:16;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_stats_octs_drp {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_stats_octs_drp_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t cnt:48;
- #else
- uint64_t cnt:48;
- uint64_t reserved_48_63:16;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_stats_pkts {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_stats_pkts_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t cnt:32;
- #else
- uint64_t cnt:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_stats_pkts_bad {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_stats_pkts_bad_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t cnt:32;
- #else
- uint64_t cnt:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_stats_pkts_ctl {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_stats_pkts_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t cnt:32;
- #else
- uint64_t cnt:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_stats_pkts_dmac {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_stats_pkts_dmac_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t cnt:32;
- #else
- uint64_t cnt:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_stats_pkts_drp {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_stats_pkts_drp_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t cnt:32;
- #else
- uint64_t cnt:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rxx_udd_skp {
- uint64_t u64;
- struct cvmx_agl_gmx_rxx_udd_skp_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_9_63:55;
- uint64_t fcssel:1;
- uint64_t reserved_7_7:1;
- uint64_t len:7;
- #else
- uint64_t len:7;
- uint64_t reserved_7_7:1;
- uint64_t fcssel:1;
- uint64_t reserved_9_63:55;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rx_bp_dropx {
- uint64_t u64;
- struct cvmx_agl_gmx_rx_bp_dropx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_6_63:58;
- uint64_t mark:6;
- #else
- uint64_t mark:6;
- uint64_t reserved_6_63:58;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rx_bp_offx {
- uint64_t u64;
- struct cvmx_agl_gmx_rx_bp_offx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_6_63:58;
- uint64_t mark:6;
- #else
- uint64_t mark:6;
- uint64_t reserved_6_63:58;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rx_bp_onx {
- uint64_t u64;
- struct cvmx_agl_gmx_rx_bp_onx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_9_63:55;
- uint64_t mark:9;
- #else
- uint64_t mark:9;
- uint64_t reserved_9_63:55;
- #endif
- } s;
- };
- union cvmx_agl_gmx_rx_prt_info {
- uint64_t u64;
- struct cvmx_agl_gmx_rx_prt_info_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_18_63:46;
- uint64_t drop:2;
- uint64_t reserved_2_15:14;
- uint64_t commit:2;
- #else
- uint64_t commit:2;
- uint64_t reserved_2_15:14;
- uint64_t drop:2;
- uint64_t reserved_18_63:46;
- #endif
- } s;
- struct cvmx_agl_gmx_rx_prt_info_cn56xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_17_63:47;
- uint64_t drop:1;
- uint64_t reserved_1_15:15;
- uint64_t commit:1;
- #else
- uint64_t commit:1;
- uint64_t reserved_1_15:15;
- uint64_t drop:1;
- uint64_t reserved_17_63:47;
- #endif
- } cn56xx;
- };
- union cvmx_agl_gmx_rx_tx_status {
- uint64_t u64;
- struct cvmx_agl_gmx_rx_tx_status_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_6_63:58;
- uint64_t tx:2;
- uint64_t reserved_2_3:2;
- uint64_t rx:2;
- #else
- uint64_t rx:2;
- uint64_t reserved_2_3:2;
- uint64_t tx:2;
- uint64_t reserved_6_63:58;
- #endif
- } s;
- struct cvmx_agl_gmx_rx_tx_status_cn56xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_5_63:59;
- uint64_t tx:1;
- uint64_t reserved_1_3:3;
- uint64_t rx:1;
- #else
- uint64_t rx:1;
- uint64_t reserved_1_3:3;
- uint64_t tx:1;
- uint64_t reserved_5_63:59;
- #endif
- } cn56xx;
- };
- union cvmx_agl_gmx_smacx {
- uint64_t u64;
- struct cvmx_agl_gmx_smacx_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t smac:48;
- #else
- uint64_t smac:48;
- uint64_t reserved_48_63:16;
- #endif
- } s;
- };
- union cvmx_agl_gmx_stat_bp {
- uint64_t u64;
- struct cvmx_agl_gmx_stat_bp_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_17_63:47;
- uint64_t bp:1;
- uint64_t cnt:16;
- #else
- uint64_t cnt:16;
- uint64_t bp:1;
- uint64_t reserved_17_63:47;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_append {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_append_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_4_63:60;
- uint64_t force_fcs:1;
- uint64_t fcs:1;
- uint64_t pad:1;
- uint64_t preamble:1;
- #else
- uint64_t preamble:1;
- uint64_t pad:1;
- uint64_t fcs:1;
- uint64_t force_fcs:1;
- uint64_t reserved_4_63:60;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_clk {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_clk_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_6_63:58;
- uint64_t clk_cnt:6;
- #else
- uint64_t clk_cnt:6;
- uint64_t reserved_6_63:58;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_ctl {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t xsdef_en:1;
- uint64_t xscol_en:1;
- #else
- uint64_t xscol_en:1;
- uint64_t xsdef_en:1;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_min_pkt {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_min_pkt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t min_size:8;
- #else
- uint64_t min_size:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_pause_pkt_interval {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_pause_pkt_interval_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t interval:16;
- #else
- uint64_t interval:16;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_pause_pkt_time {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_pause_pkt_time_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t time:16;
- #else
- uint64_t time:16;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_pause_togo {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_pause_togo_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t time:16;
- #else
- uint64_t time:16;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_pause_zero {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_pause_zero_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t send:1;
- #else
- uint64_t send:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_soft_pause {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_soft_pause_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t time:16;
- #else
- uint64_t time:16;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_stat0 {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_stat0_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t xsdef:32;
- uint64_t xscol:32;
- #else
- uint64_t xscol:32;
- uint64_t xsdef:32;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_stat1 {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_stat1_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t scol:32;
- uint64_t mcol:32;
- #else
- uint64_t mcol:32;
- uint64_t scol:32;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_stat2 {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_stat2_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t octs:48;
- #else
- uint64_t octs:48;
- uint64_t reserved_48_63:16;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_stat3 {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_stat3_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_32_63:32;
- uint64_t pkts:32;
- #else
- uint64_t pkts:32;
- uint64_t reserved_32_63:32;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_stat4 {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_stat4_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t hist1:32;
- uint64_t hist0:32;
- #else
- uint64_t hist0:32;
- uint64_t hist1:32;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_stat5 {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_stat5_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t hist3:32;
- uint64_t hist2:32;
- #else
- uint64_t hist2:32;
- uint64_t hist3:32;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_stat6 {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_stat6_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t hist5:32;
- uint64_t hist4:32;
- #else
- uint64_t hist4:32;
- uint64_t hist5:32;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_stat7 {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_stat7_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t hist7:32;
- uint64_t hist6:32;
- #else
- uint64_t hist6:32;
- uint64_t hist7:32;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_stat8 {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_stat8_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t mcst:32;
- uint64_t bcst:32;
- #else
- uint64_t bcst:32;
- uint64_t mcst:32;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_stat9 {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_stat9_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t undflw:32;
- uint64_t ctl:32;
- #else
- uint64_t ctl:32;
- uint64_t undflw:32;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_stats_ctl {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_stats_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t rd_clr:1;
- #else
- uint64_t rd_clr:1;
- uint64_t reserved_1_63:63;
- #endif
- } s;
- };
- union cvmx_agl_gmx_txx_thresh {
- uint64_t u64;
- struct cvmx_agl_gmx_txx_thresh_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_6_63:58;
- uint64_t cnt:6;
- #else
- uint64_t cnt:6;
- uint64_t reserved_6_63:58;
- #endif
- } s;
- };
- union cvmx_agl_gmx_tx_bp {
- uint64_t u64;
- struct cvmx_agl_gmx_tx_bp_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_2_63:62;
- uint64_t bp:2;
- #else
- uint64_t bp:2;
- uint64_t reserved_2_63:62;
- #endif
- } s;
- struct cvmx_agl_gmx_tx_bp_cn56xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_1_63:63;
- uint64_t bp:1;
- #else
- uint64_t bp:1;
- uint64_t reserved_1_63:63;
- #endif
- } cn56xx;
- };
- union cvmx_agl_gmx_tx_col_attempt {
- uint64_t u64;
- struct cvmx_agl_gmx_tx_col_attempt_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_5_63:59;
- uint64_t limit:5;
- #else
- uint64_t limit:5;
- uint64_t reserved_5_63:59;
- #endif
- } s;
- };
- union cvmx_agl_gmx_tx_ifg {
- uint64_t u64;
- struct cvmx_agl_gmx_tx_ifg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t ifg2:4;
- uint64_t ifg1:4;
- #else
- uint64_t ifg1:4;
- uint64_t ifg2:4;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_agl_gmx_tx_int_en {
- uint64_t u64;
- struct cvmx_agl_gmx_tx_int_en_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_22_63:42;
- uint64_t ptp_lost:2;
- uint64_t reserved_18_19:2;
- uint64_t late_col:2;
- uint64_t reserved_14_15:2;
- uint64_t xsdef:2;
- uint64_t reserved_10_11:2;
- uint64_t xscol:2;
- uint64_t reserved_4_7:4;
- uint64_t undflw:2;
- uint64_t reserved_1_1:1;
- uint64_t pko_nxa:1;
- #else
- uint64_t pko_nxa:1;
- uint64_t reserved_1_1:1;
- uint64_t undflw:2;
- uint64_t reserved_4_7:4;
- uint64_t xscol:2;
- uint64_t reserved_10_11:2;
- uint64_t xsdef:2;
- uint64_t reserved_14_15:2;
- uint64_t late_col:2;
- uint64_t reserved_18_19:2;
- uint64_t ptp_lost:2;
- uint64_t reserved_22_63:42;
- #endif
- } s;
- struct cvmx_agl_gmx_tx_int_en_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_18_63:46;
- uint64_t late_col:2;
- uint64_t reserved_14_15:2;
- uint64_t xsdef:2;
- uint64_t reserved_10_11:2;
- uint64_t xscol:2;
- uint64_t reserved_4_7:4;
- uint64_t undflw:2;
- uint64_t reserved_1_1:1;
- uint64_t pko_nxa:1;
- #else
- uint64_t pko_nxa:1;
- uint64_t reserved_1_1:1;
- uint64_t undflw:2;
- uint64_t reserved_4_7:4;
- uint64_t xscol:2;
- uint64_t reserved_10_11:2;
- uint64_t xsdef:2;
- uint64_t reserved_14_15:2;
- uint64_t late_col:2;
- uint64_t reserved_18_63:46;
- #endif
- } cn52xx;
- struct cvmx_agl_gmx_tx_int_en_cn56xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_17_63:47;
- uint64_t late_col:1;
- uint64_t reserved_13_15:3;
- uint64_t xsdef:1;
- uint64_t reserved_9_11:3;
- uint64_t xscol:1;
- uint64_t reserved_3_7:5;
- uint64_t undflw:1;
- uint64_t reserved_1_1:1;
- uint64_t pko_nxa:1;
- #else
- uint64_t pko_nxa:1;
- uint64_t reserved_1_1:1;
- uint64_t undflw:1;
- uint64_t reserved_3_7:5;
- uint64_t xscol:1;
- uint64_t reserved_9_11:3;
- uint64_t xsdef:1;
- uint64_t reserved_13_15:3;
- uint64_t late_col:1;
- uint64_t reserved_17_63:47;
- #endif
- } cn56xx;
- };
- union cvmx_agl_gmx_tx_int_reg {
- uint64_t u64;
- struct cvmx_agl_gmx_tx_int_reg_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_22_63:42;
- uint64_t ptp_lost:2;
- uint64_t reserved_18_19:2;
- uint64_t late_col:2;
- uint64_t reserved_14_15:2;
- uint64_t xsdef:2;
- uint64_t reserved_10_11:2;
- uint64_t xscol:2;
- uint64_t reserved_4_7:4;
- uint64_t undflw:2;
- uint64_t reserved_1_1:1;
- uint64_t pko_nxa:1;
- #else
- uint64_t pko_nxa:1;
- uint64_t reserved_1_1:1;
- uint64_t undflw:2;
- uint64_t reserved_4_7:4;
- uint64_t xscol:2;
- uint64_t reserved_10_11:2;
- uint64_t xsdef:2;
- uint64_t reserved_14_15:2;
- uint64_t late_col:2;
- uint64_t reserved_18_19:2;
- uint64_t ptp_lost:2;
- uint64_t reserved_22_63:42;
- #endif
- } s;
- struct cvmx_agl_gmx_tx_int_reg_cn52xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_18_63:46;
- uint64_t late_col:2;
- uint64_t reserved_14_15:2;
- uint64_t xsdef:2;
- uint64_t reserved_10_11:2;
- uint64_t xscol:2;
- uint64_t reserved_4_7:4;
- uint64_t undflw:2;
- uint64_t reserved_1_1:1;
- uint64_t pko_nxa:1;
- #else
- uint64_t pko_nxa:1;
- uint64_t reserved_1_1:1;
- uint64_t undflw:2;
- uint64_t reserved_4_7:4;
- uint64_t xscol:2;
- uint64_t reserved_10_11:2;
- uint64_t xsdef:2;
- uint64_t reserved_14_15:2;
- uint64_t late_col:2;
- uint64_t reserved_18_63:46;
- #endif
- } cn52xx;
- struct cvmx_agl_gmx_tx_int_reg_cn56xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_17_63:47;
- uint64_t late_col:1;
- uint64_t reserved_13_15:3;
- uint64_t xsdef:1;
- uint64_t reserved_9_11:3;
- uint64_t xscol:1;
- uint64_t reserved_3_7:5;
- uint64_t undflw:1;
- uint64_t reserved_1_1:1;
- uint64_t pko_nxa:1;
- #else
- uint64_t pko_nxa:1;
- uint64_t reserved_1_1:1;
- uint64_t undflw:1;
- uint64_t reserved_3_7:5;
- uint64_t xscol:1;
- uint64_t reserved_9_11:3;
- uint64_t xsdef:1;
- uint64_t reserved_13_15:3;
- uint64_t late_col:1;
- uint64_t reserved_17_63:47;
- #endif
- } cn56xx;
- };
- union cvmx_agl_gmx_tx_jam {
- uint64_t u64;
- struct cvmx_agl_gmx_tx_jam_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_8_63:56;
- uint64_t jam:8;
- #else
- uint64_t jam:8;
- uint64_t reserved_8_63:56;
- #endif
- } s;
- };
- union cvmx_agl_gmx_tx_lfsr {
- uint64_t u64;
- struct cvmx_agl_gmx_tx_lfsr_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t lfsr:16;
- #else
- uint64_t lfsr:16;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- };
- union cvmx_agl_gmx_tx_ovr_bp {
- uint64_t u64;
- struct cvmx_agl_gmx_tx_ovr_bp_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_10_63:54;
- uint64_t en:2;
- uint64_t reserved_6_7:2;
- uint64_t bp:2;
- uint64_t reserved_2_3:2;
- uint64_t ign_full:2;
- #else
- uint64_t ign_full:2;
- uint64_t reserved_2_3:2;
- uint64_t bp:2;
- uint64_t reserved_6_7:2;
- uint64_t en:2;
- uint64_t reserved_10_63:54;
- #endif
- } s;
- struct cvmx_agl_gmx_tx_ovr_bp_cn56xx {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_9_63:55;
- uint64_t en:1;
- uint64_t reserved_5_7:3;
- uint64_t bp:1;
- uint64_t reserved_1_3:3;
- uint64_t ign_full:1;
- #else
- uint64_t ign_full:1;
- uint64_t reserved_1_3:3;
- uint64_t bp:1;
- uint64_t reserved_5_7:3;
- uint64_t en:1;
- uint64_t reserved_9_63:55;
- #endif
- } cn56xx;
- };
- union cvmx_agl_gmx_tx_pause_pkt_dmac {
- uint64_t u64;
- struct cvmx_agl_gmx_tx_pause_pkt_dmac_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_48_63:16;
- uint64_t dmac:48;
- #else
- uint64_t dmac:48;
- uint64_t reserved_48_63:16;
- #endif
- } s;
- };
- union cvmx_agl_gmx_tx_pause_pkt_type {
- uint64_t u64;
- struct cvmx_agl_gmx_tx_pause_pkt_type_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t reserved_16_63:48;
- uint64_t type:16;
- #else
- uint64_t type:16;
- uint64_t reserved_16_63:48;
- #endif
- } s;
- };
- union cvmx_agl_prtx_ctl {
- uint64_t u64;
- struct cvmx_agl_prtx_ctl_s {
- #ifdef __BIG_ENDIAN_BITFIELD
- uint64_t drv_byp:1;
- uint64_t reserved_62_62:1;
- uint64_t cmp_pctl:6;
- uint64_t reserved_54_55:2;
- uint64_t cmp_nctl:6;
- uint64_t reserved_46_47:2;
- uint64_t drv_pctl:6;
- uint64_t reserved_38_39:2;
- uint64_t drv_nctl:6;
- uint64_t reserved_29_31:3;
- uint64_t clk_set:5;
- uint64_t clkrx_byp:1;
- uint64_t reserved_21_22:2;
- uint64_t clkrx_set:5;
- uint64_t clktx_byp:1;
- uint64_t reserved_13_14:2;
- uint64_t clktx_set:5;
- uint64_t reserved_5_7:3;
- uint64_t dllrst:1;
- uint64_t comp:1;
- uint64_t enable:1;
- uint64_t clkrst:1;
- uint64_t mode:1;
- #else
- uint64_t mode:1;
- uint64_t clkrst:1;
- uint64_t enable:1;
- uint64_t comp:1;
- uint64_t dllrst:1;
- uint64_t reserved_5_7:3;
- uint64_t clktx_set:5;
- uint64_t reserved_13_14:2;
- uint64_t clktx_byp:1;
- uint64_t clkrx_set:5;
- uint64_t reserved_21_22:2;
- uint64_t clkrx_byp:1;
- uint64_t clk_set:5;
- uint64_t reserved_29_31:3;
- uint64_t drv_nctl:6;
- uint64_t reserved_38_39:2;
- uint64_t drv_pctl:6;
- uint64_t reserved_46_47:2;
- uint64_t cmp_nctl:6;
- uint64_t reserved_54_55:2;
- uint64_t cmp_pctl:6;
- uint64_t reserved_62_62:1;
- uint64_t drv_byp:1;
- #endif
- } s;
- };
- #endif
|