cvmx-agl-defs.h 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: [email protected]
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2012 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_AGL_DEFS_H__
  28. #define __CVMX_AGL_DEFS_H__
  29. #define CVMX_AGL_GMX_BAD_REG (CVMX_ADD_IO_SEG(0x00011800E0000518ull))
  30. #define CVMX_AGL_GMX_BIST (CVMX_ADD_IO_SEG(0x00011800E0000400ull))
  31. #define CVMX_AGL_GMX_DRV_CTL (CVMX_ADD_IO_SEG(0x00011800E00007F0ull))
  32. #define CVMX_AGL_GMX_INF_MODE (CVMX_ADD_IO_SEG(0x00011800E00007F8ull))
  33. #define CVMX_AGL_GMX_PRTX_CFG(offset) (CVMX_ADD_IO_SEG(0x00011800E0000010ull) + ((offset) & 1) * 2048)
  34. #define CVMX_AGL_GMX_RXX_ADR_CAM0(offset) (CVMX_ADD_IO_SEG(0x00011800E0000180ull) + ((offset) & 1) * 2048)
  35. #define CVMX_AGL_GMX_RXX_ADR_CAM1(offset) (CVMX_ADD_IO_SEG(0x00011800E0000188ull) + ((offset) & 1) * 2048)
  36. #define CVMX_AGL_GMX_RXX_ADR_CAM2(offset) (CVMX_ADD_IO_SEG(0x00011800E0000190ull) + ((offset) & 1) * 2048)
  37. #define CVMX_AGL_GMX_RXX_ADR_CAM3(offset) (CVMX_ADD_IO_SEG(0x00011800E0000198ull) + ((offset) & 1) * 2048)
  38. #define CVMX_AGL_GMX_RXX_ADR_CAM4(offset) (CVMX_ADD_IO_SEG(0x00011800E00001A0ull) + ((offset) & 1) * 2048)
  39. #define CVMX_AGL_GMX_RXX_ADR_CAM5(offset) (CVMX_ADD_IO_SEG(0x00011800E00001A8ull) + ((offset) & 1) * 2048)
  40. #define CVMX_AGL_GMX_RXX_ADR_CAM_EN(offset) (CVMX_ADD_IO_SEG(0x00011800E0000108ull) + ((offset) & 1) * 2048)
  41. #define CVMX_AGL_GMX_RXX_ADR_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000100ull) + ((offset) & 1) * 2048)
  42. #define CVMX_AGL_GMX_RXX_DECISION(offset) (CVMX_ADD_IO_SEG(0x00011800E0000040ull) + ((offset) & 1) * 2048)
  43. #define CVMX_AGL_GMX_RXX_FRM_CHK(offset) (CVMX_ADD_IO_SEG(0x00011800E0000020ull) + ((offset) & 1) * 2048)
  44. #define CVMX_AGL_GMX_RXX_FRM_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000018ull) + ((offset) & 1) * 2048)
  45. #define CVMX_AGL_GMX_RXX_FRM_MAX(offset) (CVMX_ADD_IO_SEG(0x00011800E0000030ull) + ((offset) & 1) * 2048)
  46. #define CVMX_AGL_GMX_RXX_FRM_MIN(offset) (CVMX_ADD_IO_SEG(0x00011800E0000028ull) + ((offset) & 1) * 2048)
  47. #define CVMX_AGL_GMX_RXX_IFG(offset) (CVMX_ADD_IO_SEG(0x00011800E0000058ull) + ((offset) & 1) * 2048)
  48. #define CVMX_AGL_GMX_RXX_INT_EN(offset) (CVMX_ADD_IO_SEG(0x00011800E0000008ull) + ((offset) & 1) * 2048)
  49. #define CVMX_AGL_GMX_RXX_INT_REG(offset) (CVMX_ADD_IO_SEG(0x00011800E0000000ull) + ((offset) & 1) * 2048)
  50. #define CVMX_AGL_GMX_RXX_JABBER(offset) (CVMX_ADD_IO_SEG(0x00011800E0000038ull) + ((offset) & 1) * 2048)
  51. #define CVMX_AGL_GMX_RXX_PAUSE_DROP_TIME(offset) (CVMX_ADD_IO_SEG(0x00011800E0000068ull) + ((offset) & 1) * 2048)
  52. #define CVMX_AGL_GMX_RXX_RX_INBND(offset) (CVMX_ADD_IO_SEG(0x00011800E0000060ull) + ((offset) & 1) * 2048)
  53. #define CVMX_AGL_GMX_RXX_STATS_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000050ull) + ((offset) & 1) * 2048)
  54. #define CVMX_AGL_GMX_RXX_STATS_OCTS(offset) (CVMX_ADD_IO_SEG(0x00011800E0000088ull) + ((offset) & 1) * 2048)
  55. #define CVMX_AGL_GMX_RXX_STATS_OCTS_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000098ull) + ((offset) & 1) * 2048)
  56. #define CVMX_AGL_GMX_RXX_STATS_OCTS_DMAC(offset) (CVMX_ADD_IO_SEG(0x00011800E00000A8ull) + ((offset) & 1) * 2048)
  57. #define CVMX_AGL_GMX_RXX_STATS_OCTS_DRP(offset) (CVMX_ADD_IO_SEG(0x00011800E00000B8ull) + ((offset) & 1) * 2048)
  58. #define CVMX_AGL_GMX_RXX_STATS_PKTS(offset) (CVMX_ADD_IO_SEG(0x00011800E0000080ull) + ((offset) & 1) * 2048)
  59. #define CVMX_AGL_GMX_RXX_STATS_PKTS_BAD(offset) (CVMX_ADD_IO_SEG(0x00011800E00000C0ull) + ((offset) & 1) * 2048)
  60. #define CVMX_AGL_GMX_RXX_STATS_PKTS_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000090ull) + ((offset) & 1) * 2048)
  61. #define CVMX_AGL_GMX_RXX_STATS_PKTS_DMAC(offset) (CVMX_ADD_IO_SEG(0x00011800E00000A0ull) + ((offset) & 1) * 2048)
  62. #define CVMX_AGL_GMX_RXX_STATS_PKTS_DRP(offset) (CVMX_ADD_IO_SEG(0x00011800E00000B0ull) + ((offset) & 1) * 2048)
  63. #define CVMX_AGL_GMX_RXX_UDD_SKP(offset) (CVMX_ADD_IO_SEG(0x00011800E0000048ull) + ((offset) & 1) * 2048)
  64. #define CVMX_AGL_GMX_RX_BP_DROPX(offset) (CVMX_ADD_IO_SEG(0x00011800E0000420ull) + ((offset) & 1) * 8)
  65. #define CVMX_AGL_GMX_RX_BP_OFFX(offset) (CVMX_ADD_IO_SEG(0x00011800E0000460ull) + ((offset) & 1) * 8)
  66. #define CVMX_AGL_GMX_RX_BP_ONX(offset) (CVMX_ADD_IO_SEG(0x00011800E0000440ull) + ((offset) & 1) * 8)
  67. #define CVMX_AGL_GMX_RX_PRT_INFO (CVMX_ADD_IO_SEG(0x00011800E00004E8ull))
  68. #define CVMX_AGL_GMX_RX_TX_STATUS (CVMX_ADD_IO_SEG(0x00011800E00007E8ull))
  69. #define CVMX_AGL_GMX_SMACX(offset) (CVMX_ADD_IO_SEG(0x00011800E0000230ull) + ((offset) & 1) * 2048)
  70. #define CVMX_AGL_GMX_STAT_BP (CVMX_ADD_IO_SEG(0x00011800E0000520ull))
  71. #define CVMX_AGL_GMX_TXX_APPEND(offset) (CVMX_ADD_IO_SEG(0x00011800E0000218ull) + ((offset) & 1) * 2048)
  72. #define CVMX_AGL_GMX_TXX_CLK(offset) (CVMX_ADD_IO_SEG(0x00011800E0000208ull) + ((offset) & 1) * 2048)
  73. #define CVMX_AGL_GMX_TXX_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000270ull) + ((offset) & 1) * 2048)
  74. #define CVMX_AGL_GMX_TXX_MIN_PKT(offset) (CVMX_ADD_IO_SEG(0x00011800E0000240ull) + ((offset) & 1) * 2048)
  75. #define CVMX_AGL_GMX_TXX_PAUSE_PKT_INTERVAL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000248ull) + ((offset) & 1) * 2048)
  76. #define CVMX_AGL_GMX_TXX_PAUSE_PKT_TIME(offset) (CVMX_ADD_IO_SEG(0x00011800E0000238ull) + ((offset) & 1) * 2048)
  77. #define CVMX_AGL_GMX_TXX_PAUSE_TOGO(offset) (CVMX_ADD_IO_SEG(0x00011800E0000258ull) + ((offset) & 1) * 2048)
  78. #define CVMX_AGL_GMX_TXX_PAUSE_ZERO(offset) (CVMX_ADD_IO_SEG(0x00011800E0000260ull) + ((offset) & 1) * 2048)
  79. #define CVMX_AGL_GMX_TXX_SOFT_PAUSE(offset) (CVMX_ADD_IO_SEG(0x00011800E0000250ull) + ((offset) & 1) * 2048)
  80. #define CVMX_AGL_GMX_TXX_STAT0(offset) (CVMX_ADD_IO_SEG(0x00011800E0000280ull) + ((offset) & 1) * 2048)
  81. #define CVMX_AGL_GMX_TXX_STAT1(offset) (CVMX_ADD_IO_SEG(0x00011800E0000288ull) + ((offset) & 1) * 2048)
  82. #define CVMX_AGL_GMX_TXX_STAT2(offset) (CVMX_ADD_IO_SEG(0x00011800E0000290ull) + ((offset) & 1) * 2048)
  83. #define CVMX_AGL_GMX_TXX_STAT3(offset) (CVMX_ADD_IO_SEG(0x00011800E0000298ull) + ((offset) & 1) * 2048)
  84. #define CVMX_AGL_GMX_TXX_STAT4(offset) (CVMX_ADD_IO_SEG(0x00011800E00002A0ull) + ((offset) & 1) * 2048)
  85. #define CVMX_AGL_GMX_TXX_STAT5(offset) (CVMX_ADD_IO_SEG(0x00011800E00002A8ull) + ((offset) & 1) * 2048)
  86. #define CVMX_AGL_GMX_TXX_STAT6(offset) (CVMX_ADD_IO_SEG(0x00011800E00002B0ull) + ((offset) & 1) * 2048)
  87. #define CVMX_AGL_GMX_TXX_STAT7(offset) (CVMX_ADD_IO_SEG(0x00011800E00002B8ull) + ((offset) & 1) * 2048)
  88. #define CVMX_AGL_GMX_TXX_STAT8(offset) (CVMX_ADD_IO_SEG(0x00011800E00002C0ull) + ((offset) & 1) * 2048)
  89. #define CVMX_AGL_GMX_TXX_STAT9(offset) (CVMX_ADD_IO_SEG(0x00011800E00002C8ull) + ((offset) & 1) * 2048)
  90. #define CVMX_AGL_GMX_TXX_STATS_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0000268ull) + ((offset) & 1) * 2048)
  91. #define CVMX_AGL_GMX_TXX_THRESH(offset) (CVMX_ADD_IO_SEG(0x00011800E0000210ull) + ((offset) & 1) * 2048)
  92. #define CVMX_AGL_GMX_TX_BP (CVMX_ADD_IO_SEG(0x00011800E00004D0ull))
  93. #define CVMX_AGL_GMX_TX_COL_ATTEMPT (CVMX_ADD_IO_SEG(0x00011800E0000498ull))
  94. #define CVMX_AGL_GMX_TX_IFG (CVMX_ADD_IO_SEG(0x00011800E0000488ull))
  95. #define CVMX_AGL_GMX_TX_INT_EN (CVMX_ADD_IO_SEG(0x00011800E0000508ull))
  96. #define CVMX_AGL_GMX_TX_INT_REG (CVMX_ADD_IO_SEG(0x00011800E0000500ull))
  97. #define CVMX_AGL_GMX_TX_JAM (CVMX_ADD_IO_SEG(0x00011800E0000490ull))
  98. #define CVMX_AGL_GMX_TX_LFSR (CVMX_ADD_IO_SEG(0x00011800E00004F8ull))
  99. #define CVMX_AGL_GMX_TX_OVR_BP (CVMX_ADD_IO_SEG(0x00011800E00004C8ull))
  100. #define CVMX_AGL_GMX_TX_PAUSE_PKT_DMAC (CVMX_ADD_IO_SEG(0x00011800E00004A0ull))
  101. #define CVMX_AGL_GMX_TX_PAUSE_PKT_TYPE (CVMX_ADD_IO_SEG(0x00011800E00004A8ull))
  102. #define CVMX_AGL_PRTX_CTL(offset) (CVMX_ADD_IO_SEG(0x00011800E0002000ull) + ((offset) & 1) * 8)
  103. union cvmx_agl_gmx_bad_reg {
  104. uint64_t u64;
  105. struct cvmx_agl_gmx_bad_reg_s {
  106. #ifdef __BIG_ENDIAN_BITFIELD
  107. uint64_t reserved_38_63:26;
  108. uint64_t txpsh1:1;
  109. uint64_t txpop1:1;
  110. uint64_t ovrflw1:1;
  111. uint64_t txpsh:1;
  112. uint64_t txpop:1;
  113. uint64_t ovrflw:1;
  114. uint64_t reserved_27_31:5;
  115. uint64_t statovr:1;
  116. uint64_t reserved_24_25:2;
  117. uint64_t loststat:2;
  118. uint64_t reserved_4_21:18;
  119. uint64_t out_ovr:2;
  120. uint64_t reserved_0_1:2;
  121. #else
  122. uint64_t reserved_0_1:2;
  123. uint64_t out_ovr:2;
  124. uint64_t reserved_4_21:18;
  125. uint64_t loststat:2;
  126. uint64_t reserved_24_25:2;
  127. uint64_t statovr:1;
  128. uint64_t reserved_27_31:5;
  129. uint64_t ovrflw:1;
  130. uint64_t txpop:1;
  131. uint64_t txpsh:1;
  132. uint64_t ovrflw1:1;
  133. uint64_t txpop1:1;
  134. uint64_t txpsh1:1;
  135. uint64_t reserved_38_63:26;
  136. #endif
  137. } s;
  138. struct cvmx_agl_gmx_bad_reg_cn52xx {
  139. #ifdef __BIG_ENDIAN_BITFIELD
  140. uint64_t reserved_38_63:26;
  141. uint64_t txpsh1:1;
  142. uint64_t txpop1:1;
  143. uint64_t ovrflw1:1;
  144. uint64_t txpsh:1;
  145. uint64_t txpop:1;
  146. uint64_t ovrflw:1;
  147. uint64_t reserved_27_31:5;
  148. uint64_t statovr:1;
  149. uint64_t reserved_23_25:3;
  150. uint64_t loststat:1;
  151. uint64_t reserved_4_21:18;
  152. uint64_t out_ovr:2;
  153. uint64_t reserved_0_1:2;
  154. #else
  155. uint64_t reserved_0_1:2;
  156. uint64_t out_ovr:2;
  157. uint64_t reserved_4_21:18;
  158. uint64_t loststat:1;
  159. uint64_t reserved_23_25:3;
  160. uint64_t statovr:1;
  161. uint64_t reserved_27_31:5;
  162. uint64_t ovrflw:1;
  163. uint64_t txpop:1;
  164. uint64_t txpsh:1;
  165. uint64_t ovrflw1:1;
  166. uint64_t txpop1:1;
  167. uint64_t txpsh1:1;
  168. uint64_t reserved_38_63:26;
  169. #endif
  170. } cn52xx;
  171. struct cvmx_agl_gmx_bad_reg_cn56xx {
  172. #ifdef __BIG_ENDIAN_BITFIELD
  173. uint64_t reserved_35_63:29;
  174. uint64_t txpsh:1;
  175. uint64_t txpop:1;
  176. uint64_t ovrflw:1;
  177. uint64_t reserved_27_31:5;
  178. uint64_t statovr:1;
  179. uint64_t reserved_23_25:3;
  180. uint64_t loststat:1;
  181. uint64_t reserved_3_21:19;
  182. uint64_t out_ovr:1;
  183. uint64_t reserved_0_1:2;
  184. #else
  185. uint64_t reserved_0_1:2;
  186. uint64_t out_ovr:1;
  187. uint64_t reserved_3_21:19;
  188. uint64_t loststat:1;
  189. uint64_t reserved_23_25:3;
  190. uint64_t statovr:1;
  191. uint64_t reserved_27_31:5;
  192. uint64_t ovrflw:1;
  193. uint64_t txpop:1;
  194. uint64_t txpsh:1;
  195. uint64_t reserved_35_63:29;
  196. #endif
  197. } cn56xx;
  198. };
  199. union cvmx_agl_gmx_bist {
  200. uint64_t u64;
  201. struct cvmx_agl_gmx_bist_s {
  202. #ifdef __BIG_ENDIAN_BITFIELD
  203. uint64_t reserved_25_63:39;
  204. uint64_t status:25;
  205. #else
  206. uint64_t status:25;
  207. uint64_t reserved_25_63:39;
  208. #endif
  209. } s;
  210. struct cvmx_agl_gmx_bist_cn52xx {
  211. #ifdef __BIG_ENDIAN_BITFIELD
  212. uint64_t reserved_10_63:54;
  213. uint64_t status:10;
  214. #else
  215. uint64_t status:10;
  216. uint64_t reserved_10_63:54;
  217. #endif
  218. } cn52xx;
  219. };
  220. union cvmx_agl_gmx_drv_ctl {
  221. uint64_t u64;
  222. struct cvmx_agl_gmx_drv_ctl_s {
  223. #ifdef __BIG_ENDIAN_BITFIELD
  224. uint64_t reserved_49_63:15;
  225. uint64_t byp_en1:1;
  226. uint64_t reserved_45_47:3;
  227. uint64_t pctl1:5;
  228. uint64_t reserved_37_39:3;
  229. uint64_t nctl1:5;
  230. uint64_t reserved_17_31:15;
  231. uint64_t byp_en:1;
  232. uint64_t reserved_13_15:3;
  233. uint64_t pctl:5;
  234. uint64_t reserved_5_7:3;
  235. uint64_t nctl:5;
  236. #else
  237. uint64_t nctl:5;
  238. uint64_t reserved_5_7:3;
  239. uint64_t pctl:5;
  240. uint64_t reserved_13_15:3;
  241. uint64_t byp_en:1;
  242. uint64_t reserved_17_31:15;
  243. uint64_t nctl1:5;
  244. uint64_t reserved_37_39:3;
  245. uint64_t pctl1:5;
  246. uint64_t reserved_45_47:3;
  247. uint64_t byp_en1:1;
  248. uint64_t reserved_49_63:15;
  249. #endif
  250. } s;
  251. struct cvmx_agl_gmx_drv_ctl_cn56xx {
  252. #ifdef __BIG_ENDIAN_BITFIELD
  253. uint64_t reserved_17_63:47;
  254. uint64_t byp_en:1;
  255. uint64_t reserved_13_15:3;
  256. uint64_t pctl:5;
  257. uint64_t reserved_5_7:3;
  258. uint64_t nctl:5;
  259. #else
  260. uint64_t nctl:5;
  261. uint64_t reserved_5_7:3;
  262. uint64_t pctl:5;
  263. uint64_t reserved_13_15:3;
  264. uint64_t byp_en:1;
  265. uint64_t reserved_17_63:47;
  266. #endif
  267. } cn56xx;
  268. };
  269. union cvmx_agl_gmx_inf_mode {
  270. uint64_t u64;
  271. struct cvmx_agl_gmx_inf_mode_s {
  272. #ifdef __BIG_ENDIAN_BITFIELD
  273. uint64_t reserved_2_63:62;
  274. uint64_t en:1;
  275. uint64_t reserved_0_0:1;
  276. #else
  277. uint64_t reserved_0_0:1;
  278. uint64_t en:1;
  279. uint64_t reserved_2_63:62;
  280. #endif
  281. } s;
  282. };
  283. union cvmx_agl_gmx_prtx_cfg {
  284. uint64_t u64;
  285. struct cvmx_agl_gmx_prtx_cfg_s {
  286. #ifdef __BIG_ENDIAN_BITFIELD
  287. uint64_t reserved_14_63:50;
  288. uint64_t tx_idle:1;
  289. uint64_t rx_idle:1;
  290. uint64_t reserved_9_11:3;
  291. uint64_t speed_msb:1;
  292. uint64_t reserved_7_7:1;
  293. uint64_t burst:1;
  294. uint64_t tx_en:1;
  295. uint64_t rx_en:1;
  296. uint64_t slottime:1;
  297. uint64_t duplex:1;
  298. uint64_t speed:1;
  299. uint64_t en:1;
  300. #else
  301. uint64_t en:1;
  302. uint64_t speed:1;
  303. uint64_t duplex:1;
  304. uint64_t slottime:1;
  305. uint64_t rx_en:1;
  306. uint64_t tx_en:1;
  307. uint64_t burst:1;
  308. uint64_t reserved_7_7:1;
  309. uint64_t speed_msb:1;
  310. uint64_t reserved_9_11:3;
  311. uint64_t rx_idle:1;
  312. uint64_t tx_idle:1;
  313. uint64_t reserved_14_63:50;
  314. #endif
  315. } s;
  316. struct cvmx_agl_gmx_prtx_cfg_cn52xx {
  317. #ifdef __BIG_ENDIAN_BITFIELD
  318. uint64_t reserved_6_63:58;
  319. uint64_t tx_en:1;
  320. uint64_t rx_en:1;
  321. uint64_t slottime:1;
  322. uint64_t duplex:1;
  323. uint64_t speed:1;
  324. uint64_t en:1;
  325. #else
  326. uint64_t en:1;
  327. uint64_t speed:1;
  328. uint64_t duplex:1;
  329. uint64_t slottime:1;
  330. uint64_t rx_en:1;
  331. uint64_t tx_en:1;
  332. uint64_t reserved_6_63:58;
  333. #endif
  334. } cn52xx;
  335. };
  336. union cvmx_agl_gmx_rxx_adr_cam0 {
  337. uint64_t u64;
  338. struct cvmx_agl_gmx_rxx_adr_cam0_s {
  339. #ifdef __BIG_ENDIAN_BITFIELD
  340. uint64_t adr:64;
  341. #else
  342. uint64_t adr:64;
  343. #endif
  344. } s;
  345. };
  346. union cvmx_agl_gmx_rxx_adr_cam1 {
  347. uint64_t u64;
  348. struct cvmx_agl_gmx_rxx_adr_cam1_s {
  349. #ifdef __BIG_ENDIAN_BITFIELD
  350. uint64_t adr:64;
  351. #else
  352. uint64_t adr:64;
  353. #endif
  354. } s;
  355. };
  356. union cvmx_agl_gmx_rxx_adr_cam2 {
  357. uint64_t u64;
  358. struct cvmx_agl_gmx_rxx_adr_cam2_s {
  359. #ifdef __BIG_ENDIAN_BITFIELD
  360. uint64_t adr:64;
  361. #else
  362. uint64_t adr:64;
  363. #endif
  364. } s;
  365. };
  366. union cvmx_agl_gmx_rxx_adr_cam3 {
  367. uint64_t u64;
  368. struct cvmx_agl_gmx_rxx_adr_cam3_s {
  369. #ifdef __BIG_ENDIAN_BITFIELD
  370. uint64_t adr:64;
  371. #else
  372. uint64_t adr:64;
  373. #endif
  374. } s;
  375. };
  376. union cvmx_agl_gmx_rxx_adr_cam4 {
  377. uint64_t u64;
  378. struct cvmx_agl_gmx_rxx_adr_cam4_s {
  379. #ifdef __BIG_ENDIAN_BITFIELD
  380. uint64_t adr:64;
  381. #else
  382. uint64_t adr:64;
  383. #endif
  384. } s;
  385. };
  386. union cvmx_agl_gmx_rxx_adr_cam5 {
  387. uint64_t u64;
  388. struct cvmx_agl_gmx_rxx_adr_cam5_s {
  389. #ifdef __BIG_ENDIAN_BITFIELD
  390. uint64_t adr:64;
  391. #else
  392. uint64_t adr:64;
  393. #endif
  394. } s;
  395. };
  396. union cvmx_agl_gmx_rxx_adr_cam_en {
  397. uint64_t u64;
  398. struct cvmx_agl_gmx_rxx_adr_cam_en_s {
  399. #ifdef __BIG_ENDIAN_BITFIELD
  400. uint64_t reserved_8_63:56;
  401. uint64_t en:8;
  402. #else
  403. uint64_t en:8;
  404. uint64_t reserved_8_63:56;
  405. #endif
  406. } s;
  407. };
  408. union cvmx_agl_gmx_rxx_adr_ctl {
  409. uint64_t u64;
  410. struct cvmx_agl_gmx_rxx_adr_ctl_s {
  411. #ifdef __BIG_ENDIAN_BITFIELD
  412. uint64_t reserved_4_63:60;
  413. uint64_t cam_mode:1;
  414. uint64_t mcst:2;
  415. uint64_t bcst:1;
  416. #else
  417. uint64_t bcst:1;
  418. uint64_t mcst:2;
  419. uint64_t cam_mode:1;
  420. uint64_t reserved_4_63:60;
  421. #endif
  422. } s;
  423. };
  424. union cvmx_agl_gmx_rxx_decision {
  425. uint64_t u64;
  426. struct cvmx_agl_gmx_rxx_decision_s {
  427. #ifdef __BIG_ENDIAN_BITFIELD
  428. uint64_t reserved_5_63:59;
  429. uint64_t cnt:5;
  430. #else
  431. uint64_t cnt:5;
  432. uint64_t reserved_5_63:59;
  433. #endif
  434. } s;
  435. };
  436. union cvmx_agl_gmx_rxx_frm_chk {
  437. uint64_t u64;
  438. struct cvmx_agl_gmx_rxx_frm_chk_s {
  439. #ifdef __BIG_ENDIAN_BITFIELD
  440. uint64_t reserved_10_63:54;
  441. uint64_t niberr:1;
  442. uint64_t skperr:1;
  443. uint64_t rcverr:1;
  444. uint64_t lenerr:1;
  445. uint64_t alnerr:1;
  446. uint64_t fcserr:1;
  447. uint64_t jabber:1;
  448. uint64_t maxerr:1;
  449. uint64_t carext:1;
  450. uint64_t minerr:1;
  451. #else
  452. uint64_t minerr:1;
  453. uint64_t carext:1;
  454. uint64_t maxerr:1;
  455. uint64_t jabber:1;
  456. uint64_t fcserr:1;
  457. uint64_t alnerr:1;
  458. uint64_t lenerr:1;
  459. uint64_t rcverr:1;
  460. uint64_t skperr:1;
  461. uint64_t niberr:1;
  462. uint64_t reserved_10_63:54;
  463. #endif
  464. } s;
  465. struct cvmx_agl_gmx_rxx_frm_chk_cn52xx {
  466. #ifdef __BIG_ENDIAN_BITFIELD
  467. uint64_t reserved_9_63:55;
  468. uint64_t skperr:1;
  469. uint64_t rcverr:1;
  470. uint64_t lenerr:1;
  471. uint64_t alnerr:1;
  472. uint64_t fcserr:1;
  473. uint64_t jabber:1;
  474. uint64_t maxerr:1;
  475. uint64_t reserved_1_1:1;
  476. uint64_t minerr:1;
  477. #else
  478. uint64_t minerr:1;
  479. uint64_t reserved_1_1:1;
  480. uint64_t maxerr:1;
  481. uint64_t jabber:1;
  482. uint64_t fcserr:1;
  483. uint64_t alnerr:1;
  484. uint64_t lenerr:1;
  485. uint64_t rcverr:1;
  486. uint64_t skperr:1;
  487. uint64_t reserved_9_63:55;
  488. #endif
  489. } cn52xx;
  490. };
  491. union cvmx_agl_gmx_rxx_frm_ctl {
  492. uint64_t u64;
  493. struct cvmx_agl_gmx_rxx_frm_ctl_s {
  494. #ifdef __BIG_ENDIAN_BITFIELD
  495. uint64_t reserved_13_63:51;
  496. uint64_t ptp_mode:1;
  497. uint64_t reserved_11_11:1;
  498. uint64_t null_dis:1;
  499. uint64_t pre_align:1;
  500. uint64_t pad_len:1;
  501. uint64_t vlan_len:1;
  502. uint64_t pre_free:1;
  503. uint64_t ctl_smac:1;
  504. uint64_t ctl_mcst:1;
  505. uint64_t ctl_bck:1;
  506. uint64_t ctl_drp:1;
  507. uint64_t pre_strp:1;
  508. uint64_t pre_chk:1;
  509. #else
  510. uint64_t pre_chk:1;
  511. uint64_t pre_strp:1;
  512. uint64_t ctl_drp:1;
  513. uint64_t ctl_bck:1;
  514. uint64_t ctl_mcst:1;
  515. uint64_t ctl_smac:1;
  516. uint64_t pre_free:1;
  517. uint64_t vlan_len:1;
  518. uint64_t pad_len:1;
  519. uint64_t pre_align:1;
  520. uint64_t null_dis:1;
  521. uint64_t reserved_11_11:1;
  522. uint64_t ptp_mode:1;
  523. uint64_t reserved_13_63:51;
  524. #endif
  525. } s;
  526. struct cvmx_agl_gmx_rxx_frm_ctl_cn52xx {
  527. #ifdef __BIG_ENDIAN_BITFIELD
  528. uint64_t reserved_10_63:54;
  529. uint64_t pre_align:1;
  530. uint64_t pad_len:1;
  531. uint64_t vlan_len:1;
  532. uint64_t pre_free:1;
  533. uint64_t ctl_smac:1;
  534. uint64_t ctl_mcst:1;
  535. uint64_t ctl_bck:1;
  536. uint64_t ctl_drp:1;
  537. uint64_t pre_strp:1;
  538. uint64_t pre_chk:1;
  539. #else
  540. uint64_t pre_chk:1;
  541. uint64_t pre_strp:1;
  542. uint64_t ctl_drp:1;
  543. uint64_t ctl_bck:1;
  544. uint64_t ctl_mcst:1;
  545. uint64_t ctl_smac:1;
  546. uint64_t pre_free:1;
  547. uint64_t vlan_len:1;
  548. uint64_t pad_len:1;
  549. uint64_t pre_align:1;
  550. uint64_t reserved_10_63:54;
  551. #endif
  552. } cn52xx;
  553. };
  554. union cvmx_agl_gmx_rxx_frm_max {
  555. uint64_t u64;
  556. struct cvmx_agl_gmx_rxx_frm_max_s {
  557. #ifdef __BIG_ENDIAN_BITFIELD
  558. uint64_t reserved_16_63:48;
  559. uint64_t len:16;
  560. #else
  561. uint64_t len:16;
  562. uint64_t reserved_16_63:48;
  563. #endif
  564. } s;
  565. };
  566. union cvmx_agl_gmx_rxx_frm_min {
  567. uint64_t u64;
  568. struct cvmx_agl_gmx_rxx_frm_min_s {
  569. #ifdef __BIG_ENDIAN_BITFIELD
  570. uint64_t reserved_16_63:48;
  571. uint64_t len:16;
  572. #else
  573. uint64_t len:16;
  574. uint64_t reserved_16_63:48;
  575. #endif
  576. } s;
  577. };
  578. union cvmx_agl_gmx_rxx_ifg {
  579. uint64_t u64;
  580. struct cvmx_agl_gmx_rxx_ifg_s {
  581. #ifdef __BIG_ENDIAN_BITFIELD
  582. uint64_t reserved_4_63:60;
  583. uint64_t ifg:4;
  584. #else
  585. uint64_t ifg:4;
  586. uint64_t reserved_4_63:60;
  587. #endif
  588. } s;
  589. };
  590. union cvmx_agl_gmx_rxx_int_en {
  591. uint64_t u64;
  592. struct cvmx_agl_gmx_rxx_int_en_s {
  593. #ifdef __BIG_ENDIAN_BITFIELD
  594. uint64_t reserved_20_63:44;
  595. uint64_t pause_drp:1;
  596. uint64_t phy_dupx:1;
  597. uint64_t phy_spd:1;
  598. uint64_t phy_link:1;
  599. uint64_t ifgerr:1;
  600. uint64_t coldet:1;
  601. uint64_t falerr:1;
  602. uint64_t rsverr:1;
  603. uint64_t pcterr:1;
  604. uint64_t ovrerr:1;
  605. uint64_t niberr:1;
  606. uint64_t skperr:1;
  607. uint64_t rcverr:1;
  608. uint64_t lenerr:1;
  609. uint64_t alnerr:1;
  610. uint64_t fcserr:1;
  611. uint64_t jabber:1;
  612. uint64_t maxerr:1;
  613. uint64_t carext:1;
  614. uint64_t minerr:1;
  615. #else
  616. uint64_t minerr:1;
  617. uint64_t carext:1;
  618. uint64_t maxerr:1;
  619. uint64_t jabber:1;
  620. uint64_t fcserr:1;
  621. uint64_t alnerr:1;
  622. uint64_t lenerr:1;
  623. uint64_t rcverr:1;
  624. uint64_t skperr:1;
  625. uint64_t niberr:1;
  626. uint64_t ovrerr:1;
  627. uint64_t pcterr:1;
  628. uint64_t rsverr:1;
  629. uint64_t falerr:1;
  630. uint64_t coldet:1;
  631. uint64_t ifgerr:1;
  632. uint64_t phy_link:1;
  633. uint64_t phy_spd:1;
  634. uint64_t phy_dupx:1;
  635. uint64_t pause_drp:1;
  636. uint64_t reserved_20_63:44;
  637. #endif
  638. } s;
  639. struct cvmx_agl_gmx_rxx_int_en_cn52xx {
  640. #ifdef __BIG_ENDIAN_BITFIELD
  641. uint64_t reserved_20_63:44;
  642. uint64_t pause_drp:1;
  643. uint64_t reserved_16_18:3;
  644. uint64_t ifgerr:1;
  645. uint64_t coldet:1;
  646. uint64_t falerr:1;
  647. uint64_t rsverr:1;
  648. uint64_t pcterr:1;
  649. uint64_t ovrerr:1;
  650. uint64_t reserved_9_9:1;
  651. uint64_t skperr:1;
  652. uint64_t rcverr:1;
  653. uint64_t lenerr:1;
  654. uint64_t alnerr:1;
  655. uint64_t fcserr:1;
  656. uint64_t jabber:1;
  657. uint64_t maxerr:1;
  658. uint64_t reserved_1_1:1;
  659. uint64_t minerr:1;
  660. #else
  661. uint64_t minerr:1;
  662. uint64_t reserved_1_1:1;
  663. uint64_t maxerr:1;
  664. uint64_t jabber:1;
  665. uint64_t fcserr:1;
  666. uint64_t alnerr:1;
  667. uint64_t lenerr:1;
  668. uint64_t rcverr:1;
  669. uint64_t skperr:1;
  670. uint64_t reserved_9_9:1;
  671. uint64_t ovrerr:1;
  672. uint64_t pcterr:1;
  673. uint64_t rsverr:1;
  674. uint64_t falerr:1;
  675. uint64_t coldet:1;
  676. uint64_t ifgerr:1;
  677. uint64_t reserved_16_18:3;
  678. uint64_t pause_drp:1;
  679. uint64_t reserved_20_63:44;
  680. #endif
  681. } cn52xx;
  682. };
  683. union cvmx_agl_gmx_rxx_int_reg {
  684. uint64_t u64;
  685. struct cvmx_agl_gmx_rxx_int_reg_s {
  686. #ifdef __BIG_ENDIAN_BITFIELD
  687. uint64_t reserved_20_63:44;
  688. uint64_t pause_drp:1;
  689. uint64_t phy_dupx:1;
  690. uint64_t phy_spd:1;
  691. uint64_t phy_link:1;
  692. uint64_t ifgerr:1;
  693. uint64_t coldet:1;
  694. uint64_t falerr:1;
  695. uint64_t rsverr:1;
  696. uint64_t pcterr:1;
  697. uint64_t ovrerr:1;
  698. uint64_t niberr:1;
  699. uint64_t skperr:1;
  700. uint64_t rcverr:1;
  701. uint64_t lenerr:1;
  702. uint64_t alnerr:1;
  703. uint64_t fcserr:1;
  704. uint64_t jabber:1;
  705. uint64_t maxerr:1;
  706. uint64_t carext:1;
  707. uint64_t minerr:1;
  708. #else
  709. uint64_t minerr:1;
  710. uint64_t carext:1;
  711. uint64_t maxerr:1;
  712. uint64_t jabber:1;
  713. uint64_t fcserr:1;
  714. uint64_t alnerr:1;
  715. uint64_t lenerr:1;
  716. uint64_t rcverr:1;
  717. uint64_t skperr:1;
  718. uint64_t niberr:1;
  719. uint64_t ovrerr:1;
  720. uint64_t pcterr:1;
  721. uint64_t rsverr:1;
  722. uint64_t falerr:1;
  723. uint64_t coldet:1;
  724. uint64_t ifgerr:1;
  725. uint64_t phy_link:1;
  726. uint64_t phy_spd:1;
  727. uint64_t phy_dupx:1;
  728. uint64_t pause_drp:1;
  729. uint64_t reserved_20_63:44;
  730. #endif
  731. } s;
  732. struct cvmx_agl_gmx_rxx_int_reg_cn52xx {
  733. #ifdef __BIG_ENDIAN_BITFIELD
  734. uint64_t reserved_20_63:44;
  735. uint64_t pause_drp:1;
  736. uint64_t reserved_16_18:3;
  737. uint64_t ifgerr:1;
  738. uint64_t coldet:1;
  739. uint64_t falerr:1;
  740. uint64_t rsverr:1;
  741. uint64_t pcterr:1;
  742. uint64_t ovrerr:1;
  743. uint64_t reserved_9_9:1;
  744. uint64_t skperr:1;
  745. uint64_t rcverr:1;
  746. uint64_t lenerr:1;
  747. uint64_t alnerr:1;
  748. uint64_t fcserr:1;
  749. uint64_t jabber:1;
  750. uint64_t maxerr:1;
  751. uint64_t reserved_1_1:1;
  752. uint64_t minerr:1;
  753. #else
  754. uint64_t minerr:1;
  755. uint64_t reserved_1_1:1;
  756. uint64_t maxerr:1;
  757. uint64_t jabber:1;
  758. uint64_t fcserr:1;
  759. uint64_t alnerr:1;
  760. uint64_t lenerr:1;
  761. uint64_t rcverr:1;
  762. uint64_t skperr:1;
  763. uint64_t reserved_9_9:1;
  764. uint64_t ovrerr:1;
  765. uint64_t pcterr:1;
  766. uint64_t rsverr:1;
  767. uint64_t falerr:1;
  768. uint64_t coldet:1;
  769. uint64_t ifgerr:1;
  770. uint64_t reserved_16_18:3;
  771. uint64_t pause_drp:1;
  772. uint64_t reserved_20_63:44;
  773. #endif
  774. } cn52xx;
  775. };
  776. union cvmx_agl_gmx_rxx_jabber {
  777. uint64_t u64;
  778. struct cvmx_agl_gmx_rxx_jabber_s {
  779. #ifdef __BIG_ENDIAN_BITFIELD
  780. uint64_t reserved_16_63:48;
  781. uint64_t cnt:16;
  782. #else
  783. uint64_t cnt:16;
  784. uint64_t reserved_16_63:48;
  785. #endif
  786. } s;
  787. };
  788. union cvmx_agl_gmx_rxx_pause_drop_time {
  789. uint64_t u64;
  790. struct cvmx_agl_gmx_rxx_pause_drop_time_s {
  791. #ifdef __BIG_ENDIAN_BITFIELD
  792. uint64_t reserved_16_63:48;
  793. uint64_t status:16;
  794. #else
  795. uint64_t status:16;
  796. uint64_t reserved_16_63:48;
  797. #endif
  798. } s;
  799. };
  800. union cvmx_agl_gmx_rxx_rx_inbnd {
  801. uint64_t u64;
  802. struct cvmx_agl_gmx_rxx_rx_inbnd_s {
  803. #ifdef __BIG_ENDIAN_BITFIELD
  804. uint64_t reserved_4_63:60;
  805. uint64_t duplex:1;
  806. uint64_t speed:2;
  807. uint64_t status:1;
  808. #else
  809. uint64_t status:1;
  810. uint64_t speed:2;
  811. uint64_t duplex:1;
  812. uint64_t reserved_4_63:60;
  813. #endif
  814. } s;
  815. };
  816. union cvmx_agl_gmx_rxx_stats_ctl {
  817. uint64_t u64;
  818. struct cvmx_agl_gmx_rxx_stats_ctl_s {
  819. #ifdef __BIG_ENDIAN_BITFIELD
  820. uint64_t reserved_1_63:63;
  821. uint64_t rd_clr:1;
  822. #else
  823. uint64_t rd_clr:1;
  824. uint64_t reserved_1_63:63;
  825. #endif
  826. } s;
  827. };
  828. union cvmx_agl_gmx_rxx_stats_octs {
  829. uint64_t u64;
  830. struct cvmx_agl_gmx_rxx_stats_octs_s {
  831. #ifdef __BIG_ENDIAN_BITFIELD
  832. uint64_t reserved_48_63:16;
  833. uint64_t cnt:48;
  834. #else
  835. uint64_t cnt:48;
  836. uint64_t reserved_48_63:16;
  837. #endif
  838. } s;
  839. };
  840. union cvmx_agl_gmx_rxx_stats_octs_ctl {
  841. uint64_t u64;
  842. struct cvmx_agl_gmx_rxx_stats_octs_ctl_s {
  843. #ifdef __BIG_ENDIAN_BITFIELD
  844. uint64_t reserved_48_63:16;
  845. uint64_t cnt:48;
  846. #else
  847. uint64_t cnt:48;
  848. uint64_t reserved_48_63:16;
  849. #endif
  850. } s;
  851. };
  852. union cvmx_agl_gmx_rxx_stats_octs_dmac {
  853. uint64_t u64;
  854. struct cvmx_agl_gmx_rxx_stats_octs_dmac_s {
  855. #ifdef __BIG_ENDIAN_BITFIELD
  856. uint64_t reserved_48_63:16;
  857. uint64_t cnt:48;
  858. #else
  859. uint64_t cnt:48;
  860. uint64_t reserved_48_63:16;
  861. #endif
  862. } s;
  863. };
  864. union cvmx_agl_gmx_rxx_stats_octs_drp {
  865. uint64_t u64;
  866. struct cvmx_agl_gmx_rxx_stats_octs_drp_s {
  867. #ifdef __BIG_ENDIAN_BITFIELD
  868. uint64_t reserved_48_63:16;
  869. uint64_t cnt:48;
  870. #else
  871. uint64_t cnt:48;
  872. uint64_t reserved_48_63:16;
  873. #endif
  874. } s;
  875. };
  876. union cvmx_agl_gmx_rxx_stats_pkts {
  877. uint64_t u64;
  878. struct cvmx_agl_gmx_rxx_stats_pkts_s {
  879. #ifdef __BIG_ENDIAN_BITFIELD
  880. uint64_t reserved_32_63:32;
  881. uint64_t cnt:32;
  882. #else
  883. uint64_t cnt:32;
  884. uint64_t reserved_32_63:32;
  885. #endif
  886. } s;
  887. };
  888. union cvmx_agl_gmx_rxx_stats_pkts_bad {
  889. uint64_t u64;
  890. struct cvmx_agl_gmx_rxx_stats_pkts_bad_s {
  891. #ifdef __BIG_ENDIAN_BITFIELD
  892. uint64_t reserved_32_63:32;
  893. uint64_t cnt:32;
  894. #else
  895. uint64_t cnt:32;
  896. uint64_t reserved_32_63:32;
  897. #endif
  898. } s;
  899. };
  900. union cvmx_agl_gmx_rxx_stats_pkts_ctl {
  901. uint64_t u64;
  902. struct cvmx_agl_gmx_rxx_stats_pkts_ctl_s {
  903. #ifdef __BIG_ENDIAN_BITFIELD
  904. uint64_t reserved_32_63:32;
  905. uint64_t cnt:32;
  906. #else
  907. uint64_t cnt:32;
  908. uint64_t reserved_32_63:32;
  909. #endif
  910. } s;
  911. };
  912. union cvmx_agl_gmx_rxx_stats_pkts_dmac {
  913. uint64_t u64;
  914. struct cvmx_agl_gmx_rxx_stats_pkts_dmac_s {
  915. #ifdef __BIG_ENDIAN_BITFIELD
  916. uint64_t reserved_32_63:32;
  917. uint64_t cnt:32;
  918. #else
  919. uint64_t cnt:32;
  920. uint64_t reserved_32_63:32;
  921. #endif
  922. } s;
  923. };
  924. union cvmx_agl_gmx_rxx_stats_pkts_drp {
  925. uint64_t u64;
  926. struct cvmx_agl_gmx_rxx_stats_pkts_drp_s {
  927. #ifdef __BIG_ENDIAN_BITFIELD
  928. uint64_t reserved_32_63:32;
  929. uint64_t cnt:32;
  930. #else
  931. uint64_t cnt:32;
  932. uint64_t reserved_32_63:32;
  933. #endif
  934. } s;
  935. };
  936. union cvmx_agl_gmx_rxx_udd_skp {
  937. uint64_t u64;
  938. struct cvmx_agl_gmx_rxx_udd_skp_s {
  939. #ifdef __BIG_ENDIAN_BITFIELD
  940. uint64_t reserved_9_63:55;
  941. uint64_t fcssel:1;
  942. uint64_t reserved_7_7:1;
  943. uint64_t len:7;
  944. #else
  945. uint64_t len:7;
  946. uint64_t reserved_7_7:1;
  947. uint64_t fcssel:1;
  948. uint64_t reserved_9_63:55;
  949. #endif
  950. } s;
  951. };
  952. union cvmx_agl_gmx_rx_bp_dropx {
  953. uint64_t u64;
  954. struct cvmx_agl_gmx_rx_bp_dropx_s {
  955. #ifdef __BIG_ENDIAN_BITFIELD
  956. uint64_t reserved_6_63:58;
  957. uint64_t mark:6;
  958. #else
  959. uint64_t mark:6;
  960. uint64_t reserved_6_63:58;
  961. #endif
  962. } s;
  963. };
  964. union cvmx_agl_gmx_rx_bp_offx {
  965. uint64_t u64;
  966. struct cvmx_agl_gmx_rx_bp_offx_s {
  967. #ifdef __BIG_ENDIAN_BITFIELD
  968. uint64_t reserved_6_63:58;
  969. uint64_t mark:6;
  970. #else
  971. uint64_t mark:6;
  972. uint64_t reserved_6_63:58;
  973. #endif
  974. } s;
  975. };
  976. union cvmx_agl_gmx_rx_bp_onx {
  977. uint64_t u64;
  978. struct cvmx_agl_gmx_rx_bp_onx_s {
  979. #ifdef __BIG_ENDIAN_BITFIELD
  980. uint64_t reserved_9_63:55;
  981. uint64_t mark:9;
  982. #else
  983. uint64_t mark:9;
  984. uint64_t reserved_9_63:55;
  985. #endif
  986. } s;
  987. };
  988. union cvmx_agl_gmx_rx_prt_info {
  989. uint64_t u64;
  990. struct cvmx_agl_gmx_rx_prt_info_s {
  991. #ifdef __BIG_ENDIAN_BITFIELD
  992. uint64_t reserved_18_63:46;
  993. uint64_t drop:2;
  994. uint64_t reserved_2_15:14;
  995. uint64_t commit:2;
  996. #else
  997. uint64_t commit:2;
  998. uint64_t reserved_2_15:14;
  999. uint64_t drop:2;
  1000. uint64_t reserved_18_63:46;
  1001. #endif
  1002. } s;
  1003. struct cvmx_agl_gmx_rx_prt_info_cn56xx {
  1004. #ifdef __BIG_ENDIAN_BITFIELD
  1005. uint64_t reserved_17_63:47;
  1006. uint64_t drop:1;
  1007. uint64_t reserved_1_15:15;
  1008. uint64_t commit:1;
  1009. #else
  1010. uint64_t commit:1;
  1011. uint64_t reserved_1_15:15;
  1012. uint64_t drop:1;
  1013. uint64_t reserved_17_63:47;
  1014. #endif
  1015. } cn56xx;
  1016. };
  1017. union cvmx_agl_gmx_rx_tx_status {
  1018. uint64_t u64;
  1019. struct cvmx_agl_gmx_rx_tx_status_s {
  1020. #ifdef __BIG_ENDIAN_BITFIELD
  1021. uint64_t reserved_6_63:58;
  1022. uint64_t tx:2;
  1023. uint64_t reserved_2_3:2;
  1024. uint64_t rx:2;
  1025. #else
  1026. uint64_t rx:2;
  1027. uint64_t reserved_2_3:2;
  1028. uint64_t tx:2;
  1029. uint64_t reserved_6_63:58;
  1030. #endif
  1031. } s;
  1032. struct cvmx_agl_gmx_rx_tx_status_cn56xx {
  1033. #ifdef __BIG_ENDIAN_BITFIELD
  1034. uint64_t reserved_5_63:59;
  1035. uint64_t tx:1;
  1036. uint64_t reserved_1_3:3;
  1037. uint64_t rx:1;
  1038. #else
  1039. uint64_t rx:1;
  1040. uint64_t reserved_1_3:3;
  1041. uint64_t tx:1;
  1042. uint64_t reserved_5_63:59;
  1043. #endif
  1044. } cn56xx;
  1045. };
  1046. union cvmx_agl_gmx_smacx {
  1047. uint64_t u64;
  1048. struct cvmx_agl_gmx_smacx_s {
  1049. #ifdef __BIG_ENDIAN_BITFIELD
  1050. uint64_t reserved_48_63:16;
  1051. uint64_t smac:48;
  1052. #else
  1053. uint64_t smac:48;
  1054. uint64_t reserved_48_63:16;
  1055. #endif
  1056. } s;
  1057. };
  1058. union cvmx_agl_gmx_stat_bp {
  1059. uint64_t u64;
  1060. struct cvmx_agl_gmx_stat_bp_s {
  1061. #ifdef __BIG_ENDIAN_BITFIELD
  1062. uint64_t reserved_17_63:47;
  1063. uint64_t bp:1;
  1064. uint64_t cnt:16;
  1065. #else
  1066. uint64_t cnt:16;
  1067. uint64_t bp:1;
  1068. uint64_t reserved_17_63:47;
  1069. #endif
  1070. } s;
  1071. };
  1072. union cvmx_agl_gmx_txx_append {
  1073. uint64_t u64;
  1074. struct cvmx_agl_gmx_txx_append_s {
  1075. #ifdef __BIG_ENDIAN_BITFIELD
  1076. uint64_t reserved_4_63:60;
  1077. uint64_t force_fcs:1;
  1078. uint64_t fcs:1;
  1079. uint64_t pad:1;
  1080. uint64_t preamble:1;
  1081. #else
  1082. uint64_t preamble:1;
  1083. uint64_t pad:1;
  1084. uint64_t fcs:1;
  1085. uint64_t force_fcs:1;
  1086. uint64_t reserved_4_63:60;
  1087. #endif
  1088. } s;
  1089. };
  1090. union cvmx_agl_gmx_txx_clk {
  1091. uint64_t u64;
  1092. struct cvmx_agl_gmx_txx_clk_s {
  1093. #ifdef __BIG_ENDIAN_BITFIELD
  1094. uint64_t reserved_6_63:58;
  1095. uint64_t clk_cnt:6;
  1096. #else
  1097. uint64_t clk_cnt:6;
  1098. uint64_t reserved_6_63:58;
  1099. #endif
  1100. } s;
  1101. };
  1102. union cvmx_agl_gmx_txx_ctl {
  1103. uint64_t u64;
  1104. struct cvmx_agl_gmx_txx_ctl_s {
  1105. #ifdef __BIG_ENDIAN_BITFIELD
  1106. uint64_t reserved_2_63:62;
  1107. uint64_t xsdef_en:1;
  1108. uint64_t xscol_en:1;
  1109. #else
  1110. uint64_t xscol_en:1;
  1111. uint64_t xsdef_en:1;
  1112. uint64_t reserved_2_63:62;
  1113. #endif
  1114. } s;
  1115. };
  1116. union cvmx_agl_gmx_txx_min_pkt {
  1117. uint64_t u64;
  1118. struct cvmx_agl_gmx_txx_min_pkt_s {
  1119. #ifdef __BIG_ENDIAN_BITFIELD
  1120. uint64_t reserved_8_63:56;
  1121. uint64_t min_size:8;
  1122. #else
  1123. uint64_t min_size:8;
  1124. uint64_t reserved_8_63:56;
  1125. #endif
  1126. } s;
  1127. };
  1128. union cvmx_agl_gmx_txx_pause_pkt_interval {
  1129. uint64_t u64;
  1130. struct cvmx_agl_gmx_txx_pause_pkt_interval_s {
  1131. #ifdef __BIG_ENDIAN_BITFIELD
  1132. uint64_t reserved_16_63:48;
  1133. uint64_t interval:16;
  1134. #else
  1135. uint64_t interval:16;
  1136. uint64_t reserved_16_63:48;
  1137. #endif
  1138. } s;
  1139. };
  1140. union cvmx_agl_gmx_txx_pause_pkt_time {
  1141. uint64_t u64;
  1142. struct cvmx_agl_gmx_txx_pause_pkt_time_s {
  1143. #ifdef __BIG_ENDIAN_BITFIELD
  1144. uint64_t reserved_16_63:48;
  1145. uint64_t time:16;
  1146. #else
  1147. uint64_t time:16;
  1148. uint64_t reserved_16_63:48;
  1149. #endif
  1150. } s;
  1151. };
  1152. union cvmx_agl_gmx_txx_pause_togo {
  1153. uint64_t u64;
  1154. struct cvmx_agl_gmx_txx_pause_togo_s {
  1155. #ifdef __BIG_ENDIAN_BITFIELD
  1156. uint64_t reserved_16_63:48;
  1157. uint64_t time:16;
  1158. #else
  1159. uint64_t time:16;
  1160. uint64_t reserved_16_63:48;
  1161. #endif
  1162. } s;
  1163. };
  1164. union cvmx_agl_gmx_txx_pause_zero {
  1165. uint64_t u64;
  1166. struct cvmx_agl_gmx_txx_pause_zero_s {
  1167. #ifdef __BIG_ENDIAN_BITFIELD
  1168. uint64_t reserved_1_63:63;
  1169. uint64_t send:1;
  1170. #else
  1171. uint64_t send:1;
  1172. uint64_t reserved_1_63:63;
  1173. #endif
  1174. } s;
  1175. };
  1176. union cvmx_agl_gmx_txx_soft_pause {
  1177. uint64_t u64;
  1178. struct cvmx_agl_gmx_txx_soft_pause_s {
  1179. #ifdef __BIG_ENDIAN_BITFIELD
  1180. uint64_t reserved_16_63:48;
  1181. uint64_t time:16;
  1182. #else
  1183. uint64_t time:16;
  1184. uint64_t reserved_16_63:48;
  1185. #endif
  1186. } s;
  1187. };
  1188. union cvmx_agl_gmx_txx_stat0 {
  1189. uint64_t u64;
  1190. struct cvmx_agl_gmx_txx_stat0_s {
  1191. #ifdef __BIG_ENDIAN_BITFIELD
  1192. uint64_t xsdef:32;
  1193. uint64_t xscol:32;
  1194. #else
  1195. uint64_t xscol:32;
  1196. uint64_t xsdef:32;
  1197. #endif
  1198. } s;
  1199. };
  1200. union cvmx_agl_gmx_txx_stat1 {
  1201. uint64_t u64;
  1202. struct cvmx_agl_gmx_txx_stat1_s {
  1203. #ifdef __BIG_ENDIAN_BITFIELD
  1204. uint64_t scol:32;
  1205. uint64_t mcol:32;
  1206. #else
  1207. uint64_t mcol:32;
  1208. uint64_t scol:32;
  1209. #endif
  1210. } s;
  1211. };
  1212. union cvmx_agl_gmx_txx_stat2 {
  1213. uint64_t u64;
  1214. struct cvmx_agl_gmx_txx_stat2_s {
  1215. #ifdef __BIG_ENDIAN_BITFIELD
  1216. uint64_t reserved_48_63:16;
  1217. uint64_t octs:48;
  1218. #else
  1219. uint64_t octs:48;
  1220. uint64_t reserved_48_63:16;
  1221. #endif
  1222. } s;
  1223. };
  1224. union cvmx_agl_gmx_txx_stat3 {
  1225. uint64_t u64;
  1226. struct cvmx_agl_gmx_txx_stat3_s {
  1227. #ifdef __BIG_ENDIAN_BITFIELD
  1228. uint64_t reserved_32_63:32;
  1229. uint64_t pkts:32;
  1230. #else
  1231. uint64_t pkts:32;
  1232. uint64_t reserved_32_63:32;
  1233. #endif
  1234. } s;
  1235. };
  1236. union cvmx_agl_gmx_txx_stat4 {
  1237. uint64_t u64;
  1238. struct cvmx_agl_gmx_txx_stat4_s {
  1239. #ifdef __BIG_ENDIAN_BITFIELD
  1240. uint64_t hist1:32;
  1241. uint64_t hist0:32;
  1242. #else
  1243. uint64_t hist0:32;
  1244. uint64_t hist1:32;
  1245. #endif
  1246. } s;
  1247. };
  1248. union cvmx_agl_gmx_txx_stat5 {
  1249. uint64_t u64;
  1250. struct cvmx_agl_gmx_txx_stat5_s {
  1251. #ifdef __BIG_ENDIAN_BITFIELD
  1252. uint64_t hist3:32;
  1253. uint64_t hist2:32;
  1254. #else
  1255. uint64_t hist2:32;
  1256. uint64_t hist3:32;
  1257. #endif
  1258. } s;
  1259. };
  1260. union cvmx_agl_gmx_txx_stat6 {
  1261. uint64_t u64;
  1262. struct cvmx_agl_gmx_txx_stat6_s {
  1263. #ifdef __BIG_ENDIAN_BITFIELD
  1264. uint64_t hist5:32;
  1265. uint64_t hist4:32;
  1266. #else
  1267. uint64_t hist4:32;
  1268. uint64_t hist5:32;
  1269. #endif
  1270. } s;
  1271. };
  1272. union cvmx_agl_gmx_txx_stat7 {
  1273. uint64_t u64;
  1274. struct cvmx_agl_gmx_txx_stat7_s {
  1275. #ifdef __BIG_ENDIAN_BITFIELD
  1276. uint64_t hist7:32;
  1277. uint64_t hist6:32;
  1278. #else
  1279. uint64_t hist6:32;
  1280. uint64_t hist7:32;
  1281. #endif
  1282. } s;
  1283. };
  1284. union cvmx_agl_gmx_txx_stat8 {
  1285. uint64_t u64;
  1286. struct cvmx_agl_gmx_txx_stat8_s {
  1287. #ifdef __BIG_ENDIAN_BITFIELD
  1288. uint64_t mcst:32;
  1289. uint64_t bcst:32;
  1290. #else
  1291. uint64_t bcst:32;
  1292. uint64_t mcst:32;
  1293. #endif
  1294. } s;
  1295. };
  1296. union cvmx_agl_gmx_txx_stat9 {
  1297. uint64_t u64;
  1298. struct cvmx_agl_gmx_txx_stat9_s {
  1299. #ifdef __BIG_ENDIAN_BITFIELD
  1300. uint64_t undflw:32;
  1301. uint64_t ctl:32;
  1302. #else
  1303. uint64_t ctl:32;
  1304. uint64_t undflw:32;
  1305. #endif
  1306. } s;
  1307. };
  1308. union cvmx_agl_gmx_txx_stats_ctl {
  1309. uint64_t u64;
  1310. struct cvmx_agl_gmx_txx_stats_ctl_s {
  1311. #ifdef __BIG_ENDIAN_BITFIELD
  1312. uint64_t reserved_1_63:63;
  1313. uint64_t rd_clr:1;
  1314. #else
  1315. uint64_t rd_clr:1;
  1316. uint64_t reserved_1_63:63;
  1317. #endif
  1318. } s;
  1319. };
  1320. union cvmx_agl_gmx_txx_thresh {
  1321. uint64_t u64;
  1322. struct cvmx_agl_gmx_txx_thresh_s {
  1323. #ifdef __BIG_ENDIAN_BITFIELD
  1324. uint64_t reserved_6_63:58;
  1325. uint64_t cnt:6;
  1326. #else
  1327. uint64_t cnt:6;
  1328. uint64_t reserved_6_63:58;
  1329. #endif
  1330. } s;
  1331. };
  1332. union cvmx_agl_gmx_tx_bp {
  1333. uint64_t u64;
  1334. struct cvmx_agl_gmx_tx_bp_s {
  1335. #ifdef __BIG_ENDIAN_BITFIELD
  1336. uint64_t reserved_2_63:62;
  1337. uint64_t bp:2;
  1338. #else
  1339. uint64_t bp:2;
  1340. uint64_t reserved_2_63:62;
  1341. #endif
  1342. } s;
  1343. struct cvmx_agl_gmx_tx_bp_cn56xx {
  1344. #ifdef __BIG_ENDIAN_BITFIELD
  1345. uint64_t reserved_1_63:63;
  1346. uint64_t bp:1;
  1347. #else
  1348. uint64_t bp:1;
  1349. uint64_t reserved_1_63:63;
  1350. #endif
  1351. } cn56xx;
  1352. };
  1353. union cvmx_agl_gmx_tx_col_attempt {
  1354. uint64_t u64;
  1355. struct cvmx_agl_gmx_tx_col_attempt_s {
  1356. #ifdef __BIG_ENDIAN_BITFIELD
  1357. uint64_t reserved_5_63:59;
  1358. uint64_t limit:5;
  1359. #else
  1360. uint64_t limit:5;
  1361. uint64_t reserved_5_63:59;
  1362. #endif
  1363. } s;
  1364. };
  1365. union cvmx_agl_gmx_tx_ifg {
  1366. uint64_t u64;
  1367. struct cvmx_agl_gmx_tx_ifg_s {
  1368. #ifdef __BIG_ENDIAN_BITFIELD
  1369. uint64_t reserved_8_63:56;
  1370. uint64_t ifg2:4;
  1371. uint64_t ifg1:4;
  1372. #else
  1373. uint64_t ifg1:4;
  1374. uint64_t ifg2:4;
  1375. uint64_t reserved_8_63:56;
  1376. #endif
  1377. } s;
  1378. };
  1379. union cvmx_agl_gmx_tx_int_en {
  1380. uint64_t u64;
  1381. struct cvmx_agl_gmx_tx_int_en_s {
  1382. #ifdef __BIG_ENDIAN_BITFIELD
  1383. uint64_t reserved_22_63:42;
  1384. uint64_t ptp_lost:2;
  1385. uint64_t reserved_18_19:2;
  1386. uint64_t late_col:2;
  1387. uint64_t reserved_14_15:2;
  1388. uint64_t xsdef:2;
  1389. uint64_t reserved_10_11:2;
  1390. uint64_t xscol:2;
  1391. uint64_t reserved_4_7:4;
  1392. uint64_t undflw:2;
  1393. uint64_t reserved_1_1:1;
  1394. uint64_t pko_nxa:1;
  1395. #else
  1396. uint64_t pko_nxa:1;
  1397. uint64_t reserved_1_1:1;
  1398. uint64_t undflw:2;
  1399. uint64_t reserved_4_7:4;
  1400. uint64_t xscol:2;
  1401. uint64_t reserved_10_11:2;
  1402. uint64_t xsdef:2;
  1403. uint64_t reserved_14_15:2;
  1404. uint64_t late_col:2;
  1405. uint64_t reserved_18_19:2;
  1406. uint64_t ptp_lost:2;
  1407. uint64_t reserved_22_63:42;
  1408. #endif
  1409. } s;
  1410. struct cvmx_agl_gmx_tx_int_en_cn52xx {
  1411. #ifdef __BIG_ENDIAN_BITFIELD
  1412. uint64_t reserved_18_63:46;
  1413. uint64_t late_col:2;
  1414. uint64_t reserved_14_15:2;
  1415. uint64_t xsdef:2;
  1416. uint64_t reserved_10_11:2;
  1417. uint64_t xscol:2;
  1418. uint64_t reserved_4_7:4;
  1419. uint64_t undflw:2;
  1420. uint64_t reserved_1_1:1;
  1421. uint64_t pko_nxa:1;
  1422. #else
  1423. uint64_t pko_nxa:1;
  1424. uint64_t reserved_1_1:1;
  1425. uint64_t undflw:2;
  1426. uint64_t reserved_4_7:4;
  1427. uint64_t xscol:2;
  1428. uint64_t reserved_10_11:2;
  1429. uint64_t xsdef:2;
  1430. uint64_t reserved_14_15:2;
  1431. uint64_t late_col:2;
  1432. uint64_t reserved_18_63:46;
  1433. #endif
  1434. } cn52xx;
  1435. struct cvmx_agl_gmx_tx_int_en_cn56xx {
  1436. #ifdef __BIG_ENDIAN_BITFIELD
  1437. uint64_t reserved_17_63:47;
  1438. uint64_t late_col:1;
  1439. uint64_t reserved_13_15:3;
  1440. uint64_t xsdef:1;
  1441. uint64_t reserved_9_11:3;
  1442. uint64_t xscol:1;
  1443. uint64_t reserved_3_7:5;
  1444. uint64_t undflw:1;
  1445. uint64_t reserved_1_1:1;
  1446. uint64_t pko_nxa:1;
  1447. #else
  1448. uint64_t pko_nxa:1;
  1449. uint64_t reserved_1_1:1;
  1450. uint64_t undflw:1;
  1451. uint64_t reserved_3_7:5;
  1452. uint64_t xscol:1;
  1453. uint64_t reserved_9_11:3;
  1454. uint64_t xsdef:1;
  1455. uint64_t reserved_13_15:3;
  1456. uint64_t late_col:1;
  1457. uint64_t reserved_17_63:47;
  1458. #endif
  1459. } cn56xx;
  1460. };
  1461. union cvmx_agl_gmx_tx_int_reg {
  1462. uint64_t u64;
  1463. struct cvmx_agl_gmx_tx_int_reg_s {
  1464. #ifdef __BIG_ENDIAN_BITFIELD
  1465. uint64_t reserved_22_63:42;
  1466. uint64_t ptp_lost:2;
  1467. uint64_t reserved_18_19:2;
  1468. uint64_t late_col:2;
  1469. uint64_t reserved_14_15:2;
  1470. uint64_t xsdef:2;
  1471. uint64_t reserved_10_11:2;
  1472. uint64_t xscol:2;
  1473. uint64_t reserved_4_7:4;
  1474. uint64_t undflw:2;
  1475. uint64_t reserved_1_1:1;
  1476. uint64_t pko_nxa:1;
  1477. #else
  1478. uint64_t pko_nxa:1;
  1479. uint64_t reserved_1_1:1;
  1480. uint64_t undflw:2;
  1481. uint64_t reserved_4_7:4;
  1482. uint64_t xscol:2;
  1483. uint64_t reserved_10_11:2;
  1484. uint64_t xsdef:2;
  1485. uint64_t reserved_14_15:2;
  1486. uint64_t late_col:2;
  1487. uint64_t reserved_18_19:2;
  1488. uint64_t ptp_lost:2;
  1489. uint64_t reserved_22_63:42;
  1490. #endif
  1491. } s;
  1492. struct cvmx_agl_gmx_tx_int_reg_cn52xx {
  1493. #ifdef __BIG_ENDIAN_BITFIELD
  1494. uint64_t reserved_18_63:46;
  1495. uint64_t late_col:2;
  1496. uint64_t reserved_14_15:2;
  1497. uint64_t xsdef:2;
  1498. uint64_t reserved_10_11:2;
  1499. uint64_t xscol:2;
  1500. uint64_t reserved_4_7:4;
  1501. uint64_t undflw:2;
  1502. uint64_t reserved_1_1:1;
  1503. uint64_t pko_nxa:1;
  1504. #else
  1505. uint64_t pko_nxa:1;
  1506. uint64_t reserved_1_1:1;
  1507. uint64_t undflw:2;
  1508. uint64_t reserved_4_7:4;
  1509. uint64_t xscol:2;
  1510. uint64_t reserved_10_11:2;
  1511. uint64_t xsdef:2;
  1512. uint64_t reserved_14_15:2;
  1513. uint64_t late_col:2;
  1514. uint64_t reserved_18_63:46;
  1515. #endif
  1516. } cn52xx;
  1517. struct cvmx_agl_gmx_tx_int_reg_cn56xx {
  1518. #ifdef __BIG_ENDIAN_BITFIELD
  1519. uint64_t reserved_17_63:47;
  1520. uint64_t late_col:1;
  1521. uint64_t reserved_13_15:3;
  1522. uint64_t xsdef:1;
  1523. uint64_t reserved_9_11:3;
  1524. uint64_t xscol:1;
  1525. uint64_t reserved_3_7:5;
  1526. uint64_t undflw:1;
  1527. uint64_t reserved_1_1:1;
  1528. uint64_t pko_nxa:1;
  1529. #else
  1530. uint64_t pko_nxa:1;
  1531. uint64_t reserved_1_1:1;
  1532. uint64_t undflw:1;
  1533. uint64_t reserved_3_7:5;
  1534. uint64_t xscol:1;
  1535. uint64_t reserved_9_11:3;
  1536. uint64_t xsdef:1;
  1537. uint64_t reserved_13_15:3;
  1538. uint64_t late_col:1;
  1539. uint64_t reserved_17_63:47;
  1540. #endif
  1541. } cn56xx;
  1542. };
  1543. union cvmx_agl_gmx_tx_jam {
  1544. uint64_t u64;
  1545. struct cvmx_agl_gmx_tx_jam_s {
  1546. #ifdef __BIG_ENDIAN_BITFIELD
  1547. uint64_t reserved_8_63:56;
  1548. uint64_t jam:8;
  1549. #else
  1550. uint64_t jam:8;
  1551. uint64_t reserved_8_63:56;
  1552. #endif
  1553. } s;
  1554. };
  1555. union cvmx_agl_gmx_tx_lfsr {
  1556. uint64_t u64;
  1557. struct cvmx_agl_gmx_tx_lfsr_s {
  1558. #ifdef __BIG_ENDIAN_BITFIELD
  1559. uint64_t reserved_16_63:48;
  1560. uint64_t lfsr:16;
  1561. #else
  1562. uint64_t lfsr:16;
  1563. uint64_t reserved_16_63:48;
  1564. #endif
  1565. } s;
  1566. };
  1567. union cvmx_agl_gmx_tx_ovr_bp {
  1568. uint64_t u64;
  1569. struct cvmx_agl_gmx_tx_ovr_bp_s {
  1570. #ifdef __BIG_ENDIAN_BITFIELD
  1571. uint64_t reserved_10_63:54;
  1572. uint64_t en:2;
  1573. uint64_t reserved_6_7:2;
  1574. uint64_t bp:2;
  1575. uint64_t reserved_2_3:2;
  1576. uint64_t ign_full:2;
  1577. #else
  1578. uint64_t ign_full:2;
  1579. uint64_t reserved_2_3:2;
  1580. uint64_t bp:2;
  1581. uint64_t reserved_6_7:2;
  1582. uint64_t en:2;
  1583. uint64_t reserved_10_63:54;
  1584. #endif
  1585. } s;
  1586. struct cvmx_agl_gmx_tx_ovr_bp_cn56xx {
  1587. #ifdef __BIG_ENDIAN_BITFIELD
  1588. uint64_t reserved_9_63:55;
  1589. uint64_t en:1;
  1590. uint64_t reserved_5_7:3;
  1591. uint64_t bp:1;
  1592. uint64_t reserved_1_3:3;
  1593. uint64_t ign_full:1;
  1594. #else
  1595. uint64_t ign_full:1;
  1596. uint64_t reserved_1_3:3;
  1597. uint64_t bp:1;
  1598. uint64_t reserved_5_7:3;
  1599. uint64_t en:1;
  1600. uint64_t reserved_9_63:55;
  1601. #endif
  1602. } cn56xx;
  1603. };
  1604. union cvmx_agl_gmx_tx_pause_pkt_dmac {
  1605. uint64_t u64;
  1606. struct cvmx_agl_gmx_tx_pause_pkt_dmac_s {
  1607. #ifdef __BIG_ENDIAN_BITFIELD
  1608. uint64_t reserved_48_63:16;
  1609. uint64_t dmac:48;
  1610. #else
  1611. uint64_t dmac:48;
  1612. uint64_t reserved_48_63:16;
  1613. #endif
  1614. } s;
  1615. };
  1616. union cvmx_agl_gmx_tx_pause_pkt_type {
  1617. uint64_t u64;
  1618. struct cvmx_agl_gmx_tx_pause_pkt_type_s {
  1619. #ifdef __BIG_ENDIAN_BITFIELD
  1620. uint64_t reserved_16_63:48;
  1621. uint64_t type:16;
  1622. #else
  1623. uint64_t type:16;
  1624. uint64_t reserved_16_63:48;
  1625. #endif
  1626. } s;
  1627. };
  1628. union cvmx_agl_prtx_ctl {
  1629. uint64_t u64;
  1630. struct cvmx_agl_prtx_ctl_s {
  1631. #ifdef __BIG_ENDIAN_BITFIELD
  1632. uint64_t drv_byp:1;
  1633. uint64_t reserved_62_62:1;
  1634. uint64_t cmp_pctl:6;
  1635. uint64_t reserved_54_55:2;
  1636. uint64_t cmp_nctl:6;
  1637. uint64_t reserved_46_47:2;
  1638. uint64_t drv_pctl:6;
  1639. uint64_t reserved_38_39:2;
  1640. uint64_t drv_nctl:6;
  1641. uint64_t reserved_29_31:3;
  1642. uint64_t clk_set:5;
  1643. uint64_t clkrx_byp:1;
  1644. uint64_t reserved_21_22:2;
  1645. uint64_t clkrx_set:5;
  1646. uint64_t clktx_byp:1;
  1647. uint64_t reserved_13_14:2;
  1648. uint64_t clktx_set:5;
  1649. uint64_t reserved_5_7:3;
  1650. uint64_t dllrst:1;
  1651. uint64_t comp:1;
  1652. uint64_t enable:1;
  1653. uint64_t clkrst:1;
  1654. uint64_t mode:1;
  1655. #else
  1656. uint64_t mode:1;
  1657. uint64_t clkrst:1;
  1658. uint64_t enable:1;
  1659. uint64_t comp:1;
  1660. uint64_t dllrst:1;
  1661. uint64_t reserved_5_7:3;
  1662. uint64_t clktx_set:5;
  1663. uint64_t reserved_13_14:2;
  1664. uint64_t clktx_byp:1;
  1665. uint64_t clkrx_set:5;
  1666. uint64_t reserved_21_22:2;
  1667. uint64_t clkrx_byp:1;
  1668. uint64_t clk_set:5;
  1669. uint64_t reserved_29_31:3;
  1670. uint64_t drv_nctl:6;
  1671. uint64_t reserved_38_39:2;
  1672. uint64_t drv_pctl:6;
  1673. uint64_t reserved_46_47:2;
  1674. uint64_t cmp_nctl:6;
  1675. uint64_t reserved_54_55:2;
  1676. uint64_t cmp_pctl:6;
  1677. uint64_t reserved_62_62:1;
  1678. uint64_t drv_byp:1;
  1679. #endif
  1680. } s;
  1681. };
  1682. #endif