ddr.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. /*
  2. * Definitions for the DDR registers
  3. *
  4. * Copyright 2002 Ryan Holm <[email protected]>
  5. * Copyright 2008 Florian Fainelli <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  13. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  15. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  16. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  17. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  18. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  19. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  20. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  21. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, write to the Free Software Foundation, Inc.,
  25. * 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. */
  28. #ifndef _ASM_RC32434_DDR_H_
  29. #define _ASM_RC32434_DDR_H_
  30. #include <asm/mach-rc32434/rb.h>
  31. /* DDR register structure */
  32. struct ddr_ram {
  33. u32 ddrbase;
  34. u32 ddrmask;
  35. u32 res1;
  36. u32 res2;
  37. u32 ddrc;
  38. u32 ddrabase;
  39. u32 ddramask;
  40. u32 ddramap;
  41. u32 ddrcust;
  42. u32 ddrrdc;
  43. u32 ddrspare;
  44. };
  45. #define DDR0_PHYS_ADDR 0x18018000
  46. /* DDR banks masks */
  47. #define DDR_MASK 0xffff0000
  48. #define DDR0_BASE_MSK DDR_MASK
  49. #define DDR1_BASE_MSK DDR_MASK
  50. /* DDR bank0 registers */
  51. #define RC32434_DDR0_ATA_BIT 5
  52. #define RC32434_DDR0_ATA_MSK 0x000000E0
  53. #define RC32434_DDR0_DBW_BIT 8
  54. #define RC32434_DDR0_DBW_MSK 0x00000100
  55. #define RC32434_DDR0_WR_BIT 9
  56. #define RC32434_DDR0_WR_MSK 0x00000600
  57. #define RC32434_DDR0_PS_BIT 11
  58. #define RC32434_DDR0_PS_MSK 0x00001800
  59. #define RC32434_DDR0_DTYPE_BIT 13
  60. #define RC32434_DDR0_DTYPE_MSK 0x0000e000
  61. #define RC32434_DDR0_RFC_BIT 16
  62. #define RC32434_DDR0_RFC_MSK 0x000f0000
  63. #define RC32434_DDR0_RP_BIT 20
  64. #define RC32434_DDR0_RP_MSK 0x00300000
  65. #define RC32434_DDR0_AP_BIT 22
  66. #define RC32434_DDR0_AP_MSK 0x00400000
  67. #define RC32434_DDR0_RCD_BIT 23
  68. #define RC32434_DDR0_RCD_MSK 0x01800000
  69. #define RC32434_DDR0_CL_BIT 25
  70. #define RC32434_DDR0_CL_MSK 0x06000000
  71. #define RC32434_DDR0_DBM_BIT 27
  72. #define RC32434_DDR0_DBM_MSK 0x08000000
  73. #define RC32434_DDR0_SDS_BIT 28
  74. #define RC32434_DDR0_SDS_MSK 0x10000000
  75. #define RC32434_DDR0_ATP_BIT 29
  76. #define RC32434_DDR0_ATP_MSK 0x60000000
  77. #define RC32434_DDR0_RE_BIT 31
  78. #define RC32434_DDR0_RE_MSK 0x80000000
  79. /* DDR bank C registers */
  80. #define RC32434_DDRC_MSK(x) BIT_TO_MASK(x)
  81. #define RC32434_DDRC_CES_BIT 0
  82. #define RC32434_DDRC_ACE_BIT 1
  83. /* Custom DDR bank registers */
  84. #define RC32434_DCST_MSK(x) BIT_TO_MASK(x)
  85. #define RC32434_DCST_CS_BIT 0
  86. #define RC32434_DCST_CS_MSK 0x00000003
  87. #define RC32434_DCST_WE_BIT 2
  88. #define RC32434_DCST_RAS_BIT 3
  89. #define RC32434_DCST_CAS_BIT 4
  90. #define RC32434_DSCT_CKE_BIT 5
  91. #define RC32434_DSCT_BA_BIT 6
  92. #define RC32434_DSCT_BA_MSK 0x000000c0
  93. /* DDR QSC registers */
  94. #define RC32434_QSC_DM_BIT 0
  95. #define RC32434_QSC_DM_MSK 0x00000003
  96. #define RC32434_QSC_DQSBS_BIT 2
  97. #define RC32434_QSC_DQSBS_MSK 0x000000fc
  98. #define RC32434_QSC_DB_BIT 8
  99. #define RC32434_QSC_DB_MSK 0x00000100
  100. #define RC32434_QSC_DBSP_BIT 9
  101. #define RC32434_QSC_DBSP_MSK 0x01fffe00
  102. #define RC32434_QSC_BDP_BIT 25
  103. #define RC32434_QSC_BDP_MSK 0x7e000000
  104. /* DDR LLC registers */
  105. #define RC32434_LLC_EAO_BIT 0
  106. #define RC32434_LLC_EAO_MSK 0x00000001
  107. #define RC32434_LLC_EO_BIT 1
  108. #define RC32434_LLC_EO_MSK 0x0000003e
  109. #define RC32434_LLC_FS_BIT 6
  110. #define RC32434_LLC_FS_MSK 0x000000c0
  111. #define RC32434_LLC_AS_BIT 8
  112. #define RC32434_LLC_AS_MSK 0x00000700
  113. #define RC32434_LLC_SP_BIT 11
  114. #define RC32434_LLC_SP_MSK 0x001ff800
  115. /* DDR LLFC registers */
  116. #define RC32434_LLFC_MSK(x) BIT_TO_MASK(x)
  117. #define RC32434_LLFC_MEN_BIT 0
  118. #define RC32434_LLFC_EAN_BIT 1
  119. #define RC32434_LLFC_FF_BIT 2
  120. /* DDR DLLTA registers */
  121. #define RC32434_DLLTA_ADDR_BIT 2
  122. #define RC32434_DLLTA_ADDR_MSK 0xfffffffc
  123. /* DDR DLLED registers */
  124. #define RC32434_DLLED_MSK(x) BIT_TO_MASK(x)
  125. #define RC32434_DLLED_DBE_BIT 0
  126. #define RC32434_DLLED_DTE_BIT 1
  127. #endif /* _ASM_RC32434_DDR_H_ */