bcsr.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * bcsr.h -- Db1xxx/Pb1xxx Devboard CPLD registers ("BCSR") abstraction.
  4. *
  5. * All Alchemy development boards (except, of course, the weird PB1000)
  6. * have a few registers in a CPLD with standardised layout; they mostly
  7. * only differ in base address and bit meanings in the RESETS and BOARD
  8. * registers.
  9. *
  10. * All data taken from the official AMD board documentation sheets.
  11. */
  12. #ifndef _DB1XXX_BCSR_H_
  13. #define _DB1XXX_BCSR_H_
  14. /* BCSR base addresses on various boards. BCSR base 2 refers to the
  15. * physical address of the first HEXLEDS register, which is usually
  16. * a variable offset from the WHOAMI register.
  17. */
  18. /* DB1000, DB1100, DB1500, PB1100, PB1500 */
  19. #define DB1000_BCSR_PHYS_ADDR 0x0E000000
  20. #define DB1000_BCSR_HEXLED_OFS 0x01000000
  21. #define DB1550_BCSR_PHYS_ADDR 0x0F000000
  22. #define DB1550_BCSR_HEXLED_OFS 0x00400000
  23. #define PB1550_BCSR_PHYS_ADDR 0x0F000000
  24. #define PB1550_BCSR_HEXLED_OFS 0x00800000
  25. #define DB1200_BCSR_PHYS_ADDR 0x19800000
  26. #define DB1200_BCSR_HEXLED_OFS 0x00400000
  27. #define PB1200_BCSR_PHYS_ADDR 0x0D800000
  28. #define PB1200_BCSR_HEXLED_OFS 0x00400000
  29. #define DB1300_BCSR_PHYS_ADDR 0x19800000
  30. #define DB1300_BCSR_HEXLED_OFS 0x00400000
  31. enum bcsr_id {
  32. /* BCSR base 1 */
  33. BCSR_WHOAMI = 0,
  34. BCSR_STATUS,
  35. BCSR_SWITCHES,
  36. BCSR_RESETS,
  37. BCSR_PCMCIA,
  38. BCSR_BOARD,
  39. BCSR_LEDS,
  40. BCSR_SYSTEM,
  41. /* Au1200/1300 based boards */
  42. BCSR_INTCLR,
  43. BCSR_INTSET,
  44. BCSR_MASKCLR,
  45. BCSR_MASKSET,
  46. BCSR_SIGSTAT,
  47. BCSR_INTSTAT,
  48. /* BCSR base 2 */
  49. BCSR_HEXLEDS,
  50. BCSR_RSVD1,
  51. BCSR_HEXCLEAR,
  52. BCSR_CNT,
  53. };
  54. /* register offsets, valid for all Db1xxx/Pb1xxx boards */
  55. #define BCSR_REG_WHOAMI 0x00
  56. #define BCSR_REG_STATUS 0x04
  57. #define BCSR_REG_SWITCHES 0x08
  58. #define BCSR_REG_RESETS 0x0c
  59. #define BCSR_REG_PCMCIA 0x10
  60. #define BCSR_REG_BOARD 0x14
  61. #define BCSR_REG_LEDS 0x18
  62. #define BCSR_REG_SYSTEM 0x1c
  63. /* Au1200/Au1300 based boards: CPLD IRQ muxer */
  64. #define BCSR_REG_INTCLR 0x20
  65. #define BCSR_REG_INTSET 0x24
  66. #define BCSR_REG_MASKCLR 0x28
  67. #define BCSR_REG_MASKSET 0x2c
  68. #define BCSR_REG_SIGSTAT 0x30
  69. #define BCSR_REG_INTSTAT 0x34
  70. /* hexled control, offset from BCSR base 2 */
  71. #define BCSR_REG_HEXLEDS 0x00
  72. #define BCSR_REG_HEXCLEAR 0x08
  73. /*
  74. * Register Bits and Pieces.
  75. */
  76. #define BCSR_WHOAMI_DCID(x) ((x) & 0xf)
  77. #define BCSR_WHOAMI_CPLD(x) (((x) >> 4) & 0xf)
  78. #define BCSR_WHOAMI_BOARD(x) (((x) >> 8) & 0xf)
  79. /* register "WHOAMI" bits 11:8 identify the board */
  80. enum bcsr_whoami_boards {
  81. BCSR_WHOAMI_PB1500 = 1,
  82. BCSR_WHOAMI_PB1500R2,
  83. BCSR_WHOAMI_PB1100,
  84. BCSR_WHOAMI_DB1000,
  85. BCSR_WHOAMI_DB1100,
  86. BCSR_WHOAMI_DB1500,
  87. BCSR_WHOAMI_DB1550,
  88. BCSR_WHOAMI_PB1550_DDR,
  89. BCSR_WHOAMI_PB1550 = BCSR_WHOAMI_PB1550_DDR,
  90. BCSR_WHOAMI_PB1550_SDR,
  91. BCSR_WHOAMI_PB1200_DDR1,
  92. BCSR_WHOAMI_PB1200 = BCSR_WHOAMI_PB1200_DDR1,
  93. BCSR_WHOAMI_PB1200_DDR2,
  94. BCSR_WHOAMI_DB1200,
  95. BCSR_WHOAMI_DB1300,
  96. };
  97. /* STATUS reg. Unless otherwise noted, they're valid on all boards.
  98. * PB1200 = DB1200.
  99. */
  100. #define BCSR_STATUS_PC0VS 0x0003
  101. #define BCSR_STATUS_PC1VS 0x000C
  102. #define BCSR_STATUS_PC0FI 0x0010
  103. #define BCSR_STATUS_PC1FI 0x0020
  104. #define BCSR_STATUS_PB1550_SWAPBOOT 0x0040
  105. #define BCSR_STATUS_SRAMWIDTH 0x0080
  106. #define BCSR_STATUS_FLASHBUSY 0x0100
  107. #define BCSR_STATUS_ROMBUSY 0x0400
  108. #define BCSR_STATUS_SD0WP 0x0400 /* DB1200/DB1300:SD1 */
  109. #define BCSR_STATUS_SD1WP 0x0800
  110. #define BCSR_STATUS_USBOTGID 0x0800 /* PB/DB1550 */
  111. #define BCSR_STATUS_DB1000_SWAPBOOT 0x2000
  112. #define BCSR_STATUS_DB1200_SWAPBOOT 0x0040 /* DB1200/1300 */
  113. #define BCSR_STATUS_IDECBLID 0x0200 /* DB1200/1300 */
  114. #define BCSR_STATUS_DB1200_U0RXD 0x1000 /* DB1200 */
  115. #define BCSR_STATUS_DB1200_U1RXD 0x2000 /* DB1200 */
  116. #define BCSR_STATUS_FLASHDEN 0xC000
  117. #define BCSR_STATUS_DB1550_U0RXD 0x1000 /* DB1550 */
  118. #define BCSR_STATUS_DB1550_U3RXD 0x2000 /* DB1550 */
  119. #define BCSR_STATUS_PB1550_U0RXD 0x1000 /* PB1550 */
  120. #define BCSR_STATUS_PB1550_U1RXD 0x2000 /* PB1550 */
  121. #define BCSR_STATUS_PB1550_U3RXD 0x8000 /* PB1550 */
  122. #define BCSR_STATUS_CFWP 0x4000 /* DB1300 */
  123. #define BCSR_STATUS_USBOCn 0x2000 /* DB1300 */
  124. #define BCSR_STATUS_OTGOCn 0x1000 /* DB1300 */
  125. #define BCSR_STATUS_DCDMARQ 0x0010 /* DB1300 */
  126. #define BCSR_STATUS_IDEDMARQ 0x0020 /* DB1300 */
  127. /* DB/PB1000,1100,1500,1550 */
  128. #define BCSR_RESETS_PHY0 0x0001
  129. #define BCSR_RESETS_PHY1 0x0002
  130. #define BCSR_RESETS_DC 0x0004
  131. #define BCSR_RESETS_FIR_SEL 0x2000
  132. #define BCSR_RESETS_IRDA_MODE_MASK 0xC000
  133. #define BCSR_RESETS_IRDA_MODE_FULL 0x0000
  134. #define BCSR_RESETS_PB1550_WSCFSM 0x2000
  135. #define BCSR_RESETS_IRDA_MODE_OFF 0x4000
  136. #define BCSR_RESETS_IRDA_MODE_2_3 0x8000
  137. #define BCSR_RESETS_IRDA_MODE_1_3 0xC000
  138. #define BCSR_RESETS_DMAREQ 0x8000 /* PB1550 */
  139. #define BCSR_BOARD_PCIM66EN 0x0001
  140. #define BCSR_BOARD_SD0PWR 0x0040
  141. #define BCSR_BOARD_SD1PWR 0x0080
  142. #define BCSR_BOARD_PCIM33 0x0100
  143. #define BCSR_BOARD_PCIEXTARB 0x0200
  144. #define BCSR_BOARD_GPIO200RST 0x0400
  145. #define BCSR_BOARD_PCICLKOUT 0x0800
  146. #define BCSR_BOARD_PB1100_SD0PWR 0x0400
  147. #define BCSR_BOARD_PB1100_SD1PWR 0x0800
  148. #define BCSR_BOARD_PCICFG 0x1000
  149. #define BCSR_BOARD_SPISEL 0x2000 /* PB/DB1550 */
  150. #define BCSR_BOARD_SD0WP 0x4000 /* DB1100 */
  151. #define BCSR_BOARD_SD1WP 0x8000 /* DB1100 */
  152. /* DB/PB1200/1300 */
  153. #define BCSR_RESETS_ETH 0x0001
  154. #define BCSR_RESETS_CAMERA 0x0002
  155. #define BCSR_RESETS_DC 0x0004
  156. #define BCSR_RESETS_IDE 0x0008
  157. #define BCSR_RESETS_TV 0x0010 /* DB1200/1300 */
  158. /* Not resets but in the same register */
  159. #define BCSR_RESETS_PWMR1MUX 0x0800 /* DB1200 */
  160. #define BCSR_RESETS_PB1200_WSCFSM 0x0800 /* PB1200 */
  161. #define BCSR_RESETS_PSC0MUX 0x1000
  162. #define BCSR_RESETS_PSC1MUX 0x2000
  163. #define BCSR_RESETS_SPISEL 0x4000
  164. #define BCSR_RESETS_SD1MUX 0x8000 /* PB1200 */
  165. #define BCSR_RESETS_VDDQSHDN 0x0200 /* DB1300 */
  166. #define BCSR_RESETS_OTPPGM 0x0400 /* DB1300 */
  167. #define BCSR_RESETS_OTPSCLK 0x0800 /* DB1300 */
  168. #define BCSR_RESETS_OTPWRPROT 0x1000 /* DB1300 */
  169. #define BCSR_RESETS_OTPCSB 0x2000 /* DB1300 */
  170. #define BCSR_RESETS_OTGPWR 0x4000 /* DB1300 */
  171. #define BCSR_RESETS_USBHPWR 0x8000 /* DB1300 */
  172. #define BCSR_BOARD_LCDVEE 0x0001
  173. #define BCSR_BOARD_LCDVDD 0x0002
  174. #define BCSR_BOARD_LCDBL 0x0004
  175. #define BCSR_BOARD_CAMSNAP 0x0010
  176. #define BCSR_BOARD_CAMPWR 0x0020
  177. #define BCSR_BOARD_SD0PWR 0x0040
  178. #define BCSR_BOARD_CAMCS 0x0010 /* DB1300 */
  179. #define BCSR_BOARD_HDMI_DE 0x0040 /* DB1300 */
  180. #define BCSR_SWITCHES_DIP 0x00FF
  181. #define BCSR_SWITCHES_DIP_1 0x0080
  182. #define BCSR_SWITCHES_DIP_2 0x0040
  183. #define BCSR_SWITCHES_DIP_3 0x0020
  184. #define BCSR_SWITCHES_DIP_4 0x0010
  185. #define BCSR_SWITCHES_DIP_5 0x0008
  186. #define BCSR_SWITCHES_DIP_6 0x0004
  187. #define BCSR_SWITCHES_DIP_7 0x0002
  188. #define BCSR_SWITCHES_DIP_8 0x0001
  189. #define BCSR_SWITCHES_ROTARY 0x0F00
  190. #define BCSR_PCMCIA_PC0VPP 0x0003
  191. #define BCSR_PCMCIA_PC0VCC 0x000C
  192. #define BCSR_PCMCIA_PC0DRVEN 0x0010
  193. #define BCSR_PCMCIA_PC0RST 0x0080
  194. #define BCSR_PCMCIA_PC1VPP 0x0300
  195. #define BCSR_PCMCIA_PC1VCC 0x0C00
  196. #define BCSR_PCMCIA_PC1DRVEN 0x1000
  197. #define BCSR_PCMCIA_PC1RST 0x8000
  198. #define BCSR_LEDS_DECIMALS 0x0003
  199. #define BCSR_LEDS_LED0 0x0100
  200. #define BCSR_LEDS_LED1 0x0200
  201. #define BCSR_LEDS_LED2 0x0400
  202. #define BCSR_LEDS_LED3 0x0800
  203. #define BCSR_SYSTEM_RESET 0x8000 /* clear to reset */
  204. #define BCSR_SYSTEM_PWROFF 0x4000 /* set to power off */
  205. #define BCSR_SYSTEM_VDDI 0x001F /* PB1xxx boards */
  206. #define BCSR_SYSTEM_DEBUGCSMASK 0x003F /* DB1300 */
  207. #define BCSR_SYSTEM_UDMAMODE 0x0100 /* DB1300 */
  208. #define BCSR_SYSTEM_WAKEONIRQ 0x0200 /* DB1300 */
  209. #define BCSR_SYSTEM_VDDI1300 0x3C00 /* DB1300 */
  210. /* initialize BCSR for a board. Provide the PHYSICAL addresses of both
  211. * BCSR spaces.
  212. */
  213. void __init bcsr_init(unsigned long bcsr1_phys, unsigned long bcsr2_phys);
  214. /* read a board register */
  215. unsigned short bcsr_read(enum bcsr_id reg);
  216. /* write to a board register */
  217. void bcsr_write(enum bcsr_id reg, unsigned short val);
  218. /* modify a register. clear bits set in 'clr', set bits set in 'set' */
  219. void bcsr_mod(enum bcsr_id reg, unsigned short clr, unsigned short set);
  220. /* install CPLD IRQ demuxer (DB1200/PB1200) */
  221. void __init bcsr_init_irq(int csc_start, int csc_end, int hook_irq);
  222. #endif