cpu-features.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2003, 2004 Ralf Baechle
  7. * Copyright (C) 2004 Maciej W. Rozycki
  8. */
  9. #ifndef __ASM_CPU_FEATURES_H
  10. #define __ASM_CPU_FEATURES_H
  11. #include <asm/cpu.h>
  12. #include <asm/cpu-info.h>
  13. #include <asm/isa-rev.h>
  14. #include <cpu-feature-overrides.h>
  15. #define __ase(ase) (cpu_data[0].ases & (ase))
  16. #define __isa(isa) (cpu_data[0].isa_level & (isa))
  17. #define __opt(opt) (cpu_data[0].options & (opt))
  18. /*
  19. * Check if MIPS_ISA_REV is >= isa *and* an option or ASE is detected during
  20. * boot (typically by cpu_probe()).
  21. *
  22. * Note that these should only be used in cases where a kernel built for an
  23. * older ISA *cannot* run on a CPU which supports the feature in question. For
  24. * example this may be used for features introduced with MIPSr6, since a kernel
  25. * built for an older ISA cannot run on a MIPSr6 CPU. This should not be used
  26. * for MIPSr2 features however, since a MIPSr1 or earlier kernel might run on a
  27. * MIPSr2 CPU.
  28. */
  29. #define __isa_ge_and_ase(isa, ase) ((MIPS_ISA_REV >= (isa)) && __ase(ase))
  30. #define __isa_ge_and_opt(isa, opt) ((MIPS_ISA_REV >= (isa)) && __opt(opt))
  31. /*
  32. * Check if MIPS_ISA_REV is >= isa *or* an option or ASE is detected during
  33. * boot (typically by cpu_probe()).
  34. *
  35. * These are for use with features that are optional up until a particular ISA
  36. * revision & then become required.
  37. */
  38. #define __isa_ge_or_ase(isa, ase) ((MIPS_ISA_REV >= (isa)) || __ase(ase))
  39. #define __isa_ge_or_opt(isa, opt) ((MIPS_ISA_REV >= (isa)) || __opt(opt))
  40. /*
  41. * Check if MIPS_ISA_REV is < isa *and* an option or ASE is detected during
  42. * boot (typically by cpu_probe()).
  43. *
  44. * These are for use with features that are optional up until a particular ISA
  45. * revision & are then removed - ie. no longer present in any CPU implementing
  46. * the given ISA revision.
  47. */
  48. #define __isa_lt_and_ase(isa, ase) ((MIPS_ISA_REV < (isa)) && __ase(ase))
  49. #define __isa_lt_and_opt(isa, opt) ((MIPS_ISA_REV < (isa)) && __opt(opt))
  50. /*
  51. * Similarly allow for ISA level checks that take into account knowledge of the
  52. * ISA targeted by the kernel build, provided by MIPS_ISA_REV.
  53. */
  54. #define __isa_ge_and_flag(isa, flag) ((MIPS_ISA_REV >= (isa)) && __isa(flag))
  55. #define __isa_ge_or_flag(isa, flag) ((MIPS_ISA_REV >= (isa)) || __isa(flag))
  56. #define __isa_lt_and_flag(isa, flag) ((MIPS_ISA_REV < (isa)) && __isa(flag))
  57. #define __isa_range(ge, lt) \
  58. ((MIPS_ISA_REV >= (ge)) && (MIPS_ISA_REV < (lt)))
  59. #define __isa_range_or_flag(ge, lt, flag) \
  60. (__isa_range(ge, lt) || ((MIPS_ISA_REV < (lt)) && __isa(flag)))
  61. #define __isa_range_and_ase(ge, lt, ase) \
  62. (__isa_range(ge, lt) && __ase(ase))
  63. /*
  64. * SMP assumption: Options of CPU 0 are a superset of all processors.
  65. * This is true for all known MIPS systems.
  66. */
  67. #ifndef cpu_has_tlb
  68. #define cpu_has_tlb __opt(MIPS_CPU_TLB)
  69. #endif
  70. #ifndef cpu_has_ftlb
  71. #define cpu_has_ftlb __opt(MIPS_CPU_FTLB)
  72. #endif
  73. #ifndef cpu_has_tlbinv
  74. #define cpu_has_tlbinv __opt(MIPS_CPU_TLBINV)
  75. #endif
  76. #ifndef cpu_has_segments
  77. #define cpu_has_segments __opt(MIPS_CPU_SEGMENTS)
  78. #endif
  79. #ifndef cpu_has_eva
  80. #define cpu_has_eva __opt(MIPS_CPU_EVA)
  81. #endif
  82. #ifndef cpu_has_htw
  83. #define cpu_has_htw __opt(MIPS_CPU_HTW)
  84. #endif
  85. #ifndef cpu_has_ldpte
  86. #define cpu_has_ldpte __opt(MIPS_CPU_LDPTE)
  87. #endif
  88. #ifndef cpu_has_rixiex
  89. #define cpu_has_rixiex __isa_ge_or_opt(6, MIPS_CPU_RIXIEX)
  90. #endif
  91. #ifndef cpu_has_maar
  92. #define cpu_has_maar __opt(MIPS_CPU_MAAR)
  93. #endif
  94. #ifndef cpu_has_rw_llb
  95. #define cpu_has_rw_llb __isa_ge_or_opt(6, MIPS_CPU_RW_LLB)
  96. #endif
  97. /*
  98. * For the moment we don't consider R6000 and R8000 so we can assume that
  99. * anything that doesn't support R4000-style exceptions and interrupts is
  100. * R3000-like. Users should still treat these two macro definitions as
  101. * opaque.
  102. */
  103. #ifndef cpu_has_3kex
  104. #define cpu_has_3kex (!cpu_has_4kex)
  105. #endif
  106. #ifndef cpu_has_4kex
  107. #define cpu_has_4kex __isa_ge_or_opt(1, MIPS_CPU_4KEX)
  108. #endif
  109. #ifndef cpu_has_3k_cache
  110. #define cpu_has_3k_cache __isa_lt_and_opt(1, MIPS_CPU_3K_CACHE)
  111. #endif
  112. #ifndef cpu_has_4k_cache
  113. #define cpu_has_4k_cache __isa_ge_or_opt(1, MIPS_CPU_4K_CACHE)
  114. #endif
  115. #ifndef cpu_has_octeon_cache
  116. #define cpu_has_octeon_cache \
  117. ({ \
  118. int __res; \
  119. \
  120. switch (boot_cpu_type()) { \
  121. case CPU_CAVIUM_OCTEON: \
  122. case CPU_CAVIUM_OCTEON_PLUS: \
  123. case CPU_CAVIUM_OCTEON2: \
  124. case CPU_CAVIUM_OCTEON3: \
  125. __res = 1; \
  126. break; \
  127. \
  128. default: \
  129. __res = 0; \
  130. } \
  131. \
  132. __res; \
  133. })
  134. #endif
  135. /* Don't override `cpu_has_fpu' to 1 or the "nofpu" option won't work. */
  136. #ifndef cpu_has_fpu
  137. # ifdef CONFIG_MIPS_FP_SUPPORT
  138. # define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
  139. # define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU)
  140. # else
  141. # define cpu_has_fpu 0
  142. # define raw_cpu_has_fpu 0
  143. # endif
  144. #else
  145. # if cpu_has_fpu
  146. # error "Forcing `cpu_has_fpu' to non-zero is not supported"
  147. # endif
  148. # define raw_cpu_has_fpu cpu_has_fpu
  149. #endif
  150. #ifndef cpu_has_32fpr
  151. #define cpu_has_32fpr __isa_ge_or_opt(1, MIPS_CPU_32FPR)
  152. #endif
  153. #ifndef cpu_has_counter
  154. #define cpu_has_counter __opt(MIPS_CPU_COUNTER)
  155. #endif
  156. #ifndef cpu_has_watch
  157. #define cpu_has_watch __opt(MIPS_CPU_WATCH)
  158. #endif
  159. #ifndef cpu_has_divec
  160. #define cpu_has_divec __isa_ge_or_opt(1, MIPS_CPU_DIVEC)
  161. #endif
  162. #ifndef cpu_has_vce
  163. #define cpu_has_vce __opt(MIPS_CPU_VCE)
  164. #endif
  165. #ifndef cpu_has_cache_cdex_p
  166. #define cpu_has_cache_cdex_p __opt(MIPS_CPU_CACHE_CDEX_P)
  167. #endif
  168. #ifndef cpu_has_cache_cdex_s
  169. #define cpu_has_cache_cdex_s __opt(MIPS_CPU_CACHE_CDEX_S)
  170. #endif
  171. #ifndef cpu_has_prefetch
  172. #define cpu_has_prefetch __isa_ge_or_opt(1, MIPS_CPU_PREFETCH)
  173. #endif
  174. #ifndef cpu_has_mcheck
  175. #define cpu_has_mcheck __isa_ge_or_opt(1, MIPS_CPU_MCHECK)
  176. #endif
  177. #ifndef cpu_has_ejtag
  178. #define cpu_has_ejtag __opt(MIPS_CPU_EJTAG)
  179. #endif
  180. #ifndef cpu_has_llsc
  181. #define cpu_has_llsc __isa_ge_or_opt(1, MIPS_CPU_LLSC)
  182. #endif
  183. #ifndef kernel_uses_llsc
  184. #define kernel_uses_llsc cpu_has_llsc
  185. #endif
  186. #ifndef cpu_has_guestctl0ext
  187. #define cpu_has_guestctl0ext __opt(MIPS_CPU_GUESTCTL0EXT)
  188. #endif
  189. #ifndef cpu_has_guestctl1
  190. #define cpu_has_guestctl1 __opt(MIPS_CPU_GUESTCTL1)
  191. #endif
  192. #ifndef cpu_has_guestctl2
  193. #define cpu_has_guestctl2 __opt(MIPS_CPU_GUESTCTL2)
  194. #endif
  195. #ifndef cpu_has_guestid
  196. #define cpu_has_guestid __opt(MIPS_CPU_GUESTID)
  197. #endif
  198. #ifndef cpu_has_drg
  199. #define cpu_has_drg __opt(MIPS_CPU_DRG)
  200. #endif
  201. #ifndef cpu_has_mips16
  202. #define cpu_has_mips16 __isa_lt_and_ase(6, MIPS_ASE_MIPS16)
  203. #endif
  204. #ifndef cpu_has_mips16e2
  205. #define cpu_has_mips16e2 __isa_lt_and_ase(6, MIPS_ASE_MIPS16E2)
  206. #endif
  207. #ifndef cpu_has_mdmx
  208. #define cpu_has_mdmx __isa_lt_and_ase(6, MIPS_ASE_MDMX)
  209. #endif
  210. #ifndef cpu_has_mips3d
  211. #define cpu_has_mips3d __isa_lt_and_ase(6, MIPS_ASE_MIPS3D)
  212. #endif
  213. #ifndef cpu_has_smartmips
  214. #define cpu_has_smartmips __isa_lt_and_ase(6, MIPS_ASE_SMARTMIPS)
  215. #endif
  216. #ifndef cpu_has_rixi
  217. #define cpu_has_rixi __isa_ge_or_opt(6, MIPS_CPU_RIXI)
  218. #endif
  219. #ifndef cpu_has_mmips
  220. # if defined(__mips_micromips)
  221. # define cpu_has_mmips 1
  222. # elif defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
  223. # define cpu_has_mmips __opt(MIPS_CPU_MICROMIPS)
  224. # else
  225. # define cpu_has_mmips 0
  226. # endif
  227. #endif
  228. #ifndef cpu_has_lpa
  229. #define cpu_has_lpa __opt(MIPS_CPU_LPA)
  230. #endif
  231. #ifndef cpu_has_mvh
  232. #define cpu_has_mvh __opt(MIPS_CPU_MVH)
  233. #endif
  234. #ifndef cpu_has_xpa
  235. #define cpu_has_xpa (cpu_has_lpa && cpu_has_mvh)
  236. #endif
  237. #ifndef cpu_has_vtag_icache
  238. #define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
  239. #endif
  240. #ifndef cpu_has_dc_aliases
  241. #define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
  242. #endif
  243. #ifndef cpu_has_ic_fills_f_dc
  244. #define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
  245. #endif
  246. #ifndef cpu_has_pindexed_dcache
  247. #define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
  248. #endif
  249. /*
  250. * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors
  251. * such as the R10000 have I-Caches that snoop local stores; the embedded ones
  252. * don't. For maintaining I-cache coherency this means we need to flush the
  253. * D-cache all the way back to whever the I-cache does refills from, so the
  254. * I-cache has a chance to see the new data at all. Then we have to flush the
  255. * I-cache also.
  256. * Note we may have been rescheduled and may no longer be running on the CPU
  257. * that did the store so we can't optimize this into only doing the flush on
  258. * the local CPU.
  259. */
  260. #ifndef cpu_icache_snoops_remote_store
  261. #ifdef CONFIG_SMP
  262. #define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
  263. #else
  264. #define cpu_icache_snoops_remote_store 1
  265. #endif
  266. #endif
  267. #ifndef cpu_has_mips_1
  268. # define cpu_has_mips_1 (MIPS_ISA_REV < 6)
  269. #endif
  270. #ifndef cpu_has_mips_2
  271. # define cpu_has_mips_2 __isa_lt_and_flag(6, MIPS_CPU_ISA_II)
  272. #endif
  273. #ifndef cpu_has_mips_3
  274. # define cpu_has_mips_3 __isa_lt_and_flag(6, MIPS_CPU_ISA_III)
  275. #endif
  276. #ifndef cpu_has_mips_4
  277. # define cpu_has_mips_4 __isa_lt_and_flag(6, MIPS_CPU_ISA_IV)
  278. #endif
  279. #ifndef cpu_has_mips_5
  280. # define cpu_has_mips_5 __isa_lt_and_flag(6, MIPS_CPU_ISA_V)
  281. #endif
  282. #ifndef cpu_has_mips32r1
  283. # define cpu_has_mips32r1 __isa_range_or_flag(1, 6, MIPS_CPU_ISA_M32R1)
  284. #endif
  285. #ifndef cpu_has_mips32r2
  286. # define cpu_has_mips32r2 __isa_range_or_flag(2, 6, MIPS_CPU_ISA_M32R2)
  287. #endif
  288. #ifndef cpu_has_mips32r5
  289. # define cpu_has_mips32r5 __isa_range_or_flag(5, 6, MIPS_CPU_ISA_M32R5)
  290. #endif
  291. #ifndef cpu_has_mips32r6
  292. # define cpu_has_mips32r6 __isa_ge_or_flag(6, MIPS_CPU_ISA_M32R6)
  293. #endif
  294. #ifndef cpu_has_mips64r1
  295. # define cpu_has_mips64r1 (cpu_has_64bits && \
  296. __isa_range_or_flag(1, 6, MIPS_CPU_ISA_M64R1))
  297. #endif
  298. #ifndef cpu_has_mips64r2
  299. # define cpu_has_mips64r2 (cpu_has_64bits && \
  300. __isa_range_or_flag(2, 6, MIPS_CPU_ISA_M64R2))
  301. #endif
  302. #ifndef cpu_has_mips64r5
  303. # define cpu_has_mips64r5 (cpu_has_64bits && \
  304. __isa_range_or_flag(5, 6, MIPS_CPU_ISA_M64R5))
  305. #endif
  306. #ifndef cpu_has_mips64r6
  307. # define cpu_has_mips64r6 __isa_ge_and_flag(6, MIPS_CPU_ISA_M64R6)
  308. #endif
  309. /*
  310. * Shortcuts ...
  311. */
  312. #define cpu_has_mips_2_3_4_5 (cpu_has_mips_2 | cpu_has_mips_3_4_5)
  313. #define cpu_has_mips_3_4_5 (cpu_has_mips_3 | cpu_has_mips_4_5)
  314. #define cpu_has_mips_4_5 (cpu_has_mips_4 | cpu_has_mips_5)
  315. #define cpu_has_mips_2_3_4_5_r (cpu_has_mips_2 | cpu_has_mips_3_4_5_r)
  316. #define cpu_has_mips_3_4_5_r (cpu_has_mips_3 | cpu_has_mips_4_5_r)
  317. #define cpu_has_mips_4_5_r (cpu_has_mips_4 | cpu_has_mips_5_r)
  318. #define cpu_has_mips_5_r (cpu_has_mips_5 | cpu_has_mips_r)
  319. #define cpu_has_mips_3_4_5_64_r2_r6 \
  320. (cpu_has_mips_3 | cpu_has_mips_4_5_64_r2_r6)
  321. #define cpu_has_mips_4_5_64_r2_r6 \
  322. (cpu_has_mips_4_5 | cpu_has_mips64r1 | \
  323. cpu_has_mips_r2 | cpu_has_mips_r5 | \
  324. cpu_has_mips_r6)
  325. #define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2 | \
  326. cpu_has_mips32r5 | cpu_has_mips32r6)
  327. #define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2 | \
  328. cpu_has_mips64r5 | cpu_has_mips64r6)
  329. #define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
  330. #define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
  331. #define cpu_has_mips_r5 (cpu_has_mips32r5 | cpu_has_mips64r5)
  332. #define cpu_has_mips_r6 (cpu_has_mips32r6 | cpu_has_mips64r6)
  333. #define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \
  334. cpu_has_mips32r5 | cpu_has_mips32r6 | \
  335. cpu_has_mips64r1 | cpu_has_mips64r2 | \
  336. cpu_has_mips64r5 | cpu_has_mips64r6)
  337. /* MIPSR2 - MIPSR6 have a lot of similarities */
  338. #define cpu_has_mips_r2_r6 (cpu_has_mips_r2 | cpu_has_mips_r5 | \
  339. cpu_has_mips_r6)
  340. /*
  341. * cpu_has_mips_r2_exec_hazard - return if IHB is required on current processor
  342. *
  343. * Returns non-zero value if the current processor implementation requires
  344. * an IHB instruction to deal with an instruction hazard as per MIPS R2
  345. * architecture specification, zero otherwise.
  346. */
  347. #ifndef cpu_has_mips_r2_exec_hazard
  348. #define cpu_has_mips_r2_exec_hazard \
  349. ({ \
  350. int __res; \
  351. \
  352. switch (boot_cpu_type()) { \
  353. case CPU_M14KC: \
  354. case CPU_74K: \
  355. case CPU_1074K: \
  356. case CPU_PROAPTIV: \
  357. case CPU_P5600: \
  358. case CPU_M5150: \
  359. case CPU_QEMU_GENERIC: \
  360. case CPU_CAVIUM_OCTEON: \
  361. case CPU_CAVIUM_OCTEON_PLUS: \
  362. case CPU_CAVIUM_OCTEON2: \
  363. case CPU_CAVIUM_OCTEON3: \
  364. __res = 0; \
  365. break; \
  366. \
  367. default: \
  368. __res = 1; \
  369. } \
  370. \
  371. __res; \
  372. })
  373. #endif
  374. /*
  375. * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other
  376. * pre-MIPS32/MIPS64 processors have CLO, CLZ. The IDT RC64574 is 64-bit and
  377. * has CLO and CLZ but not DCLO nor DCLZ. For 64-bit kernels
  378. * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ.
  379. */
  380. #ifndef cpu_has_clo_clz
  381. #define cpu_has_clo_clz cpu_has_mips_r
  382. #endif
  383. /*
  384. * MIPS32 R2, MIPS64 R2, Loongson 3A and Octeon have WSBH.
  385. * MIPS64 R2, Loongson 3A and Octeon have WSBH, DSBH and DSHD.
  386. * This indicates the availability of WSBH and in case of 64 bit CPUs also
  387. * DSBH and DSHD.
  388. */
  389. #ifndef cpu_has_wsbh
  390. #define cpu_has_wsbh cpu_has_mips_r2
  391. #endif
  392. #ifndef cpu_has_dsp
  393. #define cpu_has_dsp __ase(MIPS_ASE_DSP)
  394. #endif
  395. #ifndef cpu_has_dsp2
  396. #define cpu_has_dsp2 __ase(MIPS_ASE_DSP2P)
  397. #endif
  398. #ifndef cpu_has_dsp3
  399. #define cpu_has_dsp3 __ase(MIPS_ASE_DSP3)
  400. #endif
  401. #ifndef cpu_has_loongson_mmi
  402. #define cpu_has_loongson_mmi __ase(MIPS_ASE_LOONGSON_MMI)
  403. #endif
  404. #ifndef cpu_has_loongson_cam
  405. #define cpu_has_loongson_cam __ase(MIPS_ASE_LOONGSON_CAM)
  406. #endif
  407. #ifndef cpu_has_loongson_ext
  408. #define cpu_has_loongson_ext __ase(MIPS_ASE_LOONGSON_EXT)
  409. #endif
  410. #ifndef cpu_has_loongson_ext2
  411. #define cpu_has_loongson_ext2 __ase(MIPS_ASE_LOONGSON_EXT2)
  412. #endif
  413. #ifndef cpu_has_mipsmt
  414. #define cpu_has_mipsmt __isa_range_and_ase(2, 6, MIPS_ASE_MIPSMT)
  415. #endif
  416. #ifndef cpu_has_vp
  417. #define cpu_has_vp __isa_ge_and_opt(6, MIPS_CPU_VP)
  418. #endif
  419. #ifndef cpu_has_userlocal
  420. #define cpu_has_userlocal __isa_ge_or_opt(6, MIPS_CPU_ULRI)
  421. #endif
  422. #ifdef CONFIG_32BIT
  423. # ifndef cpu_has_nofpuex
  424. # define cpu_has_nofpuex __isa_lt_and_opt(1, MIPS_CPU_NOFPUEX)
  425. # endif
  426. # ifndef cpu_has_64bits
  427. # define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
  428. # endif
  429. # ifndef cpu_has_64bit_zero_reg
  430. # define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
  431. # endif
  432. # ifndef cpu_has_64bit_gp_regs
  433. # define cpu_has_64bit_gp_regs 0
  434. # endif
  435. # ifndef cpu_vmbits
  436. # define cpu_vmbits 31
  437. # endif
  438. #endif
  439. #ifdef CONFIG_64BIT
  440. # ifndef cpu_has_nofpuex
  441. # define cpu_has_nofpuex 0
  442. # endif
  443. # ifndef cpu_has_64bits
  444. # define cpu_has_64bits 1
  445. # endif
  446. # ifndef cpu_has_64bit_zero_reg
  447. # define cpu_has_64bit_zero_reg 1
  448. # endif
  449. # ifndef cpu_has_64bit_gp_regs
  450. # define cpu_has_64bit_gp_regs 1
  451. # endif
  452. # ifndef cpu_vmbits
  453. # define cpu_vmbits cpu_data[0].vmbits
  454. # define __NEED_VMBITS_PROBE
  455. # endif
  456. #endif
  457. #if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
  458. # define cpu_has_vint __opt(MIPS_CPU_VINT)
  459. #elif !defined(cpu_has_vint)
  460. # define cpu_has_vint 0
  461. #endif
  462. #if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
  463. # define cpu_has_veic __opt(MIPS_CPU_VEIC)
  464. #elif !defined(cpu_has_veic)
  465. # define cpu_has_veic 0
  466. #endif
  467. #ifndef cpu_has_inclusive_pcaches
  468. #define cpu_has_inclusive_pcaches __opt(MIPS_CPU_INCLUSIVE_CACHES)
  469. #endif
  470. #ifndef cpu_dcache_line_size
  471. #define cpu_dcache_line_size() cpu_data[0].dcache.linesz
  472. #endif
  473. #ifndef cpu_icache_line_size
  474. #define cpu_icache_line_size() cpu_data[0].icache.linesz
  475. #endif
  476. #ifndef cpu_scache_line_size
  477. #define cpu_scache_line_size() cpu_data[0].scache.linesz
  478. #endif
  479. #ifndef cpu_tcache_line_size
  480. #define cpu_tcache_line_size() cpu_data[0].tcache.linesz
  481. #endif
  482. #ifndef cpu_hwrena_impl_bits
  483. #define cpu_hwrena_impl_bits 0
  484. #endif
  485. #ifndef cpu_has_perf_cntr_intr_bit
  486. #define cpu_has_perf_cntr_intr_bit __opt(MIPS_CPU_PCI)
  487. #endif
  488. #ifndef cpu_has_vz
  489. #define cpu_has_vz __ase(MIPS_ASE_VZ)
  490. #endif
  491. #if defined(CONFIG_CPU_HAS_MSA) && !defined(cpu_has_msa)
  492. # define cpu_has_msa __ase(MIPS_ASE_MSA)
  493. #elif !defined(cpu_has_msa)
  494. # define cpu_has_msa 0
  495. #endif
  496. #ifndef cpu_has_ufr
  497. # define cpu_has_ufr __opt(MIPS_CPU_UFR)
  498. #endif
  499. #ifndef cpu_has_fre
  500. # define cpu_has_fre __opt(MIPS_CPU_FRE)
  501. #endif
  502. #ifndef cpu_has_cdmm
  503. # define cpu_has_cdmm __opt(MIPS_CPU_CDMM)
  504. #endif
  505. #ifndef cpu_has_small_pages
  506. # define cpu_has_small_pages __opt(MIPS_CPU_SP)
  507. #endif
  508. #ifndef cpu_has_nan_legacy
  509. #define cpu_has_nan_legacy __isa_lt_and_opt(6, MIPS_CPU_NAN_LEGACY)
  510. #endif
  511. #ifndef cpu_has_nan_2008
  512. #define cpu_has_nan_2008 __isa_ge_or_opt(6, MIPS_CPU_NAN_2008)
  513. #endif
  514. #ifndef cpu_has_ebase_wg
  515. # define cpu_has_ebase_wg __opt(MIPS_CPU_EBASE_WG)
  516. #endif
  517. #ifndef cpu_has_badinstr
  518. # define cpu_has_badinstr __isa_ge_or_opt(6, MIPS_CPU_BADINSTR)
  519. #endif
  520. #ifndef cpu_has_badinstrp
  521. # define cpu_has_badinstrp __isa_ge_or_opt(6, MIPS_CPU_BADINSTRP)
  522. #endif
  523. #ifndef cpu_has_contextconfig
  524. # define cpu_has_contextconfig __opt(MIPS_CPU_CTXTC)
  525. #endif
  526. #ifndef cpu_has_perf
  527. # define cpu_has_perf __opt(MIPS_CPU_PERF)
  528. #endif
  529. #ifndef cpu_has_mac2008_only
  530. # define cpu_has_mac2008_only __opt(MIPS_CPU_MAC_2008_ONLY)
  531. #endif
  532. #ifndef cpu_has_ftlbparex
  533. # define cpu_has_ftlbparex __opt(MIPS_CPU_FTLBPAREX)
  534. #endif
  535. #ifndef cpu_has_gsexcex
  536. # define cpu_has_gsexcex __opt(MIPS_CPU_GSEXCEX)
  537. #endif
  538. #ifdef CONFIG_SMP
  539. /*
  540. * Some systems share FTLB RAMs between threads within a core (siblings in
  541. * kernel parlance). This means that FTLB entries may become invalid at almost
  542. * any point when an entry is evicted due to a sibling thread writing an entry
  543. * to the shared FTLB RAM.
  544. *
  545. * This is only relevant to SMP systems, and the only systems that exhibit this
  546. * property implement MIPSr6 or higher so we constrain support for this to
  547. * kernels that will run on such systems.
  548. */
  549. # ifndef cpu_has_shared_ftlb_ram
  550. # define cpu_has_shared_ftlb_ram \
  551. __isa_ge_and_opt(6, MIPS_CPU_SHARED_FTLB_RAM)
  552. # endif
  553. /*
  554. * Some systems take this a step further & share FTLB entries between siblings.
  555. * This is implemented as TLB writes happening as usual, but if an entry
  556. * written by a sibling exists in the shared FTLB for a translation which would
  557. * otherwise cause a TLB refill exception then the CPU will use the entry
  558. * written by its sibling rather than triggering a refill & writing a matching
  559. * TLB entry for itself.
  560. *
  561. * This is naturally only valid if a TLB entry is known to be suitable for use
  562. * on all siblings in a CPU, and so it only takes effect when MMIDs are in use
  563. * rather than ASIDs or when a TLB entry is marked global.
  564. */
  565. # ifndef cpu_has_shared_ftlb_entries
  566. # define cpu_has_shared_ftlb_entries \
  567. __isa_ge_and_opt(6, MIPS_CPU_SHARED_FTLB_ENTRIES)
  568. # endif
  569. #endif /* SMP */
  570. #ifndef cpu_has_shared_ftlb_ram
  571. # define cpu_has_shared_ftlb_ram 0
  572. #endif
  573. #ifndef cpu_has_shared_ftlb_entries
  574. # define cpu_has_shared_ftlb_entries 0
  575. #endif
  576. #ifdef CONFIG_MIPS_MT_SMP
  577. # define cpu_has_mipsmt_pertccounters \
  578. __isa_lt_and_opt(6, MIPS_CPU_MT_PER_TC_PERF_COUNTERS)
  579. #else
  580. # define cpu_has_mipsmt_pertccounters 0
  581. #endif /* CONFIG_MIPS_MT_SMP */
  582. /*
  583. * We only enable MMID support for configurations which natively support 64 bit
  584. * atomics because getting good performance from the allocator relies upon
  585. * efficient atomic64_*() functions.
  586. */
  587. #ifndef cpu_has_mmid
  588. # ifdef CONFIG_GENERIC_ATOMIC64
  589. # define cpu_has_mmid 0
  590. # else
  591. # define cpu_has_mmid __isa_ge_and_opt(6, MIPS_CPU_MMID)
  592. # endif
  593. #endif
  594. #ifndef cpu_has_mm_sysad
  595. # define cpu_has_mm_sysad __opt(MIPS_CPU_MM_SYSAD)
  596. #endif
  597. #ifndef cpu_has_mm_full
  598. # define cpu_has_mm_full __opt(MIPS_CPU_MM_FULL)
  599. #endif
  600. /*
  601. * Guest capabilities
  602. */
  603. #ifndef cpu_guest_has_conf1
  604. #define cpu_guest_has_conf1 (cpu_data[0].guest.conf & (1 << 1))
  605. #endif
  606. #ifndef cpu_guest_has_conf2
  607. #define cpu_guest_has_conf2 (cpu_data[0].guest.conf & (1 << 2))
  608. #endif
  609. #ifndef cpu_guest_has_conf3
  610. #define cpu_guest_has_conf3 (cpu_data[0].guest.conf & (1 << 3))
  611. #endif
  612. #ifndef cpu_guest_has_conf4
  613. #define cpu_guest_has_conf4 (cpu_data[0].guest.conf & (1 << 4))
  614. #endif
  615. #ifndef cpu_guest_has_conf5
  616. #define cpu_guest_has_conf5 (cpu_data[0].guest.conf & (1 << 5))
  617. #endif
  618. #ifndef cpu_guest_has_conf6
  619. #define cpu_guest_has_conf6 (cpu_data[0].guest.conf & (1 << 6))
  620. #endif
  621. #ifndef cpu_guest_has_conf7
  622. #define cpu_guest_has_conf7 (cpu_data[0].guest.conf & (1 << 7))
  623. #endif
  624. #ifndef cpu_guest_has_fpu
  625. #define cpu_guest_has_fpu (cpu_data[0].guest.options & MIPS_CPU_FPU)
  626. #endif
  627. #ifndef cpu_guest_has_watch
  628. #define cpu_guest_has_watch (cpu_data[0].guest.options & MIPS_CPU_WATCH)
  629. #endif
  630. #ifndef cpu_guest_has_contextconfig
  631. #define cpu_guest_has_contextconfig (cpu_data[0].guest.options & MIPS_CPU_CTXTC)
  632. #endif
  633. #ifndef cpu_guest_has_segments
  634. #define cpu_guest_has_segments (cpu_data[0].guest.options & MIPS_CPU_SEGMENTS)
  635. #endif
  636. #ifndef cpu_guest_has_badinstr
  637. #define cpu_guest_has_badinstr (cpu_data[0].guest.options & MIPS_CPU_BADINSTR)
  638. #endif
  639. #ifndef cpu_guest_has_badinstrp
  640. #define cpu_guest_has_badinstrp (cpu_data[0].guest.options & MIPS_CPU_BADINSTRP)
  641. #endif
  642. #ifndef cpu_guest_has_htw
  643. #define cpu_guest_has_htw (cpu_data[0].guest.options & MIPS_CPU_HTW)
  644. #endif
  645. #ifndef cpu_guest_has_ldpte
  646. #define cpu_guest_has_ldpte (cpu_data[0].guest.options & MIPS_CPU_LDPTE)
  647. #endif
  648. #ifndef cpu_guest_has_mvh
  649. #define cpu_guest_has_mvh (cpu_data[0].guest.options & MIPS_CPU_MVH)
  650. #endif
  651. #ifndef cpu_guest_has_msa
  652. #define cpu_guest_has_msa (cpu_data[0].guest.ases & MIPS_ASE_MSA)
  653. #endif
  654. #ifndef cpu_guest_has_kscr
  655. #define cpu_guest_has_kscr(n) (cpu_data[0].guest.kscratch_mask & (1u << (n)))
  656. #endif
  657. #ifndef cpu_guest_has_rw_llb
  658. #define cpu_guest_has_rw_llb (cpu_has_mips_r6 || (cpu_data[0].guest.options & MIPS_CPU_RW_LLB))
  659. #endif
  660. #ifndef cpu_guest_has_perf
  661. #define cpu_guest_has_perf (cpu_data[0].guest.options & MIPS_CPU_PERF)
  662. #endif
  663. #ifndef cpu_guest_has_maar
  664. #define cpu_guest_has_maar (cpu_data[0].guest.options & MIPS_CPU_MAAR)
  665. #endif
  666. #ifndef cpu_guest_has_userlocal
  667. #define cpu_guest_has_userlocal (cpu_data[0].guest.options & MIPS_CPU_ULRI)
  668. #endif
  669. /*
  670. * Guest dynamic capabilities
  671. */
  672. #ifndef cpu_guest_has_dyn_fpu
  673. #define cpu_guest_has_dyn_fpu (cpu_data[0].guest.options_dyn & MIPS_CPU_FPU)
  674. #endif
  675. #ifndef cpu_guest_has_dyn_watch
  676. #define cpu_guest_has_dyn_watch (cpu_data[0].guest.options_dyn & MIPS_CPU_WATCH)
  677. #endif
  678. #ifndef cpu_guest_has_dyn_contextconfig
  679. #define cpu_guest_has_dyn_contextconfig (cpu_data[0].guest.options_dyn & MIPS_CPU_CTXTC)
  680. #endif
  681. #ifndef cpu_guest_has_dyn_perf
  682. #define cpu_guest_has_dyn_perf (cpu_data[0].guest.options_dyn & MIPS_CPU_PERF)
  683. #endif
  684. #ifndef cpu_guest_has_dyn_msa
  685. #define cpu_guest_has_dyn_msa (cpu_data[0].guest.ases_dyn & MIPS_ASE_MSA)
  686. #endif
  687. #ifndef cpu_guest_has_dyn_maar
  688. #define cpu_guest_has_dyn_maar (cpu_data[0].guest.options_dyn & MIPS_CPU_MAAR)
  689. #endif
  690. #endif /* __ASM_CPU_FEATURES_H */