ls7a-pch.dtsi 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419
  1. // SPDX-License-Identifier: GPL-2.0
  2. / {
  3. pch: bus@10000000 {
  4. compatible = "simple-bus";
  5. #address-cells = <2>;
  6. #size-cells = <2>;
  7. ranges = <0 0x10000000 0 0x10000000 0 0x10000000 /* PIO & CONF & APB */
  8. 0 0x20000000 0 0x20000000 0 0x10000000
  9. 0 0x40000000 0 0x40000000 0 0x40000000 /* PCI MEM */
  10. 0xe00 0x00000000 0xe00 0x00000000 0x100 0x0000000>;
  11. pic: interrupt-controller@10000000 {
  12. compatible = "loongson,pch-pic-1.0";
  13. reg = <0 0x10000000 0 0x400>;
  14. interrupt-controller;
  15. interrupt-parent = <&htvec>;
  16. loongson,pic-base-vec = <0>;
  17. #interrupt-cells = <2>;
  18. };
  19. ls7a_uart0: serial@10080000 {
  20. compatible = "ns16550a";
  21. reg = <0 0x10080000 0 0x100>;
  22. clock-frequency = <50000000>;
  23. interrupt-parent = <&pic>;
  24. interrupts = <8 IRQ_TYPE_LEVEL_HIGH>;
  25. no-loopback-test;
  26. };
  27. ls7a_uart1: serial@10080100 {
  28. status = "disabled";
  29. compatible = "ns16550a";
  30. reg = <0 0x10080100 0 0x100>;
  31. clock-frequency = <50000000>;
  32. interrupt-parent = <&pic>;
  33. interrupts = <8 IRQ_TYPE_LEVEL_HIGH>;
  34. no-loopback-test;
  35. };
  36. ls7a_uart2: serial@10080200 {
  37. status = "disabled";
  38. compatible = "ns16550a";
  39. reg = <0 0x10080200 0 0x100>;
  40. clock-frequency = <50000000>;
  41. interrupt-parent = <&pic>;
  42. interrupts = <8 IRQ_TYPE_LEVEL_HIGH>;
  43. no-loopback-test;
  44. };
  45. ls7a_uart3: serial@10080300 {
  46. status = "disabled";
  47. compatible = "ns16550a";
  48. reg = <0 0x10080300 0 0x100>;
  49. clock-frequency = <50000000>;
  50. interrupt-parent = <&pic>;
  51. interrupts = <8 IRQ_TYPE_LEVEL_HIGH>;
  52. no-loopback-test;
  53. };
  54. pci@1a000000 {
  55. compatible = "loongson,ls7a-pci";
  56. device_type = "pci";
  57. #address-cells = <3>;
  58. #size-cells = <2>;
  59. #interrupt-cells = <2>;
  60. msi-parent = <&msi>;
  61. reg = <0 0x1a000000 0 0x02000000>,
  62. <0xefe 0x00000000 0 0x20000000>;
  63. ranges = <0x01000000 0x0 0x00020000 0x0 0x18020000 0x0 0x00020000>,
  64. <0x02000000 0x0 0x40000000 0x0 0x40000000 0x0 0x40000000>;
  65. ohci@4,0 {
  66. compatible = "pci0014,7a24.0",
  67. "pci0014,7a24",
  68. "pciclass0c0310",
  69. "pciclass0c03";
  70. reg = <0x2000 0x0 0x0 0x0 0x0>;
  71. interrupts = <49 IRQ_TYPE_LEVEL_HIGH>;
  72. interrupt-parent = <&pic>;
  73. };
  74. ehci@4,1 {
  75. compatible = "pci0014,7a14.0",
  76. "pci0014,7a14",
  77. "pciclass0c0320",
  78. "pciclass0c03";
  79. reg = <0x2100 0x0 0x0 0x0 0x0>;
  80. interrupts = <48 IRQ_TYPE_LEVEL_HIGH>;
  81. interrupt-parent = <&pic>;
  82. };
  83. ohci@5,0 {
  84. compatible = "pci0014,7a24.0",
  85. "pci0014,7a24",
  86. "pciclass0c0310",
  87. "pciclass0c03";
  88. reg = <0x2800 0x0 0x0 0x0 0x0>;
  89. interrupts = <51 IRQ_TYPE_LEVEL_HIGH>;
  90. interrupt-parent = <&pic>;
  91. };
  92. ehci@5,1 {
  93. compatible = "pci0014,7a14.0",
  94. "pci0014,7a14",
  95. "pciclass0c0320",
  96. "pciclass0c03";
  97. reg = <0x2900 0x0 0x0 0x0 0x0>;
  98. interrupts = <50 IRQ_TYPE_LEVEL_HIGH>;
  99. interrupt-parent = <&pic>;
  100. };
  101. sata@8,0 {
  102. compatible = "pci0014,7a08.0",
  103. "pci0014,7a08",
  104. "pciclass010601",
  105. "pciclass0106";
  106. reg = <0x4000 0x0 0x0 0x0 0x0>;
  107. interrupts = <16 IRQ_TYPE_LEVEL_HIGH>;
  108. interrupt-parent = <&pic>;
  109. };
  110. sata@8,1 {
  111. compatible = "pci0014,7a08.0",
  112. "pci0014,7a08",
  113. "pciclass010601",
  114. "pciclass0106";
  115. reg = <0x4100 0x0 0x0 0x0 0x0>;
  116. interrupts = <17 IRQ_TYPE_LEVEL_HIGH>;
  117. interrupt-parent = <&pic>;
  118. };
  119. sata@8,2 {
  120. compatible = "pci0014,7a08.0",
  121. "pci0014,7a08",
  122. "pciclass010601",
  123. "pciclass0106";
  124. reg = <0x4200 0x0 0x0 0x0 0x0>;
  125. interrupts = <18 IRQ_TYPE_LEVEL_HIGH>;
  126. interrupt-parent = <&pic>;
  127. };
  128. gpu@6,0 {
  129. compatible = "pci0014,7a15.0",
  130. "pci0014,7a15",
  131. "pciclass030200",
  132. "pciclass0302";
  133. reg = <0x3000 0x0 0x0 0x0 0x0>;
  134. interrupts = <29 IRQ_TYPE_LEVEL_HIGH>;
  135. interrupt-parent = <&pic>;
  136. };
  137. dc@6,1 {
  138. compatible = "pci0014,7a06.0",
  139. "pci0014,7a06",
  140. "pciclass030000",
  141. "pciclass0300";
  142. reg = <0x3100 0x0 0x0 0x0 0x0>;
  143. interrupts = <28 IRQ_TYPE_LEVEL_HIGH>;
  144. interrupt-parent = <&pic>;
  145. };
  146. hda@7,0 {
  147. compatible = "pci0014,7a07.0",
  148. "pci0014,7a07",
  149. "pciclass040300",
  150. "pciclass0403";
  151. reg = <0x3800 0x0 0x0 0x0 0x0>;
  152. interrupts = <58 IRQ_TYPE_LEVEL_HIGH>;
  153. interrupt-parent = <&pic>;
  154. };
  155. gmac@3,0 {
  156. compatible = "pci0014,7a03.0",
  157. "pci0014,7a03",
  158. "pciclass020000",
  159. "pciclass0200",
  160. "loongson, pci-gmac";
  161. reg = <0x1800 0x0 0x0 0x0 0x0>;
  162. interrupts = <12 IRQ_TYPE_LEVEL_HIGH>,
  163. <13 IRQ_TYPE_LEVEL_HIGH>;
  164. interrupt-names = "macirq", "eth_lpi";
  165. interrupt-parent = <&pic>;
  166. phy-mode = "rgmii";
  167. mdio {
  168. #address-cells = <1>;
  169. #size-cells = <0>;
  170. compatible = "snps,dwmac-mdio";
  171. phy0: ethernet-phy@0 {
  172. reg = <0>;
  173. };
  174. };
  175. };
  176. gmac@3,1 {
  177. compatible = "pci0014,7a03.0",
  178. "pci0014,7a03",
  179. "pciclass020000",
  180. "pciclass0200",
  181. "loongson, pci-gmac";
  182. reg = <0x1900 0x0 0x0 0x0 0x0>;
  183. interrupts = <14 IRQ_TYPE_LEVEL_HIGH>,
  184. <15 IRQ_TYPE_LEVEL_HIGH>;
  185. interrupt-names = "macirq", "eth_lpi";
  186. interrupt-parent = <&pic>;
  187. phy-mode = "rgmii";
  188. mdio {
  189. #address-cells = <1>;
  190. #size-cells = <0>;
  191. compatible = "snps,dwmac-mdio";
  192. phy1: ethernet-phy@1 {
  193. reg = <0>;
  194. };
  195. };
  196. };
  197. pci_bridge@9,0 {
  198. compatible = "pci0014,7a19.1",
  199. "pci0014,7a19",
  200. "pciclass060400",
  201. "pciclass0604";
  202. reg = <0x4800 0x0 0x0 0x0 0x0>;
  203. interrupts = <32 IRQ_TYPE_LEVEL_HIGH>;
  204. interrupt-parent = <&pic>;
  205. #interrupt-cells = <1>;
  206. interrupt-map-mask = <0 0 0 0>;
  207. interrupt-map = <0 0 0 0 &pic 32 IRQ_TYPE_LEVEL_HIGH>;
  208. };
  209. pci_bridge@a,0 {
  210. compatible = "pci0014,7a09.1",
  211. "pci0014,7a09",
  212. "pciclass060400",
  213. "pciclass0604";
  214. reg = <0x5000 0x0 0x0 0x0 0x0>;
  215. interrupts = <33 IRQ_TYPE_LEVEL_HIGH>;
  216. interrupt-parent = <&pic>;
  217. #interrupt-cells = <1>;
  218. interrupt-map-mask = <0 0 0 0>;
  219. interrupt-map = <0 0 0 0 &pic 33 IRQ_TYPE_LEVEL_HIGH>;
  220. };
  221. pci_bridge@b,0 {
  222. compatible = "pci0014,7a09.1",
  223. "pci0014,7a09",
  224. "pciclass060400",
  225. "pciclass0604";
  226. reg = <0x5800 0x0 0x0 0x0 0x0>;
  227. interrupts = <34 IRQ_TYPE_LEVEL_HIGH>;
  228. interrupt-parent = <&pic>;
  229. #interrupt-cells = <1>;
  230. interrupt-map-mask = <0 0 0 0>;
  231. interrupt-map = <0 0 0 0 &pic 34 IRQ_TYPE_LEVEL_HIGH>;
  232. };
  233. pci_bridge@c,0 {
  234. compatible = "pci0014,7a09.1",
  235. "pci0014,7a09",
  236. "pciclass060400",
  237. "pciclass0604";
  238. reg = <0x6000 0x0 0x0 0x0 0x0>;
  239. interrupts = <35 IRQ_TYPE_LEVEL_HIGH>;
  240. interrupt-parent = <&pic>;
  241. #interrupt-cells = <1>;
  242. interrupt-map-mask = <0 0 0 0>;
  243. interrupt-map = <0 0 0 0 &pic 35 IRQ_TYPE_LEVEL_HIGH>;
  244. };
  245. pci_bridge@d,0 {
  246. compatible = "pci0014,7a19.1",
  247. "pci0014,7a19",
  248. "pciclass060400",
  249. "pciclass0604";
  250. reg = <0x6800 0x0 0x0 0x0 0x0>;
  251. interrupts = <36 IRQ_TYPE_LEVEL_HIGH>;
  252. interrupt-parent = <&pic>;
  253. #interrupt-cells = <1>;
  254. interrupt-map-mask = <0 0 0 0>;
  255. interrupt-map = <0 0 0 0 &pic 36 IRQ_TYPE_LEVEL_HIGH>;
  256. };
  257. pci_bridge@e,0 {
  258. compatible = "pci0014,7a09.1",
  259. "pci0014,7a09",
  260. "pciclass060400",
  261. "pciclass0604";
  262. reg = <0x7000 0x0 0x0 0x0 0x0>;
  263. interrupts = <37 IRQ_TYPE_LEVEL_HIGH>;
  264. interrupt-parent = <&pic>;
  265. #interrupt-cells = <1>;
  266. interrupt-map-mask = <0 0 0 0>;
  267. interrupt-map = <0 0 0 0 &pic 37 IRQ_TYPE_LEVEL_HIGH>;
  268. };
  269. pci_bridge@f,0 {
  270. compatible = "pci0014,7a29.1",
  271. "pci0014,7a29",
  272. "pciclass060400",
  273. "pciclass0604";
  274. reg = <0x7800 0x0 0x0 0x0 0x0>;
  275. interrupts = <40 IRQ_TYPE_LEVEL_HIGH>;
  276. interrupt-parent = <&pic>;
  277. #interrupt-cells = <1>;
  278. interrupt-map-mask = <0 0 0 0>;
  279. interrupt-map = <0 0 0 0 &pic 40 IRQ_TYPE_LEVEL_HIGH>;
  280. };
  281. pci_bridge@10,0 {
  282. compatible = "pci0014,7a19.1",
  283. "pci0014,7a19",
  284. "pciclass060400",
  285. "pciclass0604";
  286. reg = <0x8000 0x0 0x0 0x0 0x0>;
  287. interrupts = <41 IRQ_TYPE_LEVEL_HIGH>;
  288. interrupt-parent = <&pic>;
  289. #interrupt-cells = <1>;
  290. interrupt-map-mask = <0 0 0 0>;
  291. interrupt-map = <0 0 0 0 &pic 41 IRQ_TYPE_LEVEL_HIGH>;
  292. };
  293. pci_bridge@11,0 {
  294. compatible = "pci0014,7a29.1",
  295. "pci0014,7a29",
  296. "pciclass060400",
  297. "pciclass0604";
  298. reg = <0x8800 0x0 0x0 0x0 0x0>;
  299. interrupts = <42 IRQ_TYPE_LEVEL_HIGH>;
  300. interrupt-parent = <&pic>;
  301. #interrupt-cells = <1>;
  302. interrupt-map-mask = <0 0 0 0>;
  303. interrupt-map = <0 0 0 0 &pic 42 IRQ_TYPE_LEVEL_HIGH>;
  304. };
  305. pci_bridge@12,0 {
  306. compatible = "pci0014,7a19.1",
  307. "pci0014,7a19",
  308. "pciclass060400",
  309. "pciclass0604";
  310. reg = <0x9000 0x0 0x0 0x0 0x0>;
  311. interrupts = <43 IRQ_TYPE_LEVEL_HIGH>;
  312. interrupt-parent = <&pic>;
  313. #interrupt-cells = <1>;
  314. interrupt-map-mask = <0 0 0 0>;
  315. interrupt-map = <0 0 0 0 &pic 43 IRQ_TYPE_LEVEL_HIGH>;
  316. };
  317. pci_bridge@13,0 {
  318. compatible = "pci0014,7a29.1",
  319. "pci0014,7a29",
  320. "pciclass060400",
  321. "pciclass0604";
  322. reg = <0x9800 0x0 0x0 0x0 0x0>;
  323. interrupts = <38 IRQ_TYPE_LEVEL_HIGH>;
  324. interrupt-parent = <&pic>;
  325. #interrupt-cells = <1>;
  326. interrupt-map-mask = <0 0 0 0>;
  327. interrupt-map = <0 0 0 0 &pic 38 IRQ_TYPE_LEVEL_HIGH>;
  328. };
  329. pci_bridge@14,0 {
  330. compatible = "pci0014,7a19.1",
  331. "pci0014,7a19",
  332. "pciclass060400",
  333. "pciclass0604";
  334. reg = <0xa000 0x0 0x0 0x0 0x0>;
  335. interrupts = <39 IRQ_TYPE_LEVEL_HIGH>;
  336. interrupt-parent = <&pic>;
  337. #interrupt-cells = <1>;
  338. interrupt-map-mask = <0 0 0 0>;
  339. interrupt-map = <0 0 0 0 &pic 39 IRQ_TYPE_LEVEL_HIGH>;
  340. };
  341. };
  342. isa@18000000 {
  343. compatible = "isa";
  344. #address-cells = <2>;
  345. #size-cells = <1>;
  346. ranges = <1 0 0 0x18000000 0x20000>;
  347. };
  348. };
  349. };