bcm7425.dtsi 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617
  1. // SPDX-License-Identifier: GPL-2.0
  2. / {
  3. #address-cells = <1>;
  4. #size-cells = <1>;
  5. compatible = "brcm,bcm7425";
  6. cpus {
  7. #address-cells = <1>;
  8. #size-cells = <0>;
  9. mips-hpt-frequency = <163125000>;
  10. cpu@0 {
  11. compatible = "brcm,bmips5000";
  12. device_type = "cpu";
  13. reg = <0>;
  14. };
  15. cpu@1 {
  16. compatible = "brcm,bmips5000";
  17. device_type = "cpu";
  18. reg = <1>;
  19. };
  20. };
  21. aliases {
  22. uart0 = &uart0;
  23. };
  24. cpu_intc: interrupt-controller {
  25. #address-cells = <0>;
  26. compatible = "mti,cpu-interrupt-controller";
  27. interrupt-controller;
  28. #interrupt-cells = <1>;
  29. };
  30. clocks {
  31. uart_clk: uart_clk {
  32. compatible = "fixed-clock";
  33. #clock-cells = <0>;
  34. clock-frequency = <81000000>;
  35. };
  36. upg_clk: upg_clk {
  37. compatible = "fixed-clock";
  38. #clock-cells = <0>;
  39. clock-frequency = <27000000>;
  40. };
  41. };
  42. rdb {
  43. #address-cells = <1>;
  44. #size-cells = <1>;
  45. compatible = "simple-bus";
  46. ranges = <0 0x10000000 0x01000000>;
  47. periph_intc: interrupt-controller@41a400 {
  48. compatible = "brcm,bcm7038-l1-intc";
  49. reg = <0x41a400 0x30>, <0x41a600 0x30>;
  50. interrupt-controller;
  51. #interrupt-cells = <1>;
  52. interrupt-parent = <&cpu_intc>;
  53. interrupts = <2>, <3>;
  54. };
  55. sun_l2_intc: interrupt-controller@403000 {
  56. compatible = "brcm,l2-intc";
  57. reg = <0x403000 0x30>;
  58. interrupt-controller;
  59. #interrupt-cells = <1>;
  60. interrupt-parent = <&periph_intc>;
  61. interrupts = <47>;
  62. };
  63. gisb-arb@400000 {
  64. compatible = "brcm,bcm7400-gisb-arb";
  65. reg = <0x400000 0xdc>;
  66. native-endian;
  67. interrupt-parent = <&sun_l2_intc>;
  68. interrupts = <0>, <2>;
  69. brcm,gisb-arb-master-mask = <0x177b>;
  70. brcm,gisb-arb-master-names = "ssp_0", "cpu_0", "pcie_0",
  71. "bsp_0", "rdc_0",
  72. "raaga_0", "avd_1",
  73. "jtag_0", "svd_0",
  74. "vice_0";
  75. };
  76. upg_irq0_intc: interrupt-controller@406780 {
  77. compatible = "brcm,bcm7120-l2-intc";
  78. reg = <0x406780 0x8>;
  79. brcm,int-map-mask = <0x44>, <0x7000000>;
  80. brcm,int-fwd-mask = <0x70000>;
  81. interrupt-controller;
  82. #interrupt-cells = <1>;
  83. interrupt-parent = <&periph_intc>;
  84. interrupts = <55>, <53>;
  85. interrupt-names = "upg_main", "upg_bsc";
  86. };
  87. upg_aon_irq0_intc: interrupt-controller@409480 {
  88. compatible = "brcm,bcm7120-l2-intc";
  89. reg = <0x409480 0x8>;
  90. brcm,int-map-mask = <0x40>, <0x18000000>, <0x100000>;
  91. brcm,int-fwd-mask = <0>;
  92. brcm,irq-can-wake;
  93. interrupt-controller;
  94. #interrupt-cells = <1>;
  95. interrupt-parent = <&periph_intc>;
  96. interrupts = <56>, <54>, <59>;
  97. interrupt-names = "upg_main_aon", "upg_bsc_aon",
  98. "upg_spi";
  99. };
  100. sun_top_ctrl: syscon@404000 {
  101. compatible = "brcm,bcm7425-sun-top-ctrl", "syscon";
  102. reg = <0x404000 0x51c>;
  103. native-endian;
  104. };
  105. reboot {
  106. compatible = "brcm,brcmstb-reboot";
  107. syscon = <&sun_top_ctrl 0x304 0x308>;
  108. };
  109. uart0: serial@406b00 {
  110. compatible = "ns16550a";
  111. reg = <0x406b00 0x20>;
  112. reg-io-width = <0x4>;
  113. reg-shift = <0x2>;
  114. interrupt-parent = <&periph_intc>;
  115. interrupts = <61>;
  116. clocks = <&uart_clk>;
  117. status = "disabled";
  118. };
  119. uart1: serial@406b40 {
  120. compatible = "ns16550a";
  121. reg = <0x406b40 0x20>;
  122. reg-io-width = <0x4>;
  123. reg-shift = <0x2>;
  124. interrupt-parent = <&periph_intc>;
  125. interrupts = <62>;
  126. clocks = <&uart_clk>;
  127. status = "disabled";
  128. };
  129. uart2: serial@406b80 {
  130. compatible = "ns16550a";
  131. reg = <0x406b80 0x20>;
  132. reg-io-width = <0x4>;
  133. reg-shift = <0x2>;
  134. interrupt-parent = <&periph_intc>;
  135. interrupts = <63>;
  136. clocks = <&uart_clk>;
  137. status = "disabled";
  138. };
  139. bsca: i2c@409180 {
  140. clock-frequency = <390000>;
  141. compatible = "brcm,brcmstb-i2c";
  142. interrupt-parent = <&upg_aon_irq0_intc>;
  143. reg = <0x409180 0x58>;
  144. interrupts = <27>;
  145. interrupt-names = "upg_bsca";
  146. status = "disabled";
  147. };
  148. bscb: i2c@409400 {
  149. clock-frequency = <390000>;
  150. compatible = "brcm,brcmstb-i2c";
  151. interrupt-parent = <&upg_aon_irq0_intc>;
  152. reg = <0x409400 0x58>;
  153. interrupts = <28>;
  154. interrupt-names = "upg_bscb";
  155. status = "disabled";
  156. };
  157. bscc: i2c@406200 {
  158. clock-frequency = <390000>;
  159. compatible = "brcm,brcmstb-i2c";
  160. interrupt-parent = <&upg_irq0_intc>;
  161. reg = <0x406200 0x58>;
  162. interrupts = <24>;
  163. interrupt-names = "upg_bscc";
  164. status = "disabled";
  165. };
  166. bscd: i2c@406280 {
  167. clock-frequency = <390000>;
  168. compatible = "brcm,brcmstb-i2c";
  169. interrupt-parent = <&upg_irq0_intc>;
  170. reg = <0x406280 0x58>;
  171. interrupts = <25>;
  172. interrupt-names = "upg_bscd";
  173. status = "disabled";
  174. };
  175. bsce: i2c@406300 {
  176. clock-frequency = <390000>;
  177. compatible = "brcm,brcmstb-i2c";
  178. interrupt-parent = <&upg_irq0_intc>;
  179. reg = <0x406300 0x58>;
  180. interrupts = <26>;
  181. interrupt-names = "upg_bsce";
  182. status = "disabled";
  183. };
  184. pwma: pwm@406580 {
  185. compatible = "brcm,bcm7038-pwm";
  186. reg = <0x406580 0x28>;
  187. #pwm-cells = <2>;
  188. clocks = <&upg_clk>;
  189. status = "disabled";
  190. };
  191. pwmb: pwm@406800 {
  192. compatible = "brcm,bcm7038-pwm";
  193. reg = <0x406800 0x28>;
  194. #pwm-cells = <2>;
  195. clocks = <&upg_clk>;
  196. status = "disabled";
  197. };
  198. watchdog: watchdog@4067e8 {
  199. clocks = <&upg_clk>;
  200. compatible = "brcm,bcm7038-wdt";
  201. reg = <0x4067e8 0x14>;
  202. status = "disabled";
  203. };
  204. aon_pm_l2_intc: interrupt-controller@408440 {
  205. compatible = "brcm,l2-intc";
  206. reg = <0x408440 0x30>;
  207. interrupt-controller;
  208. #interrupt-cells = <1>;
  209. interrupt-parent = <&periph_intc>;
  210. interrupts = <49>;
  211. brcm,irq-can-wake;
  212. };
  213. aon_ctrl: syscon@408000 {
  214. compatible = "brcm,brcmstb-aon-ctrl";
  215. reg = <0x408000 0x100>, <0x408200 0x200>;
  216. reg-names = "aon-ctrl", "aon-sram";
  217. };
  218. timers: timer@4067c0 {
  219. compatible = "brcm,brcmstb-timers";
  220. reg = <0x4067c0 0x40>;
  221. };
  222. upg_gio: gpio@406700 {
  223. compatible = "brcm,brcmstb-gpio";
  224. reg = <0x406700 0x80>;
  225. #gpio-cells = <2>;
  226. #interrupt-cells = <2>;
  227. gpio-controller;
  228. interrupt-controller;
  229. interrupt-parent = <&upg_irq0_intc>;
  230. interrupts = <6>;
  231. brcm,gpio-bank-widths = <32 32 32 21>;
  232. };
  233. upg_gio_aon: gpio@4094c0 {
  234. compatible = "brcm,brcmstb-gpio";
  235. reg = <0x4094c0 0x40>;
  236. #gpio-cells = <2>;
  237. #interrupt-cells = <2>;
  238. gpio-controller;
  239. interrupt-controller;
  240. interrupt-parent = <&upg_aon_irq0_intc>;
  241. interrupts = <6>;
  242. interrupts-extended = <&upg_aon_irq0_intc 6>,
  243. <&aon_pm_l2_intc 5>;
  244. wakeup-source;
  245. brcm,gpio-bank-widths = <18 4>;
  246. };
  247. enet0: ethernet@b80000 {
  248. phy-mode = "internal";
  249. phy-handle = <&phy1>;
  250. mac-address = [ 00 10 18 36 23 1a ];
  251. compatible = "brcm,genet-v3";
  252. #address-cells = <0x1>;
  253. #size-cells = <0x1>;
  254. reg = <0xb80000 0x11c88>;
  255. interrupts = <17>, <18>;
  256. interrupt-parent = <&periph_intc>;
  257. status = "disabled";
  258. mdio@e14 {
  259. compatible = "brcm,genet-mdio-v3";
  260. #address-cells = <0x1>;
  261. #size-cells = <0x0>;
  262. reg = <0xe14 0x8>;
  263. phy1: ethernet-phy@1 {
  264. max-speed = <100>;
  265. reg = <0x1>;
  266. compatible = "brcm,40nm-ephy",
  267. "ethernet-phy-ieee802.3-c22";
  268. };
  269. };
  270. };
  271. ehci0: usb@480300 {
  272. compatible = "brcm,bcm7425-ehci", "generic-ehci";
  273. reg = <0x480300 0x100>;
  274. native-endian;
  275. interrupt-parent = <&periph_intc>;
  276. interrupts = <65>;
  277. status = "disabled";
  278. };
  279. ohci0: usb@480400 {
  280. compatible = "brcm,bcm7425-ohci", "generic-ohci";
  281. reg = <0x480400 0x100>;
  282. native-endian;
  283. no-big-frame-no;
  284. interrupt-parent = <&periph_intc>;
  285. interrupts = <67>;
  286. status = "disabled";
  287. };
  288. ehci1: usb@480500 {
  289. compatible = "brcm,bcm7425-ehci", "generic-ehci";
  290. reg = <0x480500 0x100>;
  291. native-endian;
  292. interrupt-parent = <&periph_intc>;
  293. interrupts = <66>;
  294. status = "disabled";
  295. };
  296. ohci1: usb@480600 {
  297. compatible = "brcm,bcm7425-ohci", "generic-ohci";
  298. reg = <0x480600 0x100>;
  299. native-endian;
  300. no-big-frame-no;
  301. interrupt-parent = <&periph_intc>;
  302. interrupts = <68>;
  303. status = "disabled";
  304. };
  305. ehci2: usb@490300 {
  306. compatible = "brcm,bcm7425-ehci", "generic-ehci";
  307. reg = <0x490300 0x100>;
  308. native-endian;
  309. interrupt-parent = <&periph_intc>;
  310. interrupts = <70>;
  311. status = "disabled";
  312. };
  313. ohci2: usb@490400 {
  314. compatible = "brcm,bcm7425-ohci", "generic-ohci";
  315. reg = <0x490400 0x100>;
  316. native-endian;
  317. no-big-frame-no;
  318. interrupt-parent = <&periph_intc>;
  319. interrupts = <72>;
  320. status = "disabled";
  321. };
  322. ehci3: usb@490500 {
  323. compatible = "brcm,bcm7425-ehci", "generic-ehci";
  324. reg = <0x490500 0x100>;
  325. native-endian;
  326. interrupt-parent = <&periph_intc>;
  327. interrupts = <71>;
  328. status = "disabled";
  329. };
  330. ohci3: usb@490600 {
  331. compatible = "brcm,bcm7425-ohci", "generic-ohci";
  332. reg = <0x490600 0x100>;
  333. native-endian;
  334. no-big-frame-no;
  335. interrupt-parent = <&periph_intc>;
  336. interrupts = <73>;
  337. status = "disabled";
  338. };
  339. hif_l2_intc: interrupt-controller@41a000 {
  340. compatible = "brcm,l2-intc";
  341. reg = <0x41a000 0x30>;
  342. interrupt-controller;
  343. #interrupt-cells = <1>;
  344. interrupt-parent = <&periph_intc>;
  345. interrupts = <24>;
  346. };
  347. nand: nand@41b800 {
  348. compatible = "brcm,brcmnand-v5.0", "brcm,brcmnand";
  349. #address-cells = <1>;
  350. #size-cells = <0>;
  351. reg-names = "nand", "flash-edu";
  352. reg = <0x41b800 0x400>, <0x41bc00 0x24>;
  353. interrupt-parent = <&hif_l2_intc>;
  354. interrupts = <24>;
  355. status = "disabled";
  356. };
  357. sata: sata@181000 {
  358. compatible = "brcm,bcm7425-ahci", "brcm,sata3-ahci";
  359. reg-names = "ahci", "top-ctrl";
  360. reg = <0x181000 0xa9c>, <0x180020 0x1c>;
  361. interrupt-parent = <&periph_intc>;
  362. interrupts = <41>;
  363. #address-cells = <1>;
  364. #size-cells = <0>;
  365. status = "disabled";
  366. sata0: sata-port@0 {
  367. reg = <0>;
  368. phys = <&sata_phy0>;
  369. };
  370. sata1: sata-port@1 {
  371. reg = <1>;
  372. phys = <&sata_phy1>;
  373. };
  374. };
  375. sata_phy: sata-phy@180100 {
  376. compatible = "brcm,bcm7425-sata-phy", "brcm,phy-sata3";
  377. reg = <0x180100 0x0eff>;
  378. reg-names = "phy";
  379. #address-cells = <1>;
  380. #size-cells = <0>;
  381. status = "disabled";
  382. sata_phy0: sata-phy@0 {
  383. reg = <0>;
  384. #phy-cells = <0>;
  385. };
  386. sata_phy1: sata-phy@1 {
  387. reg = <1>;
  388. #phy-cells = <0>;
  389. };
  390. };
  391. sdhci0: sdhci@419000 {
  392. compatible = "brcm,bcm7425-sdhci";
  393. reg = <0x419000 0x100>;
  394. interrupt-parent = <&periph_intc>;
  395. interrupts = <43>;
  396. sd-uhs-sdr50;
  397. mmc-hs200-1_8v;
  398. status = "disabled";
  399. };
  400. sdhci1: sdhci@419200 {
  401. compatible = "brcm,bcm7425-sdhci";
  402. reg = <0x419200 0x100>;
  403. interrupt-parent = <&periph_intc>;
  404. interrupts = <44>;
  405. sd-uhs-sdr50;
  406. mmc-hs200-1_8v;
  407. status = "disabled";
  408. };
  409. spi_l2_intc: interrupt-controller@41ad00 {
  410. compatible = "brcm,l2-intc";
  411. reg = <0x41ad00 0x30>;
  412. interrupt-controller;
  413. #interrupt-cells = <1>;
  414. interrupt-parent = <&periph_intc>;
  415. interrupts = <25>;
  416. };
  417. qspi: spi@41c000 {
  418. #address-cells = <0x1>;
  419. #size-cells = <0x0>;
  420. compatible = "brcm,spi-bcm-qspi",
  421. "brcm,spi-brcmstb-qspi";
  422. clocks = <&upg_clk>;
  423. reg = <0x419920 0x4 0x41c200 0x188 0x41c000 0x50>;
  424. reg-names = "cs_reg", "hif_mspi", "bspi";
  425. interrupts = <0x0 0x1 0x2 0x3 0x4 0x5 0x6>;
  426. interrupt-parent = <&spi_l2_intc>;
  427. interrupt-names = "spi_lr_fullness_reached",
  428. "spi_lr_session_aborted",
  429. "spi_lr_impatient",
  430. "spi_lr_session_done",
  431. "spi_lr_overread",
  432. "mspi_done",
  433. "mspi_halted";
  434. status = "disabled";
  435. };
  436. mspi: spi@409200 {
  437. #address-cells = <1>;
  438. #size-cells = <0>;
  439. compatible = "brcm,spi-bcm-qspi",
  440. "brcm,spi-brcmstb-mspi";
  441. clocks = <&upg_clk>;
  442. reg = <0x409200 0x180>;
  443. reg-names = "mspi";
  444. interrupts = <0x14>;
  445. interrupt-parent = <&upg_aon_irq0_intc>;
  446. interrupt-names = "mspi_done";
  447. status = "disabled";
  448. };
  449. waketimer: waketimer@409580 {
  450. compatible = "brcm,brcmstb-waketimer";
  451. reg = <0x409580 0x14>;
  452. interrupts = <0x3>;
  453. interrupt-parent = <&aon_pm_l2_intc>;
  454. interrupt-names = "timer";
  455. clocks = <&upg_clk>;
  456. status = "disabled";
  457. };
  458. };
  459. memory_controllers {
  460. compatible = "simple-bus";
  461. ranges = <0x0 0x103b0000 0x1a000>;
  462. #address-cells = <1>;
  463. #size-cells = <1>;
  464. memory-controller@0 {
  465. compatible = "brcm,brcmstb-memc", "simple-bus";
  466. ranges = <0x0 0x0 0xa000>;
  467. #address-cells = <1>;
  468. #size-cells = <1>;
  469. memc-arb@1000 {
  470. compatible = "brcm,brcmstb-memc-arb";
  471. reg = <0x1000 0x248>;
  472. };
  473. memc-ddr@2000 {
  474. compatible = "brcm,brcmstb-memc-ddr";
  475. reg = <0x2000 0x300>;
  476. };
  477. ddr-phy@6000 {
  478. compatible = "brcm,brcmstb-ddr-phy";
  479. reg = <0x6000 0xc8>;
  480. };
  481. shimphy@8000 {
  482. compatible = "brcm,brcmstb-ddr-shimphy";
  483. reg = <0x8000 0x13c>;
  484. };
  485. };
  486. memory-controller@1 {
  487. compatible = "brcm,brcmstb-memc", "simple-bus";
  488. ranges = <0x0 0x10000 0xa000>;
  489. #address-cells = <1>;
  490. #size-cells = <1>;
  491. memc-arb@1000 {
  492. compatible = "brcm,brcmstb-memc-arb";
  493. reg = <0x1000 0x248>;
  494. };
  495. memc-ddr@2000 {
  496. compatible = "brcm,brcmstb-memc-ddr";
  497. reg = <0x2000 0x300>;
  498. };
  499. ddr-phy@6000 {
  500. compatible = "brcm,brcmstb-ddr-phy";
  501. reg = <0x6000 0xc8>;
  502. };
  503. shimphy@8000 {
  504. compatible = "brcm,brcmstb-ddr-shimphy";
  505. reg = <0x8000 0x13c>;
  506. };
  507. };
  508. };
  509. pcie_0: pcie@8b20000 {
  510. status = "disabled";
  511. compatible = "brcm,bcm7425-pcie";
  512. ranges = <0x02000000 0x0 0xd0000000 0xd0000000 0x0 0x08000000
  513. 0x02000000 0x0 0xd8000000 0xd8000000 0x0 0x08000000
  514. 0x02000000 0x0 0xe0000000 0xe0000000 0x0 0x08000000
  515. 0x02000000 0x0 0xe8000000 0xe8000000 0x0 0x08000000>;
  516. reg = <0x10410000 0x19310>;
  517. aspm-no-l0s;
  518. device_type = "pci";
  519. msi-controller;
  520. msi-parent = <&pcie_0>;
  521. #address-cells = <0x3>;
  522. #size-cells = <0x2>;
  523. bus-range = <0x0 0xff>;
  524. interrupt-map-mask = <0x0 0x0 0x0 0x7>;
  525. linux,pci-domain = <0x0>;
  526. interrupt-parent = <&periph_intc>;
  527. interrupts = <37>, <37>;
  528. interrupt-names = "pcie", "msi";
  529. #interrupt-cells = <0x1>;
  530. interrupt-map = <0 0 0 1 &periph_intc 0x21
  531. 0 0 0 1 &periph_intc 0x22
  532. 0 0 0 1 &periph_intc 0x23
  533. 0 0 0 1 &periph_intc 0x24>;
  534. };
  535. };