db1200.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * DBAu1200/PBAu1200 board platform device registration
  4. *
  5. * Copyright (C) 2008-2011 Manuel Lauss
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/dma-mapping.h>
  9. #include <linux/gpio.h>
  10. #include <linux/i2c.h>
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/leds.h>
  15. #include <linux/mmc/host.h>
  16. #include <linux/mtd/mtd.h>
  17. #include <linux/mtd/platnand.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/spi/spi.h>
  21. #include <linux/spi/flash.h>
  22. #include <linux/smc91x.h>
  23. #include <linux/ata_platform.h>
  24. #include <asm/mach-au1x00/au1000.h>
  25. #include <asm/mach-au1x00/au1100_mmc.h>
  26. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  27. #include <asm/mach-au1x00/au1xxx_psc.h>
  28. #include <asm/mach-au1x00/au1200fb.h>
  29. #include <asm/mach-au1x00/au1550_spi.h>
  30. #include <asm/mach-db1x00/bcsr.h>
  31. #include "platform.h"
  32. #define BCSR_INT_IDE 0x0001
  33. #define BCSR_INT_ETH 0x0002
  34. #define BCSR_INT_PC0 0x0004
  35. #define BCSR_INT_PC0STSCHG 0x0008
  36. #define BCSR_INT_PC1 0x0010
  37. #define BCSR_INT_PC1STSCHG 0x0020
  38. #define BCSR_INT_DC 0x0040
  39. #define BCSR_INT_FLASHBUSY 0x0080
  40. #define BCSR_INT_PC0INSERT 0x0100
  41. #define BCSR_INT_PC0EJECT 0x0200
  42. #define BCSR_INT_PC1INSERT 0x0400
  43. #define BCSR_INT_PC1EJECT 0x0800
  44. #define BCSR_INT_SD0INSERT 0x1000
  45. #define BCSR_INT_SD0EJECT 0x2000
  46. #define BCSR_INT_SD1INSERT 0x4000
  47. #define BCSR_INT_SD1EJECT 0x8000
  48. #define DB1200_IDE_PHYS_ADDR 0x18800000
  49. #define DB1200_IDE_REG_SHIFT 5
  50. #define DB1200_IDE_PHYS_LEN (16 << DB1200_IDE_REG_SHIFT)
  51. #define DB1200_ETH_PHYS_ADDR 0x19000300
  52. #define DB1200_NAND_PHYS_ADDR 0x20000000
  53. #define PB1200_IDE_PHYS_ADDR 0x0C800000
  54. #define PB1200_ETH_PHYS_ADDR 0x0D000300
  55. #define PB1200_NAND_PHYS_ADDR 0x1C000000
  56. #define DB1200_INT_BEGIN (AU1000_MAX_INTR + 1)
  57. #define DB1200_IDE_INT (DB1200_INT_BEGIN + 0)
  58. #define DB1200_ETH_INT (DB1200_INT_BEGIN + 1)
  59. #define DB1200_PC0_INT (DB1200_INT_BEGIN + 2)
  60. #define DB1200_PC0_STSCHG_INT (DB1200_INT_BEGIN + 3)
  61. #define DB1200_PC1_INT (DB1200_INT_BEGIN + 4)
  62. #define DB1200_PC1_STSCHG_INT (DB1200_INT_BEGIN + 5)
  63. #define DB1200_DC_INT (DB1200_INT_BEGIN + 6)
  64. #define DB1200_FLASHBUSY_INT (DB1200_INT_BEGIN + 7)
  65. #define DB1200_PC0_INSERT_INT (DB1200_INT_BEGIN + 8)
  66. #define DB1200_PC0_EJECT_INT (DB1200_INT_BEGIN + 9)
  67. #define DB1200_PC1_INSERT_INT (DB1200_INT_BEGIN + 10)
  68. #define DB1200_PC1_EJECT_INT (DB1200_INT_BEGIN + 11)
  69. #define DB1200_SD0_INSERT_INT (DB1200_INT_BEGIN + 12)
  70. #define DB1200_SD0_EJECT_INT (DB1200_INT_BEGIN + 13)
  71. #define PB1200_SD1_INSERT_INT (DB1200_INT_BEGIN + 14)
  72. #define PB1200_SD1_EJECT_INT (DB1200_INT_BEGIN + 15)
  73. #define DB1200_INT_END (DB1200_INT_BEGIN + 15)
  74. const char *get_system_type(void);
  75. static int __init db1200_detect_board(void)
  76. {
  77. int bid;
  78. /* try the DB1200 first */
  79. bcsr_init(DB1200_BCSR_PHYS_ADDR,
  80. DB1200_BCSR_PHYS_ADDR + DB1200_BCSR_HEXLED_OFS);
  81. if (BCSR_WHOAMI_DB1200 == BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI))) {
  82. unsigned short t = bcsr_read(BCSR_HEXLEDS);
  83. bcsr_write(BCSR_HEXLEDS, ~t);
  84. if (bcsr_read(BCSR_HEXLEDS) != t) {
  85. bcsr_write(BCSR_HEXLEDS, t);
  86. return 0;
  87. }
  88. }
  89. /* okay, try the PB1200 then */
  90. bcsr_init(PB1200_BCSR_PHYS_ADDR,
  91. PB1200_BCSR_PHYS_ADDR + PB1200_BCSR_HEXLED_OFS);
  92. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  93. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  94. (bid == BCSR_WHOAMI_PB1200_DDR2)) {
  95. unsigned short t = bcsr_read(BCSR_HEXLEDS);
  96. bcsr_write(BCSR_HEXLEDS, ~t);
  97. if (bcsr_read(BCSR_HEXLEDS) != t) {
  98. bcsr_write(BCSR_HEXLEDS, t);
  99. return 0;
  100. }
  101. }
  102. return 1; /* it's neither */
  103. }
  104. int __init db1200_board_setup(void)
  105. {
  106. unsigned short whoami;
  107. if (db1200_detect_board())
  108. return -ENODEV;
  109. whoami = bcsr_read(BCSR_WHOAMI);
  110. switch (BCSR_WHOAMI_BOARD(whoami)) {
  111. case BCSR_WHOAMI_PB1200_DDR1:
  112. case BCSR_WHOAMI_PB1200_DDR2:
  113. case BCSR_WHOAMI_DB1200:
  114. break;
  115. default:
  116. return -ENODEV;
  117. }
  118. printk(KERN_INFO "Alchemy/AMD/RMI %s Board, CPLD Rev %d"
  119. " Board-ID %d Daughtercard ID %d\n", get_system_type(),
  120. (whoami >> 4) & 0xf, (whoami >> 8) & 0xf, whoami & 0xf);
  121. return 0;
  122. }
  123. /******************************************************************************/
  124. static u64 au1200_all_dmamask = DMA_BIT_MASK(32);
  125. static struct mtd_partition db1200_spiflash_parts[] = {
  126. {
  127. .name = "spi_flash",
  128. .offset = 0,
  129. .size = MTDPART_SIZ_FULL,
  130. },
  131. };
  132. static struct flash_platform_data db1200_spiflash_data = {
  133. .name = "s25fl001",
  134. .parts = db1200_spiflash_parts,
  135. .nr_parts = ARRAY_SIZE(db1200_spiflash_parts),
  136. .type = "m25p10",
  137. };
  138. static struct spi_board_info db1200_spi_devs[] __initdata = {
  139. {
  140. /* TI TMP121AIDBVR temp sensor */
  141. .modalias = "tmp121",
  142. .max_speed_hz = 2000000,
  143. .bus_num = 0,
  144. .chip_select = 0,
  145. .mode = 0,
  146. },
  147. {
  148. /* Spansion S25FL001D0FMA SPI flash */
  149. .modalias = "m25p80",
  150. .max_speed_hz = 50000000,
  151. .bus_num = 0,
  152. .chip_select = 1,
  153. .mode = 0,
  154. .platform_data = &db1200_spiflash_data,
  155. },
  156. };
  157. static struct i2c_board_info db1200_i2c_devs[] __initdata = {
  158. { I2C_BOARD_INFO("24c04", 0x52), }, /* AT24C04-10 I2C eeprom */
  159. { I2C_BOARD_INFO("ne1619", 0x2d), }, /* adm1025-compat hwmon */
  160. { I2C_BOARD_INFO("wm8731", 0x1b), }, /* I2S audio codec WM8731 */
  161. };
  162. /**********************************************************************/
  163. static void au1200_nand_cmd_ctrl(struct nand_chip *this, int cmd,
  164. unsigned int ctrl)
  165. {
  166. unsigned long ioaddr = (unsigned long)this->legacy.IO_ADDR_W;
  167. ioaddr &= 0xffffff00;
  168. if (ctrl & NAND_CLE) {
  169. ioaddr += MEM_STNAND_CMD;
  170. } else if (ctrl & NAND_ALE) {
  171. ioaddr += MEM_STNAND_ADDR;
  172. } else {
  173. /* assume we want to r/w real data by default */
  174. ioaddr += MEM_STNAND_DATA;
  175. }
  176. this->legacy.IO_ADDR_R = this->legacy.IO_ADDR_W = (void __iomem *)ioaddr;
  177. if (cmd != NAND_CMD_NONE) {
  178. __raw_writeb(cmd, this->legacy.IO_ADDR_W);
  179. wmb();
  180. }
  181. }
  182. static int au1200_nand_device_ready(struct nand_chip *this)
  183. {
  184. return alchemy_rdsmem(AU1000_MEM_STSTAT) & 1;
  185. }
  186. static struct mtd_partition db1200_nand_parts[] = {
  187. {
  188. .name = "NAND FS 0",
  189. .offset = 0,
  190. .size = 8 * 1024 * 1024,
  191. },
  192. {
  193. .name = "NAND FS 1",
  194. .offset = MTDPART_OFS_APPEND,
  195. .size = MTDPART_SIZ_FULL
  196. },
  197. };
  198. struct platform_nand_data db1200_nand_platdata = {
  199. .chip = {
  200. .nr_chips = 1,
  201. .chip_offset = 0,
  202. .nr_partitions = ARRAY_SIZE(db1200_nand_parts),
  203. .partitions = db1200_nand_parts,
  204. .chip_delay = 20,
  205. },
  206. .ctrl = {
  207. .dev_ready = au1200_nand_device_ready,
  208. .cmd_ctrl = au1200_nand_cmd_ctrl,
  209. },
  210. };
  211. static struct resource db1200_nand_res[] = {
  212. [0] = {
  213. .start = DB1200_NAND_PHYS_ADDR,
  214. .end = DB1200_NAND_PHYS_ADDR + 0xff,
  215. .flags = IORESOURCE_MEM,
  216. },
  217. };
  218. static struct platform_device db1200_nand_dev = {
  219. .name = "gen_nand",
  220. .num_resources = ARRAY_SIZE(db1200_nand_res),
  221. .resource = db1200_nand_res,
  222. .id = -1,
  223. .dev = {
  224. .platform_data = &db1200_nand_platdata,
  225. }
  226. };
  227. /**********************************************************************/
  228. static struct smc91x_platdata db1200_eth_data = {
  229. .flags = SMC91X_NOWAIT | SMC91X_USE_16BIT,
  230. .leda = RPC_LED_100_10,
  231. .ledb = RPC_LED_TX_RX,
  232. };
  233. static struct resource db1200_eth_res[] = {
  234. [0] = {
  235. .start = DB1200_ETH_PHYS_ADDR,
  236. .end = DB1200_ETH_PHYS_ADDR + 0xf,
  237. .flags = IORESOURCE_MEM,
  238. },
  239. [1] = {
  240. .start = DB1200_ETH_INT,
  241. .end = DB1200_ETH_INT,
  242. .flags = IORESOURCE_IRQ,
  243. },
  244. };
  245. static struct platform_device db1200_eth_dev = {
  246. .dev = {
  247. .platform_data = &db1200_eth_data,
  248. },
  249. .name = "smc91x",
  250. .id = -1,
  251. .num_resources = ARRAY_SIZE(db1200_eth_res),
  252. .resource = db1200_eth_res,
  253. };
  254. /**********************************************************************/
  255. static struct pata_platform_info db1200_ide_info = {
  256. .ioport_shift = DB1200_IDE_REG_SHIFT,
  257. };
  258. #define IDE_ALT_START (14 << DB1200_IDE_REG_SHIFT)
  259. static struct resource db1200_ide_res[] = {
  260. [0] = {
  261. .start = DB1200_IDE_PHYS_ADDR,
  262. .end = DB1200_IDE_PHYS_ADDR + IDE_ALT_START - 1,
  263. .flags = IORESOURCE_MEM,
  264. },
  265. [1] = {
  266. .start = DB1200_IDE_PHYS_ADDR + IDE_ALT_START,
  267. .end = DB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1,
  268. .flags = IORESOURCE_MEM,
  269. },
  270. [2] = {
  271. .start = DB1200_IDE_INT,
  272. .end = DB1200_IDE_INT,
  273. .flags = IORESOURCE_IRQ,
  274. },
  275. };
  276. static struct platform_device db1200_ide_dev = {
  277. .name = "pata_platform",
  278. .id = 0,
  279. .dev = {
  280. .dma_mask = &au1200_all_dmamask,
  281. .coherent_dma_mask = DMA_BIT_MASK(32),
  282. .platform_data = &db1200_ide_info,
  283. },
  284. .num_resources = ARRAY_SIZE(db1200_ide_res),
  285. .resource = db1200_ide_res,
  286. };
  287. /**********************************************************************/
  288. #ifdef CONFIG_MMC_AU1X
  289. /* SD carddetects: they're supposed to be edge-triggered, but ack
  290. * doesn't seem to work (CPLD Rev 2). Instead, the screaming one
  291. * is disabled and its counterpart enabled. The 200ms timeout is
  292. * because the carddetect usually triggers twice, after debounce.
  293. */
  294. static irqreturn_t db1200_mmc_cd(int irq, void *ptr)
  295. {
  296. disable_irq_nosync(irq);
  297. return IRQ_WAKE_THREAD;
  298. }
  299. static irqreturn_t db1200_mmc_cdfn(int irq, void *ptr)
  300. {
  301. mmc_detect_change(ptr, msecs_to_jiffies(200));
  302. msleep(100); /* debounce */
  303. if (irq == DB1200_SD0_INSERT_INT)
  304. enable_irq(DB1200_SD0_EJECT_INT);
  305. else
  306. enable_irq(DB1200_SD0_INSERT_INT);
  307. return IRQ_HANDLED;
  308. }
  309. static int db1200_mmc_cd_setup(void *mmc_host, int en)
  310. {
  311. int ret;
  312. if (en) {
  313. ret = request_threaded_irq(DB1200_SD0_INSERT_INT, db1200_mmc_cd,
  314. db1200_mmc_cdfn, 0, "sd_insert", mmc_host);
  315. if (ret)
  316. goto out;
  317. ret = request_threaded_irq(DB1200_SD0_EJECT_INT, db1200_mmc_cd,
  318. db1200_mmc_cdfn, 0, "sd_eject", mmc_host);
  319. if (ret) {
  320. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  321. goto out;
  322. }
  323. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT)
  324. enable_irq(DB1200_SD0_EJECT_INT);
  325. else
  326. enable_irq(DB1200_SD0_INSERT_INT);
  327. } else {
  328. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  329. free_irq(DB1200_SD0_EJECT_INT, mmc_host);
  330. }
  331. ret = 0;
  332. out:
  333. return ret;
  334. }
  335. static void db1200_mmc_set_power(void *mmc_host, int state)
  336. {
  337. if (state) {
  338. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD0PWR);
  339. msleep(400); /* stabilization time */
  340. } else
  341. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD0PWR, 0);
  342. }
  343. static int db1200_mmc_card_readonly(void *mmc_host)
  344. {
  345. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD0WP) ? 1 : 0;
  346. }
  347. static int db1200_mmc_card_inserted(void *mmc_host)
  348. {
  349. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT) ? 1 : 0;
  350. }
  351. static void db1200_mmcled_set(struct led_classdev *led,
  352. enum led_brightness brightness)
  353. {
  354. if (brightness != LED_OFF)
  355. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED0, 0);
  356. else
  357. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED0);
  358. }
  359. static struct led_classdev db1200_mmc_led = {
  360. .brightness_set = db1200_mmcled_set,
  361. };
  362. /* -- */
  363. static irqreturn_t pb1200_mmc1_cd(int irq, void *ptr)
  364. {
  365. disable_irq_nosync(irq);
  366. return IRQ_WAKE_THREAD;
  367. }
  368. static irqreturn_t pb1200_mmc1_cdfn(int irq, void *ptr)
  369. {
  370. mmc_detect_change(ptr, msecs_to_jiffies(200));
  371. msleep(100); /* debounce */
  372. if (irq == PB1200_SD1_INSERT_INT)
  373. enable_irq(PB1200_SD1_EJECT_INT);
  374. else
  375. enable_irq(PB1200_SD1_INSERT_INT);
  376. return IRQ_HANDLED;
  377. }
  378. static int pb1200_mmc1_cd_setup(void *mmc_host, int en)
  379. {
  380. int ret;
  381. if (en) {
  382. ret = request_threaded_irq(PB1200_SD1_INSERT_INT, pb1200_mmc1_cd,
  383. pb1200_mmc1_cdfn, 0, "sd1_insert", mmc_host);
  384. if (ret)
  385. goto out;
  386. ret = request_threaded_irq(PB1200_SD1_EJECT_INT, pb1200_mmc1_cd,
  387. pb1200_mmc1_cdfn, 0, "sd1_eject", mmc_host);
  388. if (ret) {
  389. free_irq(PB1200_SD1_INSERT_INT, mmc_host);
  390. goto out;
  391. }
  392. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT)
  393. enable_irq(PB1200_SD1_EJECT_INT);
  394. else
  395. enable_irq(PB1200_SD1_INSERT_INT);
  396. } else {
  397. free_irq(PB1200_SD1_INSERT_INT, mmc_host);
  398. free_irq(PB1200_SD1_EJECT_INT, mmc_host);
  399. }
  400. ret = 0;
  401. out:
  402. return ret;
  403. }
  404. static void pb1200_mmc1led_set(struct led_classdev *led,
  405. enum led_brightness brightness)
  406. {
  407. if (brightness != LED_OFF)
  408. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED1, 0);
  409. else
  410. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED1);
  411. }
  412. static struct led_classdev pb1200_mmc1_led = {
  413. .brightness_set = pb1200_mmc1led_set,
  414. };
  415. static void pb1200_mmc1_set_power(void *mmc_host, int state)
  416. {
  417. if (state) {
  418. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD1PWR);
  419. msleep(400); /* stabilization time */
  420. } else
  421. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD1PWR, 0);
  422. }
  423. static int pb1200_mmc1_card_readonly(void *mmc_host)
  424. {
  425. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD1WP) ? 1 : 0;
  426. }
  427. static int pb1200_mmc1_card_inserted(void *mmc_host)
  428. {
  429. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT) ? 1 : 0;
  430. }
  431. static struct au1xmmc_platform_data db1200_mmc_platdata[2] = {
  432. [0] = {
  433. .cd_setup = db1200_mmc_cd_setup,
  434. .set_power = db1200_mmc_set_power,
  435. .card_inserted = db1200_mmc_card_inserted,
  436. .card_readonly = db1200_mmc_card_readonly,
  437. .led = &db1200_mmc_led,
  438. },
  439. [1] = {
  440. .cd_setup = pb1200_mmc1_cd_setup,
  441. .set_power = pb1200_mmc1_set_power,
  442. .card_inserted = pb1200_mmc1_card_inserted,
  443. .card_readonly = pb1200_mmc1_card_readonly,
  444. .led = &pb1200_mmc1_led,
  445. },
  446. };
  447. static struct resource au1200_mmc0_resources[] = {
  448. [0] = {
  449. .start = AU1100_SD0_PHYS_ADDR,
  450. .end = AU1100_SD0_PHYS_ADDR + 0xfff,
  451. .flags = IORESOURCE_MEM,
  452. },
  453. [1] = {
  454. .start = AU1200_SD_INT,
  455. .end = AU1200_SD_INT,
  456. .flags = IORESOURCE_IRQ,
  457. },
  458. [2] = {
  459. .start = AU1200_DSCR_CMD0_SDMS_TX0,
  460. .end = AU1200_DSCR_CMD0_SDMS_TX0,
  461. .flags = IORESOURCE_DMA,
  462. },
  463. [3] = {
  464. .start = AU1200_DSCR_CMD0_SDMS_RX0,
  465. .end = AU1200_DSCR_CMD0_SDMS_RX0,
  466. .flags = IORESOURCE_DMA,
  467. }
  468. };
  469. static struct platform_device db1200_mmc0_dev = {
  470. .name = "au1xxx-mmc",
  471. .id = 0,
  472. .dev = {
  473. .dma_mask = &au1200_all_dmamask,
  474. .coherent_dma_mask = DMA_BIT_MASK(32),
  475. .platform_data = &db1200_mmc_platdata[0],
  476. },
  477. .num_resources = ARRAY_SIZE(au1200_mmc0_resources),
  478. .resource = au1200_mmc0_resources,
  479. };
  480. static struct resource au1200_mmc1_res[] = {
  481. [0] = {
  482. .start = AU1100_SD1_PHYS_ADDR,
  483. .end = AU1100_SD1_PHYS_ADDR + 0xfff,
  484. .flags = IORESOURCE_MEM,
  485. },
  486. [1] = {
  487. .start = AU1200_SD_INT,
  488. .end = AU1200_SD_INT,
  489. .flags = IORESOURCE_IRQ,
  490. },
  491. [2] = {
  492. .start = AU1200_DSCR_CMD0_SDMS_TX1,
  493. .end = AU1200_DSCR_CMD0_SDMS_TX1,
  494. .flags = IORESOURCE_DMA,
  495. },
  496. [3] = {
  497. .start = AU1200_DSCR_CMD0_SDMS_RX1,
  498. .end = AU1200_DSCR_CMD0_SDMS_RX1,
  499. .flags = IORESOURCE_DMA,
  500. }
  501. };
  502. static struct platform_device pb1200_mmc1_dev = {
  503. .name = "au1xxx-mmc",
  504. .id = 1,
  505. .dev = {
  506. .dma_mask = &au1200_all_dmamask,
  507. .coherent_dma_mask = DMA_BIT_MASK(32),
  508. .platform_data = &db1200_mmc_platdata[1],
  509. },
  510. .num_resources = ARRAY_SIZE(au1200_mmc1_res),
  511. .resource = au1200_mmc1_res,
  512. };
  513. #endif /* CONFIG_MMC_AU1X */
  514. /**********************************************************************/
  515. static int db1200fb_panel_index(void)
  516. {
  517. return (bcsr_read(BCSR_SWITCHES) >> 8) & 0x0f;
  518. }
  519. static int db1200fb_panel_init(void)
  520. {
  521. /* Apply power */
  522. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  523. BCSR_BOARD_LCDBL);
  524. return 0;
  525. }
  526. static int db1200fb_panel_shutdown(void)
  527. {
  528. /* Remove power */
  529. bcsr_mod(BCSR_BOARD, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  530. BCSR_BOARD_LCDBL, 0);
  531. return 0;
  532. }
  533. static struct au1200fb_platdata db1200fb_pd = {
  534. .panel_index = db1200fb_panel_index,
  535. .panel_init = db1200fb_panel_init,
  536. .panel_shutdown = db1200fb_panel_shutdown,
  537. };
  538. static struct resource au1200_lcd_res[] = {
  539. [0] = {
  540. .start = AU1200_LCD_PHYS_ADDR,
  541. .end = AU1200_LCD_PHYS_ADDR + 0x800 - 1,
  542. .flags = IORESOURCE_MEM,
  543. },
  544. [1] = {
  545. .start = AU1200_LCD_INT,
  546. .end = AU1200_LCD_INT,
  547. .flags = IORESOURCE_IRQ,
  548. }
  549. };
  550. static struct platform_device au1200_lcd_dev = {
  551. .name = "au1200-lcd",
  552. .id = 0,
  553. .dev = {
  554. .dma_mask = &au1200_all_dmamask,
  555. .coherent_dma_mask = DMA_BIT_MASK(32),
  556. .platform_data = &db1200fb_pd,
  557. },
  558. .num_resources = ARRAY_SIZE(au1200_lcd_res),
  559. .resource = au1200_lcd_res,
  560. };
  561. /**********************************************************************/
  562. static struct resource au1200_psc0_res[] = {
  563. [0] = {
  564. .start = AU1550_PSC0_PHYS_ADDR,
  565. .end = AU1550_PSC0_PHYS_ADDR + 0xfff,
  566. .flags = IORESOURCE_MEM,
  567. },
  568. [1] = {
  569. .start = AU1200_PSC0_INT,
  570. .end = AU1200_PSC0_INT,
  571. .flags = IORESOURCE_IRQ,
  572. },
  573. [2] = {
  574. .start = AU1200_DSCR_CMD0_PSC0_TX,
  575. .end = AU1200_DSCR_CMD0_PSC0_TX,
  576. .flags = IORESOURCE_DMA,
  577. },
  578. [3] = {
  579. .start = AU1200_DSCR_CMD0_PSC0_RX,
  580. .end = AU1200_DSCR_CMD0_PSC0_RX,
  581. .flags = IORESOURCE_DMA,
  582. },
  583. };
  584. static struct platform_device db1200_i2c_dev = {
  585. .name = "au1xpsc_smbus",
  586. .id = 0, /* bus number */
  587. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  588. .resource = au1200_psc0_res,
  589. };
  590. static void db1200_spi_cs_en(struct au1550_spi_info *spi, int cs, int pol)
  591. {
  592. if (cs)
  593. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_SPISEL);
  594. else
  595. bcsr_mod(BCSR_RESETS, BCSR_RESETS_SPISEL, 0);
  596. }
  597. static struct au1550_spi_info db1200_spi_platdata = {
  598. .mainclk_hz = 50000000, /* PSC0 clock */
  599. .num_chipselect = 2,
  600. .activate_cs = db1200_spi_cs_en,
  601. };
  602. static struct platform_device db1200_spi_dev = {
  603. .dev = {
  604. .dma_mask = &au1200_all_dmamask,
  605. .coherent_dma_mask = DMA_BIT_MASK(32),
  606. .platform_data = &db1200_spi_platdata,
  607. },
  608. .name = "au1550-spi",
  609. .id = 0, /* bus number */
  610. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  611. .resource = au1200_psc0_res,
  612. };
  613. static struct resource au1200_psc1_res[] = {
  614. [0] = {
  615. .start = AU1550_PSC1_PHYS_ADDR,
  616. .end = AU1550_PSC1_PHYS_ADDR + 0xfff,
  617. .flags = IORESOURCE_MEM,
  618. },
  619. [1] = {
  620. .start = AU1200_PSC1_INT,
  621. .end = AU1200_PSC1_INT,
  622. .flags = IORESOURCE_IRQ,
  623. },
  624. [2] = {
  625. .start = AU1200_DSCR_CMD0_PSC1_TX,
  626. .end = AU1200_DSCR_CMD0_PSC1_TX,
  627. .flags = IORESOURCE_DMA,
  628. },
  629. [3] = {
  630. .start = AU1200_DSCR_CMD0_PSC1_RX,
  631. .end = AU1200_DSCR_CMD0_PSC1_RX,
  632. .flags = IORESOURCE_DMA,
  633. },
  634. };
  635. /* AC97 or I2S device */
  636. static struct platform_device db1200_audio_dev = {
  637. /* name assigned later based on switch setting */
  638. .id = 1, /* PSC ID */
  639. .num_resources = ARRAY_SIZE(au1200_psc1_res),
  640. .resource = au1200_psc1_res,
  641. };
  642. /* DB1200 ASoC card device */
  643. static struct platform_device db1200_sound_dev = {
  644. /* name assigned later based on switch setting */
  645. .id = 1, /* PSC ID */
  646. .dev = {
  647. .dma_mask = &au1200_all_dmamask,
  648. .coherent_dma_mask = DMA_BIT_MASK(32),
  649. },
  650. };
  651. static struct platform_device db1200_stac_dev = {
  652. .name = "ac97-codec",
  653. .id = 1, /* on PSC1 */
  654. };
  655. static struct platform_device db1200_audiodma_dev = {
  656. .name = "au1xpsc-pcm",
  657. .id = 1, /* PSC ID */
  658. };
  659. static struct platform_device *db1200_devs[] __initdata = {
  660. NULL, /* PSC0, selected by S6.8 */
  661. &db1200_ide_dev,
  662. #ifdef CONFIG_MMC_AU1X
  663. &db1200_mmc0_dev,
  664. #endif
  665. &au1200_lcd_dev,
  666. &db1200_eth_dev,
  667. &db1200_nand_dev,
  668. &db1200_audiodma_dev,
  669. &db1200_audio_dev,
  670. &db1200_stac_dev,
  671. &db1200_sound_dev,
  672. };
  673. static struct platform_device *pb1200_devs[] __initdata = {
  674. #ifdef CONFIG_MMC_AU1X
  675. &pb1200_mmc1_dev,
  676. #endif
  677. };
  678. /* Some peripheral base addresses differ on the PB1200 */
  679. static int __init pb1200_res_fixup(void)
  680. {
  681. /* CPLD Revs earlier than 4 cause problems */
  682. if (BCSR_WHOAMI_CPLD(bcsr_read(BCSR_WHOAMI)) <= 3) {
  683. printk(KERN_ERR "WARNING!!!\n");
  684. printk(KERN_ERR "WARNING!!!\n");
  685. printk(KERN_ERR "PB1200 must be at CPLD rev 4. Please have\n");
  686. printk(KERN_ERR "the board updated to latest revisions.\n");
  687. printk(KERN_ERR "This software will not work reliably\n");
  688. printk(KERN_ERR "on anything older than CPLD rev 4.!\n");
  689. printk(KERN_ERR "WARNING!!!\n");
  690. printk(KERN_ERR "WARNING!!!\n");
  691. return 1;
  692. }
  693. db1200_nand_res[0].start = PB1200_NAND_PHYS_ADDR;
  694. db1200_nand_res[0].end = PB1200_NAND_PHYS_ADDR + 0xff;
  695. db1200_ide_res[0].start = PB1200_IDE_PHYS_ADDR;
  696. db1200_ide_res[0].end = PB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1;
  697. db1200_eth_res[0].start = PB1200_ETH_PHYS_ADDR;
  698. db1200_eth_res[0].end = PB1200_ETH_PHYS_ADDR + 0xff;
  699. return 0;
  700. }
  701. int __init db1200_dev_setup(void)
  702. {
  703. unsigned long pfc;
  704. unsigned short sw;
  705. int swapped, bid;
  706. struct clk *c;
  707. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  708. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  709. (bid == BCSR_WHOAMI_PB1200_DDR2)) {
  710. if (pb1200_res_fixup())
  711. return -ENODEV;
  712. }
  713. /* GPIO7 is low-level triggered CPLD cascade */
  714. irq_set_irq_type(AU1200_GPIO7_INT, IRQ_TYPE_LEVEL_LOW);
  715. bcsr_init_irq(DB1200_INT_BEGIN, DB1200_INT_END, AU1200_GPIO7_INT);
  716. /* SMBus/SPI on PSC0, Audio on PSC1 */
  717. pfc = alchemy_rdsys(AU1000_SYS_PINFUNC);
  718. pfc &= ~(SYS_PINFUNC_P0A | SYS_PINFUNC_P0B);
  719. pfc &= ~(SYS_PINFUNC_P1A | SYS_PINFUNC_P1B | SYS_PINFUNC_FS3);
  720. pfc |= SYS_PINFUNC_P1C; /* SPI is configured later */
  721. alchemy_wrsys(pfc, AU1000_SYS_PINFUNC);
  722. /* get 50MHz for I2C driver on PSC0 */
  723. c = clk_get(NULL, "psc0_intclk");
  724. if (!IS_ERR(c)) {
  725. pfc = clk_round_rate(c, 50000000);
  726. if ((pfc < 1) || (abs(50000000 - pfc) > 2500000))
  727. pr_warn("DB1200: can't get I2C close to 50MHz\n");
  728. else
  729. clk_set_rate(c, pfc);
  730. clk_prepare_enable(c);
  731. clk_put(c);
  732. }
  733. /* insert/eject pairs: one of both is always screaming. To avoid
  734. * issues they must not be automatically enabled when initially
  735. * requested.
  736. */
  737. irq_set_status_flags(DB1200_SD0_INSERT_INT, IRQ_NOAUTOEN);
  738. irq_set_status_flags(DB1200_SD0_EJECT_INT, IRQ_NOAUTOEN);
  739. irq_set_status_flags(DB1200_PC0_INSERT_INT, IRQ_NOAUTOEN);
  740. irq_set_status_flags(DB1200_PC0_EJECT_INT, IRQ_NOAUTOEN);
  741. irq_set_status_flags(DB1200_PC1_INSERT_INT, IRQ_NOAUTOEN);
  742. irq_set_status_flags(DB1200_PC1_EJECT_INT, IRQ_NOAUTOEN);
  743. i2c_register_board_info(0, db1200_i2c_devs,
  744. ARRAY_SIZE(db1200_i2c_devs));
  745. spi_register_board_info(db1200_spi_devs,
  746. ARRAY_SIZE(db1200_i2c_devs));
  747. /* SWITCHES: S6.8 I2C/SPI selector (OFF=I2C ON=SPI)
  748. * S6.7 AC97/I2S selector (OFF=AC97 ON=I2S)
  749. * or S12 on the PB1200.
  750. */
  751. /* NOTE: GPIO215 controls OTG VBUS supply. In SPI mode however
  752. * this pin is claimed by PSC0 (unused though, but pinmux doesn't
  753. * allow to free it without crippling the SPI interface).
  754. * As a result, in SPI mode, OTG simply won't work (PSC0 uses
  755. * it as an input pin which is pulled high on the boards).
  756. */
  757. pfc = alchemy_rdsys(AU1000_SYS_PINFUNC) & ~SYS_PINFUNC_P0A;
  758. /* switch off OTG VBUS supply */
  759. gpio_request(215, "otg-vbus");
  760. gpio_direction_output(215, 1);
  761. printk(KERN_INFO "%s device configuration:\n", get_system_type());
  762. sw = bcsr_read(BCSR_SWITCHES);
  763. if (sw & BCSR_SWITCHES_DIP_8) {
  764. db1200_devs[0] = &db1200_i2c_dev;
  765. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC0MUX, 0);
  766. pfc |= (2 << 17); /* GPIO2 block owns GPIO215 */
  767. printk(KERN_INFO " S6.8 OFF: PSC0 mode I2C\n");
  768. printk(KERN_INFO " OTG port VBUS supply available!\n");
  769. } else {
  770. db1200_devs[0] = &db1200_spi_dev;
  771. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC0MUX);
  772. pfc |= (1 << 17); /* PSC0 owns GPIO215 */
  773. printk(KERN_INFO " S6.8 ON : PSC0 mode SPI\n");
  774. printk(KERN_INFO " OTG port VBUS supply disabled\n");
  775. }
  776. alchemy_wrsys(pfc, AU1000_SYS_PINFUNC);
  777. /* Audio: DIP7 selects I2S(0)/AC97(1), but need I2C for I2S!
  778. * so: DIP7=1 || DIP8=0 => AC97, DIP7=0 && DIP8=1 => I2S
  779. */
  780. sw &= BCSR_SWITCHES_DIP_8 | BCSR_SWITCHES_DIP_7;
  781. if (sw == BCSR_SWITCHES_DIP_8) {
  782. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC1MUX);
  783. db1200_audio_dev.name = "au1xpsc_i2s";
  784. db1200_sound_dev.name = "db1200-i2s";
  785. printk(KERN_INFO " S6.7 ON : PSC1 mode I2S\n");
  786. } else {
  787. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC1MUX, 0);
  788. db1200_audio_dev.name = "au1xpsc_ac97";
  789. db1200_sound_dev.name = "db1200-ac97";
  790. printk(KERN_INFO " S6.7 OFF: PSC1 mode AC97\n");
  791. }
  792. /* Audio PSC clock is supplied externally. (FIXME: platdata!!) */
  793. __raw_writel(PSC_SEL_CLK_SERCLK,
  794. (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR) + PSC_SEL_OFFSET);
  795. wmb();
  796. db1x_register_pcmcia_socket(
  797. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  798. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  799. AU1000_PCMCIA_MEM_PHYS_ADDR,
  800. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  801. AU1000_PCMCIA_IO_PHYS_ADDR,
  802. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  803. DB1200_PC0_INT, DB1200_PC0_INSERT_INT,
  804. /*DB1200_PC0_STSCHG_INT*/0, DB1200_PC0_EJECT_INT, 0);
  805. db1x_register_pcmcia_socket(
  806. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
  807. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
  808. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
  809. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
  810. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
  811. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
  812. DB1200_PC1_INT, DB1200_PC1_INSERT_INT,
  813. /*DB1200_PC1_STSCHG_INT*/0, DB1200_PC1_EJECT_INT, 1);
  814. swapped = bcsr_read(BCSR_STATUS) & BCSR_STATUS_DB1200_SWAPBOOT;
  815. db1x_register_norflash(64 << 20, 2, swapped);
  816. platform_add_devices(db1200_devs, ARRAY_SIZE(db1200_devs));
  817. /* PB1200 is a DB1200 with a 2nd MMC and Camera connector */
  818. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  819. (bid == BCSR_WHOAMI_PB1200_DDR2))
  820. platform_add_devices(pb1200_devs, ARRAY_SIZE(pb1200_devs));
  821. return 0;
  822. }