cpu-probe.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Processor capabilities determination functions.
  4. *
  5. * Copyright (C) 2020-2022 Loongson Technology Corporation Limited
  6. */
  7. #include <linux/init.h>
  8. #include <linux/kernel.h>
  9. #include <linux/ptrace.h>
  10. #include <linux/smp.h>
  11. #include <linux/stddef.h>
  12. #include <linux/export.h>
  13. #include <linux/printk.h>
  14. #include <linux/uaccess.h>
  15. #include <asm/cpu-features.h>
  16. #include <asm/elf.h>
  17. #include <asm/fpu.h>
  18. #include <asm/loongarch.h>
  19. #include <asm/pgtable-bits.h>
  20. #include <asm/setup.h>
  21. /* Hardware capabilities */
  22. unsigned int elf_hwcap __read_mostly;
  23. EXPORT_SYMBOL_GPL(elf_hwcap);
  24. /*
  25. * Determine the FCSR mask for FPU hardware.
  26. */
  27. static inline void cpu_set_fpu_fcsr_mask(struct cpuinfo_loongarch *c)
  28. {
  29. unsigned long sr, mask, fcsr, fcsr0, fcsr1;
  30. fcsr = c->fpu_csr0;
  31. mask = FPU_CSR_ALL_X | FPU_CSR_ALL_E | FPU_CSR_ALL_S | FPU_CSR_RM;
  32. sr = read_csr_euen();
  33. enable_fpu();
  34. fcsr0 = fcsr & mask;
  35. write_fcsr(LOONGARCH_FCSR0, fcsr0);
  36. fcsr0 = read_fcsr(LOONGARCH_FCSR0);
  37. fcsr1 = fcsr | ~mask;
  38. write_fcsr(LOONGARCH_FCSR0, fcsr1);
  39. fcsr1 = read_fcsr(LOONGARCH_FCSR0);
  40. write_fcsr(LOONGARCH_FCSR0, fcsr);
  41. write_csr_euen(sr);
  42. c->fpu_mask = ~(fcsr0 ^ fcsr1) & ~mask;
  43. }
  44. static inline void set_elf_platform(int cpu, const char *plat)
  45. {
  46. if (cpu == 0)
  47. __elf_platform = plat;
  48. }
  49. /* MAP BASE */
  50. unsigned long vm_map_base;
  51. EXPORT_SYMBOL(vm_map_base);
  52. static void cpu_probe_addrbits(struct cpuinfo_loongarch *c)
  53. {
  54. #ifdef __NEED_ADDRBITS_PROBE
  55. c->pabits = (read_cpucfg(LOONGARCH_CPUCFG1) & CPUCFG1_PABITS) >> 4;
  56. c->vabits = (read_cpucfg(LOONGARCH_CPUCFG1) & CPUCFG1_VABITS) >> 12;
  57. vm_map_base = 0UL - (1UL << c->vabits);
  58. #endif
  59. }
  60. static void set_isa(struct cpuinfo_loongarch *c, unsigned int isa)
  61. {
  62. switch (isa) {
  63. case LOONGARCH_CPU_ISA_LA64:
  64. c->isa_level |= LOONGARCH_CPU_ISA_LA64;
  65. fallthrough;
  66. case LOONGARCH_CPU_ISA_LA32S:
  67. c->isa_level |= LOONGARCH_CPU_ISA_LA32S;
  68. fallthrough;
  69. case LOONGARCH_CPU_ISA_LA32R:
  70. c->isa_level |= LOONGARCH_CPU_ISA_LA32R;
  71. break;
  72. }
  73. }
  74. static void cpu_probe_common(struct cpuinfo_loongarch *c)
  75. {
  76. unsigned int config;
  77. unsigned long asid_mask;
  78. c->options = LOONGARCH_CPU_CPUCFG | LOONGARCH_CPU_CSR |
  79. LOONGARCH_CPU_TLB | LOONGARCH_CPU_VINT | LOONGARCH_CPU_WATCH;
  80. elf_hwcap = HWCAP_LOONGARCH_CPUCFG;
  81. config = read_cpucfg(LOONGARCH_CPUCFG1);
  82. if (config & CPUCFG1_UAL) {
  83. c->options |= LOONGARCH_CPU_UAL;
  84. elf_hwcap |= HWCAP_LOONGARCH_UAL;
  85. }
  86. if (config & CPUCFG1_CRC32) {
  87. c->options |= LOONGARCH_CPU_CRC32;
  88. elf_hwcap |= HWCAP_LOONGARCH_CRC32;
  89. }
  90. config = read_cpucfg(LOONGARCH_CPUCFG2);
  91. if (config & CPUCFG2_LAM) {
  92. c->options |= LOONGARCH_CPU_LAM;
  93. elf_hwcap |= HWCAP_LOONGARCH_LAM;
  94. }
  95. if (config & CPUCFG2_FP) {
  96. c->options |= LOONGARCH_CPU_FPU;
  97. elf_hwcap |= HWCAP_LOONGARCH_FPU;
  98. }
  99. if (config & CPUCFG2_COMPLEX) {
  100. c->options |= LOONGARCH_CPU_COMPLEX;
  101. elf_hwcap |= HWCAP_LOONGARCH_COMPLEX;
  102. }
  103. if (config & CPUCFG2_CRYPTO) {
  104. c->options |= LOONGARCH_CPU_CRYPTO;
  105. elf_hwcap |= HWCAP_LOONGARCH_CRYPTO;
  106. }
  107. if (config & CPUCFG2_LVZP) {
  108. c->options |= LOONGARCH_CPU_LVZ;
  109. elf_hwcap |= HWCAP_LOONGARCH_LVZ;
  110. }
  111. config = read_cpucfg(LOONGARCH_CPUCFG6);
  112. if (config & CPUCFG6_PMP)
  113. c->options |= LOONGARCH_CPU_PMP;
  114. config = iocsr_read32(LOONGARCH_IOCSR_FEATURES);
  115. if (config & IOCSRF_CSRIPI)
  116. c->options |= LOONGARCH_CPU_CSRIPI;
  117. if (config & IOCSRF_EXTIOI)
  118. c->options |= LOONGARCH_CPU_EXTIOI;
  119. if (config & IOCSRF_FREQSCALE)
  120. c->options |= LOONGARCH_CPU_SCALEFREQ;
  121. if (config & IOCSRF_FLATMODE)
  122. c->options |= LOONGARCH_CPU_FLATMODE;
  123. if (config & IOCSRF_EIODECODE)
  124. c->options |= LOONGARCH_CPU_EIODECODE;
  125. if (config & IOCSRF_VM)
  126. c->options |= LOONGARCH_CPU_HYPERVISOR;
  127. config = csr_read32(LOONGARCH_CSR_ASID);
  128. config = (config & CSR_ASID_BIT) >> CSR_ASID_BIT_SHIFT;
  129. asid_mask = GENMASK(config - 1, 0);
  130. set_cpu_asid_mask(c, asid_mask);
  131. config = read_csr_prcfg1();
  132. c->ksave_mask = GENMASK((config & CSR_CONF1_KSNUM) - 1, 0);
  133. c->ksave_mask &= ~(EXC_KSAVE_MASK | PERCPU_KSAVE_MASK | KVM_KSAVE_MASK);
  134. config = read_csr_prcfg3();
  135. switch (config & CSR_CONF3_TLBTYPE) {
  136. case 0:
  137. c->tlbsizemtlb = 0;
  138. c->tlbsizestlbsets = 0;
  139. c->tlbsizestlbways = 0;
  140. c->tlbsize = 0;
  141. break;
  142. case 1:
  143. c->tlbsizemtlb = ((config & CSR_CONF3_MTLBSIZE) >> CSR_CONF3_MTLBSIZE_SHIFT) + 1;
  144. c->tlbsizestlbsets = 0;
  145. c->tlbsizestlbways = 0;
  146. c->tlbsize = c->tlbsizemtlb + c->tlbsizestlbsets * c->tlbsizestlbways;
  147. break;
  148. case 2:
  149. c->tlbsizemtlb = ((config & CSR_CONF3_MTLBSIZE) >> CSR_CONF3_MTLBSIZE_SHIFT) + 1;
  150. c->tlbsizestlbsets = 1 << ((config & CSR_CONF3_STLBIDX) >> CSR_CONF3_STLBIDX_SHIFT);
  151. c->tlbsizestlbways = ((config & CSR_CONF3_STLBWAYS) >> CSR_CONF3_STLBWAYS_SHIFT) + 1;
  152. c->tlbsize = c->tlbsizemtlb + c->tlbsizestlbsets * c->tlbsizestlbways;
  153. break;
  154. default:
  155. pr_warn("Warning: unknown TLB type\n");
  156. }
  157. }
  158. #define MAX_NAME_LEN 32
  159. #define VENDOR_OFFSET 0
  160. #define CPUNAME_OFFSET 9
  161. static char cpu_full_name[MAX_NAME_LEN] = " - ";
  162. static inline void cpu_probe_loongson(struct cpuinfo_loongarch *c, unsigned int cpu)
  163. {
  164. uint64_t *vendor = (void *)(&cpu_full_name[VENDOR_OFFSET]);
  165. uint64_t *cpuname = (void *)(&cpu_full_name[CPUNAME_OFFSET]);
  166. if (!__cpu_full_name[cpu])
  167. __cpu_full_name[cpu] = cpu_full_name;
  168. *vendor = iocsr_read64(LOONGARCH_IOCSR_VENDOR);
  169. *cpuname = iocsr_read64(LOONGARCH_IOCSR_CPUNAME);
  170. switch (c->processor_id & PRID_SERIES_MASK) {
  171. case PRID_SERIES_LA132:
  172. c->cputype = CPU_LOONGSON32;
  173. set_isa(c, LOONGARCH_CPU_ISA_LA32S);
  174. __cpu_family[cpu] = "Loongson-32bit";
  175. pr_info("32-bit Loongson Processor probed (LA132 Core)\n");
  176. break;
  177. case PRID_SERIES_LA264:
  178. c->cputype = CPU_LOONGSON64;
  179. set_isa(c, LOONGARCH_CPU_ISA_LA64);
  180. __cpu_family[cpu] = "Loongson-64bit";
  181. pr_info("64-bit Loongson Processor probed (LA264 Core)\n");
  182. break;
  183. case PRID_SERIES_LA364:
  184. c->cputype = CPU_LOONGSON64;
  185. set_isa(c, LOONGARCH_CPU_ISA_LA64);
  186. __cpu_family[cpu] = "Loongson-64bit";
  187. pr_info("64-bit Loongson Processor probed (LA364 Core)\n");
  188. break;
  189. case PRID_SERIES_LA464:
  190. c->cputype = CPU_LOONGSON64;
  191. set_isa(c, LOONGARCH_CPU_ISA_LA64);
  192. __cpu_family[cpu] = "Loongson-64bit";
  193. pr_info("64-bit Loongson Processor probed (LA464 Core)\n");
  194. break;
  195. case PRID_SERIES_LA664:
  196. c->cputype = CPU_LOONGSON64;
  197. set_isa(c, LOONGARCH_CPU_ISA_LA64);
  198. __cpu_family[cpu] = "Loongson-64bit";
  199. pr_info("64-bit Loongson Processor probed (LA664 Core)\n");
  200. break;
  201. default: /* Default to 64 bit */
  202. c->cputype = CPU_LOONGSON64;
  203. set_isa(c, LOONGARCH_CPU_ISA_LA64);
  204. __cpu_family[cpu] = "Loongson-64bit";
  205. pr_info("64-bit Loongson Processor probed (Unknown Core)\n");
  206. }
  207. }
  208. #ifdef CONFIG_64BIT
  209. /* For use by uaccess.h */
  210. u64 __ua_limit;
  211. EXPORT_SYMBOL(__ua_limit);
  212. #endif
  213. const char *__cpu_family[NR_CPUS];
  214. const char *__cpu_full_name[NR_CPUS];
  215. const char *__elf_platform;
  216. static void cpu_report(void)
  217. {
  218. struct cpuinfo_loongarch *c = &current_cpu_data;
  219. pr_info("CPU%d revision is: %08x (%s)\n",
  220. smp_processor_id(), c->processor_id, cpu_family_string());
  221. if (c->options & LOONGARCH_CPU_FPU)
  222. pr_info("FPU%d revision is: %08x\n", smp_processor_id(), c->fpu_vers);
  223. }
  224. void cpu_probe(void)
  225. {
  226. unsigned int cpu = smp_processor_id();
  227. struct cpuinfo_loongarch *c = &current_cpu_data;
  228. /*
  229. * Set a default ELF platform, cpu probe may later
  230. * overwrite it with a more precise value
  231. */
  232. set_elf_platform(cpu, "loongarch");
  233. c->cputype = CPU_UNKNOWN;
  234. c->processor_id = read_cpucfg(LOONGARCH_CPUCFG0);
  235. c->fpu_vers = (read_cpucfg(LOONGARCH_CPUCFG2) & CPUCFG2_FPVERS) >> 3;
  236. c->fpu_csr0 = FPU_CSR_RN;
  237. c->fpu_mask = FPU_CSR_RSVD;
  238. cpu_probe_common(c);
  239. per_cpu_trap_init(cpu);
  240. switch (c->processor_id & PRID_COMP_MASK) {
  241. case PRID_COMP_LOONGSON:
  242. cpu_probe_loongson(c, cpu);
  243. break;
  244. }
  245. BUG_ON(!__cpu_family[cpu]);
  246. BUG_ON(c->cputype == CPU_UNKNOWN);
  247. cpu_probe_addrbits(c);
  248. #ifdef CONFIG_64BIT
  249. if (cpu == 0)
  250. __ua_limit = ~((1ull << cpu_vabits) - 1);
  251. #endif
  252. cpu_report();
  253. }