loongarch.h 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) 2020-2022 Loongson Technology Corporation Limited
  4. */
  5. #ifndef _ASM_LOONGARCH_H
  6. #define _ASM_LOONGARCH_H
  7. #include <linux/bits.h>
  8. #include <linux/linkage.h>
  9. #include <linux/types.h>
  10. #ifndef __ASSEMBLY__
  11. #include <larchintrin.h>
  12. /*
  13. * parse_r var, r - Helper assembler macro for parsing register names.
  14. *
  15. * This converts the register name in $n form provided in \r to the
  16. * corresponding register number, which is assigned to the variable \var. It is
  17. * needed to allow explicit encoding of instructions in inline assembly where
  18. * registers are chosen by the compiler in $n form, allowing us to avoid using
  19. * fixed register numbers.
  20. *
  21. * It also allows newer instructions (not implemented by the assembler) to be
  22. * transparently implemented using assembler macros, instead of needing separate
  23. * cases depending on toolchain support.
  24. *
  25. * Simple usage example:
  26. * __asm__ __volatile__("parse_r addr, %0\n\t"
  27. * "#invtlb op, 0, %0\n\t"
  28. * ".word ((0x6498000) | (addr << 10) | (0 << 5) | op)"
  29. * : "=r" (status);
  30. */
  31. /* Match an individual register number and assign to \var */
  32. #define _IFC_REG(n) \
  33. ".ifc \\r, $r" #n "\n\t" \
  34. "\\var = " #n "\n\t" \
  35. ".endif\n\t"
  36. __asm__(".macro parse_r var r\n\t"
  37. "\\var = -1\n\t"
  38. _IFC_REG(0) _IFC_REG(1) _IFC_REG(2) _IFC_REG(3)
  39. _IFC_REG(4) _IFC_REG(5) _IFC_REG(6) _IFC_REG(7)
  40. _IFC_REG(8) _IFC_REG(9) _IFC_REG(10) _IFC_REG(11)
  41. _IFC_REG(12) _IFC_REG(13) _IFC_REG(14) _IFC_REG(15)
  42. _IFC_REG(16) _IFC_REG(17) _IFC_REG(18) _IFC_REG(19)
  43. _IFC_REG(20) _IFC_REG(21) _IFC_REG(22) _IFC_REG(23)
  44. _IFC_REG(24) _IFC_REG(25) _IFC_REG(26) _IFC_REG(27)
  45. _IFC_REG(28) _IFC_REG(29) _IFC_REG(30) _IFC_REG(31)
  46. ".iflt \\var\n\t"
  47. ".error \"Unable to parse register name \\r\"\n\t"
  48. ".endif\n\t"
  49. ".endm");
  50. #undef _IFC_REG
  51. /* CPUCFG */
  52. static inline u32 read_cpucfg(u32 reg)
  53. {
  54. return __cpucfg(reg);
  55. }
  56. #endif /* !__ASSEMBLY__ */
  57. #ifdef __ASSEMBLY__
  58. /* LoongArch Registers */
  59. #define REG_ZERO 0x0
  60. #define REG_RA 0x1
  61. #define REG_TP 0x2
  62. #define REG_SP 0x3
  63. #define REG_A0 0x4 /* Reused as V0 for return value */
  64. #define REG_A1 0x5 /* Reused as V1 for return value */
  65. #define REG_A2 0x6
  66. #define REG_A3 0x7
  67. #define REG_A4 0x8
  68. #define REG_A5 0x9
  69. #define REG_A6 0xa
  70. #define REG_A7 0xb
  71. #define REG_T0 0xc
  72. #define REG_T1 0xd
  73. #define REG_T2 0xe
  74. #define REG_T3 0xf
  75. #define REG_T4 0x10
  76. #define REG_T5 0x11
  77. #define REG_T6 0x12
  78. #define REG_T7 0x13
  79. #define REG_T8 0x14
  80. #define REG_U0 0x15 /* Kernel uses it as percpu base */
  81. #define REG_FP 0x16
  82. #define REG_S0 0x17
  83. #define REG_S1 0x18
  84. #define REG_S2 0x19
  85. #define REG_S3 0x1a
  86. #define REG_S4 0x1b
  87. #define REG_S5 0x1c
  88. #define REG_S6 0x1d
  89. #define REG_S7 0x1e
  90. #define REG_S8 0x1f
  91. #endif /* __ASSEMBLY__ */
  92. /* Bit fields for CPUCFG registers */
  93. #define LOONGARCH_CPUCFG0 0x0
  94. #define CPUCFG0_PRID GENMASK(31, 0)
  95. #define LOONGARCH_CPUCFG1 0x1
  96. #define CPUCFG1_ISGR32 BIT(0)
  97. #define CPUCFG1_ISGR64 BIT(1)
  98. #define CPUCFG1_PAGING BIT(2)
  99. #define CPUCFG1_IOCSR BIT(3)
  100. #define CPUCFG1_PABITS GENMASK(11, 4)
  101. #define CPUCFG1_VABITS GENMASK(19, 12)
  102. #define CPUCFG1_UAL BIT(20)
  103. #define CPUCFG1_RI BIT(21)
  104. #define CPUCFG1_EP BIT(22)
  105. #define CPUCFG1_RPLV BIT(23)
  106. #define CPUCFG1_HUGEPG BIT(24)
  107. #define CPUCFG1_CRC32 BIT(25)
  108. #define CPUCFG1_MSGINT BIT(26)
  109. #define LOONGARCH_CPUCFG2 0x2
  110. #define CPUCFG2_FP BIT(0)
  111. #define CPUCFG2_FPSP BIT(1)
  112. #define CPUCFG2_FPDP BIT(2)
  113. #define CPUCFG2_FPVERS GENMASK(5, 3)
  114. #define CPUCFG2_LSX BIT(6)
  115. #define CPUCFG2_LASX BIT(7)
  116. #define CPUCFG2_COMPLEX BIT(8)
  117. #define CPUCFG2_CRYPTO BIT(9)
  118. #define CPUCFG2_LVZP BIT(10)
  119. #define CPUCFG2_LVZVER GENMASK(13, 11)
  120. #define CPUCFG2_LLFTP BIT(14)
  121. #define CPUCFG2_LLFTPREV GENMASK(17, 15)
  122. #define CPUCFG2_X86BT BIT(18)
  123. #define CPUCFG2_ARMBT BIT(19)
  124. #define CPUCFG2_MIPSBT BIT(20)
  125. #define CPUCFG2_LSPW BIT(21)
  126. #define CPUCFG2_LAM BIT(22)
  127. #define LOONGARCH_CPUCFG3 0x3
  128. #define CPUCFG3_CCDMA BIT(0)
  129. #define CPUCFG3_SFB BIT(1)
  130. #define CPUCFG3_UCACC BIT(2)
  131. #define CPUCFG3_LLEXC BIT(3)
  132. #define CPUCFG3_SCDLY BIT(4)
  133. #define CPUCFG3_LLDBAR BIT(5)
  134. #define CPUCFG3_ITLBT BIT(6)
  135. #define CPUCFG3_ICACHET BIT(7)
  136. #define CPUCFG3_SPW_LVL GENMASK(10, 8)
  137. #define CPUCFG3_SPW_HG_HF BIT(11)
  138. #define CPUCFG3_RVA BIT(12)
  139. #define CPUCFG3_RVAMAX GENMASK(16, 13)
  140. #define LOONGARCH_CPUCFG4 0x4
  141. #define CPUCFG4_CCFREQ GENMASK(31, 0)
  142. #define LOONGARCH_CPUCFG5 0x5
  143. #define CPUCFG5_CCMUL GENMASK(15, 0)
  144. #define CPUCFG5_CCDIV GENMASK(31, 16)
  145. #define LOONGARCH_CPUCFG6 0x6
  146. #define CPUCFG6_PMP BIT(0)
  147. #define CPUCFG6_PAMVER GENMASK(3, 1)
  148. #define CPUCFG6_PMNUM GENMASK(7, 4)
  149. #define CPUCFG6_PMBITS GENMASK(13, 8)
  150. #define CPUCFG6_UPM BIT(14)
  151. #define LOONGARCH_CPUCFG16 0x10
  152. #define CPUCFG16_L1_IUPRE BIT(0)
  153. #define CPUCFG16_L1_IUUNIFY BIT(1)
  154. #define CPUCFG16_L1_DPRE BIT(2)
  155. #define CPUCFG16_L2_IUPRE BIT(3)
  156. #define CPUCFG16_L2_IUUNIFY BIT(4)
  157. #define CPUCFG16_L2_IUPRIV BIT(5)
  158. #define CPUCFG16_L2_IUINCL BIT(6)
  159. #define CPUCFG16_L2_DPRE BIT(7)
  160. #define CPUCFG16_L2_DPRIV BIT(8)
  161. #define CPUCFG16_L2_DINCL BIT(9)
  162. #define CPUCFG16_L3_IUPRE BIT(10)
  163. #define CPUCFG16_L3_IUUNIFY BIT(11)
  164. #define CPUCFG16_L3_IUPRIV BIT(12)
  165. #define CPUCFG16_L3_IUINCL BIT(13)
  166. #define CPUCFG16_L3_DPRE BIT(14)
  167. #define CPUCFG16_L3_DPRIV BIT(15)
  168. #define CPUCFG16_L3_DINCL BIT(16)
  169. #define LOONGARCH_CPUCFG17 0x11
  170. #define LOONGARCH_CPUCFG18 0x12
  171. #define LOONGARCH_CPUCFG19 0x13
  172. #define LOONGARCH_CPUCFG20 0x14
  173. #define CPUCFG_CACHE_WAYS_M GENMASK(15, 0)
  174. #define CPUCFG_CACHE_SETS_M GENMASK(23, 16)
  175. #define CPUCFG_CACHE_LSIZE_M GENMASK(30, 24)
  176. #define CPUCFG_CACHE_WAYS 0
  177. #define CPUCFG_CACHE_SETS 16
  178. #define CPUCFG_CACHE_LSIZE 24
  179. #define LOONGARCH_CPUCFG48 0x30
  180. #define CPUCFG48_MCSR_LCK BIT(0)
  181. #define CPUCFG48_NAP_EN BIT(1)
  182. #define CPUCFG48_VFPU_CG BIT(2)
  183. #define CPUCFG48_RAM_CG BIT(3)
  184. #ifndef __ASSEMBLY__
  185. /* CSR */
  186. static __always_inline u32 csr_read32(u32 reg)
  187. {
  188. return __csrrd_w(reg);
  189. }
  190. static __always_inline u64 csr_read64(u32 reg)
  191. {
  192. return __csrrd_d(reg);
  193. }
  194. static __always_inline void csr_write32(u32 val, u32 reg)
  195. {
  196. __csrwr_w(val, reg);
  197. }
  198. static __always_inline void csr_write64(u64 val, u32 reg)
  199. {
  200. __csrwr_d(val, reg);
  201. }
  202. static __always_inline u32 csr_xchg32(u32 val, u32 mask, u32 reg)
  203. {
  204. return __csrxchg_w(val, mask, reg);
  205. }
  206. static __always_inline u64 csr_xchg64(u64 val, u64 mask, u32 reg)
  207. {
  208. return __csrxchg_d(val, mask, reg);
  209. }
  210. /* IOCSR */
  211. static __always_inline u32 iocsr_read32(u32 reg)
  212. {
  213. return __iocsrrd_w(reg);
  214. }
  215. static __always_inline u64 iocsr_read64(u32 reg)
  216. {
  217. return __iocsrrd_d(reg);
  218. }
  219. static __always_inline void iocsr_write32(u32 val, u32 reg)
  220. {
  221. __iocsrwr_w(val, reg);
  222. }
  223. static __always_inline void iocsr_write64(u64 val, u32 reg)
  224. {
  225. __iocsrwr_d(val, reg);
  226. }
  227. #endif /* !__ASSEMBLY__ */
  228. /* CSR register number */
  229. /* Basic CSR registers */
  230. #define LOONGARCH_CSR_CRMD 0x0 /* Current mode info */
  231. #define CSR_CRMD_WE_SHIFT 9
  232. #define CSR_CRMD_WE (_ULCAST_(0x1) << CSR_CRMD_WE_SHIFT)
  233. #define CSR_CRMD_DACM_SHIFT 7
  234. #define CSR_CRMD_DACM_WIDTH 2
  235. #define CSR_CRMD_DACM (_ULCAST_(0x3) << CSR_CRMD_DACM_SHIFT)
  236. #define CSR_CRMD_DACF_SHIFT 5
  237. #define CSR_CRMD_DACF_WIDTH 2
  238. #define CSR_CRMD_DACF (_ULCAST_(0x3) << CSR_CRMD_DACF_SHIFT)
  239. #define CSR_CRMD_PG_SHIFT 4
  240. #define CSR_CRMD_PG (_ULCAST_(0x1) << CSR_CRMD_PG_SHIFT)
  241. #define CSR_CRMD_DA_SHIFT 3
  242. #define CSR_CRMD_DA (_ULCAST_(0x1) << CSR_CRMD_DA_SHIFT)
  243. #define CSR_CRMD_IE_SHIFT 2
  244. #define CSR_CRMD_IE (_ULCAST_(0x1) << CSR_CRMD_IE_SHIFT)
  245. #define CSR_CRMD_PLV_SHIFT 0
  246. #define CSR_CRMD_PLV_WIDTH 2
  247. #define CSR_CRMD_PLV (_ULCAST_(0x3) << CSR_CRMD_PLV_SHIFT)
  248. #define PLV_KERN 0
  249. #define PLV_USER 3
  250. #define PLV_MASK 0x3
  251. #define LOONGARCH_CSR_PRMD 0x1 /* Prev-exception mode info */
  252. #define CSR_PRMD_PWE_SHIFT 3
  253. #define CSR_PRMD_PWE (_ULCAST_(0x1) << CSR_PRMD_PWE_SHIFT)
  254. #define CSR_PRMD_PIE_SHIFT 2
  255. #define CSR_PRMD_PIE (_ULCAST_(0x1) << CSR_PRMD_PIE_SHIFT)
  256. #define CSR_PRMD_PPLV_SHIFT 0
  257. #define CSR_PRMD_PPLV_WIDTH 2
  258. #define CSR_PRMD_PPLV (_ULCAST_(0x3) << CSR_PRMD_PPLV_SHIFT)
  259. #define LOONGARCH_CSR_EUEN 0x2 /* Extended unit enable */
  260. #define CSR_EUEN_LBTEN_SHIFT 3
  261. #define CSR_EUEN_LBTEN (_ULCAST_(0x1) << CSR_EUEN_LBTEN_SHIFT)
  262. #define CSR_EUEN_LASXEN_SHIFT 2
  263. #define CSR_EUEN_LASXEN (_ULCAST_(0x1) << CSR_EUEN_LASXEN_SHIFT)
  264. #define CSR_EUEN_LSXEN_SHIFT 1
  265. #define CSR_EUEN_LSXEN (_ULCAST_(0x1) << CSR_EUEN_LSXEN_SHIFT)
  266. #define CSR_EUEN_FPEN_SHIFT 0
  267. #define CSR_EUEN_FPEN (_ULCAST_(0x1) << CSR_EUEN_FPEN_SHIFT)
  268. #define LOONGARCH_CSR_MISC 0x3 /* Misc config */
  269. #define LOONGARCH_CSR_ECFG 0x4 /* Exception config */
  270. #define CSR_ECFG_VS_SHIFT 16
  271. #define CSR_ECFG_VS_WIDTH 3
  272. #define CSR_ECFG_VS (_ULCAST_(0x7) << CSR_ECFG_VS_SHIFT)
  273. #define CSR_ECFG_IM_SHIFT 0
  274. #define CSR_ECFG_IM_WIDTH 13
  275. #define CSR_ECFG_IM (_ULCAST_(0x1fff) << CSR_ECFG_IM_SHIFT)
  276. #define LOONGARCH_CSR_ESTAT 0x5 /* Exception status */
  277. #define CSR_ESTAT_ESUBCODE_SHIFT 22
  278. #define CSR_ESTAT_ESUBCODE_WIDTH 9
  279. #define CSR_ESTAT_ESUBCODE (_ULCAST_(0x1ff) << CSR_ESTAT_ESUBCODE_SHIFT)
  280. #define CSR_ESTAT_EXC_SHIFT 16
  281. #define CSR_ESTAT_EXC_WIDTH 6
  282. #define CSR_ESTAT_EXC (_ULCAST_(0x3f) << CSR_ESTAT_EXC_SHIFT)
  283. #define CSR_ESTAT_IS_SHIFT 0
  284. #define CSR_ESTAT_IS_WIDTH 15
  285. #define CSR_ESTAT_IS (_ULCAST_(0x7fff) << CSR_ESTAT_IS_SHIFT)
  286. #define LOONGARCH_CSR_ERA 0x6 /* ERA */
  287. #define LOONGARCH_CSR_BADV 0x7 /* Bad virtual address */
  288. #define LOONGARCH_CSR_BADI 0x8 /* Bad instruction */
  289. #define LOONGARCH_CSR_EENTRY 0xc /* Exception entry */
  290. /* TLB related CSR registers */
  291. #define LOONGARCH_CSR_TLBIDX 0x10 /* TLB Index, EHINV, PageSize, NP */
  292. #define CSR_TLBIDX_EHINV_SHIFT 31
  293. #define CSR_TLBIDX_EHINV (_ULCAST_(1) << CSR_TLBIDX_EHINV_SHIFT)
  294. #define CSR_TLBIDX_PS_SHIFT 24
  295. #define CSR_TLBIDX_PS_WIDTH 6
  296. #define CSR_TLBIDX_PS (_ULCAST_(0x3f) << CSR_TLBIDX_PS_SHIFT)
  297. #define CSR_TLBIDX_IDX_SHIFT 0
  298. #define CSR_TLBIDX_IDX_WIDTH 12
  299. #define CSR_TLBIDX_IDX (_ULCAST_(0xfff) << CSR_TLBIDX_IDX_SHIFT)
  300. #define CSR_TLBIDX_SIZEM 0x3f000000
  301. #define CSR_TLBIDX_SIZE CSR_TLBIDX_PS_SHIFT
  302. #define CSR_TLBIDX_IDXM 0xfff
  303. #define CSR_INVALID_ENTRY(e) (CSR_TLBIDX_EHINV | e)
  304. #define LOONGARCH_CSR_TLBEHI 0x11 /* TLB EntryHi */
  305. #define LOONGARCH_CSR_TLBELO0 0x12 /* TLB EntryLo0 */
  306. #define CSR_TLBLO0_RPLV_SHIFT 63
  307. #define CSR_TLBLO0_RPLV (_ULCAST_(0x1) << CSR_TLBLO0_RPLV_SHIFT)
  308. #define CSR_TLBLO0_NX_SHIFT 62
  309. #define CSR_TLBLO0_NX (_ULCAST_(0x1) << CSR_TLBLO0_NX_SHIFT)
  310. #define CSR_TLBLO0_NR_SHIFT 61
  311. #define CSR_TLBLO0_NR (_ULCAST_(0x1) << CSR_TLBLO0_NR_SHIFT)
  312. #define CSR_TLBLO0_PFN_SHIFT 12
  313. #define CSR_TLBLO0_PFN_WIDTH 36
  314. #define CSR_TLBLO0_PFN (_ULCAST_(0xfffffffff) << CSR_TLBLO0_PFN_SHIFT)
  315. #define CSR_TLBLO0_GLOBAL_SHIFT 6
  316. #define CSR_TLBLO0_GLOBAL (_ULCAST_(0x1) << CSR_TLBLO0_GLOBAL_SHIFT)
  317. #define CSR_TLBLO0_CCA_SHIFT 4
  318. #define CSR_TLBLO0_CCA_WIDTH 2
  319. #define CSR_TLBLO0_CCA (_ULCAST_(0x3) << CSR_TLBLO0_CCA_SHIFT)
  320. #define CSR_TLBLO0_PLV_SHIFT 2
  321. #define CSR_TLBLO0_PLV_WIDTH 2
  322. #define CSR_TLBLO0_PLV (_ULCAST_(0x3) << CSR_TLBLO0_PLV_SHIFT)
  323. #define CSR_TLBLO0_WE_SHIFT 1
  324. #define CSR_TLBLO0_WE (_ULCAST_(0x1) << CSR_TLBLO0_WE_SHIFT)
  325. #define CSR_TLBLO0_V_SHIFT 0
  326. #define CSR_TLBLO0_V (_ULCAST_(0x1) << CSR_TLBLO0_V_SHIFT)
  327. #define LOONGARCH_CSR_TLBELO1 0x13 /* TLB EntryLo1 */
  328. #define CSR_TLBLO1_RPLV_SHIFT 63
  329. #define CSR_TLBLO1_RPLV (_ULCAST_(0x1) << CSR_TLBLO1_RPLV_SHIFT)
  330. #define CSR_TLBLO1_NX_SHIFT 62
  331. #define CSR_TLBLO1_NX (_ULCAST_(0x1) << CSR_TLBLO1_NX_SHIFT)
  332. #define CSR_TLBLO1_NR_SHIFT 61
  333. #define CSR_TLBLO1_NR (_ULCAST_(0x1) << CSR_TLBLO1_NR_SHIFT)
  334. #define CSR_TLBLO1_PFN_SHIFT 12
  335. #define CSR_TLBLO1_PFN_WIDTH 36
  336. #define CSR_TLBLO1_PFN (_ULCAST_(0xfffffffff) << CSR_TLBLO1_PFN_SHIFT)
  337. #define CSR_TLBLO1_GLOBAL_SHIFT 6
  338. #define CSR_TLBLO1_GLOBAL (_ULCAST_(0x1) << CSR_TLBLO1_GLOBAL_SHIFT)
  339. #define CSR_TLBLO1_CCA_SHIFT 4
  340. #define CSR_TLBLO1_CCA_WIDTH 2
  341. #define CSR_TLBLO1_CCA (_ULCAST_(0x3) << CSR_TLBLO1_CCA_SHIFT)
  342. #define CSR_TLBLO1_PLV_SHIFT 2
  343. #define CSR_TLBLO1_PLV_WIDTH 2
  344. #define CSR_TLBLO1_PLV (_ULCAST_(0x3) << CSR_TLBLO1_PLV_SHIFT)
  345. #define CSR_TLBLO1_WE_SHIFT 1
  346. #define CSR_TLBLO1_WE (_ULCAST_(0x1) << CSR_TLBLO1_WE_SHIFT)
  347. #define CSR_TLBLO1_V_SHIFT 0
  348. #define CSR_TLBLO1_V (_ULCAST_(0x1) << CSR_TLBLO1_V_SHIFT)
  349. #define LOONGARCH_CSR_GTLBC 0x15 /* Guest TLB control */
  350. #define CSR_GTLBC_RID_SHIFT 16
  351. #define CSR_GTLBC_RID_WIDTH 8
  352. #define CSR_GTLBC_RID (_ULCAST_(0xff) << CSR_GTLBC_RID_SHIFT)
  353. #define CSR_GTLBC_TOTI_SHIFT 13
  354. #define CSR_GTLBC_TOTI (_ULCAST_(0x1) << CSR_GTLBC_TOTI_SHIFT)
  355. #define CSR_GTLBC_USERID_SHIFT 12
  356. #define CSR_GTLBC_USERID (_ULCAST_(0x1) << CSR_GTLBC_USERID_SHIFT)
  357. #define CSR_GTLBC_GMTLBSZ_SHIFT 0
  358. #define CSR_GTLBC_GMTLBSZ_WIDTH 6
  359. #define CSR_GTLBC_GMTLBSZ (_ULCAST_(0x3f) << CSR_GTLBC_GMTLBSZ_SHIFT)
  360. #define LOONGARCH_CSR_TRGP 0x16 /* TLBR read guest info */
  361. #define CSR_TRGP_RID_SHIFT 16
  362. #define CSR_TRGP_RID_WIDTH 8
  363. #define CSR_TRGP_RID (_ULCAST_(0xff) << CSR_TRGP_RID_SHIFT)
  364. #define CSR_TRGP_GTLB_SHIFT 0
  365. #define CSR_TRGP_GTLB (1 << CSR_TRGP_GTLB_SHIFT)
  366. #define LOONGARCH_CSR_ASID 0x18 /* ASID */
  367. #define CSR_ASID_BIT_SHIFT 16 /* ASIDBits */
  368. #define CSR_ASID_BIT_WIDTH 8
  369. #define CSR_ASID_BIT (_ULCAST_(0xff) << CSR_ASID_BIT_SHIFT)
  370. #define CSR_ASID_ASID_SHIFT 0
  371. #define CSR_ASID_ASID_WIDTH 10
  372. #define CSR_ASID_ASID (_ULCAST_(0x3ff) << CSR_ASID_ASID_SHIFT)
  373. #define LOONGARCH_CSR_PGDL 0x19 /* Page table base address when VA[47] = 0 */
  374. #define LOONGARCH_CSR_PGDH 0x1a /* Page table base address when VA[47] = 1 */
  375. #define LOONGARCH_CSR_PGD 0x1b /* Page table base */
  376. #define LOONGARCH_CSR_PWCTL0 0x1c /* PWCtl0 */
  377. #define CSR_PWCTL0_PTEW_SHIFT 30
  378. #define CSR_PWCTL0_PTEW_WIDTH 2
  379. #define CSR_PWCTL0_PTEW (_ULCAST_(0x3) << CSR_PWCTL0_PTEW_SHIFT)
  380. #define CSR_PWCTL0_DIR1WIDTH_SHIFT 25
  381. #define CSR_PWCTL0_DIR1WIDTH_WIDTH 5
  382. #define CSR_PWCTL0_DIR1WIDTH (_ULCAST_(0x1f) << CSR_PWCTL0_DIR1WIDTH_SHIFT)
  383. #define CSR_PWCTL0_DIR1BASE_SHIFT 20
  384. #define CSR_PWCTL0_DIR1BASE_WIDTH 5
  385. #define CSR_PWCTL0_DIR1BASE (_ULCAST_(0x1f) << CSR_PWCTL0_DIR1BASE_SHIFT)
  386. #define CSR_PWCTL0_DIR0WIDTH_SHIFT 15
  387. #define CSR_PWCTL0_DIR0WIDTH_WIDTH 5
  388. #define CSR_PWCTL0_DIR0WIDTH (_ULCAST_(0x1f) << CSR_PWCTL0_DIR0WIDTH_SHIFT)
  389. #define CSR_PWCTL0_DIR0BASE_SHIFT 10
  390. #define CSR_PWCTL0_DIR0BASE_WIDTH 5
  391. #define CSR_PWCTL0_DIR0BASE (_ULCAST_(0x1f) << CSR_PWCTL0_DIR0BASE_SHIFT)
  392. #define CSR_PWCTL0_PTWIDTH_SHIFT 5
  393. #define CSR_PWCTL0_PTWIDTH_WIDTH 5
  394. #define CSR_PWCTL0_PTWIDTH (_ULCAST_(0x1f) << CSR_PWCTL0_PTWIDTH_SHIFT)
  395. #define CSR_PWCTL0_PTBASE_SHIFT 0
  396. #define CSR_PWCTL0_PTBASE_WIDTH 5
  397. #define CSR_PWCTL0_PTBASE (_ULCAST_(0x1f) << CSR_PWCTL0_PTBASE_SHIFT)
  398. #define LOONGARCH_CSR_PWCTL1 0x1d /* PWCtl1 */
  399. #define CSR_PWCTL1_DIR3WIDTH_SHIFT 18
  400. #define CSR_PWCTL1_DIR3WIDTH_WIDTH 5
  401. #define CSR_PWCTL1_DIR3WIDTH (_ULCAST_(0x1f) << CSR_PWCTL1_DIR3WIDTH_SHIFT)
  402. #define CSR_PWCTL1_DIR3BASE_SHIFT 12
  403. #define CSR_PWCTL1_DIR3BASE_WIDTH 5
  404. #define CSR_PWCTL1_DIR3BASE (_ULCAST_(0x1f) << CSR_PWCTL0_DIR3BASE_SHIFT)
  405. #define CSR_PWCTL1_DIR2WIDTH_SHIFT 6
  406. #define CSR_PWCTL1_DIR2WIDTH_WIDTH 5
  407. #define CSR_PWCTL1_DIR2WIDTH (_ULCAST_(0x1f) << CSR_PWCTL1_DIR2WIDTH_SHIFT)
  408. #define CSR_PWCTL1_DIR2BASE_SHIFT 0
  409. #define CSR_PWCTL1_DIR2BASE_WIDTH 5
  410. #define CSR_PWCTL1_DIR2BASE (_ULCAST_(0x1f) << CSR_PWCTL0_DIR2BASE_SHIFT)
  411. #define LOONGARCH_CSR_STLBPGSIZE 0x1e
  412. #define CSR_STLBPGSIZE_PS_WIDTH 6
  413. #define CSR_STLBPGSIZE_PS (_ULCAST_(0x3f))
  414. #define LOONGARCH_CSR_RVACFG 0x1f
  415. #define CSR_RVACFG_RDVA_WIDTH 4
  416. #define CSR_RVACFG_RDVA (_ULCAST_(0xf))
  417. /* Config CSR registers */
  418. #define LOONGARCH_CSR_CPUID 0x20 /* CPU core id */
  419. #define CSR_CPUID_COREID_WIDTH 9
  420. #define CSR_CPUID_COREID _ULCAST_(0x1ff)
  421. #define LOONGARCH_CSR_PRCFG1 0x21 /* Config1 */
  422. #define CSR_CONF1_VSMAX_SHIFT 12
  423. #define CSR_CONF1_VSMAX_WIDTH 3
  424. #define CSR_CONF1_VSMAX (_ULCAST_(7) << CSR_CONF1_VSMAX_SHIFT)
  425. #define CSR_CONF1_TMRBITS_SHIFT 4
  426. #define CSR_CONF1_TMRBITS_WIDTH 8
  427. #define CSR_CONF1_TMRBITS (_ULCAST_(0xff) << CSR_CONF1_TMRBITS_SHIFT)
  428. #define CSR_CONF1_KSNUM_WIDTH 4
  429. #define CSR_CONF1_KSNUM _ULCAST_(0xf)
  430. #define LOONGARCH_CSR_PRCFG2 0x22 /* Config2 */
  431. #define CSR_CONF2_PGMASK_SUPP 0x3ffff000
  432. #define LOONGARCH_CSR_PRCFG3 0x23 /* Config3 */
  433. #define CSR_CONF3_STLBIDX_SHIFT 20
  434. #define CSR_CONF3_STLBIDX_WIDTH 6
  435. #define CSR_CONF3_STLBIDX (_ULCAST_(0x3f) << CSR_CONF3_STLBIDX_SHIFT)
  436. #define CSR_CONF3_STLBWAYS_SHIFT 12
  437. #define CSR_CONF3_STLBWAYS_WIDTH 8
  438. #define CSR_CONF3_STLBWAYS (_ULCAST_(0xff) << CSR_CONF3_STLBWAYS_SHIFT)
  439. #define CSR_CONF3_MTLBSIZE_SHIFT 4
  440. #define CSR_CONF3_MTLBSIZE_WIDTH 8
  441. #define CSR_CONF3_MTLBSIZE (_ULCAST_(0xff) << CSR_CONF3_MTLBSIZE_SHIFT)
  442. #define CSR_CONF3_TLBTYPE_SHIFT 0
  443. #define CSR_CONF3_TLBTYPE_WIDTH 4
  444. #define CSR_CONF3_TLBTYPE (_ULCAST_(0xf) << CSR_CONF3_TLBTYPE_SHIFT)
  445. /* KSave registers */
  446. #define LOONGARCH_CSR_KS0 0x30
  447. #define LOONGARCH_CSR_KS1 0x31
  448. #define LOONGARCH_CSR_KS2 0x32
  449. #define LOONGARCH_CSR_KS3 0x33
  450. #define LOONGARCH_CSR_KS4 0x34
  451. #define LOONGARCH_CSR_KS5 0x35
  452. #define LOONGARCH_CSR_KS6 0x36
  453. #define LOONGARCH_CSR_KS7 0x37
  454. #define LOONGARCH_CSR_KS8 0x38
  455. /* Exception allocated KS0, KS1 and KS2 statically */
  456. #define EXCEPTION_KS0 LOONGARCH_CSR_KS0
  457. #define EXCEPTION_KS1 LOONGARCH_CSR_KS1
  458. #define EXCEPTION_KS2 LOONGARCH_CSR_KS2
  459. #define EXC_KSAVE_MASK (1 << 0 | 1 << 1 | 1 << 2)
  460. /* Percpu-data base allocated KS3 statically */
  461. #define PERCPU_BASE_KS LOONGARCH_CSR_KS3
  462. #define PERCPU_KSAVE_MASK (1 << 3)
  463. /* KVM allocated KS4 and KS5 statically */
  464. #define KVM_VCPU_KS LOONGARCH_CSR_KS4
  465. #define KVM_TEMP_KS LOONGARCH_CSR_KS5
  466. #define KVM_KSAVE_MASK (1 << 4 | 1 << 5)
  467. /* Timer registers */
  468. #define LOONGARCH_CSR_TMID 0x40 /* Timer ID */
  469. #define LOONGARCH_CSR_TCFG 0x41 /* Timer config */
  470. #define CSR_TCFG_VAL_SHIFT 2
  471. #define CSR_TCFG_VAL_WIDTH 48
  472. #define CSR_TCFG_VAL (_ULCAST_(0x3fffffffffff) << CSR_TCFG_VAL_SHIFT)
  473. #define CSR_TCFG_PERIOD_SHIFT 1
  474. #define CSR_TCFG_PERIOD (_ULCAST_(0x1) << CSR_TCFG_PERIOD_SHIFT)
  475. #define CSR_TCFG_EN (_ULCAST_(0x1))
  476. #define LOONGARCH_CSR_TVAL 0x42 /* Timer value */
  477. #define LOONGARCH_CSR_CNTC 0x43 /* Timer offset */
  478. #define LOONGARCH_CSR_TINTCLR 0x44 /* Timer interrupt clear */
  479. #define CSR_TINTCLR_TI_SHIFT 0
  480. #define CSR_TINTCLR_TI (1 << CSR_TINTCLR_TI_SHIFT)
  481. /* Guest registers */
  482. #define LOONGARCH_CSR_GSTAT 0x50 /* Guest status */
  483. #define CSR_GSTAT_GID_SHIFT 16
  484. #define CSR_GSTAT_GID_WIDTH 8
  485. #define CSR_GSTAT_GID (_ULCAST_(0xff) << CSR_GSTAT_GID_SHIFT)
  486. #define CSR_GSTAT_GIDBIT_SHIFT 4
  487. #define CSR_GSTAT_GIDBIT_WIDTH 6
  488. #define CSR_GSTAT_GIDBIT (_ULCAST_(0x3f) << CSR_GSTAT_GIDBIT_SHIFT)
  489. #define CSR_GSTAT_PVM_SHIFT 1
  490. #define CSR_GSTAT_PVM (_ULCAST_(0x1) << CSR_GSTAT_PVM_SHIFT)
  491. #define CSR_GSTAT_VM_SHIFT 0
  492. #define CSR_GSTAT_VM (_ULCAST_(0x1) << CSR_GSTAT_VM_SHIFT)
  493. #define LOONGARCH_CSR_GCFG 0x51 /* Guest config */
  494. #define CSR_GCFG_GPERF_SHIFT 24
  495. #define CSR_GCFG_GPERF_WIDTH 3
  496. #define CSR_GCFG_GPERF (_ULCAST_(0x7) << CSR_GCFG_GPERF_SHIFT)
  497. #define CSR_GCFG_GCI_SHIFT 20
  498. #define CSR_GCFG_GCI_WIDTH 2
  499. #define CSR_GCFG_GCI (_ULCAST_(0x3) << CSR_GCFG_GCI_SHIFT)
  500. #define CSR_GCFG_GCI_ALL (_ULCAST_(0x0) << CSR_GCFG_GCI_SHIFT)
  501. #define CSR_GCFG_GCI_HIT (_ULCAST_(0x1) << CSR_GCFG_GCI_SHIFT)
  502. #define CSR_GCFG_GCI_SECURE (_ULCAST_(0x2) << CSR_GCFG_GCI_SHIFT)
  503. #define CSR_GCFG_GCIP_SHIFT 16
  504. #define CSR_GCFG_GCIP (_ULCAST_(0xf) << CSR_GCFG_GCIP_SHIFT)
  505. #define CSR_GCFG_GCIP_ALL (_ULCAST_(0x1) << CSR_GCFG_GCIP_SHIFT)
  506. #define CSR_GCFG_GCIP_HIT (_ULCAST_(0x1) << (CSR_GCFG_GCIP_SHIFT + 1))
  507. #define CSR_GCFG_GCIP_SECURE (_ULCAST_(0x1) << (CSR_GCFG_GCIP_SHIFT + 2))
  508. #define CSR_GCFG_TORU_SHIFT 15
  509. #define CSR_GCFG_TORU (_ULCAST_(0x1) << CSR_GCFG_TORU_SHIFT)
  510. #define CSR_GCFG_TORUP_SHIFT 14
  511. #define CSR_GCFG_TORUP (_ULCAST_(0x1) << CSR_GCFG_TORUP_SHIFT)
  512. #define CSR_GCFG_TOP_SHIFT 13
  513. #define CSR_GCFG_TOP (_ULCAST_(0x1) << CSR_GCFG_TOP_SHIFT)
  514. #define CSR_GCFG_TOPP_SHIFT 12
  515. #define CSR_GCFG_TOPP (_ULCAST_(0x1) << CSR_GCFG_TOPP_SHIFT)
  516. #define CSR_GCFG_TOE_SHIFT 11
  517. #define CSR_GCFG_TOE (_ULCAST_(0x1) << CSR_GCFG_TOE_SHIFT)
  518. #define CSR_GCFG_TOEP_SHIFT 10
  519. #define CSR_GCFG_TOEP (_ULCAST_(0x1) << CSR_GCFG_TOEP_SHIFT)
  520. #define CSR_GCFG_TIT_SHIFT 9
  521. #define CSR_GCFG_TIT (_ULCAST_(0x1) << CSR_GCFG_TIT_SHIFT)
  522. #define CSR_GCFG_TITP_SHIFT 8
  523. #define CSR_GCFG_TITP (_ULCAST_(0x1) << CSR_GCFG_TITP_SHIFT)
  524. #define CSR_GCFG_SIT_SHIFT 7
  525. #define CSR_GCFG_SIT (_ULCAST_(0x1) << CSR_GCFG_SIT_SHIFT)
  526. #define CSR_GCFG_SITP_SHIFT 6
  527. #define CSR_GCFG_SITP (_ULCAST_(0x1) << CSR_GCFG_SITP_SHIFT)
  528. #define CSR_GCFG_MATC_SHITF 4
  529. #define CSR_GCFG_MATC_WIDTH 2
  530. #define CSR_GCFG_MATC_MASK (_ULCAST_(0x3) << CSR_GCFG_MATC_SHITF)
  531. #define CSR_GCFG_MATC_GUEST (_ULCAST_(0x0) << CSR_GCFG_MATC_SHITF)
  532. #define CSR_GCFG_MATC_ROOT (_ULCAST_(0x1) << CSR_GCFG_MATC_SHITF)
  533. #define CSR_GCFG_MATC_NEST (_ULCAST_(0x2) << CSR_GCFG_MATC_SHITF)
  534. #define LOONGARCH_CSR_GINTC 0x52 /* Guest interrupt control */
  535. #define CSR_GINTC_HC_SHIFT 16
  536. #define CSR_GINTC_HC_WIDTH 8
  537. #define CSR_GINTC_HC (_ULCAST_(0xff) << CSR_GINTC_HC_SHIFT)
  538. #define CSR_GINTC_PIP_SHIFT 8
  539. #define CSR_GINTC_PIP_WIDTH 8
  540. #define CSR_GINTC_PIP (_ULCAST_(0xff) << CSR_GINTC_PIP_SHIFT)
  541. #define CSR_GINTC_VIP_SHIFT 0
  542. #define CSR_GINTC_VIP_WIDTH 8
  543. #define CSR_GINTC_VIP (_ULCAST_(0xff))
  544. #define LOONGARCH_CSR_GCNTC 0x53 /* Guest timer offset */
  545. /* LLBCTL register */
  546. #define LOONGARCH_CSR_LLBCTL 0x60 /* LLBit control */
  547. #define CSR_LLBCTL_ROLLB_SHIFT 0
  548. #define CSR_LLBCTL_ROLLB (_ULCAST_(1) << CSR_LLBCTL_ROLLB_SHIFT)
  549. #define CSR_LLBCTL_WCLLB_SHIFT 1
  550. #define CSR_LLBCTL_WCLLB (_ULCAST_(1) << CSR_LLBCTL_WCLLB_SHIFT)
  551. #define CSR_LLBCTL_KLO_SHIFT 2
  552. #define CSR_LLBCTL_KLO (_ULCAST_(1) << CSR_LLBCTL_KLO_SHIFT)
  553. /* Implement dependent */
  554. #define LOONGARCH_CSR_IMPCTL1 0x80 /* Loongson config1 */
  555. #define CSR_MISPEC_SHIFT 20
  556. #define CSR_MISPEC_WIDTH 8
  557. #define CSR_MISPEC (_ULCAST_(0xff) << CSR_MISPEC_SHIFT)
  558. #define CSR_SSEN_SHIFT 18
  559. #define CSR_SSEN (_ULCAST_(1) << CSR_SSEN_SHIFT)
  560. #define CSR_SCRAND_SHIFT 17
  561. #define CSR_SCRAND (_ULCAST_(1) << CSR_SCRAND_SHIFT)
  562. #define CSR_LLEXCL_SHIFT 16
  563. #define CSR_LLEXCL (_ULCAST_(1) << CSR_LLEXCL_SHIFT)
  564. #define CSR_DISVC_SHIFT 15
  565. #define CSR_DISVC (_ULCAST_(1) << CSR_DISVC_SHIFT)
  566. #define CSR_VCLRU_SHIFT 14
  567. #define CSR_VCLRU (_ULCAST_(1) << CSR_VCLRU_SHIFT)
  568. #define CSR_DCLRU_SHIFT 13
  569. #define CSR_DCLRU (_ULCAST_(1) << CSR_DCLRU_SHIFT)
  570. #define CSR_FASTLDQ_SHIFT 12
  571. #define CSR_FASTLDQ (_ULCAST_(1) << CSR_FASTLDQ_SHIFT)
  572. #define CSR_USERCAC_SHIFT 11
  573. #define CSR_USERCAC (_ULCAST_(1) << CSR_USERCAC_SHIFT)
  574. #define CSR_ANTI_MISPEC_SHIFT 10
  575. #define CSR_ANTI_MISPEC (_ULCAST_(1) << CSR_ANTI_MISPEC_SHIFT)
  576. #define CSR_AUTO_FLUSHSFB_SHIFT 9
  577. #define CSR_AUTO_FLUSHSFB (_ULCAST_(1) << CSR_AUTO_FLUSHSFB_SHIFT)
  578. #define CSR_STFILL_SHIFT 8
  579. #define CSR_STFILL (_ULCAST_(1) << CSR_STFILL_SHIFT)
  580. #define CSR_LIFEP_SHIFT 7
  581. #define CSR_LIFEP (_ULCAST_(1) << CSR_LIFEP_SHIFT)
  582. #define CSR_LLSYNC_SHIFT 6
  583. #define CSR_LLSYNC (_ULCAST_(1) << CSR_LLSYNC_SHIFT)
  584. #define CSR_BRBTDIS_SHIFT 5
  585. #define CSR_BRBTDIS (_ULCAST_(1) << CSR_BRBTDIS_SHIFT)
  586. #define CSR_RASDIS_SHIFT 4
  587. #define CSR_RASDIS (_ULCAST_(1) << CSR_RASDIS_SHIFT)
  588. #define CSR_STPRE_SHIFT 2
  589. #define CSR_STPRE_WIDTH 2
  590. #define CSR_STPRE (_ULCAST_(3) << CSR_STPRE_SHIFT)
  591. #define CSR_INSTPRE_SHIFT 1
  592. #define CSR_INSTPRE (_ULCAST_(1) << CSR_INSTPRE_SHIFT)
  593. #define CSR_DATAPRE_SHIFT 0
  594. #define CSR_DATAPRE (_ULCAST_(1) << CSR_DATAPRE_SHIFT)
  595. #define LOONGARCH_CSR_IMPCTL2 0x81 /* Loongson config2 */
  596. #define CSR_FLUSH_MTLB_SHIFT 0
  597. #define CSR_FLUSH_MTLB (_ULCAST_(1) << CSR_FLUSH_MTLB_SHIFT)
  598. #define CSR_FLUSH_STLB_SHIFT 1
  599. #define CSR_FLUSH_STLB (_ULCAST_(1) << CSR_FLUSH_STLB_SHIFT)
  600. #define CSR_FLUSH_DTLB_SHIFT 2
  601. #define CSR_FLUSH_DTLB (_ULCAST_(1) << CSR_FLUSH_DTLB_SHIFT)
  602. #define CSR_FLUSH_ITLB_SHIFT 3
  603. #define CSR_FLUSH_ITLB (_ULCAST_(1) << CSR_FLUSH_ITLB_SHIFT)
  604. #define CSR_FLUSH_BTAC_SHIFT 4
  605. #define CSR_FLUSH_BTAC (_ULCAST_(1) << CSR_FLUSH_BTAC_SHIFT)
  606. #define LOONGARCH_CSR_GNMI 0x82
  607. /* TLB Refill registers */
  608. #define LOONGARCH_CSR_TLBRENTRY 0x88 /* TLB refill exception entry */
  609. #define LOONGARCH_CSR_TLBRBADV 0x89 /* TLB refill badvaddr */
  610. #define LOONGARCH_CSR_TLBRERA 0x8a /* TLB refill ERA */
  611. #define LOONGARCH_CSR_TLBRSAVE 0x8b /* KSave for TLB refill exception */
  612. #define LOONGARCH_CSR_TLBRELO0 0x8c /* TLB refill entrylo0 */
  613. #define LOONGARCH_CSR_TLBRELO1 0x8d /* TLB refill entrylo1 */
  614. #define LOONGARCH_CSR_TLBREHI 0x8e /* TLB refill entryhi */
  615. #define CSR_TLBREHI_PS_SHIFT 0
  616. #define CSR_TLBREHI_PS (_ULCAST_(0x3f) << CSR_TLBREHI_PS_SHIFT)
  617. #define LOONGARCH_CSR_TLBRPRMD 0x8f /* TLB refill mode info */
  618. /* Machine Error registers */
  619. #define LOONGARCH_CSR_MERRCTL 0x90 /* MERRCTL */
  620. #define LOONGARCH_CSR_MERRINFO1 0x91 /* MError info1 */
  621. #define LOONGARCH_CSR_MERRINFO2 0x92 /* MError info2 */
  622. #define LOONGARCH_CSR_MERRENTRY 0x93 /* MError exception entry */
  623. #define LOONGARCH_CSR_MERRERA 0x94 /* MError exception ERA */
  624. #define LOONGARCH_CSR_MERRSAVE 0x95 /* KSave for machine error exception */
  625. #define LOONGARCH_CSR_CTAG 0x98 /* TagLo + TagHi */
  626. #define LOONGARCH_CSR_PRID 0xc0
  627. /* Shadow MCSR : 0xc0 ~ 0xff */
  628. #define LOONGARCH_CSR_MCSR0 0xc0 /* CPUCFG0 and CPUCFG1 */
  629. #define MCSR0_INT_IMPL_SHIFT 58
  630. #define MCSR0_INT_IMPL 0
  631. #define MCSR0_IOCSR_BRD_SHIFT 57
  632. #define MCSR0_IOCSR_BRD (_ULCAST_(1) << MCSR0_IOCSR_BRD_SHIFT)
  633. #define MCSR0_HUGEPG_SHIFT 56
  634. #define MCSR0_HUGEPG (_ULCAST_(1) << MCSR0_HUGEPG_SHIFT)
  635. #define MCSR0_RPLMTLB_SHIFT 55
  636. #define MCSR0_RPLMTLB (_ULCAST_(1) << MCSR0_RPLMTLB_SHIFT)
  637. #define MCSR0_EP_SHIFT 54
  638. #define MCSR0_EP (_ULCAST_(1) << MCSR0_EP_SHIFT)
  639. #define MCSR0_RI_SHIFT 53
  640. #define MCSR0_RI (_ULCAST_(1) << MCSR0_RI_SHIFT)
  641. #define MCSR0_UAL_SHIFT 52
  642. #define MCSR0_UAL (_ULCAST_(1) << MCSR0_UAL_SHIFT)
  643. #define MCSR0_VABIT_SHIFT 44
  644. #define MCSR0_VABIT_WIDTH 8
  645. #define MCSR0_VABIT (_ULCAST_(0xff) << MCSR0_VABIT_SHIFT)
  646. #define VABIT_DEFAULT 0x2f
  647. #define MCSR0_PABIT_SHIFT 36
  648. #define MCSR0_PABIT_WIDTH 8
  649. #define MCSR0_PABIT (_ULCAST_(0xff) << MCSR0_PABIT_SHIFT)
  650. #define PABIT_DEFAULT 0x2f
  651. #define MCSR0_IOCSR_SHIFT 35
  652. #define MCSR0_IOCSR (_ULCAST_(1) << MCSR0_IOCSR_SHIFT)
  653. #define MCSR0_PAGING_SHIFT 34
  654. #define MCSR0_PAGING (_ULCAST_(1) << MCSR0_PAGING_SHIFT)
  655. #define MCSR0_GR64_SHIFT 33
  656. #define MCSR0_GR64 (_ULCAST_(1) << MCSR0_GR64_SHIFT)
  657. #define GR64_DEFAULT 1
  658. #define MCSR0_GR32_SHIFT 32
  659. #define MCSR0_GR32 (_ULCAST_(1) << MCSR0_GR32_SHIFT)
  660. #define GR32_DEFAULT 0
  661. #define MCSR0_PRID_WIDTH 32
  662. #define MCSR0_PRID 0x14C010
  663. #define LOONGARCH_CSR_MCSR1 0xc1 /* CPUCFG2 and CPUCFG3 */
  664. #define MCSR1_HPFOLD_SHIFT 43
  665. #define MCSR1_HPFOLD (_ULCAST_(1) << MCSR1_HPFOLD_SHIFT)
  666. #define MCSR1_SPW_LVL_SHIFT 40
  667. #define MCSR1_SPW_LVL_WIDTH 3
  668. #define MCSR1_SPW_LVL (_ULCAST_(7) << MCSR1_SPW_LVL_SHIFT)
  669. #define MCSR1_ICACHET_SHIFT 39
  670. #define MCSR1_ICACHET (_ULCAST_(1) << MCSR1_ICACHET_SHIFT)
  671. #define MCSR1_ITLBT_SHIFT 38
  672. #define MCSR1_ITLBT (_ULCAST_(1) << MCSR1_ITLBT_SHIFT)
  673. #define MCSR1_LLDBAR_SHIFT 37
  674. #define MCSR1_LLDBAR (_ULCAST_(1) << MCSR1_LLDBAR_SHIFT)
  675. #define MCSR1_SCDLY_SHIFT 36
  676. #define MCSR1_SCDLY (_ULCAST_(1) << MCSR1_SCDLY_SHIFT)
  677. #define MCSR1_LLEXC_SHIFT 35
  678. #define MCSR1_LLEXC (_ULCAST_(1) << MCSR1_LLEXC_SHIFT)
  679. #define MCSR1_UCACC_SHIFT 34
  680. #define MCSR1_UCACC (_ULCAST_(1) << MCSR1_UCACC_SHIFT)
  681. #define MCSR1_SFB_SHIFT 33
  682. #define MCSR1_SFB (_ULCAST_(1) << MCSR1_SFB_SHIFT)
  683. #define MCSR1_CCDMA_SHIFT 32
  684. #define MCSR1_CCDMA (_ULCAST_(1) << MCSR1_CCDMA_SHIFT)
  685. #define MCSR1_LAMO_SHIFT 22
  686. #define MCSR1_LAMO (_ULCAST_(1) << MCSR1_LAMO_SHIFT)
  687. #define MCSR1_LSPW_SHIFT 21
  688. #define MCSR1_LSPW (_ULCAST_(1) << MCSR1_LSPW_SHIFT)
  689. #define MCSR1_MIPSBT_SHIFT 20
  690. #define MCSR1_MIPSBT (_ULCAST_(1) << MCSR1_MIPSBT_SHIFT)
  691. #define MCSR1_ARMBT_SHIFT 19
  692. #define MCSR1_ARMBT (_ULCAST_(1) << MCSR1_ARMBT_SHIFT)
  693. #define MCSR1_X86BT_SHIFT 18
  694. #define MCSR1_X86BT (_ULCAST_(1) << MCSR1_X86BT_SHIFT)
  695. #define MCSR1_LLFTPVERS_SHIFT 15
  696. #define MCSR1_LLFTPVERS_WIDTH 3
  697. #define MCSR1_LLFTPVERS (_ULCAST_(7) << MCSR1_LLFTPVERS_SHIFT)
  698. #define MCSR1_LLFTP_SHIFT 14
  699. #define MCSR1_LLFTP (_ULCAST_(1) << MCSR1_LLFTP_SHIFT)
  700. #define MCSR1_VZVERS_SHIFT 11
  701. #define MCSR1_VZVERS_WIDTH 3
  702. #define MCSR1_VZVERS (_ULCAST_(7) << MCSR1_VZVERS_SHIFT)
  703. #define MCSR1_VZ_SHIFT 10
  704. #define MCSR1_VZ (_ULCAST_(1) << MCSR1_VZ_SHIFT)
  705. #define MCSR1_CRYPTO_SHIFT 9
  706. #define MCSR1_CRYPTO (_ULCAST_(1) << MCSR1_CRYPTO_SHIFT)
  707. #define MCSR1_COMPLEX_SHIFT 8
  708. #define MCSR1_COMPLEX (_ULCAST_(1) << MCSR1_COMPLEX_SHIFT)
  709. #define MCSR1_LASX_SHIFT 7
  710. #define MCSR1_LASX (_ULCAST_(1) << MCSR1_LASX_SHIFT)
  711. #define MCSR1_LSX_SHIFT 6
  712. #define MCSR1_LSX (_ULCAST_(1) << MCSR1_LSX_SHIFT)
  713. #define MCSR1_FPVERS_SHIFT 3
  714. #define MCSR1_FPVERS_WIDTH 3
  715. #define MCSR1_FPVERS (_ULCAST_(7) << MCSR1_FPVERS_SHIFT)
  716. #define MCSR1_FPDP_SHIFT 2
  717. #define MCSR1_FPDP (_ULCAST_(1) << MCSR1_FPDP_SHIFT)
  718. #define MCSR1_FPSP_SHIFT 1
  719. #define MCSR1_FPSP (_ULCAST_(1) << MCSR1_FPSP_SHIFT)
  720. #define MCSR1_FP_SHIFT 0
  721. #define MCSR1_FP (_ULCAST_(1) << MCSR1_FP_SHIFT)
  722. #define LOONGARCH_CSR_MCSR2 0xc2 /* CPUCFG4 and CPUCFG5 */
  723. #define MCSR2_CCDIV_SHIFT 48
  724. #define MCSR2_CCDIV_WIDTH 16
  725. #define MCSR2_CCDIV (_ULCAST_(0xffff) << MCSR2_CCDIV_SHIFT)
  726. #define MCSR2_CCMUL_SHIFT 32
  727. #define MCSR2_CCMUL_WIDTH 16
  728. #define MCSR2_CCMUL (_ULCAST_(0xffff) << MCSR2_CCMUL_SHIFT)
  729. #define MCSR2_CCFREQ_WIDTH 32
  730. #define MCSR2_CCFREQ (_ULCAST_(0xffffffff))
  731. #define CCFREQ_DEFAULT 0x5f5e100 /* 100MHz */
  732. #define LOONGARCH_CSR_MCSR3 0xc3 /* CPUCFG6 */
  733. #define MCSR3_UPM_SHIFT 14
  734. #define MCSR3_UPM (_ULCAST_(1) << MCSR3_UPM_SHIFT)
  735. #define MCSR3_PMBITS_SHIFT 8
  736. #define MCSR3_PMBITS_WIDTH 6
  737. #define MCSR3_PMBITS (_ULCAST_(0x3f) << MCSR3_PMBITS_SHIFT)
  738. #define PMBITS_DEFAULT 0x40
  739. #define MCSR3_PMNUM_SHIFT 4
  740. #define MCSR3_PMNUM_WIDTH 4
  741. #define MCSR3_PMNUM (_ULCAST_(0xf) << MCSR3_PMNUM_SHIFT)
  742. #define MCSR3_PAMVER_SHIFT 1
  743. #define MCSR3_PAMVER_WIDTH 3
  744. #define MCSR3_PAMVER (_ULCAST_(0x7) << MCSR3_PAMVER_SHIFT)
  745. #define MCSR3_PMP_SHIFT 0
  746. #define MCSR3_PMP (_ULCAST_(1) << MCSR3_PMP_SHIFT)
  747. #define LOONGARCH_CSR_MCSR8 0xc8 /* CPUCFG16 and CPUCFG17 */
  748. #define MCSR8_L1I_SIZE_SHIFT 56
  749. #define MCSR8_L1I_SIZE_WIDTH 7
  750. #define MCSR8_L1I_SIZE (_ULCAST_(0x7f) << MCSR8_L1I_SIZE_SHIFT)
  751. #define MCSR8_L1I_IDX_SHIFT 48
  752. #define MCSR8_L1I_IDX_WIDTH 8
  753. #define MCSR8_L1I_IDX (_ULCAST_(0xff) << MCSR8_L1I_IDX_SHIFT)
  754. #define MCSR8_L1I_WAY_SHIFT 32
  755. #define MCSR8_L1I_WAY_WIDTH 16
  756. #define MCSR8_L1I_WAY (_ULCAST_(0xffff) << MCSR8_L1I_WAY_SHIFT)
  757. #define MCSR8_L3DINCL_SHIFT 16
  758. #define MCSR8_L3DINCL (_ULCAST_(1) << MCSR8_L3DINCL_SHIFT)
  759. #define MCSR8_L3DPRIV_SHIFT 15
  760. #define MCSR8_L3DPRIV (_ULCAST_(1) << MCSR8_L3DPRIV_SHIFT)
  761. #define MCSR8_L3DPRE_SHIFT 14
  762. #define MCSR8_L3DPRE (_ULCAST_(1) << MCSR8_L3DPRE_SHIFT)
  763. #define MCSR8_L3IUINCL_SHIFT 13
  764. #define MCSR8_L3IUINCL (_ULCAST_(1) << MCSR8_L3IUINCL_SHIFT)
  765. #define MCSR8_L3IUPRIV_SHIFT 12
  766. #define MCSR8_L3IUPRIV (_ULCAST_(1) << MCSR8_L3IUPRIV_SHIFT)
  767. #define MCSR8_L3IUUNIFY_SHIFT 11
  768. #define MCSR8_L3IUUNIFY (_ULCAST_(1) << MCSR8_L3IUUNIFY_SHIFT)
  769. #define MCSR8_L3IUPRE_SHIFT 10
  770. #define MCSR8_L3IUPRE (_ULCAST_(1) << MCSR8_L3IUPRE_SHIFT)
  771. #define MCSR8_L2DINCL_SHIFT 9
  772. #define MCSR8_L2DINCL (_ULCAST_(1) << MCSR8_L2DINCL_SHIFT)
  773. #define MCSR8_L2DPRIV_SHIFT 8
  774. #define MCSR8_L2DPRIV (_ULCAST_(1) << MCSR8_L2DPRIV_SHIFT)
  775. #define MCSR8_L2DPRE_SHIFT 7
  776. #define MCSR8_L2DPRE (_ULCAST_(1) << MCSR8_L2DPRE_SHIFT)
  777. #define MCSR8_L2IUINCL_SHIFT 6
  778. #define MCSR8_L2IUINCL (_ULCAST_(1) << MCSR8_L2IUINCL_SHIFT)
  779. #define MCSR8_L2IUPRIV_SHIFT 5
  780. #define MCSR8_L2IUPRIV (_ULCAST_(1) << MCSR8_L2IUPRIV_SHIFT)
  781. #define MCSR8_L2IUUNIFY_SHIFT 4
  782. #define MCSR8_L2IUUNIFY (_ULCAST_(1) << MCSR8_L2IUUNIFY_SHIFT)
  783. #define MCSR8_L2IUPRE_SHIFT 3
  784. #define MCSR8_L2IUPRE (_ULCAST_(1) << MCSR8_L2IUPRE_SHIFT)
  785. #define MCSR8_L1DPRE_SHIFT 2
  786. #define MCSR8_L1DPRE (_ULCAST_(1) << MCSR8_L1DPRE_SHIFT)
  787. #define MCSR8_L1IUUNIFY_SHIFT 1
  788. #define MCSR8_L1IUUNIFY (_ULCAST_(1) << MCSR8_L1IUUNIFY_SHIFT)
  789. #define MCSR8_L1IUPRE_SHIFT 0
  790. #define MCSR8_L1IUPRE (_ULCAST_(1) << MCSR8_L1IUPRE_SHIFT)
  791. #define LOONGARCH_CSR_MCSR9 0xc9 /* CPUCFG18 and CPUCFG19 */
  792. #define MCSR9_L2U_SIZE_SHIFT 56
  793. #define MCSR9_L2U_SIZE_WIDTH 7
  794. #define MCSR9_L2U_SIZE (_ULCAST_(0x7f) << MCSR9_L2U_SIZE_SHIFT)
  795. #define MCSR9_L2U_IDX_SHIFT 48
  796. #define MCSR9_L2U_IDX_WIDTH 8
  797. #define MCSR9_L2U_IDX (_ULCAST_(0xff) << MCSR9_IDX_LOG_SHIFT)
  798. #define MCSR9_L2U_WAY_SHIFT 32
  799. #define MCSR9_L2U_WAY_WIDTH 16
  800. #define MCSR9_L2U_WAY (_ULCAST_(0xffff) << MCSR9_L2U_WAY_SHIFT)
  801. #define MCSR9_L1D_SIZE_SHIFT 24
  802. #define MCSR9_L1D_SIZE_WIDTH 7
  803. #define MCSR9_L1D_SIZE (_ULCAST_(0x7f) << MCSR9_L1D_SIZE_SHIFT)
  804. #define MCSR9_L1D_IDX_SHIFT 16
  805. #define MCSR9_L1D_IDX_WIDTH 8
  806. #define MCSR9_L1D_IDX (_ULCAST_(0xff) << MCSR9_L1D_IDX_SHIFT)
  807. #define MCSR9_L1D_WAY_SHIFT 0
  808. #define MCSR9_L1D_WAY_WIDTH 16
  809. #define MCSR9_L1D_WAY (_ULCAST_(0xffff) << MCSR9_L1D_WAY_SHIFT)
  810. #define LOONGARCH_CSR_MCSR10 0xca /* CPUCFG20 */
  811. #define MCSR10_L3U_SIZE_SHIFT 24
  812. #define MCSR10_L3U_SIZE_WIDTH 7
  813. #define MCSR10_L3U_SIZE (_ULCAST_(0x7f) << MCSR10_L3U_SIZE_SHIFT)
  814. #define MCSR10_L3U_IDX_SHIFT 16
  815. #define MCSR10_L3U_IDX_WIDTH 8
  816. #define MCSR10_L3U_IDX (_ULCAST_(0xff) << MCSR10_L3U_IDX_SHIFT)
  817. #define MCSR10_L3U_WAY_SHIFT 0
  818. #define MCSR10_L3U_WAY_WIDTH 16
  819. #define MCSR10_L3U_WAY (_ULCAST_(0xffff) << MCSR10_L3U_WAY_SHIFT)
  820. #define LOONGARCH_CSR_MCSR24 0xf0 /* cpucfg48 */
  821. #define MCSR24_RAMCG_SHIFT 3
  822. #define MCSR24_RAMCG (_ULCAST_(1) << MCSR24_RAMCG_SHIFT)
  823. #define MCSR24_VFPUCG_SHIFT 2
  824. #define MCSR24_VFPUCG (_ULCAST_(1) << MCSR24_VFPUCG_SHIFT)
  825. #define MCSR24_NAPEN_SHIFT 1
  826. #define MCSR24_NAPEN (_ULCAST_(1) << MCSR24_NAPEN_SHIFT)
  827. #define MCSR24_MCSRLOCK_SHIFT 0
  828. #define MCSR24_MCSRLOCK (_ULCAST_(1) << MCSR24_MCSRLOCK_SHIFT)
  829. /* Uncached accelerate windows registers */
  830. #define LOONGARCH_CSR_UCAWIN 0x100
  831. #define LOONGARCH_CSR_UCAWIN0_LO 0x102
  832. #define LOONGARCH_CSR_UCAWIN0_HI 0x103
  833. #define LOONGARCH_CSR_UCAWIN1_LO 0x104
  834. #define LOONGARCH_CSR_UCAWIN1_HI 0x105
  835. #define LOONGARCH_CSR_UCAWIN2_LO 0x106
  836. #define LOONGARCH_CSR_UCAWIN2_HI 0x107
  837. #define LOONGARCH_CSR_UCAWIN3_LO 0x108
  838. #define LOONGARCH_CSR_UCAWIN3_HI 0x109
  839. /* Direct Map windows registers */
  840. #define LOONGARCH_CSR_DMWIN0 0x180 /* 64 direct map win0: MEM & IF */
  841. #define LOONGARCH_CSR_DMWIN1 0x181 /* 64 direct map win1: MEM & IF */
  842. #define LOONGARCH_CSR_DMWIN2 0x182 /* 64 direct map win2: MEM */
  843. #define LOONGARCH_CSR_DMWIN3 0x183 /* 64 direct map win3: MEM */
  844. /* Direct Map window 0/1 */
  845. #define CSR_DMW0_PLV0 _CONST64_(1 << 0)
  846. #define CSR_DMW0_VSEG _CONST64_(0x8000)
  847. #define CSR_DMW0_BASE (CSR_DMW0_VSEG << DMW_PABITS)
  848. #define CSR_DMW0_INIT (CSR_DMW0_BASE | CSR_DMW0_PLV0)
  849. #define CSR_DMW1_PLV0 _CONST64_(1 << 0)
  850. #define CSR_DMW1_MAT _CONST64_(1 << 4)
  851. #define CSR_DMW1_VSEG _CONST64_(0x9000)
  852. #define CSR_DMW1_BASE (CSR_DMW1_VSEG << DMW_PABITS)
  853. #define CSR_DMW1_INIT (CSR_DMW1_BASE | CSR_DMW1_MAT | CSR_DMW1_PLV0)
  854. /* Performance Counter registers */
  855. #define LOONGARCH_CSR_PERFCTRL0 0x200 /* 32 perf event 0 config */
  856. #define LOONGARCH_CSR_PERFCNTR0 0x201 /* 64 perf event 0 count value */
  857. #define LOONGARCH_CSR_PERFCTRL1 0x202 /* 32 perf event 1 config */
  858. #define LOONGARCH_CSR_PERFCNTR1 0x203 /* 64 perf event 1 count value */
  859. #define LOONGARCH_CSR_PERFCTRL2 0x204 /* 32 perf event 2 config */
  860. #define LOONGARCH_CSR_PERFCNTR2 0x205 /* 64 perf event 2 count value */
  861. #define LOONGARCH_CSR_PERFCTRL3 0x206 /* 32 perf event 3 config */
  862. #define LOONGARCH_CSR_PERFCNTR3 0x207 /* 64 perf event 3 count value */
  863. #define CSR_PERFCTRL_PLV0 (_ULCAST_(1) << 16)
  864. #define CSR_PERFCTRL_PLV1 (_ULCAST_(1) << 17)
  865. #define CSR_PERFCTRL_PLV2 (_ULCAST_(1) << 18)
  866. #define CSR_PERFCTRL_PLV3 (_ULCAST_(1) << 19)
  867. #define CSR_PERFCTRL_IE (_ULCAST_(1) << 20)
  868. #define CSR_PERFCTRL_EVENT 0x3ff
  869. /* Debug registers */
  870. #define LOONGARCH_CSR_MWPC 0x300 /* data breakpoint config */
  871. #define LOONGARCH_CSR_MWPS 0x301 /* data breakpoint status */
  872. #define LOONGARCH_CSR_DB0ADDR 0x310 /* data breakpoint 0 address */
  873. #define LOONGARCH_CSR_DB0MASK 0x311 /* data breakpoint 0 mask */
  874. #define LOONGARCH_CSR_DB0CTL 0x312 /* data breakpoint 0 control */
  875. #define LOONGARCH_CSR_DB0ASID 0x313 /* data breakpoint 0 asid */
  876. #define LOONGARCH_CSR_DB1ADDR 0x318 /* data breakpoint 1 address */
  877. #define LOONGARCH_CSR_DB1MASK 0x319 /* data breakpoint 1 mask */
  878. #define LOONGARCH_CSR_DB1CTL 0x31a /* data breakpoint 1 control */
  879. #define LOONGARCH_CSR_DB1ASID 0x31b /* data breakpoint 1 asid */
  880. #define LOONGARCH_CSR_DB2ADDR 0x320 /* data breakpoint 2 address */
  881. #define LOONGARCH_CSR_DB2MASK 0x321 /* data breakpoint 2 mask */
  882. #define LOONGARCH_CSR_DB2CTL 0x322 /* data breakpoint 2 control */
  883. #define LOONGARCH_CSR_DB2ASID 0x323 /* data breakpoint 2 asid */
  884. #define LOONGARCH_CSR_DB3ADDR 0x328 /* data breakpoint 3 address */
  885. #define LOONGARCH_CSR_DB3MASK 0x329 /* data breakpoint 3 mask */
  886. #define LOONGARCH_CSR_DB3CTL 0x32a /* data breakpoint 3 control */
  887. #define LOONGARCH_CSR_DB3ASID 0x32b /* data breakpoint 3 asid */
  888. #define LOONGARCH_CSR_DB4ADDR 0x330 /* data breakpoint 4 address */
  889. #define LOONGARCH_CSR_DB4MASK 0x331 /* data breakpoint 4 maks */
  890. #define LOONGARCH_CSR_DB4CTL 0x332 /* data breakpoint 4 control */
  891. #define LOONGARCH_CSR_DB4ASID 0x333 /* data breakpoint 4 asid */
  892. #define LOONGARCH_CSR_DB5ADDR 0x338 /* data breakpoint 5 address */
  893. #define LOONGARCH_CSR_DB5MASK 0x339 /* data breakpoint 5 mask */
  894. #define LOONGARCH_CSR_DB5CTL 0x33a /* data breakpoint 5 control */
  895. #define LOONGARCH_CSR_DB5ASID 0x33b /* data breakpoint 5 asid */
  896. #define LOONGARCH_CSR_DB6ADDR 0x340 /* data breakpoint 6 address */
  897. #define LOONGARCH_CSR_DB6MASK 0x341 /* data breakpoint 6 mask */
  898. #define LOONGARCH_CSR_DB6CTL 0x342 /* data breakpoint 6 control */
  899. #define LOONGARCH_CSR_DB6ASID 0x343 /* data breakpoint 6 asid */
  900. #define LOONGARCH_CSR_DB7ADDR 0x348 /* data breakpoint 7 address */
  901. #define LOONGARCH_CSR_DB7MASK 0x349 /* data breakpoint 7 mask */
  902. #define LOONGARCH_CSR_DB7CTL 0x34a /* data breakpoint 7 control */
  903. #define LOONGARCH_CSR_DB7ASID 0x34b /* data breakpoint 7 asid */
  904. #define LOONGARCH_CSR_FWPC 0x380 /* instruction breakpoint config */
  905. #define LOONGARCH_CSR_FWPS 0x381 /* instruction breakpoint status */
  906. #define LOONGARCH_CSR_IB0ADDR 0x390 /* inst breakpoint 0 address */
  907. #define LOONGARCH_CSR_IB0MASK 0x391 /* inst breakpoint 0 mask */
  908. #define LOONGARCH_CSR_IB0CTL 0x392 /* inst breakpoint 0 control */
  909. #define LOONGARCH_CSR_IB0ASID 0x393 /* inst breakpoint 0 asid */
  910. #define LOONGARCH_CSR_IB1ADDR 0x398 /* inst breakpoint 1 address */
  911. #define LOONGARCH_CSR_IB1MASK 0x399 /* inst breakpoint 1 mask */
  912. #define LOONGARCH_CSR_IB1CTL 0x39a /* inst breakpoint 1 control */
  913. #define LOONGARCH_CSR_IB1ASID 0x39b /* inst breakpoint 1 asid */
  914. #define LOONGARCH_CSR_IB2ADDR 0x3a0 /* inst breakpoint 2 address */
  915. #define LOONGARCH_CSR_IB2MASK 0x3a1 /* inst breakpoint 2 mask */
  916. #define LOONGARCH_CSR_IB2CTL 0x3a2 /* inst breakpoint 2 control */
  917. #define LOONGARCH_CSR_IB2ASID 0x3a3 /* inst breakpoint 2 asid */
  918. #define LOONGARCH_CSR_IB3ADDR 0x3a8 /* inst breakpoint 3 address */
  919. #define LOONGARCH_CSR_IB3MASK 0x3a9 /* breakpoint 3 mask */
  920. #define LOONGARCH_CSR_IB3CTL 0x3aa /* inst breakpoint 3 control */
  921. #define LOONGARCH_CSR_IB3ASID 0x3ab /* inst breakpoint 3 asid */
  922. #define LOONGARCH_CSR_IB4ADDR 0x3b0 /* inst breakpoint 4 address */
  923. #define LOONGARCH_CSR_IB4MASK 0x3b1 /* inst breakpoint 4 mask */
  924. #define LOONGARCH_CSR_IB4CTL 0x3b2 /* inst breakpoint 4 control */
  925. #define LOONGARCH_CSR_IB4ASID 0x3b3 /* inst breakpoint 4 asid */
  926. #define LOONGARCH_CSR_IB5ADDR 0x3b8 /* inst breakpoint 5 address */
  927. #define LOONGARCH_CSR_IB5MASK 0x3b9 /* inst breakpoint 5 mask */
  928. #define LOONGARCH_CSR_IB5CTL 0x3ba /* inst breakpoint 5 control */
  929. #define LOONGARCH_CSR_IB5ASID 0x3bb /* inst breakpoint 5 asid */
  930. #define LOONGARCH_CSR_IB6ADDR 0x3c0 /* inst breakpoint 6 address */
  931. #define LOONGARCH_CSR_IB6MASK 0x3c1 /* inst breakpoint 6 mask */
  932. #define LOONGARCH_CSR_IB6CTL 0x3c2 /* inst breakpoint 6 control */
  933. #define LOONGARCH_CSR_IB6ASID 0x3c3 /* inst breakpoint 6 asid */
  934. #define LOONGARCH_CSR_IB7ADDR 0x3c8 /* inst breakpoint 7 address */
  935. #define LOONGARCH_CSR_IB7MASK 0x3c9 /* inst breakpoint 7 mask */
  936. #define LOONGARCH_CSR_IB7CTL 0x3ca /* inst breakpoint 7 control */
  937. #define LOONGARCH_CSR_IB7ASID 0x3cb /* inst breakpoint 7 asid */
  938. #define LOONGARCH_CSR_DEBUG 0x500 /* debug config */
  939. #define LOONGARCH_CSR_DERA 0x501 /* debug era */
  940. #define LOONGARCH_CSR_DESAVE 0x502 /* debug save */
  941. /*
  942. * CSR_ECFG IM
  943. */
  944. #define ECFG0_IM 0x00001fff
  945. #define ECFGB_SIP0 0
  946. #define ECFGF_SIP0 (_ULCAST_(1) << ECFGB_SIP0)
  947. #define ECFGB_SIP1 1
  948. #define ECFGF_SIP1 (_ULCAST_(1) << ECFGB_SIP1)
  949. #define ECFGB_IP0 2
  950. #define ECFGF_IP0 (_ULCAST_(1) << ECFGB_IP0)
  951. #define ECFGB_IP1 3
  952. #define ECFGF_IP1 (_ULCAST_(1) << ECFGB_IP1)
  953. #define ECFGB_IP2 4
  954. #define ECFGF_IP2 (_ULCAST_(1) << ECFGB_IP2)
  955. #define ECFGB_IP3 5
  956. #define ECFGF_IP3 (_ULCAST_(1) << ECFGB_IP3)
  957. #define ECFGB_IP4 6
  958. #define ECFGF_IP4 (_ULCAST_(1) << ECFGB_IP4)
  959. #define ECFGB_IP5 7
  960. #define ECFGF_IP5 (_ULCAST_(1) << ECFGB_IP5)
  961. #define ECFGB_IP6 8
  962. #define ECFGF_IP6 (_ULCAST_(1) << ECFGB_IP6)
  963. #define ECFGB_IP7 9
  964. #define ECFGF_IP7 (_ULCAST_(1) << ECFGB_IP7)
  965. #define ECFGB_PMC 10
  966. #define ECFGF_PMC (_ULCAST_(1) << ECFGB_PMC)
  967. #define ECFGB_TIMER 11
  968. #define ECFGF_TIMER (_ULCAST_(1) << ECFGB_TIMER)
  969. #define ECFGB_IPI 12
  970. #define ECFGF_IPI (_ULCAST_(1) << ECFGB_IPI)
  971. #define ECFGF(hwirq) (_ULCAST_(1) << hwirq)
  972. #define ESTATF_IP 0x00001fff
  973. #define LOONGARCH_IOCSR_FEATURES 0x8
  974. #define IOCSRF_TEMP BIT_ULL(0)
  975. #define IOCSRF_NODECNT BIT_ULL(1)
  976. #define IOCSRF_MSI BIT_ULL(2)
  977. #define IOCSRF_EXTIOI BIT_ULL(3)
  978. #define IOCSRF_CSRIPI BIT_ULL(4)
  979. #define IOCSRF_FREQCSR BIT_ULL(5)
  980. #define IOCSRF_FREQSCALE BIT_ULL(6)
  981. #define IOCSRF_DVFSV1 BIT_ULL(7)
  982. #define IOCSRF_EIODECODE BIT_ULL(9)
  983. #define IOCSRF_FLATMODE BIT_ULL(10)
  984. #define IOCSRF_VM BIT_ULL(11)
  985. #define LOONGARCH_IOCSR_VENDOR 0x10
  986. #define LOONGARCH_IOCSR_CPUNAME 0x20
  987. #define LOONGARCH_IOCSR_NODECNT 0x408
  988. #define LOONGARCH_IOCSR_MISC_FUNC 0x420
  989. #define IOCSR_MISC_FUNC_TIMER_RESET BIT_ULL(21)
  990. #define IOCSR_MISC_FUNC_EXT_IOI_EN BIT_ULL(48)
  991. #define LOONGARCH_IOCSR_CPUTEMP 0x428
  992. /* PerCore CSR, only accessible by local cores */
  993. #define LOONGARCH_IOCSR_IPI_STATUS 0x1000
  994. #define LOONGARCH_IOCSR_IPI_EN 0x1004
  995. #define LOONGARCH_IOCSR_IPI_SET 0x1008
  996. #define LOONGARCH_IOCSR_IPI_CLEAR 0x100c
  997. #define LOONGARCH_IOCSR_MBUF0 0x1020
  998. #define LOONGARCH_IOCSR_MBUF1 0x1028
  999. #define LOONGARCH_IOCSR_MBUF2 0x1030
  1000. #define LOONGARCH_IOCSR_MBUF3 0x1038
  1001. #define LOONGARCH_IOCSR_IPI_SEND 0x1040
  1002. #define IOCSR_IPI_SEND_IP_SHIFT 0
  1003. #define IOCSR_IPI_SEND_CPU_SHIFT 16
  1004. #define IOCSR_IPI_SEND_BLOCKING BIT(31)
  1005. #define LOONGARCH_IOCSR_MBUF_SEND 0x1048
  1006. #define IOCSR_MBUF_SEND_BLOCKING BIT_ULL(31)
  1007. #define IOCSR_MBUF_SEND_BOX_SHIFT 2
  1008. #define IOCSR_MBUF_SEND_BOX_LO(box) (box << 1)
  1009. #define IOCSR_MBUF_SEND_BOX_HI(box) ((box << 1) + 1)
  1010. #define IOCSR_MBUF_SEND_CPU_SHIFT 16
  1011. #define IOCSR_MBUF_SEND_BUF_SHIFT 32
  1012. #define IOCSR_MBUF_SEND_H32_MASK 0xFFFFFFFF00000000ULL
  1013. #define LOONGARCH_IOCSR_ANY_SEND 0x1158
  1014. #define IOCSR_ANY_SEND_BLOCKING BIT_ULL(31)
  1015. #define IOCSR_ANY_SEND_CPU_SHIFT 16
  1016. #define IOCSR_ANY_SEND_MASK_SHIFT 27
  1017. #define IOCSR_ANY_SEND_BUF_SHIFT 32
  1018. #define IOCSR_ANY_SEND_H32_MASK 0xFFFFFFFF00000000ULL
  1019. /* Register offset and bit definition for CSR access */
  1020. #define LOONGARCH_IOCSR_TIMER_CFG 0x1060
  1021. #define LOONGARCH_IOCSR_TIMER_TICK 0x1070
  1022. #define IOCSR_TIMER_CFG_RESERVED (_ULCAST_(1) << 63)
  1023. #define IOCSR_TIMER_CFG_PERIODIC (_ULCAST_(1) << 62)
  1024. #define IOCSR_TIMER_CFG_EN (_ULCAST_(1) << 61)
  1025. #define IOCSR_TIMER_MASK 0x0ffffffffffffULL
  1026. #define IOCSR_TIMER_INITVAL_RST (_ULCAST_(0xffff) << 48)
  1027. #define LOONGARCH_IOCSR_EXTIOI_NODEMAP_BASE 0x14a0
  1028. #define LOONGARCH_IOCSR_EXTIOI_IPMAP_BASE 0x14c0
  1029. #define LOONGARCH_IOCSR_EXTIOI_EN_BASE 0x1600
  1030. #define LOONGARCH_IOCSR_EXTIOI_BOUNCE_BASE 0x1680
  1031. #define LOONGARCH_IOCSR_EXTIOI_ISR_BASE 0x1800
  1032. #define LOONGARCH_IOCSR_EXTIOI_ROUTE_BASE 0x1c00
  1033. #define IOCSR_EXTIOI_VECTOR_NUM 256
  1034. #ifndef __ASSEMBLY__
  1035. static inline u64 drdtime(void)
  1036. {
  1037. int rID = 0;
  1038. u64 val = 0;
  1039. __asm__ __volatile__(
  1040. "rdtime.d %0, %1 \n\t"
  1041. : "=r"(val), "=r"(rID)
  1042. :
  1043. );
  1044. return val;
  1045. }
  1046. static inline unsigned int get_csr_cpuid(void)
  1047. {
  1048. return csr_read32(LOONGARCH_CSR_CPUID);
  1049. }
  1050. static inline void csr_any_send(unsigned int addr, unsigned int data,
  1051. unsigned int data_mask, unsigned int cpu)
  1052. {
  1053. uint64_t val = 0;
  1054. val = IOCSR_ANY_SEND_BLOCKING | addr;
  1055. val |= (cpu << IOCSR_ANY_SEND_CPU_SHIFT);
  1056. val |= (data_mask << IOCSR_ANY_SEND_MASK_SHIFT);
  1057. val |= ((uint64_t)data << IOCSR_ANY_SEND_BUF_SHIFT);
  1058. iocsr_write64(val, LOONGARCH_IOCSR_ANY_SEND);
  1059. }
  1060. static inline unsigned int read_csr_excode(void)
  1061. {
  1062. return (csr_read32(LOONGARCH_CSR_ESTAT) & CSR_ESTAT_EXC) >> CSR_ESTAT_EXC_SHIFT;
  1063. }
  1064. static inline void write_csr_index(unsigned int idx)
  1065. {
  1066. csr_xchg32(idx, CSR_TLBIDX_IDXM, LOONGARCH_CSR_TLBIDX);
  1067. }
  1068. static inline unsigned int read_csr_pagesize(void)
  1069. {
  1070. return (csr_read32(LOONGARCH_CSR_TLBIDX) & CSR_TLBIDX_SIZEM) >> CSR_TLBIDX_SIZE;
  1071. }
  1072. static inline void write_csr_pagesize(unsigned int size)
  1073. {
  1074. csr_xchg32(size << CSR_TLBIDX_SIZE, CSR_TLBIDX_SIZEM, LOONGARCH_CSR_TLBIDX);
  1075. }
  1076. static inline unsigned int read_csr_tlbrefill_pagesize(void)
  1077. {
  1078. return (csr_read64(LOONGARCH_CSR_TLBREHI) & CSR_TLBREHI_PS) >> CSR_TLBREHI_PS_SHIFT;
  1079. }
  1080. static inline void write_csr_tlbrefill_pagesize(unsigned int size)
  1081. {
  1082. csr_xchg64(size << CSR_TLBREHI_PS_SHIFT, CSR_TLBREHI_PS, LOONGARCH_CSR_TLBREHI);
  1083. }
  1084. #define read_csr_asid() csr_read32(LOONGARCH_CSR_ASID)
  1085. #define write_csr_asid(val) csr_write32(val, LOONGARCH_CSR_ASID)
  1086. #define read_csr_entryhi() csr_read64(LOONGARCH_CSR_TLBEHI)
  1087. #define write_csr_entryhi(val) csr_write64(val, LOONGARCH_CSR_TLBEHI)
  1088. #define read_csr_entrylo0() csr_read64(LOONGARCH_CSR_TLBELO0)
  1089. #define write_csr_entrylo0(val) csr_write64(val, LOONGARCH_CSR_TLBELO0)
  1090. #define read_csr_entrylo1() csr_read64(LOONGARCH_CSR_TLBELO1)
  1091. #define write_csr_entrylo1(val) csr_write64(val, LOONGARCH_CSR_TLBELO1)
  1092. #define read_csr_ecfg() csr_read32(LOONGARCH_CSR_ECFG)
  1093. #define write_csr_ecfg(val) csr_write32(val, LOONGARCH_CSR_ECFG)
  1094. #define read_csr_estat() csr_read32(LOONGARCH_CSR_ESTAT)
  1095. #define write_csr_estat(val) csr_write32(val, LOONGARCH_CSR_ESTAT)
  1096. #define read_csr_tlbidx() csr_read32(LOONGARCH_CSR_TLBIDX)
  1097. #define write_csr_tlbidx(val) csr_write32(val, LOONGARCH_CSR_TLBIDX)
  1098. #define read_csr_euen() csr_read32(LOONGARCH_CSR_EUEN)
  1099. #define write_csr_euen(val) csr_write32(val, LOONGARCH_CSR_EUEN)
  1100. #define read_csr_cpuid() csr_read32(LOONGARCH_CSR_CPUID)
  1101. #define read_csr_prcfg1() csr_read64(LOONGARCH_CSR_PRCFG1)
  1102. #define write_csr_prcfg1(val) csr_write64(val, LOONGARCH_CSR_PRCFG1)
  1103. #define read_csr_prcfg2() csr_read64(LOONGARCH_CSR_PRCFG2)
  1104. #define write_csr_prcfg2(val) csr_write64(val, LOONGARCH_CSR_PRCFG2)
  1105. #define read_csr_prcfg3() csr_read64(LOONGARCH_CSR_PRCFG3)
  1106. #define write_csr_prcfg3(val) csr_write64(val, LOONGARCH_CSR_PRCFG3)
  1107. #define read_csr_stlbpgsize() csr_read32(LOONGARCH_CSR_STLBPGSIZE)
  1108. #define write_csr_stlbpgsize(val) csr_write32(val, LOONGARCH_CSR_STLBPGSIZE)
  1109. #define read_csr_rvacfg() csr_read32(LOONGARCH_CSR_RVACFG)
  1110. #define write_csr_rvacfg(val) csr_write32(val, LOONGARCH_CSR_RVACFG)
  1111. #define write_csr_tintclear(val) csr_write32(val, LOONGARCH_CSR_TINTCLR)
  1112. #define read_csr_impctl1() csr_read64(LOONGARCH_CSR_IMPCTL1)
  1113. #define write_csr_impctl1(val) csr_write64(val, LOONGARCH_CSR_IMPCTL1)
  1114. #define write_csr_impctl2(val) csr_write64(val, LOONGARCH_CSR_IMPCTL2)
  1115. #define read_csr_perfctrl0() csr_read64(LOONGARCH_CSR_PERFCTRL0)
  1116. #define read_csr_perfcntr0() csr_read64(LOONGARCH_CSR_PERFCNTR0)
  1117. #define read_csr_perfctrl1() csr_read64(LOONGARCH_CSR_PERFCTRL1)
  1118. #define read_csr_perfcntr1() csr_read64(LOONGARCH_CSR_PERFCNTR1)
  1119. #define read_csr_perfctrl2() csr_read64(LOONGARCH_CSR_PERFCTRL2)
  1120. #define read_csr_perfcntr2() csr_read64(LOONGARCH_CSR_PERFCNTR2)
  1121. #define read_csr_perfctrl3() csr_read64(LOONGARCH_CSR_PERFCTRL3)
  1122. #define read_csr_perfcntr3() csr_read64(LOONGARCH_CSR_PERFCNTR3)
  1123. #define write_csr_perfctrl0(val) csr_write64(val, LOONGARCH_CSR_PERFCTRL0)
  1124. #define write_csr_perfcntr0(val) csr_write64(val, LOONGARCH_CSR_PERFCNTR0)
  1125. #define write_csr_perfctrl1(val) csr_write64(val, LOONGARCH_CSR_PERFCTRL1)
  1126. #define write_csr_perfcntr1(val) csr_write64(val, LOONGARCH_CSR_PERFCNTR1)
  1127. #define write_csr_perfctrl2(val) csr_write64(val, LOONGARCH_CSR_PERFCTRL2)
  1128. #define write_csr_perfcntr2(val) csr_write64(val, LOONGARCH_CSR_PERFCNTR2)
  1129. #define write_csr_perfctrl3(val) csr_write64(val, LOONGARCH_CSR_PERFCTRL3)
  1130. #define write_csr_perfcntr3(val) csr_write64(val, LOONGARCH_CSR_PERFCNTR3)
  1131. /*
  1132. * Manipulate bits in a register.
  1133. */
  1134. #define __BUILD_CSR_COMMON(name) \
  1135. static inline unsigned long \
  1136. set_##name(unsigned long set) \
  1137. { \
  1138. unsigned long res, new; \
  1139. \
  1140. res = read_##name(); \
  1141. new = res | set; \
  1142. write_##name(new); \
  1143. \
  1144. return res; \
  1145. } \
  1146. \
  1147. static inline unsigned long \
  1148. clear_##name(unsigned long clear) \
  1149. { \
  1150. unsigned long res, new; \
  1151. \
  1152. res = read_##name(); \
  1153. new = res & ~clear; \
  1154. write_##name(new); \
  1155. \
  1156. return res; \
  1157. } \
  1158. \
  1159. static inline unsigned long \
  1160. change_##name(unsigned long change, unsigned long val) \
  1161. { \
  1162. unsigned long res, new; \
  1163. \
  1164. res = read_##name(); \
  1165. new = res & ~change; \
  1166. new |= (val & change); \
  1167. write_##name(new); \
  1168. \
  1169. return res; \
  1170. }
  1171. #define __BUILD_CSR_OP(name) __BUILD_CSR_COMMON(csr_##name)
  1172. __BUILD_CSR_OP(euen)
  1173. __BUILD_CSR_OP(ecfg)
  1174. __BUILD_CSR_OP(tlbidx)
  1175. #define set_csr_estat(val) \
  1176. csr_xchg32(val, val, LOONGARCH_CSR_ESTAT)
  1177. #define clear_csr_estat(val) \
  1178. csr_xchg32(~(val), val, LOONGARCH_CSR_ESTAT)
  1179. #endif /* __ASSEMBLY__ */
  1180. /* Generic EntryLo bit definitions */
  1181. #define ENTRYLO_V (_ULCAST_(1) << 0)
  1182. #define ENTRYLO_D (_ULCAST_(1) << 1)
  1183. #define ENTRYLO_PLV_SHIFT 2
  1184. #define ENTRYLO_PLV (_ULCAST_(3) << ENTRYLO_PLV_SHIFT)
  1185. #define ENTRYLO_C_SHIFT 4
  1186. #define ENTRYLO_C (_ULCAST_(3) << ENTRYLO_C_SHIFT)
  1187. #define ENTRYLO_G (_ULCAST_(1) << 6)
  1188. #define ENTRYLO_NR (_ULCAST_(1) << 61)
  1189. #define ENTRYLO_NX (_ULCAST_(1) << 62)
  1190. /* Values for PageSize register */
  1191. #define PS_4K 0x0000000c
  1192. #define PS_8K 0x0000000d
  1193. #define PS_16K 0x0000000e
  1194. #define PS_32K 0x0000000f
  1195. #define PS_64K 0x00000010
  1196. #define PS_128K 0x00000011
  1197. #define PS_256K 0x00000012
  1198. #define PS_512K 0x00000013
  1199. #define PS_1M 0x00000014
  1200. #define PS_2M 0x00000015
  1201. #define PS_4M 0x00000016
  1202. #define PS_8M 0x00000017
  1203. #define PS_16M 0x00000018
  1204. #define PS_32M 0x00000019
  1205. #define PS_64M 0x0000001a
  1206. #define PS_128M 0x0000001b
  1207. #define PS_256M 0x0000001c
  1208. #define PS_512M 0x0000001d
  1209. #define PS_1G 0x0000001e
  1210. /* Default page size for a given kernel configuration */
  1211. #ifdef CONFIG_PAGE_SIZE_4KB
  1212. #define PS_DEFAULT_SIZE PS_4K
  1213. #elif defined(CONFIG_PAGE_SIZE_16KB)
  1214. #define PS_DEFAULT_SIZE PS_16K
  1215. #elif defined(CONFIG_PAGE_SIZE_64KB)
  1216. #define PS_DEFAULT_SIZE PS_64K
  1217. #else
  1218. #error Bad page size configuration!
  1219. #endif
  1220. /* Default huge tlb size for a given kernel configuration */
  1221. #ifdef CONFIG_PAGE_SIZE_4KB
  1222. #define PS_HUGE_SIZE PS_1M
  1223. #elif defined(CONFIG_PAGE_SIZE_16KB)
  1224. #define PS_HUGE_SIZE PS_16M
  1225. #elif defined(CONFIG_PAGE_SIZE_64KB)
  1226. #define PS_HUGE_SIZE PS_256M
  1227. #else
  1228. #error Bad page size configuration for hugetlbfs!
  1229. #endif
  1230. /* ExStatus.ExcCode */
  1231. #define EXCCODE_RSV 0 /* Reserved */
  1232. #define EXCCODE_TLBL 1 /* TLB miss on a load */
  1233. #define EXCCODE_TLBS 2 /* TLB miss on a store */
  1234. #define EXCCODE_TLBI 3 /* TLB miss on a ifetch */
  1235. #define EXCCODE_TLBM 4 /* TLB modified fault */
  1236. #define EXCCODE_TLBNR 5 /* TLB Read-Inhibit exception */
  1237. #define EXCCODE_TLBNX 6 /* TLB Execution-Inhibit exception */
  1238. #define EXCCODE_TLBPE 7 /* TLB Privilege Error */
  1239. #define EXCCODE_ADE 8 /* Address Error */
  1240. #define EXSUBCODE_ADEF 0 /* Fetch Instruction */
  1241. #define EXSUBCODE_ADEM 1 /* Access Memory*/
  1242. #define EXCCODE_ALE 9 /* Unalign Access */
  1243. #define EXCCODE_OOB 10 /* Out of bounds */
  1244. #define EXCCODE_SYS 11 /* System call */
  1245. #define EXCCODE_BP 12 /* Breakpoint */
  1246. #define EXCCODE_INE 13 /* Inst. Not Exist */
  1247. #define EXCCODE_IPE 14 /* Inst. Privileged Error */
  1248. #define EXCCODE_FPDIS 15 /* FPU Disabled */
  1249. #define EXCCODE_LSXDIS 16 /* LSX Disabled */
  1250. #define EXCCODE_LASXDIS 17 /* LASX Disabled */
  1251. #define EXCCODE_FPE 18 /* Floating Point Exception */
  1252. #define EXCSUBCODE_FPE 0 /* Floating Point Exception */
  1253. #define EXCSUBCODE_VFPE 1 /* Vector Exception */
  1254. #define EXCCODE_WATCH 19 /* Watch address reference */
  1255. #define EXCCODE_BTDIS 20 /* Binary Trans. Disabled */
  1256. #define EXCCODE_BTE 21 /* Binary Trans. Exception */
  1257. #define EXCCODE_PSI 22 /* Guest Privileged Error */
  1258. #define EXCCODE_HYP 23 /* Hypercall */
  1259. #define EXCCODE_GCM 24 /* Guest CSR modified */
  1260. #define EXCSUBCODE_GCSC 0 /* Software caused */
  1261. #define EXCSUBCODE_GCHC 1 /* Hardware caused */
  1262. #define EXCCODE_SE 25 /* Security */
  1263. #define EXCCODE_INT_START 64
  1264. #define EXCCODE_SIP0 64
  1265. #define EXCCODE_SIP1 65
  1266. #define EXCCODE_IP0 66
  1267. #define EXCCODE_IP1 67
  1268. #define EXCCODE_IP2 68
  1269. #define EXCCODE_IP3 69
  1270. #define EXCCODE_IP4 70
  1271. #define EXCCODE_IP5 71
  1272. #define EXCCODE_IP6 72
  1273. #define EXCCODE_IP7 73
  1274. #define EXCCODE_PMC 74 /* Performance Counter */
  1275. #define EXCCODE_TIMER 75
  1276. #define EXCCODE_IPI 76
  1277. #define EXCCODE_NMI 77
  1278. #define EXCCODE_INT_END 78
  1279. #define EXCCODE_INT_NUM (EXCCODE_INT_END - EXCCODE_INT_START)
  1280. /* FPU register names */
  1281. #define LOONGARCH_FCSR0 $r0
  1282. #define LOONGARCH_FCSR1 $r1
  1283. #define LOONGARCH_FCSR2 $r2
  1284. #define LOONGARCH_FCSR3 $r3
  1285. /* FPU Status Register Values */
  1286. #define FPU_CSR_RSVD 0xe0e0fce0
  1287. /*
  1288. * X the exception cause indicator
  1289. * E the exception enable
  1290. * S the sticky/flag bit
  1291. */
  1292. #define FPU_CSR_ALL_X 0x1f000000
  1293. #define FPU_CSR_INV_X 0x10000000
  1294. #define FPU_CSR_DIV_X 0x08000000
  1295. #define FPU_CSR_OVF_X 0x04000000
  1296. #define FPU_CSR_UDF_X 0x02000000
  1297. #define FPU_CSR_INE_X 0x01000000
  1298. #define FPU_CSR_ALL_S 0x001f0000
  1299. #define FPU_CSR_INV_S 0x00100000
  1300. #define FPU_CSR_DIV_S 0x00080000
  1301. #define FPU_CSR_OVF_S 0x00040000
  1302. #define FPU_CSR_UDF_S 0x00020000
  1303. #define FPU_CSR_INE_S 0x00010000
  1304. #define FPU_CSR_ALL_E 0x0000001f
  1305. #define FPU_CSR_INV_E 0x00000010
  1306. #define FPU_CSR_DIV_E 0x00000008
  1307. #define FPU_CSR_OVF_E 0x00000004
  1308. #define FPU_CSR_UDF_E 0x00000002
  1309. #define FPU_CSR_INE_E 0x00000001
  1310. /* Bits 8 and 9 of FPU Status Register specify the rounding mode */
  1311. #define FPU_CSR_RM 0x300
  1312. #define FPU_CSR_RN 0x000 /* nearest */
  1313. #define FPU_CSR_RZ 0x100 /* towards zero */
  1314. #define FPU_CSR_RU 0x200 /* towards +Infinity */
  1315. #define FPU_CSR_RD 0x300 /* towards -Infinity */
  1316. #define read_fcsr(source) \
  1317. ({ \
  1318. unsigned int __res; \
  1319. \
  1320. __asm__ __volatile__( \
  1321. " movfcsr2gr %0, "__stringify(source)" \n" \
  1322. : "=r" (__res)); \
  1323. __res; \
  1324. })
  1325. #define write_fcsr(dest, val) \
  1326. do { \
  1327. __asm__ __volatile__( \
  1328. " movgr2fcsr "__stringify(dest)", %0 \n" \
  1329. : : "r" (val)); \
  1330. } while (0)
  1331. #endif /* _ASM_LOONGARCH_H */