inst.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) 2020-2022 Loongson Technology Corporation Limited
  4. */
  5. #ifndef _ASM_INST_H
  6. #define _ASM_INST_H
  7. #include <linux/types.h>
  8. #include <asm/asm.h>
  9. #define INSN_BREAK 0x002a0000
  10. #define ADDR_IMMMASK_LU52ID 0xFFF0000000000000
  11. #define ADDR_IMMMASK_LU32ID 0x000FFFFF00000000
  12. #define ADDR_IMMMASK_ADDU16ID 0x00000000FFFF0000
  13. #define ADDR_IMMSHIFT_LU52ID 52
  14. #define ADDR_IMMSHIFT_LU32ID 32
  15. #define ADDR_IMMSHIFT_ADDU16ID 16
  16. #define ADDR_IMM(addr, INSN) ((addr & ADDR_IMMMASK_##INSN) >> ADDR_IMMSHIFT_##INSN)
  17. enum reg0i26_op {
  18. b_op = 0x14,
  19. bl_op = 0x15,
  20. };
  21. enum reg1i20_op {
  22. lu12iw_op = 0x0a,
  23. lu32id_op = 0x0b,
  24. pcaddu12i_op = 0x0e,
  25. pcaddu18i_op = 0x0f,
  26. };
  27. enum reg1i21_op {
  28. beqz_op = 0x10,
  29. bnez_op = 0x11,
  30. };
  31. enum reg2_op {
  32. revb2h_op = 0x0c,
  33. revb4h_op = 0x0d,
  34. revb2w_op = 0x0e,
  35. revbd_op = 0x0f,
  36. revh2w_op = 0x10,
  37. revhd_op = 0x11,
  38. };
  39. enum reg2i5_op {
  40. slliw_op = 0x81,
  41. srliw_op = 0x89,
  42. sraiw_op = 0x91,
  43. };
  44. enum reg2i6_op {
  45. sllid_op = 0x41,
  46. srlid_op = 0x45,
  47. sraid_op = 0x49,
  48. };
  49. enum reg2i12_op {
  50. addiw_op = 0x0a,
  51. addid_op = 0x0b,
  52. lu52id_op = 0x0c,
  53. andi_op = 0x0d,
  54. ori_op = 0x0e,
  55. xori_op = 0x0f,
  56. ldb_op = 0xa0,
  57. ldh_op = 0xa1,
  58. ldw_op = 0xa2,
  59. ldd_op = 0xa3,
  60. stb_op = 0xa4,
  61. sth_op = 0xa5,
  62. stw_op = 0xa6,
  63. std_op = 0xa7,
  64. ldbu_op = 0xa8,
  65. ldhu_op = 0xa9,
  66. ldwu_op = 0xaa,
  67. };
  68. enum reg2i14_op {
  69. llw_op = 0x20,
  70. scw_op = 0x21,
  71. lld_op = 0x22,
  72. scd_op = 0x23,
  73. ldptrw_op = 0x24,
  74. stptrw_op = 0x25,
  75. ldptrd_op = 0x26,
  76. stptrd_op = 0x27,
  77. };
  78. enum reg2i16_op {
  79. jirl_op = 0x13,
  80. beq_op = 0x16,
  81. bne_op = 0x17,
  82. blt_op = 0x18,
  83. bge_op = 0x19,
  84. bltu_op = 0x1a,
  85. bgeu_op = 0x1b,
  86. };
  87. enum reg2bstrd_op {
  88. bstrinsd_op = 0x2,
  89. bstrpickd_op = 0x3,
  90. };
  91. enum reg3_op {
  92. addw_op = 0x20,
  93. addd_op = 0x21,
  94. subw_op = 0x22,
  95. subd_op = 0x23,
  96. nor_op = 0x28,
  97. and_op = 0x29,
  98. or_op = 0x2a,
  99. xor_op = 0x2b,
  100. orn_op = 0x2c,
  101. andn_op = 0x2d,
  102. sllw_op = 0x2e,
  103. srlw_op = 0x2f,
  104. sraw_op = 0x30,
  105. slld_op = 0x31,
  106. srld_op = 0x32,
  107. srad_op = 0x33,
  108. mulw_op = 0x38,
  109. mulhw_op = 0x39,
  110. mulhwu_op = 0x3a,
  111. muld_op = 0x3b,
  112. mulhd_op = 0x3c,
  113. mulhdu_op = 0x3d,
  114. divw_op = 0x40,
  115. modw_op = 0x41,
  116. divwu_op = 0x42,
  117. modwu_op = 0x43,
  118. divd_op = 0x44,
  119. modd_op = 0x45,
  120. divdu_op = 0x46,
  121. moddu_op = 0x47,
  122. ldxb_op = 0x7000,
  123. ldxh_op = 0x7008,
  124. ldxw_op = 0x7010,
  125. ldxd_op = 0x7018,
  126. stxb_op = 0x7020,
  127. stxh_op = 0x7028,
  128. stxw_op = 0x7030,
  129. stxd_op = 0x7038,
  130. ldxbu_op = 0x7040,
  131. ldxhu_op = 0x7048,
  132. ldxwu_op = 0x7050,
  133. amswapw_op = 0x70c0,
  134. amswapd_op = 0x70c1,
  135. amaddw_op = 0x70c2,
  136. amaddd_op = 0x70c3,
  137. amandw_op = 0x70c4,
  138. amandd_op = 0x70c5,
  139. amorw_op = 0x70c6,
  140. amord_op = 0x70c7,
  141. amxorw_op = 0x70c8,
  142. amxord_op = 0x70c9,
  143. };
  144. enum reg3sa2_op {
  145. alslw_op = 0x02,
  146. alslwu_op = 0x03,
  147. alsld_op = 0x16,
  148. };
  149. struct reg0i26_format {
  150. unsigned int immediate_h : 10;
  151. unsigned int immediate_l : 16;
  152. unsigned int opcode : 6;
  153. };
  154. struct reg1i20_format {
  155. unsigned int rd : 5;
  156. unsigned int immediate : 20;
  157. unsigned int opcode : 7;
  158. };
  159. struct reg1i21_format {
  160. unsigned int immediate_h : 5;
  161. unsigned int rj : 5;
  162. unsigned int immediate_l : 16;
  163. unsigned int opcode : 6;
  164. };
  165. struct reg2_format {
  166. unsigned int rd : 5;
  167. unsigned int rj : 5;
  168. unsigned int opcode : 22;
  169. };
  170. struct reg2i5_format {
  171. unsigned int rd : 5;
  172. unsigned int rj : 5;
  173. unsigned int immediate : 5;
  174. unsigned int opcode : 17;
  175. };
  176. struct reg2i6_format {
  177. unsigned int rd : 5;
  178. unsigned int rj : 5;
  179. unsigned int immediate : 6;
  180. unsigned int opcode : 16;
  181. };
  182. struct reg2i12_format {
  183. unsigned int rd : 5;
  184. unsigned int rj : 5;
  185. unsigned int immediate : 12;
  186. unsigned int opcode : 10;
  187. };
  188. struct reg2i14_format {
  189. unsigned int rd : 5;
  190. unsigned int rj : 5;
  191. unsigned int immediate : 14;
  192. unsigned int opcode : 8;
  193. };
  194. struct reg2i16_format {
  195. unsigned int rd : 5;
  196. unsigned int rj : 5;
  197. unsigned int immediate : 16;
  198. unsigned int opcode : 6;
  199. };
  200. struct reg2bstrd_format {
  201. unsigned int rd : 5;
  202. unsigned int rj : 5;
  203. unsigned int lsbd : 6;
  204. unsigned int msbd : 6;
  205. unsigned int opcode : 10;
  206. };
  207. struct reg3_format {
  208. unsigned int rd : 5;
  209. unsigned int rj : 5;
  210. unsigned int rk : 5;
  211. unsigned int opcode : 17;
  212. };
  213. struct reg3sa2_format {
  214. unsigned int rd : 5;
  215. unsigned int rj : 5;
  216. unsigned int rk : 5;
  217. unsigned int immediate : 2;
  218. unsigned int opcode : 15;
  219. };
  220. union loongarch_instruction {
  221. unsigned int word;
  222. struct reg0i26_format reg0i26_format;
  223. struct reg1i20_format reg1i20_format;
  224. struct reg1i21_format reg1i21_format;
  225. struct reg2_format reg2_format;
  226. struct reg2i5_format reg2i5_format;
  227. struct reg2i6_format reg2i6_format;
  228. struct reg2i12_format reg2i12_format;
  229. struct reg2i14_format reg2i14_format;
  230. struct reg2i16_format reg2i16_format;
  231. struct reg2bstrd_format reg2bstrd_format;
  232. struct reg3_format reg3_format;
  233. struct reg3sa2_format reg3sa2_format;
  234. };
  235. #define LOONGARCH_INSN_SIZE sizeof(union loongarch_instruction)
  236. enum loongarch_gpr {
  237. LOONGARCH_GPR_ZERO = 0,
  238. LOONGARCH_GPR_RA = 1,
  239. LOONGARCH_GPR_TP = 2,
  240. LOONGARCH_GPR_SP = 3,
  241. LOONGARCH_GPR_A0 = 4, /* Reused as V0 for return value */
  242. LOONGARCH_GPR_A1, /* Reused as V1 for return value */
  243. LOONGARCH_GPR_A2,
  244. LOONGARCH_GPR_A3,
  245. LOONGARCH_GPR_A4,
  246. LOONGARCH_GPR_A5,
  247. LOONGARCH_GPR_A6,
  248. LOONGARCH_GPR_A7,
  249. LOONGARCH_GPR_T0 = 12,
  250. LOONGARCH_GPR_T1,
  251. LOONGARCH_GPR_T2,
  252. LOONGARCH_GPR_T3,
  253. LOONGARCH_GPR_T4,
  254. LOONGARCH_GPR_T5,
  255. LOONGARCH_GPR_T6,
  256. LOONGARCH_GPR_T7,
  257. LOONGARCH_GPR_T8,
  258. LOONGARCH_GPR_FP = 22,
  259. LOONGARCH_GPR_S0 = 23,
  260. LOONGARCH_GPR_S1,
  261. LOONGARCH_GPR_S2,
  262. LOONGARCH_GPR_S3,
  263. LOONGARCH_GPR_S4,
  264. LOONGARCH_GPR_S5,
  265. LOONGARCH_GPR_S6,
  266. LOONGARCH_GPR_S7,
  267. LOONGARCH_GPR_S8,
  268. LOONGARCH_GPR_MAX
  269. };
  270. #define is_imm12_negative(val) is_imm_negative(val, 12)
  271. static inline bool is_imm_negative(unsigned long val, unsigned int bit)
  272. {
  273. return val & (1UL << (bit - 1));
  274. }
  275. static inline bool is_branch_ins(union loongarch_instruction *ip)
  276. {
  277. return ip->reg1i21_format.opcode >= beqz_op &&
  278. ip->reg1i21_format.opcode <= bgeu_op;
  279. }
  280. static inline bool is_ra_save_ins(union loongarch_instruction *ip)
  281. {
  282. /* st.d $ra, $sp, offset */
  283. return ip->reg2i12_format.opcode == std_op &&
  284. ip->reg2i12_format.rj == LOONGARCH_GPR_SP &&
  285. ip->reg2i12_format.rd == LOONGARCH_GPR_RA &&
  286. !is_imm12_negative(ip->reg2i12_format.immediate);
  287. }
  288. static inline bool is_stack_alloc_ins(union loongarch_instruction *ip)
  289. {
  290. /* addi.d $sp, $sp, -imm */
  291. return ip->reg2i12_format.opcode == addid_op &&
  292. ip->reg2i12_format.rj == LOONGARCH_GPR_SP &&
  293. ip->reg2i12_format.rd == LOONGARCH_GPR_SP &&
  294. is_imm12_negative(ip->reg2i12_format.immediate);
  295. }
  296. u32 larch_insn_gen_lu32id(enum loongarch_gpr rd, int imm);
  297. u32 larch_insn_gen_lu52id(enum loongarch_gpr rd, enum loongarch_gpr rj, int imm);
  298. u32 larch_insn_gen_jirl(enum loongarch_gpr rd, enum loongarch_gpr rj, unsigned long pc, unsigned long dest);
  299. static inline bool signed_imm_check(long val, unsigned int bit)
  300. {
  301. return -(1L << (bit - 1)) <= val && val < (1L << (bit - 1));
  302. }
  303. static inline bool unsigned_imm_check(unsigned long val, unsigned int bit)
  304. {
  305. return val < (1UL << bit);
  306. }
  307. #define DEF_EMIT_REG0I26_FORMAT(NAME, OP) \
  308. static inline void emit_##NAME(union loongarch_instruction *insn, \
  309. int offset) \
  310. { \
  311. unsigned int immediate_l, immediate_h; \
  312. \
  313. immediate_l = offset & 0xffff; \
  314. offset >>= 16; \
  315. immediate_h = offset & 0x3ff; \
  316. \
  317. insn->reg0i26_format.opcode = OP; \
  318. insn->reg0i26_format.immediate_l = immediate_l; \
  319. insn->reg0i26_format.immediate_h = immediate_h; \
  320. }
  321. DEF_EMIT_REG0I26_FORMAT(b, b_op)
  322. #define DEF_EMIT_REG1I20_FORMAT(NAME, OP) \
  323. static inline void emit_##NAME(union loongarch_instruction *insn, \
  324. enum loongarch_gpr rd, int imm) \
  325. { \
  326. insn->reg1i20_format.opcode = OP; \
  327. insn->reg1i20_format.immediate = imm; \
  328. insn->reg1i20_format.rd = rd; \
  329. }
  330. DEF_EMIT_REG1I20_FORMAT(lu12iw, lu12iw_op)
  331. DEF_EMIT_REG1I20_FORMAT(lu32id, lu32id_op)
  332. DEF_EMIT_REG1I20_FORMAT(pcaddu18i, pcaddu18i_op)
  333. #define DEF_EMIT_REG2_FORMAT(NAME, OP) \
  334. static inline void emit_##NAME(union loongarch_instruction *insn, \
  335. enum loongarch_gpr rd, \
  336. enum loongarch_gpr rj) \
  337. { \
  338. insn->reg2_format.opcode = OP; \
  339. insn->reg2_format.rd = rd; \
  340. insn->reg2_format.rj = rj; \
  341. }
  342. DEF_EMIT_REG2_FORMAT(revb2h, revb2h_op)
  343. DEF_EMIT_REG2_FORMAT(revb2w, revb2w_op)
  344. DEF_EMIT_REG2_FORMAT(revbd, revbd_op)
  345. #define DEF_EMIT_REG2I5_FORMAT(NAME, OP) \
  346. static inline void emit_##NAME(union loongarch_instruction *insn, \
  347. enum loongarch_gpr rd, \
  348. enum loongarch_gpr rj, \
  349. int imm) \
  350. { \
  351. insn->reg2i5_format.opcode = OP; \
  352. insn->reg2i5_format.immediate = imm; \
  353. insn->reg2i5_format.rd = rd; \
  354. insn->reg2i5_format.rj = rj; \
  355. }
  356. DEF_EMIT_REG2I5_FORMAT(slliw, slliw_op)
  357. DEF_EMIT_REG2I5_FORMAT(srliw, srliw_op)
  358. DEF_EMIT_REG2I5_FORMAT(sraiw, sraiw_op)
  359. #define DEF_EMIT_REG2I6_FORMAT(NAME, OP) \
  360. static inline void emit_##NAME(union loongarch_instruction *insn, \
  361. enum loongarch_gpr rd, \
  362. enum loongarch_gpr rj, \
  363. int imm) \
  364. { \
  365. insn->reg2i6_format.opcode = OP; \
  366. insn->reg2i6_format.immediate = imm; \
  367. insn->reg2i6_format.rd = rd; \
  368. insn->reg2i6_format.rj = rj; \
  369. }
  370. DEF_EMIT_REG2I6_FORMAT(sllid, sllid_op)
  371. DEF_EMIT_REG2I6_FORMAT(srlid, srlid_op)
  372. DEF_EMIT_REG2I6_FORMAT(sraid, sraid_op)
  373. #define DEF_EMIT_REG2I12_FORMAT(NAME, OP) \
  374. static inline void emit_##NAME(union loongarch_instruction *insn, \
  375. enum loongarch_gpr rd, \
  376. enum loongarch_gpr rj, \
  377. int imm) \
  378. { \
  379. insn->reg2i12_format.opcode = OP; \
  380. insn->reg2i12_format.immediate = imm; \
  381. insn->reg2i12_format.rd = rd; \
  382. insn->reg2i12_format.rj = rj; \
  383. }
  384. DEF_EMIT_REG2I12_FORMAT(addiw, addiw_op)
  385. DEF_EMIT_REG2I12_FORMAT(addid, addid_op)
  386. DEF_EMIT_REG2I12_FORMAT(lu52id, lu52id_op)
  387. DEF_EMIT_REG2I12_FORMAT(andi, andi_op)
  388. DEF_EMIT_REG2I12_FORMAT(ori, ori_op)
  389. DEF_EMIT_REG2I12_FORMAT(xori, xori_op)
  390. DEF_EMIT_REG2I12_FORMAT(ldbu, ldbu_op)
  391. DEF_EMIT_REG2I12_FORMAT(ldhu, ldhu_op)
  392. DEF_EMIT_REG2I12_FORMAT(ldwu, ldwu_op)
  393. DEF_EMIT_REG2I12_FORMAT(ldd, ldd_op)
  394. DEF_EMIT_REG2I12_FORMAT(stb, stb_op)
  395. DEF_EMIT_REG2I12_FORMAT(sth, sth_op)
  396. DEF_EMIT_REG2I12_FORMAT(stw, stw_op)
  397. DEF_EMIT_REG2I12_FORMAT(std, std_op)
  398. #define DEF_EMIT_REG2I14_FORMAT(NAME, OP) \
  399. static inline void emit_##NAME(union loongarch_instruction *insn, \
  400. enum loongarch_gpr rd, \
  401. enum loongarch_gpr rj, \
  402. int imm) \
  403. { \
  404. insn->reg2i14_format.opcode = OP; \
  405. insn->reg2i14_format.immediate = imm; \
  406. insn->reg2i14_format.rd = rd; \
  407. insn->reg2i14_format.rj = rj; \
  408. }
  409. DEF_EMIT_REG2I14_FORMAT(llw, llw_op)
  410. DEF_EMIT_REG2I14_FORMAT(scw, scw_op)
  411. DEF_EMIT_REG2I14_FORMAT(lld, lld_op)
  412. DEF_EMIT_REG2I14_FORMAT(scd, scd_op)
  413. DEF_EMIT_REG2I14_FORMAT(ldptrw, ldptrw_op)
  414. DEF_EMIT_REG2I14_FORMAT(stptrw, stptrw_op)
  415. DEF_EMIT_REG2I14_FORMAT(ldptrd, ldptrd_op)
  416. DEF_EMIT_REG2I14_FORMAT(stptrd, stptrd_op)
  417. #define DEF_EMIT_REG2I16_FORMAT(NAME, OP) \
  418. static inline void emit_##NAME(union loongarch_instruction *insn, \
  419. enum loongarch_gpr rj, \
  420. enum loongarch_gpr rd, \
  421. int offset) \
  422. { \
  423. insn->reg2i16_format.opcode = OP; \
  424. insn->reg2i16_format.immediate = offset; \
  425. insn->reg2i16_format.rj = rj; \
  426. insn->reg2i16_format.rd = rd; \
  427. }
  428. DEF_EMIT_REG2I16_FORMAT(beq, beq_op)
  429. DEF_EMIT_REG2I16_FORMAT(bne, bne_op)
  430. DEF_EMIT_REG2I16_FORMAT(blt, blt_op)
  431. DEF_EMIT_REG2I16_FORMAT(bge, bge_op)
  432. DEF_EMIT_REG2I16_FORMAT(bltu, bltu_op)
  433. DEF_EMIT_REG2I16_FORMAT(bgeu, bgeu_op)
  434. DEF_EMIT_REG2I16_FORMAT(jirl, jirl_op)
  435. #define DEF_EMIT_REG2BSTRD_FORMAT(NAME, OP) \
  436. static inline void emit_##NAME(union loongarch_instruction *insn, \
  437. enum loongarch_gpr rd, \
  438. enum loongarch_gpr rj, \
  439. int msbd, \
  440. int lsbd) \
  441. { \
  442. insn->reg2bstrd_format.opcode = OP; \
  443. insn->reg2bstrd_format.msbd = msbd; \
  444. insn->reg2bstrd_format.lsbd = lsbd; \
  445. insn->reg2bstrd_format.rj = rj; \
  446. insn->reg2bstrd_format.rd = rd; \
  447. }
  448. DEF_EMIT_REG2BSTRD_FORMAT(bstrpickd, bstrpickd_op)
  449. #define DEF_EMIT_REG3_FORMAT(NAME, OP) \
  450. static inline void emit_##NAME(union loongarch_instruction *insn, \
  451. enum loongarch_gpr rd, \
  452. enum loongarch_gpr rj, \
  453. enum loongarch_gpr rk) \
  454. { \
  455. insn->reg3_format.opcode = OP; \
  456. insn->reg3_format.rd = rd; \
  457. insn->reg3_format.rj = rj; \
  458. insn->reg3_format.rk = rk; \
  459. }
  460. DEF_EMIT_REG3_FORMAT(addd, addd_op)
  461. DEF_EMIT_REG3_FORMAT(subd, subd_op)
  462. DEF_EMIT_REG3_FORMAT(muld, muld_op)
  463. DEF_EMIT_REG3_FORMAT(divdu, divdu_op)
  464. DEF_EMIT_REG3_FORMAT(moddu, moddu_op)
  465. DEF_EMIT_REG3_FORMAT(and, and_op)
  466. DEF_EMIT_REG3_FORMAT(or, or_op)
  467. DEF_EMIT_REG3_FORMAT(xor, xor_op)
  468. DEF_EMIT_REG3_FORMAT(sllw, sllw_op)
  469. DEF_EMIT_REG3_FORMAT(slld, slld_op)
  470. DEF_EMIT_REG3_FORMAT(srlw, srlw_op)
  471. DEF_EMIT_REG3_FORMAT(srld, srld_op)
  472. DEF_EMIT_REG3_FORMAT(sraw, sraw_op)
  473. DEF_EMIT_REG3_FORMAT(srad, srad_op)
  474. DEF_EMIT_REG3_FORMAT(ldxbu, ldxbu_op)
  475. DEF_EMIT_REG3_FORMAT(ldxhu, ldxhu_op)
  476. DEF_EMIT_REG3_FORMAT(ldxwu, ldxwu_op)
  477. DEF_EMIT_REG3_FORMAT(ldxd, ldxd_op)
  478. DEF_EMIT_REG3_FORMAT(stxb, stxb_op)
  479. DEF_EMIT_REG3_FORMAT(stxh, stxh_op)
  480. DEF_EMIT_REG3_FORMAT(stxw, stxw_op)
  481. DEF_EMIT_REG3_FORMAT(stxd, stxd_op)
  482. DEF_EMIT_REG3_FORMAT(amaddw, amaddw_op)
  483. DEF_EMIT_REG3_FORMAT(amaddd, amaddd_op)
  484. DEF_EMIT_REG3_FORMAT(amandw, amandw_op)
  485. DEF_EMIT_REG3_FORMAT(amandd, amandd_op)
  486. DEF_EMIT_REG3_FORMAT(amorw, amorw_op)
  487. DEF_EMIT_REG3_FORMAT(amord, amord_op)
  488. DEF_EMIT_REG3_FORMAT(amxorw, amxorw_op)
  489. DEF_EMIT_REG3_FORMAT(amxord, amxord_op)
  490. DEF_EMIT_REG3_FORMAT(amswapw, amswapw_op)
  491. DEF_EMIT_REG3_FORMAT(amswapd, amswapd_op)
  492. #define DEF_EMIT_REG3SA2_FORMAT(NAME, OP) \
  493. static inline void emit_##NAME(union loongarch_instruction *insn, \
  494. enum loongarch_gpr rd, \
  495. enum loongarch_gpr rj, \
  496. enum loongarch_gpr rk, \
  497. int imm) \
  498. { \
  499. insn->reg3sa2_format.opcode = OP; \
  500. insn->reg3sa2_format.immediate = imm; \
  501. insn->reg3sa2_format.rd = rd; \
  502. insn->reg3sa2_format.rj = rj; \
  503. insn->reg3sa2_format.rk = rk; \
  504. }
  505. DEF_EMIT_REG3SA2_FORMAT(alsld, alsld_op)
  506. #endif /* _ASM_INST_H */