cpu.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * cpu.h: Values of the PRID register used to match up
  4. * various LoongArch CPU types.
  5. *
  6. * Copyright (C) 2020-2022 Loongson Technology Corporation Limited
  7. */
  8. #ifndef _ASM_CPU_H
  9. #define _ASM_CPU_H
  10. /*
  11. * As described in LoongArch specs from Loongson Technology, the PRID register
  12. * (CPUCFG.00) has the following layout:
  13. *
  14. * +---------------+----------------+------------+--------------------+
  15. * | Reserved | Company ID | Series ID | Product ID |
  16. * +---------------+----------------+------------+--------------------+
  17. * 31 24 23 16 15 12 11 0
  18. */
  19. /*
  20. * Assigned Company values for bits 23:16 of the PRID register.
  21. */
  22. #define PRID_COMP_MASK 0xff0000
  23. #define PRID_COMP_LOONGSON 0x140000
  24. /*
  25. * Assigned Series ID values for bits 15:12 of the PRID register. In order
  26. * to detect a certain CPU type exactly eventually additional registers may
  27. * need to be examined.
  28. */
  29. #define PRID_SERIES_MASK 0xf000
  30. #define PRID_SERIES_LA132 0x8000 /* Loongson 32bit */
  31. #define PRID_SERIES_LA264 0xa000 /* Loongson 64bit, 2-issue */
  32. #define PRID_SERIES_LA364 0xb000 /* Loongson 64bit,3-issue */
  33. #define PRID_SERIES_LA464 0xc000 /* Loongson 64bit, 4-issue */
  34. #define PRID_SERIES_LA664 0xd000 /* Loongson 64bit, 6-issue */
  35. /*
  36. * Particular Product ID values for bits 11:0 of the PRID register.
  37. */
  38. #define PRID_PRODUCT_MASK 0x0fff
  39. #if !defined(__ASSEMBLY__)
  40. enum cpu_type_enum {
  41. CPU_UNKNOWN,
  42. CPU_LOONGSON32,
  43. CPU_LOONGSON64,
  44. CPU_LAST
  45. };
  46. #endif /* !__ASSEMBLY */
  47. /*
  48. * ISA Level encodings
  49. *
  50. */
  51. #define LOONGARCH_CPU_ISA_LA32R 0x00000001
  52. #define LOONGARCH_CPU_ISA_LA32S 0x00000002
  53. #define LOONGARCH_CPU_ISA_LA64 0x00000004
  54. #define LOONGARCH_CPU_ISA_32BIT (LOONGARCH_CPU_ISA_LA32R | LOONGARCH_CPU_ISA_LA32S)
  55. #define LOONGARCH_CPU_ISA_64BIT LOONGARCH_CPU_ISA_LA64
  56. /*
  57. * CPU Option encodings
  58. */
  59. #define CPU_FEATURE_CPUCFG 0 /* CPU has CPUCFG */
  60. #define CPU_FEATURE_LAM 1 /* CPU has Atomic instructions */
  61. #define CPU_FEATURE_UAL 2 /* CPU supports unaligned access */
  62. #define CPU_FEATURE_FPU 3 /* CPU has FPU */
  63. #define CPU_FEATURE_LSX 4 /* CPU has LSX (128-bit SIMD) */
  64. #define CPU_FEATURE_LASX 5 /* CPU has LASX (256-bit SIMD) */
  65. #define CPU_FEATURE_CRC32 6 /* CPU has CRC32 instructions */
  66. #define CPU_FEATURE_COMPLEX 7 /* CPU has Complex instructions */
  67. #define CPU_FEATURE_CRYPTO 8 /* CPU has Crypto instructions */
  68. #define CPU_FEATURE_LVZ 9 /* CPU has Virtualization extension */
  69. #define CPU_FEATURE_LBT_X86 10 /* CPU has X86 Binary Translation */
  70. #define CPU_FEATURE_LBT_ARM 11 /* CPU has ARM Binary Translation */
  71. #define CPU_FEATURE_LBT_MIPS 12 /* CPU has MIPS Binary Translation */
  72. #define CPU_FEATURE_TLB 13 /* CPU has TLB */
  73. #define CPU_FEATURE_CSR 14 /* CPU has CSR */
  74. #define CPU_FEATURE_WATCH 15 /* CPU has watchpoint registers */
  75. #define CPU_FEATURE_VINT 16 /* CPU has vectored interrupts */
  76. #define CPU_FEATURE_CSRIPI 17 /* CPU has CSR-IPI */
  77. #define CPU_FEATURE_EXTIOI 18 /* CPU has EXT-IOI */
  78. #define CPU_FEATURE_PREFETCH 19 /* CPU has prefetch instructions */
  79. #define CPU_FEATURE_PMP 20 /* CPU has perfermance counter */
  80. #define CPU_FEATURE_SCALEFREQ 21 /* CPU supports cpufreq scaling */
  81. #define CPU_FEATURE_FLATMODE 22 /* CPU has flat mode */
  82. #define CPU_FEATURE_EIODECODE 23 /* CPU has EXTIOI interrupt pin decode mode */
  83. #define CPU_FEATURE_GUESTID 24 /* CPU has GuestID feature */
  84. #define CPU_FEATURE_HYPERVISOR 25 /* CPU has hypervisor (running in VM) */
  85. #define LOONGARCH_CPU_CPUCFG BIT_ULL(CPU_FEATURE_CPUCFG)
  86. #define LOONGARCH_CPU_LAM BIT_ULL(CPU_FEATURE_LAM)
  87. #define LOONGARCH_CPU_UAL BIT_ULL(CPU_FEATURE_UAL)
  88. #define LOONGARCH_CPU_FPU BIT_ULL(CPU_FEATURE_FPU)
  89. #define LOONGARCH_CPU_LSX BIT_ULL(CPU_FEATURE_LSX)
  90. #define LOONGARCH_CPU_LASX BIT_ULL(CPU_FEATURE_LASX)
  91. #define LOONGARCH_CPU_CRC32 BIT_ULL(CPU_FEATURE_CRC32)
  92. #define LOONGARCH_CPU_COMPLEX BIT_ULL(CPU_FEATURE_COMPLEX)
  93. #define LOONGARCH_CPU_CRYPTO BIT_ULL(CPU_FEATURE_CRYPTO)
  94. #define LOONGARCH_CPU_LVZ BIT_ULL(CPU_FEATURE_LVZ)
  95. #define LOONGARCH_CPU_LBT_X86 BIT_ULL(CPU_FEATURE_LBT_X86)
  96. #define LOONGARCH_CPU_LBT_ARM BIT_ULL(CPU_FEATURE_LBT_ARM)
  97. #define LOONGARCH_CPU_LBT_MIPS BIT_ULL(CPU_FEATURE_LBT_MIPS)
  98. #define LOONGARCH_CPU_TLB BIT_ULL(CPU_FEATURE_TLB)
  99. #define LOONGARCH_CPU_CSR BIT_ULL(CPU_FEATURE_CSR)
  100. #define LOONGARCH_CPU_WATCH BIT_ULL(CPU_FEATURE_WATCH)
  101. #define LOONGARCH_CPU_VINT BIT_ULL(CPU_FEATURE_VINT)
  102. #define LOONGARCH_CPU_CSRIPI BIT_ULL(CPU_FEATURE_CSRIPI)
  103. #define LOONGARCH_CPU_EXTIOI BIT_ULL(CPU_FEATURE_EXTIOI)
  104. #define LOONGARCH_CPU_PREFETCH BIT_ULL(CPU_FEATURE_PREFETCH)
  105. #define LOONGARCH_CPU_PMP BIT_ULL(CPU_FEATURE_PMP)
  106. #define LOONGARCH_CPU_SCALEFREQ BIT_ULL(CPU_FEATURE_SCALEFREQ)
  107. #define LOONGARCH_CPU_FLATMODE BIT_ULL(CPU_FEATURE_FLATMODE)
  108. #define LOONGARCH_CPU_EIODECODE BIT_ULL(CPU_FEATURE_EIODECODE)
  109. #define LOONGARCH_CPU_GUESTID BIT_ULL(CPU_FEATURE_GUESTID)
  110. #define LOONGARCH_CPU_HYPERVISOR BIT_ULL(CPU_FEATURE_HYPERVISOR)
  111. #endif /* _ASM_CPU_H */