vgic.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) 2015, 2016 ARM Ltd.
  4. */
  5. #ifndef __KVM_ARM_VGIC_NEW_H__
  6. #define __KVM_ARM_VGIC_NEW_H__
  7. #include <linux/irqchip/arm-gic-common.h>
  8. #include <asm/kvm_mmu.h>
  9. #define PRODUCT_ID_KVM 0x4b /* ASCII code K */
  10. #define IMPLEMENTER_ARM 0x43b
  11. #define VGIC_ADDR_UNDEF (-1)
  12. #define IS_VGIC_ADDR_UNDEF(_x) ((_x) == VGIC_ADDR_UNDEF)
  13. #define INTERRUPT_ID_BITS_SPIS 10
  14. #define INTERRUPT_ID_BITS_ITS 16
  15. #define VGIC_PRI_BITS 5
  16. #define vgic_irq_is_sgi(intid) ((intid) < VGIC_NR_SGIS)
  17. #define VGIC_AFFINITY_0_SHIFT 0
  18. #define VGIC_AFFINITY_0_MASK (0xffUL << VGIC_AFFINITY_0_SHIFT)
  19. #define VGIC_AFFINITY_1_SHIFT 8
  20. #define VGIC_AFFINITY_1_MASK (0xffUL << VGIC_AFFINITY_1_SHIFT)
  21. #define VGIC_AFFINITY_2_SHIFT 16
  22. #define VGIC_AFFINITY_2_MASK (0xffUL << VGIC_AFFINITY_2_SHIFT)
  23. #define VGIC_AFFINITY_3_SHIFT 24
  24. #define VGIC_AFFINITY_3_MASK (0xffUL << VGIC_AFFINITY_3_SHIFT)
  25. #define VGIC_AFFINITY_LEVEL(reg, level) \
  26. ((((reg) & VGIC_AFFINITY_## level ##_MASK) \
  27. >> VGIC_AFFINITY_## level ##_SHIFT) << MPIDR_LEVEL_SHIFT(level))
  28. /*
  29. * The Userspace encodes the affinity differently from the MPIDR,
  30. * Below macro converts vgic userspace format to MPIDR reg format.
  31. */
  32. #define VGIC_TO_MPIDR(val) (VGIC_AFFINITY_LEVEL(val, 0) | \
  33. VGIC_AFFINITY_LEVEL(val, 1) | \
  34. VGIC_AFFINITY_LEVEL(val, 2) | \
  35. VGIC_AFFINITY_LEVEL(val, 3))
  36. /*
  37. * As per Documentation/virt/kvm/devices/arm-vgic-v3.rst,
  38. * below macros are defined for CPUREG encoding.
  39. */
  40. #define KVM_REG_ARM_VGIC_SYSREG_OP0_MASK 0x000000000000c000
  41. #define KVM_REG_ARM_VGIC_SYSREG_OP0_SHIFT 14
  42. #define KVM_REG_ARM_VGIC_SYSREG_OP1_MASK 0x0000000000003800
  43. #define KVM_REG_ARM_VGIC_SYSREG_OP1_SHIFT 11
  44. #define KVM_REG_ARM_VGIC_SYSREG_CRN_MASK 0x0000000000000780
  45. #define KVM_REG_ARM_VGIC_SYSREG_CRN_SHIFT 7
  46. #define KVM_REG_ARM_VGIC_SYSREG_CRM_MASK 0x0000000000000078
  47. #define KVM_REG_ARM_VGIC_SYSREG_CRM_SHIFT 3
  48. #define KVM_REG_ARM_VGIC_SYSREG_OP2_MASK 0x0000000000000007
  49. #define KVM_REG_ARM_VGIC_SYSREG_OP2_SHIFT 0
  50. #define KVM_DEV_ARM_VGIC_SYSREG_MASK (KVM_REG_ARM_VGIC_SYSREG_OP0_MASK | \
  51. KVM_REG_ARM_VGIC_SYSREG_OP1_MASK | \
  52. KVM_REG_ARM_VGIC_SYSREG_CRN_MASK | \
  53. KVM_REG_ARM_VGIC_SYSREG_CRM_MASK | \
  54. KVM_REG_ARM_VGIC_SYSREG_OP2_MASK)
  55. /*
  56. * As per Documentation/virt/kvm/devices/arm-vgic-its.rst,
  57. * below macros are defined for ITS table entry encoding.
  58. */
  59. #define KVM_ITS_CTE_VALID_SHIFT 63
  60. #define KVM_ITS_CTE_VALID_MASK BIT_ULL(63)
  61. #define KVM_ITS_CTE_RDBASE_SHIFT 16
  62. #define KVM_ITS_CTE_ICID_MASK GENMASK_ULL(15, 0)
  63. #define KVM_ITS_ITE_NEXT_SHIFT 48
  64. #define KVM_ITS_ITE_PINTID_SHIFT 16
  65. #define KVM_ITS_ITE_PINTID_MASK GENMASK_ULL(47, 16)
  66. #define KVM_ITS_ITE_ICID_MASK GENMASK_ULL(15, 0)
  67. #define KVM_ITS_DTE_VALID_SHIFT 63
  68. #define KVM_ITS_DTE_VALID_MASK BIT_ULL(63)
  69. #define KVM_ITS_DTE_NEXT_SHIFT 49
  70. #define KVM_ITS_DTE_NEXT_MASK GENMASK_ULL(62, 49)
  71. #define KVM_ITS_DTE_ITTADDR_SHIFT 5
  72. #define KVM_ITS_DTE_ITTADDR_MASK GENMASK_ULL(48, 5)
  73. #define KVM_ITS_DTE_SIZE_MASK GENMASK_ULL(4, 0)
  74. #define KVM_ITS_L1E_VALID_MASK BIT_ULL(63)
  75. /* we only support 64 kB translation table page size */
  76. #define KVM_ITS_L1E_ADDR_MASK GENMASK_ULL(51, 16)
  77. #define KVM_VGIC_V3_RDIST_INDEX_MASK GENMASK_ULL(11, 0)
  78. #define KVM_VGIC_V3_RDIST_FLAGS_MASK GENMASK_ULL(15, 12)
  79. #define KVM_VGIC_V3_RDIST_FLAGS_SHIFT 12
  80. #define KVM_VGIC_V3_RDIST_BASE_MASK GENMASK_ULL(51, 16)
  81. #define KVM_VGIC_V3_RDIST_COUNT_MASK GENMASK_ULL(63, 52)
  82. #define KVM_VGIC_V3_RDIST_COUNT_SHIFT 52
  83. #ifdef CONFIG_DEBUG_SPINLOCK
  84. #define DEBUG_SPINLOCK_BUG_ON(p) BUG_ON(p)
  85. #else
  86. #define DEBUG_SPINLOCK_BUG_ON(p)
  87. #endif
  88. static inline u32 vgic_get_implementation_rev(struct kvm_vcpu *vcpu)
  89. {
  90. return vcpu->kvm->arch.vgic.implementation_rev;
  91. }
  92. /* Requires the irq_lock to be held by the caller. */
  93. static inline bool irq_is_pending(struct vgic_irq *irq)
  94. {
  95. if (irq->config == VGIC_CONFIG_EDGE)
  96. return irq->pending_latch;
  97. else
  98. return irq->pending_latch || irq->line_level;
  99. }
  100. static inline bool vgic_irq_is_mapped_level(struct vgic_irq *irq)
  101. {
  102. return irq->config == VGIC_CONFIG_LEVEL && irq->hw;
  103. }
  104. static inline int vgic_irq_get_lr_count(struct vgic_irq *irq)
  105. {
  106. /* Account for the active state as an interrupt */
  107. if (vgic_irq_is_sgi(irq->intid) && irq->source)
  108. return hweight8(irq->source) + irq->active;
  109. return irq_is_pending(irq) || irq->active;
  110. }
  111. static inline bool vgic_irq_is_multi_sgi(struct vgic_irq *irq)
  112. {
  113. return vgic_irq_get_lr_count(irq) > 1;
  114. }
  115. static inline int vgic_write_guest_lock(struct kvm *kvm, gpa_t gpa,
  116. const void *data, unsigned long len)
  117. {
  118. int ret;
  119. ret = kvm_write_guest_lock(kvm, gpa, data, len);
  120. return ret;
  121. }
  122. /*
  123. * This struct provides an intermediate representation of the fields contained
  124. * in the GICH_VMCR and ICH_VMCR registers, such that code exporting the GIC
  125. * state to userspace can generate either GICv2 or GICv3 CPU interface
  126. * registers regardless of the hardware backed GIC used.
  127. */
  128. struct vgic_vmcr {
  129. u32 grpen0;
  130. u32 grpen1;
  131. u32 ackctl;
  132. u32 fiqen;
  133. u32 cbpr;
  134. u32 eoim;
  135. u32 abpr;
  136. u32 bpr;
  137. u32 pmr; /* Priority mask field in the GICC_PMR and
  138. * ICC_PMR_EL1 priority field format */
  139. };
  140. struct vgic_reg_attr {
  141. struct kvm_vcpu *vcpu;
  142. gpa_t addr;
  143. };
  144. int vgic_v3_parse_attr(struct kvm_device *dev, struct kvm_device_attr *attr,
  145. struct vgic_reg_attr *reg_attr);
  146. int vgic_v2_parse_attr(struct kvm_device *dev, struct kvm_device_attr *attr,
  147. struct vgic_reg_attr *reg_attr);
  148. const struct vgic_register_region *
  149. vgic_get_mmio_region(struct kvm_vcpu *vcpu, struct vgic_io_device *iodev,
  150. gpa_t addr, int len);
  151. struct vgic_irq *vgic_get_irq(struct kvm *kvm, struct kvm_vcpu *vcpu,
  152. u32 intid);
  153. void __vgic_put_lpi_locked(struct kvm *kvm, struct vgic_irq *irq);
  154. void vgic_put_irq(struct kvm *kvm, struct vgic_irq *irq);
  155. bool vgic_get_phys_line_level(struct vgic_irq *irq);
  156. void vgic_irq_set_phys_pending(struct vgic_irq *irq, bool pending);
  157. void vgic_irq_set_phys_active(struct vgic_irq *irq, bool active);
  158. bool vgic_queue_irq_unlock(struct kvm *kvm, struct vgic_irq *irq,
  159. unsigned long flags);
  160. void vgic_kick_vcpus(struct kvm *kvm);
  161. void vgic_irq_handle_resampling(struct vgic_irq *irq,
  162. bool lr_deactivated, bool lr_pending);
  163. int vgic_check_iorange(struct kvm *kvm, phys_addr_t ioaddr,
  164. phys_addr_t addr, phys_addr_t alignment,
  165. phys_addr_t size);
  166. void vgic_v2_fold_lr_state(struct kvm_vcpu *vcpu);
  167. void vgic_v2_populate_lr(struct kvm_vcpu *vcpu, struct vgic_irq *irq, int lr);
  168. void vgic_v2_clear_lr(struct kvm_vcpu *vcpu, int lr);
  169. void vgic_v2_set_underflow(struct kvm_vcpu *vcpu);
  170. void vgic_v2_set_npie(struct kvm_vcpu *vcpu);
  171. int vgic_v2_has_attr_regs(struct kvm_device *dev, struct kvm_device_attr *attr);
  172. int vgic_v2_dist_uaccess(struct kvm_vcpu *vcpu, bool is_write,
  173. int offset, u32 *val);
  174. int vgic_v2_cpuif_uaccess(struct kvm_vcpu *vcpu, bool is_write,
  175. int offset, u32 *val);
  176. void vgic_v2_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  177. void vgic_v2_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  178. void vgic_v2_enable(struct kvm_vcpu *vcpu);
  179. int vgic_v2_probe(const struct gic_kvm_info *info);
  180. int vgic_v2_map_resources(struct kvm *kvm);
  181. int vgic_register_dist_iodev(struct kvm *kvm, gpa_t dist_base_address,
  182. enum vgic_type);
  183. void vgic_v2_init_lrs(void);
  184. void vgic_v2_load(struct kvm_vcpu *vcpu);
  185. void vgic_v2_put(struct kvm_vcpu *vcpu, bool blocking);
  186. void vgic_v2_save_state(struct kvm_vcpu *vcpu);
  187. void vgic_v2_restore_state(struct kvm_vcpu *vcpu);
  188. static inline void vgic_get_irq_kref(struct vgic_irq *irq)
  189. {
  190. if (irq->intid < VGIC_MIN_LPI)
  191. return;
  192. kref_get(&irq->refcount);
  193. }
  194. void vgic_v3_fold_lr_state(struct kvm_vcpu *vcpu);
  195. void vgic_v3_populate_lr(struct kvm_vcpu *vcpu, struct vgic_irq *irq, int lr);
  196. void vgic_v3_clear_lr(struct kvm_vcpu *vcpu, int lr);
  197. void vgic_v3_set_underflow(struct kvm_vcpu *vcpu);
  198. void vgic_v3_set_npie(struct kvm_vcpu *vcpu);
  199. void vgic_v3_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  200. void vgic_v3_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  201. void vgic_v3_enable(struct kvm_vcpu *vcpu);
  202. int vgic_v3_probe(const struct gic_kvm_info *info);
  203. int vgic_v3_map_resources(struct kvm *kvm);
  204. int vgic_v3_lpi_sync_pending_status(struct kvm *kvm, struct vgic_irq *irq);
  205. int vgic_v3_save_pending_tables(struct kvm *kvm);
  206. int vgic_v3_set_redist_base(struct kvm *kvm, u32 index, u64 addr, u32 count);
  207. int vgic_register_redist_iodev(struct kvm_vcpu *vcpu);
  208. bool vgic_v3_check_base(struct kvm *kvm);
  209. void vgic_v3_load(struct kvm_vcpu *vcpu);
  210. void vgic_v3_put(struct kvm_vcpu *vcpu, bool blocking);
  211. bool vgic_has_its(struct kvm *kvm);
  212. int kvm_vgic_register_its_device(void);
  213. void vgic_enable_lpis(struct kvm_vcpu *vcpu);
  214. void vgic_flush_pending_lpis(struct kvm_vcpu *vcpu);
  215. int vgic_its_inject_msi(struct kvm *kvm, struct kvm_msi *msi);
  216. int vgic_v3_has_attr_regs(struct kvm_device *dev, struct kvm_device_attr *attr);
  217. int vgic_v3_dist_uaccess(struct kvm_vcpu *vcpu, bool is_write,
  218. int offset, u32 *val);
  219. int vgic_v3_redist_uaccess(struct kvm_vcpu *vcpu, bool is_write,
  220. int offset, u32 *val);
  221. int vgic_v3_cpu_sysregs_uaccess(struct kvm_vcpu *vcpu,
  222. struct kvm_device_attr *attr, bool is_write);
  223. int vgic_v3_has_cpu_sysregs_attr(struct kvm_vcpu *vcpu, struct kvm_device_attr *attr);
  224. int vgic_v3_line_level_info_uaccess(struct kvm_vcpu *vcpu, bool is_write,
  225. u32 intid, u32 *val);
  226. int kvm_register_vgic_device(unsigned long type);
  227. void vgic_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  228. void vgic_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  229. int vgic_lazy_init(struct kvm *kvm);
  230. int vgic_init(struct kvm *kvm);
  231. void vgic_debug_init(struct kvm *kvm);
  232. void vgic_debug_destroy(struct kvm *kvm);
  233. bool lock_all_vcpus(struct kvm *kvm);
  234. void unlock_all_vcpus(struct kvm *kvm);
  235. static inline int vgic_v3_max_apr_idx(struct kvm_vcpu *vcpu)
  236. {
  237. struct vgic_cpu *cpu_if = &vcpu->arch.vgic_cpu;
  238. /*
  239. * num_pri_bits are initialized with HW supported values.
  240. * We can rely safely on num_pri_bits even if VM has not
  241. * restored ICC_CTLR_EL1 before restoring APnR registers.
  242. */
  243. switch (cpu_if->num_pri_bits) {
  244. case 7: return 3;
  245. case 6: return 1;
  246. default: return 0;
  247. }
  248. }
  249. static inline bool
  250. vgic_v3_redist_region_full(struct vgic_redist_region *region)
  251. {
  252. if (!region->count)
  253. return false;
  254. return (region->free_index >= region->count);
  255. }
  256. struct vgic_redist_region *vgic_v3_rdist_free_slot(struct list_head *rdregs);
  257. static inline size_t
  258. vgic_v3_rd_region_size(struct kvm *kvm, struct vgic_redist_region *rdreg)
  259. {
  260. if (!rdreg->count)
  261. return atomic_read(&kvm->online_vcpus) * KVM_VGIC_V3_REDIST_SIZE;
  262. else
  263. return rdreg->count * KVM_VGIC_V3_REDIST_SIZE;
  264. }
  265. struct vgic_redist_region *vgic_v3_rdist_region_from_index(struct kvm *kvm,
  266. u32 index);
  267. void vgic_v3_free_redist_region(struct vgic_redist_region *rdreg);
  268. bool vgic_v3_rdist_overlap(struct kvm *kvm, gpa_t base, size_t size);
  269. static inline bool vgic_dist_overlap(struct kvm *kvm, gpa_t base, size_t size)
  270. {
  271. struct vgic_dist *d = &kvm->arch.vgic;
  272. return (base + size > d->vgic_dist_base) &&
  273. (base < d->vgic_dist_base + KVM_VGIC_V3_DIST_SIZE);
  274. }
  275. bool vgic_lpis_enabled(struct kvm_vcpu *vcpu);
  276. int vgic_copy_lpi_list(struct kvm *kvm, struct kvm_vcpu *vcpu, u32 **intid_ptr);
  277. int vgic_its_resolve_lpi(struct kvm *kvm, struct vgic_its *its,
  278. u32 devid, u32 eventid, struct vgic_irq **irq);
  279. struct vgic_its *vgic_msi_to_its(struct kvm *kvm, struct kvm_msi *msi);
  280. int vgic_its_inject_cached_translation(struct kvm *kvm, struct kvm_msi *msi);
  281. void vgic_lpi_translation_cache_init(struct kvm *kvm);
  282. void vgic_lpi_translation_cache_destroy(struct kvm *kvm);
  283. void vgic_its_invalidate_cache(struct kvm *kvm);
  284. /* GICv4.1 MMIO interface */
  285. int vgic_its_inv_lpi(struct kvm *kvm, struct vgic_irq *irq);
  286. int vgic_its_invall(struct kvm_vcpu *vcpu);
  287. bool vgic_supports_direct_msis(struct kvm *kvm);
  288. int vgic_v4_init(struct kvm *kvm);
  289. void vgic_v4_teardown(struct kvm *kvm);
  290. void vgic_v4_configure_vsgis(struct kvm *kvm);
  291. void vgic_v4_get_vlpi_state(struct vgic_irq *irq, bool *val);
  292. int vgic_v4_request_vpe_irq(struct kvm_vcpu *vcpu, int irq);
  293. #endif