perf_event.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) 2012 ARM Ltd.
  4. */
  5. #ifndef __ASM_PERF_EVENT_H
  6. #define __ASM_PERF_EVENT_H
  7. #include <asm/stack_pointer.h>
  8. #include <asm/ptrace.h>
  9. #define ARMV8_PMU_MAX_COUNTERS 32
  10. #define ARMV8_PMU_COUNTER_MASK (ARMV8_PMU_MAX_COUNTERS - 1)
  11. /*
  12. * Common architectural and microarchitectural event numbers.
  13. */
  14. #define ARMV8_PMUV3_PERFCTR_SW_INCR 0x0000
  15. #define ARMV8_PMUV3_PERFCTR_L1I_CACHE_REFILL 0x0001
  16. #define ARMV8_PMUV3_PERFCTR_L1I_TLB_REFILL 0x0002
  17. #define ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL 0x0003
  18. #define ARMV8_PMUV3_PERFCTR_L1D_CACHE 0x0004
  19. #define ARMV8_PMUV3_PERFCTR_L1D_TLB_REFILL 0x0005
  20. #define ARMV8_PMUV3_PERFCTR_LD_RETIRED 0x0006
  21. #define ARMV8_PMUV3_PERFCTR_ST_RETIRED 0x0007
  22. #define ARMV8_PMUV3_PERFCTR_INST_RETIRED 0x0008
  23. #define ARMV8_PMUV3_PERFCTR_EXC_TAKEN 0x0009
  24. #define ARMV8_PMUV3_PERFCTR_EXC_RETURN 0x000A
  25. #define ARMV8_PMUV3_PERFCTR_CID_WRITE_RETIRED 0x000B
  26. #define ARMV8_PMUV3_PERFCTR_PC_WRITE_RETIRED 0x000C
  27. #define ARMV8_PMUV3_PERFCTR_BR_IMMED_RETIRED 0x000D
  28. #define ARMV8_PMUV3_PERFCTR_BR_RETURN_RETIRED 0x000E
  29. #define ARMV8_PMUV3_PERFCTR_UNALIGNED_LDST_RETIRED 0x000F
  30. #define ARMV8_PMUV3_PERFCTR_BR_MIS_PRED 0x0010
  31. #define ARMV8_PMUV3_PERFCTR_CPU_CYCLES 0x0011
  32. #define ARMV8_PMUV3_PERFCTR_BR_PRED 0x0012
  33. #define ARMV8_PMUV3_PERFCTR_MEM_ACCESS 0x0013
  34. #define ARMV8_PMUV3_PERFCTR_L1I_CACHE 0x0014
  35. #define ARMV8_PMUV3_PERFCTR_L1D_CACHE_WB 0x0015
  36. #define ARMV8_PMUV3_PERFCTR_L2D_CACHE 0x0016
  37. #define ARMV8_PMUV3_PERFCTR_L2D_CACHE_REFILL 0x0017
  38. #define ARMV8_PMUV3_PERFCTR_L2D_CACHE_WB 0x0018
  39. #define ARMV8_PMUV3_PERFCTR_BUS_ACCESS 0x0019
  40. #define ARMV8_PMUV3_PERFCTR_MEMORY_ERROR 0x001A
  41. #define ARMV8_PMUV3_PERFCTR_INST_SPEC 0x001B
  42. #define ARMV8_PMUV3_PERFCTR_TTBR_WRITE_RETIRED 0x001C
  43. #define ARMV8_PMUV3_PERFCTR_BUS_CYCLES 0x001D
  44. #define ARMV8_PMUV3_PERFCTR_CHAIN 0x001E
  45. #define ARMV8_PMUV3_PERFCTR_L1D_CACHE_ALLOCATE 0x001F
  46. #define ARMV8_PMUV3_PERFCTR_L2D_CACHE_ALLOCATE 0x0020
  47. #define ARMV8_PMUV3_PERFCTR_BR_RETIRED 0x0021
  48. #define ARMV8_PMUV3_PERFCTR_BR_MIS_PRED_RETIRED 0x0022
  49. #define ARMV8_PMUV3_PERFCTR_STALL_FRONTEND 0x0023
  50. #define ARMV8_PMUV3_PERFCTR_STALL_BACKEND 0x0024
  51. #define ARMV8_PMUV3_PERFCTR_L1D_TLB 0x0025
  52. #define ARMV8_PMUV3_PERFCTR_L1I_TLB 0x0026
  53. #define ARMV8_PMUV3_PERFCTR_L2I_CACHE 0x0027
  54. #define ARMV8_PMUV3_PERFCTR_L2I_CACHE_REFILL 0x0028
  55. #define ARMV8_PMUV3_PERFCTR_L3D_CACHE_ALLOCATE 0x0029
  56. #define ARMV8_PMUV3_PERFCTR_L3D_CACHE_REFILL 0x002A
  57. #define ARMV8_PMUV3_PERFCTR_L3D_CACHE 0x002B
  58. #define ARMV8_PMUV3_PERFCTR_L3D_CACHE_WB 0x002C
  59. #define ARMV8_PMUV3_PERFCTR_L2D_TLB_REFILL 0x002D
  60. #define ARMV8_PMUV3_PERFCTR_L2I_TLB_REFILL 0x002E
  61. #define ARMV8_PMUV3_PERFCTR_L2D_TLB 0x002F
  62. #define ARMV8_PMUV3_PERFCTR_L2I_TLB 0x0030
  63. #define ARMV8_PMUV3_PERFCTR_REMOTE_ACCESS 0x0031
  64. #define ARMV8_PMUV3_PERFCTR_LL_CACHE 0x0032
  65. #define ARMV8_PMUV3_PERFCTR_LL_CACHE_MISS 0x0033
  66. #define ARMV8_PMUV3_PERFCTR_DTLB_WALK 0x0034
  67. #define ARMV8_PMUV3_PERFCTR_ITLB_WALK 0x0035
  68. #define ARMV8_PMUV3_PERFCTR_LL_CACHE_RD 0x0036
  69. #define ARMV8_PMUV3_PERFCTR_LL_CACHE_MISS_RD 0x0037
  70. #define ARMV8_PMUV3_PERFCTR_REMOTE_ACCESS_RD 0x0038
  71. #define ARMV8_PMUV3_PERFCTR_L1D_CACHE_LMISS_RD 0x0039
  72. #define ARMV8_PMUV3_PERFCTR_OP_RETIRED 0x003A
  73. #define ARMV8_PMUV3_PERFCTR_OP_SPEC 0x003B
  74. #define ARMV8_PMUV3_PERFCTR_STALL 0x003C
  75. #define ARMV8_PMUV3_PERFCTR_STALL_SLOT_BACKEND 0x003D
  76. #define ARMV8_PMUV3_PERFCTR_STALL_SLOT_FRONTEND 0x003E
  77. #define ARMV8_PMUV3_PERFCTR_STALL_SLOT 0x003F
  78. /* Statistical profiling extension microarchitectural events */
  79. #define ARMV8_SPE_PERFCTR_SAMPLE_POP 0x4000
  80. #define ARMV8_SPE_PERFCTR_SAMPLE_FEED 0x4001
  81. #define ARMV8_SPE_PERFCTR_SAMPLE_FILTRATE 0x4002
  82. #define ARMV8_SPE_PERFCTR_SAMPLE_COLLISION 0x4003
  83. /* AMUv1 architecture events */
  84. #define ARMV8_AMU_PERFCTR_CNT_CYCLES 0x4004
  85. #define ARMV8_AMU_PERFCTR_STALL_BACKEND_MEM 0x4005
  86. /* long-latency read miss events */
  87. #define ARMV8_PMUV3_PERFCTR_L1I_CACHE_LMISS 0x4006
  88. #define ARMV8_PMUV3_PERFCTR_L2D_CACHE_LMISS_RD 0x4009
  89. #define ARMV8_PMUV3_PERFCTR_L2I_CACHE_LMISS 0x400A
  90. #define ARMV8_PMUV3_PERFCTR_L3D_CACHE_LMISS_RD 0x400B
  91. /* Trace buffer events */
  92. #define ARMV8_PMUV3_PERFCTR_TRB_WRAP 0x400C
  93. #define ARMV8_PMUV3_PERFCTR_TRB_TRIG 0x400E
  94. /* Trace unit events */
  95. #define ARMV8_PMUV3_PERFCTR_TRCEXTOUT0 0x4010
  96. #define ARMV8_PMUV3_PERFCTR_TRCEXTOUT1 0x4011
  97. #define ARMV8_PMUV3_PERFCTR_TRCEXTOUT2 0x4012
  98. #define ARMV8_PMUV3_PERFCTR_TRCEXTOUT3 0x4013
  99. #define ARMV8_PMUV3_PERFCTR_CTI_TRIGOUT4 0x4018
  100. #define ARMV8_PMUV3_PERFCTR_CTI_TRIGOUT5 0x4019
  101. #define ARMV8_PMUV3_PERFCTR_CTI_TRIGOUT6 0x401A
  102. #define ARMV8_PMUV3_PERFCTR_CTI_TRIGOUT7 0x401B
  103. /* additional latency from alignment events */
  104. #define ARMV8_PMUV3_PERFCTR_LDST_ALIGN_LAT 0x4020
  105. #define ARMV8_PMUV3_PERFCTR_LD_ALIGN_LAT 0x4021
  106. #define ARMV8_PMUV3_PERFCTR_ST_ALIGN_LAT 0x4022
  107. /* Armv8.5 Memory Tagging Extension events */
  108. #define ARMV8_MTE_PERFCTR_MEM_ACCESS_CHECKED 0x4024
  109. #define ARMV8_MTE_PERFCTR_MEM_ACCESS_CHECKED_RD 0x4025
  110. #define ARMV8_MTE_PERFCTR_MEM_ACCESS_CHECKED_WR 0x4026
  111. /* ARMv8 recommended implementation defined event types */
  112. #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_RD 0x0040
  113. #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WR 0x0041
  114. #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_RD 0x0042
  115. #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_WR 0x0043
  116. #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_INNER 0x0044
  117. #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_OUTER 0x0045
  118. #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WB_VICTIM 0x0046
  119. #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WB_CLEAN 0x0047
  120. #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_INVAL 0x0048
  121. #define ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_RD 0x004C
  122. #define ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_WR 0x004D
  123. #define ARMV8_IMPDEF_PERFCTR_L1D_TLB_RD 0x004E
  124. #define ARMV8_IMPDEF_PERFCTR_L1D_TLB_WR 0x004F
  125. #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_RD 0x0050
  126. #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_WR 0x0051
  127. #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_REFILL_RD 0x0052
  128. #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_REFILL_WR 0x0053
  129. #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_WB_VICTIM 0x0056
  130. #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_WB_CLEAN 0x0057
  131. #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_INVAL 0x0058
  132. #define ARMV8_IMPDEF_PERFCTR_L2D_TLB_REFILL_RD 0x005C
  133. #define ARMV8_IMPDEF_PERFCTR_L2D_TLB_REFILL_WR 0x005D
  134. #define ARMV8_IMPDEF_PERFCTR_L2D_TLB_RD 0x005E
  135. #define ARMV8_IMPDEF_PERFCTR_L2D_TLB_WR 0x005F
  136. #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_RD 0x0060
  137. #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_WR 0x0061
  138. #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_SHARED 0x0062
  139. #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_NOT_SHARED 0x0063
  140. #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_NORMAL 0x0064
  141. #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_PERIPH 0x0065
  142. #define ARMV8_IMPDEF_PERFCTR_MEM_ACCESS_RD 0x0066
  143. #define ARMV8_IMPDEF_PERFCTR_MEM_ACCESS_WR 0x0067
  144. #define ARMV8_IMPDEF_PERFCTR_UNALIGNED_LD_SPEC 0x0068
  145. #define ARMV8_IMPDEF_PERFCTR_UNALIGNED_ST_SPEC 0x0069
  146. #define ARMV8_IMPDEF_PERFCTR_UNALIGNED_LDST_SPEC 0x006A
  147. #define ARMV8_IMPDEF_PERFCTR_LDREX_SPEC 0x006C
  148. #define ARMV8_IMPDEF_PERFCTR_STREX_PASS_SPEC 0x006D
  149. #define ARMV8_IMPDEF_PERFCTR_STREX_FAIL_SPEC 0x006E
  150. #define ARMV8_IMPDEF_PERFCTR_STREX_SPEC 0x006F
  151. #define ARMV8_IMPDEF_PERFCTR_LD_SPEC 0x0070
  152. #define ARMV8_IMPDEF_PERFCTR_ST_SPEC 0x0071
  153. #define ARMV8_IMPDEF_PERFCTR_LDST_SPEC 0x0072
  154. #define ARMV8_IMPDEF_PERFCTR_DP_SPEC 0x0073
  155. #define ARMV8_IMPDEF_PERFCTR_ASE_SPEC 0x0074
  156. #define ARMV8_IMPDEF_PERFCTR_VFP_SPEC 0x0075
  157. #define ARMV8_IMPDEF_PERFCTR_PC_WRITE_SPEC 0x0076
  158. #define ARMV8_IMPDEF_PERFCTR_CRYPTO_SPEC 0x0077
  159. #define ARMV8_IMPDEF_PERFCTR_BR_IMMED_SPEC 0x0078
  160. #define ARMV8_IMPDEF_PERFCTR_BR_RETURN_SPEC 0x0079
  161. #define ARMV8_IMPDEF_PERFCTR_BR_INDIRECT_SPEC 0x007A
  162. #define ARMV8_IMPDEF_PERFCTR_ISB_SPEC 0x007C
  163. #define ARMV8_IMPDEF_PERFCTR_DSB_SPEC 0x007D
  164. #define ARMV8_IMPDEF_PERFCTR_DMB_SPEC 0x007E
  165. #define ARMV8_IMPDEF_PERFCTR_EXC_UNDEF 0x0081
  166. #define ARMV8_IMPDEF_PERFCTR_EXC_SVC 0x0082
  167. #define ARMV8_IMPDEF_PERFCTR_EXC_PABORT 0x0083
  168. #define ARMV8_IMPDEF_PERFCTR_EXC_DABORT 0x0084
  169. #define ARMV8_IMPDEF_PERFCTR_EXC_IRQ 0x0086
  170. #define ARMV8_IMPDEF_PERFCTR_EXC_FIQ 0x0087
  171. #define ARMV8_IMPDEF_PERFCTR_EXC_SMC 0x0088
  172. #define ARMV8_IMPDEF_PERFCTR_EXC_HVC 0x008A
  173. #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_PABORT 0x008B
  174. #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_DABORT 0x008C
  175. #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_OTHER 0x008D
  176. #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_IRQ 0x008E
  177. #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_FIQ 0x008F
  178. #define ARMV8_IMPDEF_PERFCTR_RC_LD_SPEC 0x0090
  179. #define ARMV8_IMPDEF_PERFCTR_RC_ST_SPEC 0x0091
  180. #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_RD 0x00A0
  181. #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_WR 0x00A1
  182. #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_REFILL_RD 0x00A2
  183. #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_REFILL_WR 0x00A3
  184. #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_WB_VICTIM 0x00A6
  185. #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_WB_CLEAN 0x00A7
  186. #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_INVAL 0x00A8
  187. /*
  188. * Per-CPU PMCR: config reg
  189. */
  190. #define ARMV8_PMU_PMCR_E (1 << 0) /* Enable all counters */
  191. #define ARMV8_PMU_PMCR_P (1 << 1) /* Reset all counters */
  192. #define ARMV8_PMU_PMCR_C (1 << 2) /* Cycle counter reset */
  193. #define ARMV8_PMU_PMCR_D (1 << 3) /* CCNT counts every 64th cpu cycle */
  194. #define ARMV8_PMU_PMCR_X (1 << 4) /* Export to ETM */
  195. #define ARMV8_PMU_PMCR_DP (1 << 5) /* Disable CCNT if non-invasive debug*/
  196. #define ARMV8_PMU_PMCR_LC (1 << 6) /* Overflow on 64 bit cycle counter */
  197. #define ARMV8_PMU_PMCR_LP (1 << 7) /* Long event counter enable */
  198. #define ARMV8_PMU_PMCR_N_SHIFT 11 /* Number of counters supported */
  199. #define ARMV8_PMU_PMCR_N_MASK 0x1f
  200. #define ARMV8_PMU_PMCR_MASK 0xff /* Mask for writable bits */
  201. /*
  202. * PMOVSR: counters overflow flag status reg
  203. */
  204. #define ARMV8_PMU_OVSR_MASK 0xffffffff /* Mask for writable bits */
  205. #define ARMV8_PMU_OVERFLOWED_MASK ARMV8_PMU_OVSR_MASK
  206. /*
  207. * PMXEVTYPER: Event selection reg
  208. */
  209. #define ARMV8_PMU_EVTYPE_MASK 0xc800ffff /* Mask for writable bits */
  210. #define ARMV8_PMU_EVTYPE_EVENT 0xffff /* Mask for EVENT bits */
  211. /*
  212. * Event filters for PMUv3
  213. */
  214. #define ARMV8_PMU_EXCLUDE_EL1 (1U << 31)
  215. #define ARMV8_PMU_EXCLUDE_EL0 (1U << 30)
  216. #define ARMV8_PMU_INCLUDE_EL2 (1U << 27)
  217. /*
  218. * PMUSERENR: user enable reg
  219. */
  220. #define ARMV8_PMU_USERENR_MASK 0xf /* Mask for writable bits */
  221. #define ARMV8_PMU_USERENR_EN (1 << 0) /* PMU regs can be accessed at EL0 */
  222. #define ARMV8_PMU_USERENR_SW (1 << 1) /* PMSWINC can be written at EL0 */
  223. #define ARMV8_PMU_USERENR_CR (1 << 2) /* Cycle counter can be read at EL0 */
  224. #define ARMV8_PMU_USERENR_ER (1 << 3) /* Event counter can be read at EL0 */
  225. /* PMMIR_EL1.SLOTS mask */
  226. #define ARMV8_PMU_SLOTS_MASK 0xff
  227. #define ARMV8_PMU_BUS_SLOTS_SHIFT 8
  228. #define ARMV8_PMU_BUS_SLOTS_MASK 0xff
  229. #define ARMV8_PMU_BUS_WIDTH_SHIFT 16
  230. #define ARMV8_PMU_BUS_WIDTH_MASK 0xf
  231. #ifdef CONFIG_PERF_EVENTS
  232. struct pt_regs;
  233. extern unsigned long perf_instruction_pointer(struct pt_regs *regs);
  234. extern unsigned long perf_misc_flags(struct pt_regs *regs);
  235. #define perf_misc_flags(regs) perf_misc_flags(regs)
  236. #define perf_arch_bpf_user_pt_regs(regs) &regs->user_regs
  237. #endif
  238. #define perf_arch_fetch_caller_regs(regs, __ip) { \
  239. (regs)->pc = (__ip); \
  240. (regs)->regs[29] = (unsigned long) __builtin_frame_address(0); \
  241. (regs)->sp = current_stack_pointer; \
  242. (regs)->pstate = PSR_MODE_EL1h; \
  243. }
  244. #endif