insn.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) 2013 Huawei Ltd.
  4. * Author: Jiang Liu <[email protected]>
  5. *
  6. * Copyright (C) 2014 Zi Shen Lim <[email protected]>
  7. */
  8. #ifndef __ASM_INSN_H
  9. #define __ASM_INSN_H
  10. #include <linux/build_bug.h>
  11. #include <linux/types.h>
  12. #include <asm/insn-def.h>
  13. #ifndef __ASSEMBLY__
  14. /*
  15. * ARM Architecture Reference Manual for ARMv8 Profile-A, Issue A.a
  16. * Section C3.1 "A64 instruction index by encoding":
  17. * AArch64 main encoding table
  18. * Bit position
  19. * 28 27 26 25 Encoding Group
  20. * 0 0 - - Unallocated
  21. * 1 0 0 - Data processing, immediate
  22. * 1 0 1 - Branch, exception generation and system instructions
  23. * - 1 - 0 Loads and stores
  24. * - 1 0 1 Data processing - register
  25. * 0 1 1 1 Data processing - SIMD and floating point
  26. * 1 1 1 1 Data processing - SIMD and floating point
  27. * "-" means "don't care"
  28. */
  29. enum aarch64_insn_encoding_class {
  30. AARCH64_INSN_CLS_UNKNOWN, /* UNALLOCATED */
  31. AARCH64_INSN_CLS_SVE, /* SVE instructions */
  32. AARCH64_INSN_CLS_DP_IMM, /* Data processing - immediate */
  33. AARCH64_INSN_CLS_DP_REG, /* Data processing - register */
  34. AARCH64_INSN_CLS_DP_FPSIMD, /* Data processing - SIMD and FP */
  35. AARCH64_INSN_CLS_LDST, /* Loads and stores */
  36. AARCH64_INSN_CLS_BR_SYS, /* Branch, exception generation and
  37. * system instructions */
  38. };
  39. enum aarch64_insn_hint_cr_op {
  40. AARCH64_INSN_HINT_NOP = 0x0 << 5,
  41. AARCH64_INSN_HINT_YIELD = 0x1 << 5,
  42. AARCH64_INSN_HINT_WFE = 0x2 << 5,
  43. AARCH64_INSN_HINT_WFI = 0x3 << 5,
  44. AARCH64_INSN_HINT_SEV = 0x4 << 5,
  45. AARCH64_INSN_HINT_SEVL = 0x5 << 5,
  46. AARCH64_INSN_HINT_XPACLRI = 0x07 << 5,
  47. AARCH64_INSN_HINT_PACIA_1716 = 0x08 << 5,
  48. AARCH64_INSN_HINT_PACIB_1716 = 0x0A << 5,
  49. AARCH64_INSN_HINT_AUTIA_1716 = 0x0C << 5,
  50. AARCH64_INSN_HINT_AUTIB_1716 = 0x0E << 5,
  51. AARCH64_INSN_HINT_PACIAZ = 0x18 << 5,
  52. AARCH64_INSN_HINT_PACIASP = 0x19 << 5,
  53. AARCH64_INSN_HINT_PACIBZ = 0x1A << 5,
  54. AARCH64_INSN_HINT_PACIBSP = 0x1B << 5,
  55. AARCH64_INSN_HINT_AUTIAZ = 0x1C << 5,
  56. AARCH64_INSN_HINT_AUTIASP = 0x1D << 5,
  57. AARCH64_INSN_HINT_AUTIBZ = 0x1E << 5,
  58. AARCH64_INSN_HINT_AUTIBSP = 0x1F << 5,
  59. AARCH64_INSN_HINT_ESB = 0x10 << 5,
  60. AARCH64_INSN_HINT_PSB = 0x11 << 5,
  61. AARCH64_INSN_HINT_TSB = 0x12 << 5,
  62. AARCH64_INSN_HINT_CSDB = 0x14 << 5,
  63. AARCH64_INSN_HINT_CLEARBHB = 0x16 << 5,
  64. AARCH64_INSN_HINT_BTI = 0x20 << 5,
  65. AARCH64_INSN_HINT_BTIC = 0x22 << 5,
  66. AARCH64_INSN_HINT_BTIJ = 0x24 << 5,
  67. AARCH64_INSN_HINT_BTIJC = 0x26 << 5,
  68. };
  69. enum aarch64_insn_imm_type {
  70. AARCH64_INSN_IMM_ADR,
  71. AARCH64_INSN_IMM_26,
  72. AARCH64_INSN_IMM_19,
  73. AARCH64_INSN_IMM_16,
  74. AARCH64_INSN_IMM_14,
  75. AARCH64_INSN_IMM_12,
  76. AARCH64_INSN_IMM_9,
  77. AARCH64_INSN_IMM_7,
  78. AARCH64_INSN_IMM_6,
  79. AARCH64_INSN_IMM_S,
  80. AARCH64_INSN_IMM_R,
  81. AARCH64_INSN_IMM_N,
  82. AARCH64_INSN_IMM_MAX
  83. };
  84. enum aarch64_insn_register_type {
  85. AARCH64_INSN_REGTYPE_RT,
  86. AARCH64_INSN_REGTYPE_RN,
  87. AARCH64_INSN_REGTYPE_RT2,
  88. AARCH64_INSN_REGTYPE_RM,
  89. AARCH64_INSN_REGTYPE_RD,
  90. AARCH64_INSN_REGTYPE_RA,
  91. AARCH64_INSN_REGTYPE_RS,
  92. };
  93. enum aarch64_insn_register {
  94. AARCH64_INSN_REG_0 = 0,
  95. AARCH64_INSN_REG_1 = 1,
  96. AARCH64_INSN_REG_2 = 2,
  97. AARCH64_INSN_REG_3 = 3,
  98. AARCH64_INSN_REG_4 = 4,
  99. AARCH64_INSN_REG_5 = 5,
  100. AARCH64_INSN_REG_6 = 6,
  101. AARCH64_INSN_REG_7 = 7,
  102. AARCH64_INSN_REG_8 = 8,
  103. AARCH64_INSN_REG_9 = 9,
  104. AARCH64_INSN_REG_10 = 10,
  105. AARCH64_INSN_REG_11 = 11,
  106. AARCH64_INSN_REG_12 = 12,
  107. AARCH64_INSN_REG_13 = 13,
  108. AARCH64_INSN_REG_14 = 14,
  109. AARCH64_INSN_REG_15 = 15,
  110. AARCH64_INSN_REG_16 = 16,
  111. AARCH64_INSN_REG_17 = 17,
  112. AARCH64_INSN_REG_18 = 18,
  113. AARCH64_INSN_REG_19 = 19,
  114. AARCH64_INSN_REG_20 = 20,
  115. AARCH64_INSN_REG_21 = 21,
  116. AARCH64_INSN_REG_22 = 22,
  117. AARCH64_INSN_REG_23 = 23,
  118. AARCH64_INSN_REG_24 = 24,
  119. AARCH64_INSN_REG_25 = 25,
  120. AARCH64_INSN_REG_26 = 26,
  121. AARCH64_INSN_REG_27 = 27,
  122. AARCH64_INSN_REG_28 = 28,
  123. AARCH64_INSN_REG_29 = 29,
  124. AARCH64_INSN_REG_FP = 29, /* Frame pointer */
  125. AARCH64_INSN_REG_30 = 30,
  126. AARCH64_INSN_REG_LR = 30, /* Link register */
  127. AARCH64_INSN_REG_ZR = 31, /* Zero: as source register */
  128. AARCH64_INSN_REG_SP = 31 /* Stack pointer: as load/store base reg */
  129. };
  130. enum aarch64_insn_special_register {
  131. AARCH64_INSN_SPCLREG_SPSR_EL1 = 0xC200,
  132. AARCH64_INSN_SPCLREG_ELR_EL1 = 0xC201,
  133. AARCH64_INSN_SPCLREG_SP_EL0 = 0xC208,
  134. AARCH64_INSN_SPCLREG_SPSEL = 0xC210,
  135. AARCH64_INSN_SPCLREG_CURRENTEL = 0xC212,
  136. AARCH64_INSN_SPCLREG_DAIF = 0xDA11,
  137. AARCH64_INSN_SPCLREG_NZCV = 0xDA10,
  138. AARCH64_INSN_SPCLREG_FPCR = 0xDA20,
  139. AARCH64_INSN_SPCLREG_DSPSR_EL0 = 0xDA28,
  140. AARCH64_INSN_SPCLREG_DLR_EL0 = 0xDA29,
  141. AARCH64_INSN_SPCLREG_SPSR_EL2 = 0xE200,
  142. AARCH64_INSN_SPCLREG_ELR_EL2 = 0xE201,
  143. AARCH64_INSN_SPCLREG_SP_EL1 = 0xE208,
  144. AARCH64_INSN_SPCLREG_SPSR_INQ = 0xE218,
  145. AARCH64_INSN_SPCLREG_SPSR_ABT = 0xE219,
  146. AARCH64_INSN_SPCLREG_SPSR_UND = 0xE21A,
  147. AARCH64_INSN_SPCLREG_SPSR_FIQ = 0xE21B,
  148. AARCH64_INSN_SPCLREG_SPSR_EL3 = 0xF200,
  149. AARCH64_INSN_SPCLREG_ELR_EL3 = 0xF201,
  150. AARCH64_INSN_SPCLREG_SP_EL2 = 0xF210
  151. };
  152. enum aarch64_insn_variant {
  153. AARCH64_INSN_VARIANT_32BIT,
  154. AARCH64_INSN_VARIANT_64BIT
  155. };
  156. enum aarch64_insn_condition {
  157. AARCH64_INSN_COND_EQ = 0x0, /* == */
  158. AARCH64_INSN_COND_NE = 0x1, /* != */
  159. AARCH64_INSN_COND_CS = 0x2, /* unsigned >= */
  160. AARCH64_INSN_COND_CC = 0x3, /* unsigned < */
  161. AARCH64_INSN_COND_MI = 0x4, /* < 0 */
  162. AARCH64_INSN_COND_PL = 0x5, /* >= 0 */
  163. AARCH64_INSN_COND_VS = 0x6, /* overflow */
  164. AARCH64_INSN_COND_VC = 0x7, /* no overflow */
  165. AARCH64_INSN_COND_HI = 0x8, /* unsigned > */
  166. AARCH64_INSN_COND_LS = 0x9, /* unsigned <= */
  167. AARCH64_INSN_COND_GE = 0xa, /* signed >= */
  168. AARCH64_INSN_COND_LT = 0xb, /* signed < */
  169. AARCH64_INSN_COND_GT = 0xc, /* signed > */
  170. AARCH64_INSN_COND_LE = 0xd, /* signed <= */
  171. AARCH64_INSN_COND_AL = 0xe, /* always */
  172. };
  173. enum aarch64_insn_branch_type {
  174. AARCH64_INSN_BRANCH_NOLINK,
  175. AARCH64_INSN_BRANCH_LINK,
  176. AARCH64_INSN_BRANCH_RETURN,
  177. AARCH64_INSN_BRANCH_COMP_ZERO,
  178. AARCH64_INSN_BRANCH_COMP_NONZERO,
  179. };
  180. enum aarch64_insn_size_type {
  181. AARCH64_INSN_SIZE_8,
  182. AARCH64_INSN_SIZE_16,
  183. AARCH64_INSN_SIZE_32,
  184. AARCH64_INSN_SIZE_64,
  185. };
  186. enum aarch64_insn_ldst_type {
  187. AARCH64_INSN_LDST_LOAD_REG_OFFSET,
  188. AARCH64_INSN_LDST_STORE_REG_OFFSET,
  189. AARCH64_INSN_LDST_LOAD_IMM_OFFSET,
  190. AARCH64_INSN_LDST_STORE_IMM_OFFSET,
  191. AARCH64_INSN_LDST_LOAD_PAIR_PRE_INDEX,
  192. AARCH64_INSN_LDST_STORE_PAIR_PRE_INDEX,
  193. AARCH64_INSN_LDST_LOAD_PAIR_POST_INDEX,
  194. AARCH64_INSN_LDST_STORE_PAIR_POST_INDEX,
  195. AARCH64_INSN_LDST_LOAD_EX,
  196. AARCH64_INSN_LDST_LOAD_ACQ_EX,
  197. AARCH64_INSN_LDST_STORE_EX,
  198. AARCH64_INSN_LDST_STORE_REL_EX,
  199. };
  200. enum aarch64_insn_adsb_type {
  201. AARCH64_INSN_ADSB_ADD,
  202. AARCH64_INSN_ADSB_SUB,
  203. AARCH64_INSN_ADSB_ADD_SETFLAGS,
  204. AARCH64_INSN_ADSB_SUB_SETFLAGS
  205. };
  206. enum aarch64_insn_movewide_type {
  207. AARCH64_INSN_MOVEWIDE_ZERO,
  208. AARCH64_INSN_MOVEWIDE_KEEP,
  209. AARCH64_INSN_MOVEWIDE_INVERSE
  210. };
  211. enum aarch64_insn_bitfield_type {
  212. AARCH64_INSN_BITFIELD_MOVE,
  213. AARCH64_INSN_BITFIELD_MOVE_UNSIGNED,
  214. AARCH64_INSN_BITFIELD_MOVE_SIGNED
  215. };
  216. enum aarch64_insn_data1_type {
  217. AARCH64_INSN_DATA1_REVERSE_16,
  218. AARCH64_INSN_DATA1_REVERSE_32,
  219. AARCH64_INSN_DATA1_REVERSE_64,
  220. };
  221. enum aarch64_insn_data2_type {
  222. AARCH64_INSN_DATA2_UDIV,
  223. AARCH64_INSN_DATA2_SDIV,
  224. AARCH64_INSN_DATA2_LSLV,
  225. AARCH64_INSN_DATA2_LSRV,
  226. AARCH64_INSN_DATA2_ASRV,
  227. AARCH64_INSN_DATA2_RORV,
  228. };
  229. enum aarch64_insn_data3_type {
  230. AARCH64_INSN_DATA3_MADD,
  231. AARCH64_INSN_DATA3_MSUB,
  232. };
  233. enum aarch64_insn_logic_type {
  234. AARCH64_INSN_LOGIC_AND,
  235. AARCH64_INSN_LOGIC_BIC,
  236. AARCH64_INSN_LOGIC_ORR,
  237. AARCH64_INSN_LOGIC_ORN,
  238. AARCH64_INSN_LOGIC_EOR,
  239. AARCH64_INSN_LOGIC_EON,
  240. AARCH64_INSN_LOGIC_AND_SETFLAGS,
  241. AARCH64_INSN_LOGIC_BIC_SETFLAGS
  242. };
  243. enum aarch64_insn_prfm_type {
  244. AARCH64_INSN_PRFM_TYPE_PLD,
  245. AARCH64_INSN_PRFM_TYPE_PLI,
  246. AARCH64_INSN_PRFM_TYPE_PST,
  247. };
  248. enum aarch64_insn_prfm_target {
  249. AARCH64_INSN_PRFM_TARGET_L1,
  250. AARCH64_INSN_PRFM_TARGET_L2,
  251. AARCH64_INSN_PRFM_TARGET_L3,
  252. };
  253. enum aarch64_insn_prfm_policy {
  254. AARCH64_INSN_PRFM_POLICY_KEEP,
  255. AARCH64_INSN_PRFM_POLICY_STRM,
  256. };
  257. enum aarch64_insn_adr_type {
  258. AARCH64_INSN_ADR_TYPE_ADRP,
  259. AARCH64_INSN_ADR_TYPE_ADR,
  260. };
  261. enum aarch64_insn_mem_atomic_op {
  262. AARCH64_INSN_MEM_ATOMIC_ADD,
  263. AARCH64_INSN_MEM_ATOMIC_CLR,
  264. AARCH64_INSN_MEM_ATOMIC_EOR,
  265. AARCH64_INSN_MEM_ATOMIC_SET,
  266. AARCH64_INSN_MEM_ATOMIC_SWP,
  267. };
  268. enum aarch64_insn_mem_order_type {
  269. AARCH64_INSN_MEM_ORDER_NONE,
  270. AARCH64_INSN_MEM_ORDER_ACQ,
  271. AARCH64_INSN_MEM_ORDER_REL,
  272. AARCH64_INSN_MEM_ORDER_ACQREL,
  273. };
  274. enum aarch64_insn_mb_type {
  275. AARCH64_INSN_MB_SY,
  276. AARCH64_INSN_MB_ST,
  277. AARCH64_INSN_MB_LD,
  278. AARCH64_INSN_MB_ISH,
  279. AARCH64_INSN_MB_ISHST,
  280. AARCH64_INSN_MB_ISHLD,
  281. AARCH64_INSN_MB_NSH,
  282. AARCH64_INSN_MB_NSHST,
  283. AARCH64_INSN_MB_NSHLD,
  284. AARCH64_INSN_MB_OSH,
  285. AARCH64_INSN_MB_OSHST,
  286. AARCH64_INSN_MB_OSHLD,
  287. };
  288. #define __AARCH64_INSN_FUNCS(abbr, mask, val) \
  289. static __always_inline bool aarch64_insn_is_##abbr(u32 code) \
  290. { \
  291. BUILD_BUG_ON(~(mask) & (val)); \
  292. return (code & (mask)) == (val); \
  293. } \
  294. static __always_inline u32 aarch64_insn_get_##abbr##_value(void) \
  295. { \
  296. return (val); \
  297. }
  298. __AARCH64_INSN_FUNCS(adr, 0x9F000000, 0x10000000)
  299. __AARCH64_INSN_FUNCS(adrp, 0x9F000000, 0x90000000)
  300. __AARCH64_INSN_FUNCS(prfm, 0x3FC00000, 0x39800000)
  301. __AARCH64_INSN_FUNCS(prfm_lit, 0xFF000000, 0xD8000000)
  302. __AARCH64_INSN_FUNCS(store_imm, 0x3FC00000, 0x39000000)
  303. __AARCH64_INSN_FUNCS(load_imm, 0x3FC00000, 0x39400000)
  304. __AARCH64_INSN_FUNCS(store_pre, 0x3FE00C00, 0x38000C00)
  305. __AARCH64_INSN_FUNCS(load_pre, 0x3FE00C00, 0x38400C00)
  306. __AARCH64_INSN_FUNCS(store_post, 0x3FE00C00, 0x38000400)
  307. __AARCH64_INSN_FUNCS(load_post, 0x3FE00C00, 0x38400400)
  308. __AARCH64_INSN_FUNCS(str_reg, 0x3FE0EC00, 0x38206800)
  309. __AARCH64_INSN_FUNCS(str_imm, 0x3FC00000, 0x39000000)
  310. __AARCH64_INSN_FUNCS(ldadd, 0x3F20FC00, 0x38200000)
  311. __AARCH64_INSN_FUNCS(ldclr, 0x3F20FC00, 0x38201000)
  312. __AARCH64_INSN_FUNCS(ldeor, 0x3F20FC00, 0x38202000)
  313. __AARCH64_INSN_FUNCS(ldset, 0x3F20FC00, 0x38203000)
  314. __AARCH64_INSN_FUNCS(swp, 0x3F20FC00, 0x38208000)
  315. __AARCH64_INSN_FUNCS(cas, 0x3FA07C00, 0x08A07C00)
  316. __AARCH64_INSN_FUNCS(ldr_reg, 0x3FE0EC00, 0x38606800)
  317. __AARCH64_INSN_FUNCS(ldr_imm, 0x3FC00000, 0x39400000)
  318. __AARCH64_INSN_FUNCS(ldr_lit, 0xBF000000, 0x18000000)
  319. __AARCH64_INSN_FUNCS(ldrsw_lit, 0xFF000000, 0x98000000)
  320. __AARCH64_INSN_FUNCS(exclusive, 0x3F800000, 0x08000000)
  321. __AARCH64_INSN_FUNCS(load_ex, 0x3F400000, 0x08400000)
  322. __AARCH64_INSN_FUNCS(store_ex, 0x3F400000, 0x08000000)
  323. __AARCH64_INSN_FUNCS(stp, 0x7FC00000, 0x29000000)
  324. __AARCH64_INSN_FUNCS(ldp, 0x7FC00000, 0x29400000)
  325. __AARCH64_INSN_FUNCS(stp_post, 0x7FC00000, 0x28800000)
  326. __AARCH64_INSN_FUNCS(ldp_post, 0x7FC00000, 0x28C00000)
  327. __AARCH64_INSN_FUNCS(stp_pre, 0x7FC00000, 0x29800000)
  328. __AARCH64_INSN_FUNCS(ldp_pre, 0x7FC00000, 0x29C00000)
  329. __AARCH64_INSN_FUNCS(add_imm, 0x7F000000, 0x11000000)
  330. __AARCH64_INSN_FUNCS(adds_imm, 0x7F000000, 0x31000000)
  331. __AARCH64_INSN_FUNCS(sub_imm, 0x7F000000, 0x51000000)
  332. __AARCH64_INSN_FUNCS(subs_imm, 0x7F000000, 0x71000000)
  333. __AARCH64_INSN_FUNCS(movn, 0x7F800000, 0x12800000)
  334. __AARCH64_INSN_FUNCS(sbfm, 0x7F800000, 0x13000000)
  335. __AARCH64_INSN_FUNCS(bfm, 0x7F800000, 0x33000000)
  336. __AARCH64_INSN_FUNCS(movz, 0x7F800000, 0x52800000)
  337. __AARCH64_INSN_FUNCS(ubfm, 0x7F800000, 0x53000000)
  338. __AARCH64_INSN_FUNCS(movk, 0x7F800000, 0x72800000)
  339. __AARCH64_INSN_FUNCS(add, 0x7F200000, 0x0B000000)
  340. __AARCH64_INSN_FUNCS(adds, 0x7F200000, 0x2B000000)
  341. __AARCH64_INSN_FUNCS(sub, 0x7F200000, 0x4B000000)
  342. __AARCH64_INSN_FUNCS(subs, 0x7F200000, 0x6B000000)
  343. __AARCH64_INSN_FUNCS(madd, 0x7FE08000, 0x1B000000)
  344. __AARCH64_INSN_FUNCS(msub, 0x7FE08000, 0x1B008000)
  345. __AARCH64_INSN_FUNCS(udiv, 0x7FE0FC00, 0x1AC00800)
  346. __AARCH64_INSN_FUNCS(sdiv, 0x7FE0FC00, 0x1AC00C00)
  347. __AARCH64_INSN_FUNCS(lslv, 0x7FE0FC00, 0x1AC02000)
  348. __AARCH64_INSN_FUNCS(lsrv, 0x7FE0FC00, 0x1AC02400)
  349. __AARCH64_INSN_FUNCS(asrv, 0x7FE0FC00, 0x1AC02800)
  350. __AARCH64_INSN_FUNCS(rorv, 0x7FE0FC00, 0x1AC02C00)
  351. __AARCH64_INSN_FUNCS(rev16, 0x7FFFFC00, 0x5AC00400)
  352. __AARCH64_INSN_FUNCS(rev32, 0x7FFFFC00, 0x5AC00800)
  353. __AARCH64_INSN_FUNCS(rev64, 0x7FFFFC00, 0x5AC00C00)
  354. __AARCH64_INSN_FUNCS(and, 0x7F200000, 0x0A000000)
  355. __AARCH64_INSN_FUNCS(bic, 0x7F200000, 0x0A200000)
  356. __AARCH64_INSN_FUNCS(orr, 0x7F200000, 0x2A000000)
  357. __AARCH64_INSN_FUNCS(mov_reg, 0x7FE0FFE0, 0x2A0003E0)
  358. __AARCH64_INSN_FUNCS(orn, 0x7F200000, 0x2A200000)
  359. __AARCH64_INSN_FUNCS(eor, 0x7F200000, 0x4A000000)
  360. __AARCH64_INSN_FUNCS(eon, 0x7F200000, 0x4A200000)
  361. __AARCH64_INSN_FUNCS(ands, 0x7F200000, 0x6A000000)
  362. __AARCH64_INSN_FUNCS(bics, 0x7F200000, 0x6A200000)
  363. __AARCH64_INSN_FUNCS(and_imm, 0x7F800000, 0x12000000)
  364. __AARCH64_INSN_FUNCS(orr_imm, 0x7F800000, 0x32000000)
  365. __AARCH64_INSN_FUNCS(eor_imm, 0x7F800000, 0x52000000)
  366. __AARCH64_INSN_FUNCS(ands_imm, 0x7F800000, 0x72000000)
  367. __AARCH64_INSN_FUNCS(extr, 0x7FA00000, 0x13800000)
  368. __AARCH64_INSN_FUNCS(b, 0xFC000000, 0x14000000)
  369. __AARCH64_INSN_FUNCS(bl, 0xFC000000, 0x94000000)
  370. __AARCH64_INSN_FUNCS(cbz, 0x7F000000, 0x34000000)
  371. __AARCH64_INSN_FUNCS(cbnz, 0x7F000000, 0x35000000)
  372. __AARCH64_INSN_FUNCS(tbz, 0x7F000000, 0x36000000)
  373. __AARCH64_INSN_FUNCS(tbnz, 0x7F000000, 0x37000000)
  374. __AARCH64_INSN_FUNCS(bcond, 0xFF000010, 0x54000000)
  375. __AARCH64_INSN_FUNCS(svc, 0xFFE0001F, 0xD4000001)
  376. __AARCH64_INSN_FUNCS(hvc, 0xFFE0001F, 0xD4000002)
  377. __AARCH64_INSN_FUNCS(smc, 0xFFE0001F, 0xD4000003)
  378. __AARCH64_INSN_FUNCS(brk, 0xFFE0001F, 0xD4200000)
  379. __AARCH64_INSN_FUNCS(exception, 0xFF000000, 0xD4000000)
  380. __AARCH64_INSN_FUNCS(hint, 0xFFFFF01F, 0xD503201F)
  381. __AARCH64_INSN_FUNCS(br, 0xFFFFFC1F, 0xD61F0000)
  382. __AARCH64_INSN_FUNCS(br_auth, 0xFEFFF800, 0xD61F0800)
  383. __AARCH64_INSN_FUNCS(blr, 0xFFFFFC1F, 0xD63F0000)
  384. __AARCH64_INSN_FUNCS(blr_auth, 0xFEFFF800, 0xD63F0800)
  385. __AARCH64_INSN_FUNCS(ret, 0xFFFFFC1F, 0xD65F0000)
  386. __AARCH64_INSN_FUNCS(ret_auth, 0xFFFFFBFF, 0xD65F0BFF)
  387. __AARCH64_INSN_FUNCS(eret, 0xFFFFFFFF, 0xD69F03E0)
  388. __AARCH64_INSN_FUNCS(eret_auth, 0xFFFFFBFF, 0xD69F0BFF)
  389. __AARCH64_INSN_FUNCS(mrs, 0xFFF00000, 0xD5300000)
  390. __AARCH64_INSN_FUNCS(msr_imm, 0xFFF8F01F, 0xD500401F)
  391. __AARCH64_INSN_FUNCS(msr_reg, 0xFFF00000, 0xD5100000)
  392. __AARCH64_INSN_FUNCS(dmb, 0xFFFFF0FF, 0xD50330BF)
  393. __AARCH64_INSN_FUNCS(dsb_base, 0xFFFFF0FF, 0xD503309F)
  394. __AARCH64_INSN_FUNCS(dsb_nxs, 0xFFFFF3FF, 0xD503323F)
  395. __AARCH64_INSN_FUNCS(isb, 0xFFFFF0FF, 0xD50330DF)
  396. __AARCH64_INSN_FUNCS(sb, 0xFFFFFFFF, 0xD50330FF)
  397. __AARCH64_INSN_FUNCS(clrex, 0xFFFFF0FF, 0xD503305F)
  398. __AARCH64_INSN_FUNCS(ssbb, 0xFFFFFFFF, 0xD503309F)
  399. __AARCH64_INSN_FUNCS(pssbb, 0xFFFFFFFF, 0xD503349F)
  400. #undef __AARCH64_INSN_FUNCS
  401. bool aarch64_insn_is_steppable_hint(u32 insn);
  402. bool aarch64_insn_is_branch_imm(u32 insn);
  403. static inline bool aarch64_insn_is_adr_adrp(u32 insn)
  404. {
  405. return aarch64_insn_is_adr(insn) || aarch64_insn_is_adrp(insn);
  406. }
  407. static inline bool aarch64_insn_is_dsb(u32 insn)
  408. {
  409. return aarch64_insn_is_dsb_base(insn) || aarch64_insn_is_dsb_nxs(insn);
  410. }
  411. static inline bool aarch64_insn_is_barrier(u32 insn)
  412. {
  413. return aarch64_insn_is_dmb(insn) || aarch64_insn_is_dsb(insn) ||
  414. aarch64_insn_is_isb(insn) || aarch64_insn_is_sb(insn) ||
  415. aarch64_insn_is_clrex(insn) || aarch64_insn_is_ssbb(insn) ||
  416. aarch64_insn_is_pssbb(insn);
  417. }
  418. static inline bool aarch64_insn_is_store_single(u32 insn)
  419. {
  420. return aarch64_insn_is_store_imm(insn) ||
  421. aarch64_insn_is_store_pre(insn) ||
  422. aarch64_insn_is_store_post(insn);
  423. }
  424. static inline bool aarch64_insn_is_store_pair(u32 insn)
  425. {
  426. return aarch64_insn_is_stp(insn) ||
  427. aarch64_insn_is_stp_pre(insn) ||
  428. aarch64_insn_is_stp_post(insn);
  429. }
  430. static inline bool aarch64_insn_is_load_single(u32 insn)
  431. {
  432. return aarch64_insn_is_load_imm(insn) ||
  433. aarch64_insn_is_load_pre(insn) ||
  434. aarch64_insn_is_load_post(insn);
  435. }
  436. static inline bool aarch64_insn_is_load_pair(u32 insn)
  437. {
  438. return aarch64_insn_is_ldp(insn) ||
  439. aarch64_insn_is_ldp_pre(insn) ||
  440. aarch64_insn_is_ldp_post(insn);
  441. }
  442. enum aarch64_insn_encoding_class aarch64_get_insn_class(u32 insn);
  443. bool aarch64_insn_uses_literal(u32 insn);
  444. bool aarch64_insn_is_branch(u32 insn);
  445. u64 aarch64_insn_decode_immediate(enum aarch64_insn_imm_type type, u32 insn);
  446. u32 aarch64_insn_encode_immediate(enum aarch64_insn_imm_type type,
  447. u32 insn, u64 imm);
  448. u32 aarch64_insn_decode_register(enum aarch64_insn_register_type type,
  449. u32 insn);
  450. u32 aarch64_insn_gen_branch_imm(unsigned long pc, unsigned long addr,
  451. enum aarch64_insn_branch_type type);
  452. u32 aarch64_insn_gen_comp_branch_imm(unsigned long pc, unsigned long addr,
  453. enum aarch64_insn_register reg,
  454. enum aarch64_insn_variant variant,
  455. enum aarch64_insn_branch_type type);
  456. u32 aarch64_insn_gen_cond_branch_imm(unsigned long pc, unsigned long addr,
  457. enum aarch64_insn_condition cond);
  458. u32 aarch64_insn_gen_hint(enum aarch64_insn_hint_cr_op op);
  459. u32 aarch64_insn_gen_nop(void);
  460. u32 aarch64_insn_gen_branch_reg(enum aarch64_insn_register reg,
  461. enum aarch64_insn_branch_type type);
  462. u32 aarch64_insn_gen_load_store_reg(enum aarch64_insn_register reg,
  463. enum aarch64_insn_register base,
  464. enum aarch64_insn_register offset,
  465. enum aarch64_insn_size_type size,
  466. enum aarch64_insn_ldst_type type);
  467. u32 aarch64_insn_gen_load_store_imm(enum aarch64_insn_register reg,
  468. enum aarch64_insn_register base,
  469. unsigned int imm,
  470. enum aarch64_insn_size_type size,
  471. enum aarch64_insn_ldst_type type);
  472. u32 aarch64_insn_gen_load_literal(unsigned long pc, unsigned long addr,
  473. enum aarch64_insn_register reg,
  474. bool is64bit);
  475. u32 aarch64_insn_gen_load_store_pair(enum aarch64_insn_register reg1,
  476. enum aarch64_insn_register reg2,
  477. enum aarch64_insn_register base,
  478. int offset,
  479. enum aarch64_insn_variant variant,
  480. enum aarch64_insn_ldst_type type);
  481. u32 aarch64_insn_gen_load_store_ex(enum aarch64_insn_register reg,
  482. enum aarch64_insn_register base,
  483. enum aarch64_insn_register state,
  484. enum aarch64_insn_size_type size,
  485. enum aarch64_insn_ldst_type type);
  486. u32 aarch64_insn_gen_add_sub_imm(enum aarch64_insn_register dst,
  487. enum aarch64_insn_register src,
  488. int imm, enum aarch64_insn_variant variant,
  489. enum aarch64_insn_adsb_type type);
  490. u32 aarch64_insn_gen_adr(unsigned long pc, unsigned long addr,
  491. enum aarch64_insn_register reg,
  492. enum aarch64_insn_adr_type type);
  493. u32 aarch64_insn_gen_bitfield(enum aarch64_insn_register dst,
  494. enum aarch64_insn_register src,
  495. int immr, int imms,
  496. enum aarch64_insn_variant variant,
  497. enum aarch64_insn_bitfield_type type);
  498. u32 aarch64_insn_gen_movewide(enum aarch64_insn_register dst,
  499. int imm, int shift,
  500. enum aarch64_insn_variant variant,
  501. enum aarch64_insn_movewide_type type);
  502. u32 aarch64_insn_gen_add_sub_shifted_reg(enum aarch64_insn_register dst,
  503. enum aarch64_insn_register src,
  504. enum aarch64_insn_register reg,
  505. int shift,
  506. enum aarch64_insn_variant variant,
  507. enum aarch64_insn_adsb_type type);
  508. u32 aarch64_insn_gen_data1(enum aarch64_insn_register dst,
  509. enum aarch64_insn_register src,
  510. enum aarch64_insn_variant variant,
  511. enum aarch64_insn_data1_type type);
  512. u32 aarch64_insn_gen_data2(enum aarch64_insn_register dst,
  513. enum aarch64_insn_register src,
  514. enum aarch64_insn_register reg,
  515. enum aarch64_insn_variant variant,
  516. enum aarch64_insn_data2_type type);
  517. u32 aarch64_insn_gen_data3(enum aarch64_insn_register dst,
  518. enum aarch64_insn_register src,
  519. enum aarch64_insn_register reg1,
  520. enum aarch64_insn_register reg2,
  521. enum aarch64_insn_variant variant,
  522. enum aarch64_insn_data3_type type);
  523. u32 aarch64_insn_gen_logical_shifted_reg(enum aarch64_insn_register dst,
  524. enum aarch64_insn_register src,
  525. enum aarch64_insn_register reg,
  526. int shift,
  527. enum aarch64_insn_variant variant,
  528. enum aarch64_insn_logic_type type);
  529. u32 aarch64_insn_gen_move_reg(enum aarch64_insn_register dst,
  530. enum aarch64_insn_register src,
  531. enum aarch64_insn_variant variant);
  532. u32 aarch64_insn_gen_logical_immediate(enum aarch64_insn_logic_type type,
  533. enum aarch64_insn_variant variant,
  534. enum aarch64_insn_register Rn,
  535. enum aarch64_insn_register Rd,
  536. u64 imm);
  537. u32 aarch64_insn_gen_extr(enum aarch64_insn_variant variant,
  538. enum aarch64_insn_register Rm,
  539. enum aarch64_insn_register Rn,
  540. enum aarch64_insn_register Rd,
  541. u8 lsb);
  542. u32 aarch64_insn_gen_prefetch(enum aarch64_insn_register base,
  543. enum aarch64_insn_prfm_type type,
  544. enum aarch64_insn_prfm_target target,
  545. enum aarch64_insn_prfm_policy policy);
  546. #ifdef CONFIG_ARM64_LSE_ATOMICS
  547. u32 aarch64_insn_gen_atomic_ld_op(enum aarch64_insn_register result,
  548. enum aarch64_insn_register address,
  549. enum aarch64_insn_register value,
  550. enum aarch64_insn_size_type size,
  551. enum aarch64_insn_mem_atomic_op op,
  552. enum aarch64_insn_mem_order_type order);
  553. u32 aarch64_insn_gen_cas(enum aarch64_insn_register result,
  554. enum aarch64_insn_register address,
  555. enum aarch64_insn_register value,
  556. enum aarch64_insn_size_type size,
  557. enum aarch64_insn_mem_order_type order);
  558. #else
  559. static inline
  560. u32 aarch64_insn_gen_atomic_ld_op(enum aarch64_insn_register result,
  561. enum aarch64_insn_register address,
  562. enum aarch64_insn_register value,
  563. enum aarch64_insn_size_type size,
  564. enum aarch64_insn_mem_atomic_op op,
  565. enum aarch64_insn_mem_order_type order)
  566. {
  567. return AARCH64_BREAK_FAULT;
  568. }
  569. static inline
  570. u32 aarch64_insn_gen_cas(enum aarch64_insn_register result,
  571. enum aarch64_insn_register address,
  572. enum aarch64_insn_register value,
  573. enum aarch64_insn_size_type size,
  574. enum aarch64_insn_mem_order_type order)
  575. {
  576. return AARCH64_BREAK_FAULT;
  577. }
  578. #endif
  579. u32 aarch64_insn_gen_dmb(enum aarch64_insn_mb_type type);
  580. s32 aarch64_get_branch_offset(u32 insn);
  581. u32 aarch64_set_branch_offset(u32 insn, s32 offset);
  582. s32 aarch64_insn_adrp_get_offset(u32 insn);
  583. u32 aarch64_insn_adrp_set_offset(u32 insn, s32 offset);
  584. bool aarch32_insn_is_wide(u32 insn);
  585. #define A32_RN_OFFSET 16
  586. #define A32_RT_OFFSET 12
  587. #define A32_RT2_OFFSET 0
  588. u32 aarch64_insn_extract_system_reg(u32 insn);
  589. u32 aarch32_insn_extract_reg_num(u32 insn, int offset);
  590. u32 aarch32_insn_mcr_extract_opc2(u32 insn);
  591. u32 aarch32_insn_mcr_extract_crm(u32 insn);
  592. typedef bool (pstate_check_t)(unsigned long);
  593. extern pstate_check_t * const aarch32_opcode_cond_checks[16];
  594. #endif /* __ASSEMBLY__ */
  595. #endif /* __ASM_INSN_H */