zynqmp.dtsi 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * dts file for Xilinx ZynqMP
  4. *
  5. * (C) Copyright 2014 - 2021, Xilinx, Inc.
  6. *
  7. * Michal Simek <[email protected]>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. */
  14. #include <dt-bindings/dma/xlnx-zynqmp-dpdma.h>
  15. #include <dt-bindings/power/xlnx-zynqmp-power.h>
  16. #include <dt-bindings/reset/xlnx-zynqmp-resets.h>
  17. / {
  18. compatible = "xlnx,zynqmp";
  19. #address-cells = <2>;
  20. #size-cells = <2>;
  21. cpus {
  22. #address-cells = <1>;
  23. #size-cells = <0>;
  24. cpu0: cpu@0 {
  25. compatible = "arm,cortex-a53";
  26. device_type = "cpu";
  27. enable-method = "psci";
  28. operating-points-v2 = <&cpu_opp_table>;
  29. reg = <0x0>;
  30. cpu-idle-states = <&CPU_SLEEP_0>;
  31. };
  32. cpu1: cpu@1 {
  33. compatible = "arm,cortex-a53";
  34. device_type = "cpu";
  35. enable-method = "psci";
  36. reg = <0x1>;
  37. operating-points-v2 = <&cpu_opp_table>;
  38. cpu-idle-states = <&CPU_SLEEP_0>;
  39. };
  40. cpu2: cpu@2 {
  41. compatible = "arm,cortex-a53";
  42. device_type = "cpu";
  43. enable-method = "psci";
  44. reg = <0x2>;
  45. operating-points-v2 = <&cpu_opp_table>;
  46. cpu-idle-states = <&CPU_SLEEP_0>;
  47. };
  48. cpu3: cpu@3 {
  49. compatible = "arm,cortex-a53";
  50. device_type = "cpu";
  51. enable-method = "psci";
  52. reg = <0x3>;
  53. operating-points-v2 = <&cpu_opp_table>;
  54. cpu-idle-states = <&CPU_SLEEP_0>;
  55. };
  56. idle-states {
  57. entry-method = "psci";
  58. CPU_SLEEP_0: cpu-sleep-0 {
  59. compatible = "arm,idle-state";
  60. arm,psci-suspend-param = <0x40000000>;
  61. local-timer-stop;
  62. entry-latency-us = <300>;
  63. exit-latency-us = <600>;
  64. min-residency-us = <10000>;
  65. };
  66. };
  67. };
  68. cpu_opp_table: cpu-opp-table {
  69. compatible = "operating-points-v2";
  70. opp-shared;
  71. opp00 {
  72. opp-hz = /bits/ 64 <1199999988>;
  73. opp-microvolt = <1000000>;
  74. clock-latency-ns = <500000>;
  75. };
  76. opp01 {
  77. opp-hz = /bits/ 64 <599999994>;
  78. opp-microvolt = <1000000>;
  79. clock-latency-ns = <500000>;
  80. };
  81. opp02 {
  82. opp-hz = /bits/ 64 <399999996>;
  83. opp-microvolt = <1000000>;
  84. clock-latency-ns = <500000>;
  85. };
  86. opp03 {
  87. opp-hz = /bits/ 64 <299999997>;
  88. opp-microvolt = <1000000>;
  89. clock-latency-ns = <500000>;
  90. };
  91. };
  92. zynqmp_ipi: zynqmp_ipi {
  93. compatible = "xlnx,zynqmp-ipi-mailbox";
  94. interrupt-parent = <&gic>;
  95. interrupts = <0 35 4>;
  96. xlnx,ipi-id = <0>;
  97. #address-cells = <2>;
  98. #size-cells = <2>;
  99. ranges;
  100. ipi_mailbox_pmu1: mailbox@ff990400 {
  101. reg = <0x0 0xff9905c0 0x0 0x20>,
  102. <0x0 0xff9905e0 0x0 0x20>,
  103. <0x0 0xff990e80 0x0 0x20>,
  104. <0x0 0xff990ea0 0x0 0x20>;
  105. reg-names = "local_request_region",
  106. "local_response_region",
  107. "remote_request_region",
  108. "remote_response_region";
  109. #mbox-cells = <1>;
  110. xlnx,ipi-id = <4>;
  111. };
  112. };
  113. dcc: dcc {
  114. compatible = "arm,dcc";
  115. status = "disabled";
  116. };
  117. pmu {
  118. compatible = "arm,armv8-pmuv3";
  119. interrupt-parent = <&gic>;
  120. interrupts = <0 143 4>,
  121. <0 144 4>,
  122. <0 145 4>,
  123. <0 146 4>;
  124. };
  125. psci {
  126. compatible = "arm,psci-0.2";
  127. method = "smc";
  128. };
  129. firmware {
  130. zynqmp_firmware: zynqmp-firmware {
  131. compatible = "xlnx,zynqmp-firmware";
  132. #power-domain-cells = <1>;
  133. method = "smc";
  134. zynqmp_power: zynqmp-power {
  135. compatible = "xlnx,zynqmp-power";
  136. interrupt-parent = <&gic>;
  137. interrupts = <0 35 4>;
  138. mboxes = <&ipi_mailbox_pmu1 0>, <&ipi_mailbox_pmu1 1>;
  139. mbox-names = "tx", "rx";
  140. };
  141. nvmem_firmware {
  142. compatible = "xlnx,zynqmp-nvmem-fw";
  143. #address-cells = <1>;
  144. #size-cells = <1>;
  145. soc_revision: soc_revision@0 {
  146. reg = <0x0 0x4>;
  147. };
  148. };
  149. zynqmp_pcap: pcap {
  150. compatible = "xlnx,zynqmp-pcap-fpga";
  151. };
  152. xlnx_aes: zynqmp-aes {
  153. compatible = "xlnx,zynqmp-aes";
  154. };
  155. zynqmp_reset: reset-controller {
  156. compatible = "xlnx,zynqmp-reset";
  157. #reset-cells = <1>;
  158. };
  159. pinctrl0: pinctrl {
  160. compatible = "xlnx,zynqmp-pinctrl";
  161. status = "disabled";
  162. };
  163. };
  164. };
  165. timer {
  166. compatible = "arm,armv8-timer";
  167. interrupt-parent = <&gic>;
  168. interrupts = <1 13 0xf08>,
  169. <1 14 0xf08>,
  170. <1 11 0xf08>,
  171. <1 10 0xf08>;
  172. };
  173. fpga_full: fpga-full {
  174. compatible = "fpga-region";
  175. fpga-mgr = <&zynqmp_pcap>;
  176. #address-cells = <2>;
  177. #size-cells = <2>;
  178. ranges;
  179. };
  180. amba: axi {
  181. compatible = "simple-bus";
  182. #address-cells = <2>;
  183. #size-cells = <2>;
  184. ranges;
  185. can0: can@ff060000 {
  186. compatible = "xlnx,zynq-can-1.0";
  187. status = "disabled";
  188. clock-names = "can_clk", "pclk";
  189. reg = <0x0 0xff060000 0x0 0x1000>;
  190. interrupts = <0 23 4>;
  191. interrupt-parent = <&gic>;
  192. tx-fifo-depth = <0x40>;
  193. rx-fifo-depth = <0x40>;
  194. power-domains = <&zynqmp_firmware PD_CAN_0>;
  195. };
  196. can1: can@ff070000 {
  197. compatible = "xlnx,zynq-can-1.0";
  198. status = "disabled";
  199. clock-names = "can_clk", "pclk";
  200. reg = <0x0 0xff070000 0x0 0x1000>;
  201. interrupts = <0 24 4>;
  202. interrupt-parent = <&gic>;
  203. tx-fifo-depth = <0x40>;
  204. rx-fifo-depth = <0x40>;
  205. power-domains = <&zynqmp_firmware PD_CAN_1>;
  206. };
  207. cci: cci@fd6e0000 {
  208. compatible = "arm,cci-400";
  209. status = "disabled";
  210. reg = <0x0 0xfd6e0000 0x0 0x9000>;
  211. ranges = <0x0 0x0 0xfd6e0000 0x10000>;
  212. #address-cells = <1>;
  213. #size-cells = <1>;
  214. pmu@9000 {
  215. compatible = "arm,cci-400-pmu,r1";
  216. reg = <0x9000 0x5000>;
  217. interrupt-parent = <&gic>;
  218. interrupts = <0 123 4>,
  219. <0 123 4>,
  220. <0 123 4>,
  221. <0 123 4>,
  222. <0 123 4>;
  223. };
  224. };
  225. /* GDMA */
  226. fpd_dma_chan1: dma-controller@fd500000 {
  227. status = "disabled";
  228. compatible = "xlnx,zynqmp-dma-1.0";
  229. reg = <0x0 0xfd500000 0x0 0x1000>;
  230. interrupt-parent = <&gic>;
  231. interrupts = <0 124 4>;
  232. clock-names = "clk_main", "clk_apb";
  233. #dma-cells = <1>;
  234. xlnx,bus-width = <128>;
  235. iommus = <&smmu 0x14e8>;
  236. power-domains = <&zynqmp_firmware PD_GDMA>;
  237. };
  238. fpd_dma_chan2: dma-controller@fd510000 {
  239. status = "disabled";
  240. compatible = "xlnx,zynqmp-dma-1.0";
  241. reg = <0x0 0xfd510000 0x0 0x1000>;
  242. interrupt-parent = <&gic>;
  243. interrupts = <0 125 4>;
  244. clock-names = "clk_main", "clk_apb";
  245. #dma-cells = <1>;
  246. xlnx,bus-width = <128>;
  247. iommus = <&smmu 0x14e9>;
  248. power-domains = <&zynqmp_firmware PD_GDMA>;
  249. };
  250. fpd_dma_chan3: dma-controller@fd520000 {
  251. status = "disabled";
  252. compatible = "xlnx,zynqmp-dma-1.0";
  253. reg = <0x0 0xfd520000 0x0 0x1000>;
  254. interrupt-parent = <&gic>;
  255. interrupts = <0 126 4>;
  256. clock-names = "clk_main", "clk_apb";
  257. #dma-cells = <1>;
  258. xlnx,bus-width = <128>;
  259. iommus = <&smmu 0x14ea>;
  260. power-domains = <&zynqmp_firmware PD_GDMA>;
  261. };
  262. fpd_dma_chan4: dma-controller@fd530000 {
  263. status = "disabled";
  264. compatible = "xlnx,zynqmp-dma-1.0";
  265. reg = <0x0 0xfd530000 0x0 0x1000>;
  266. interrupt-parent = <&gic>;
  267. interrupts = <0 127 4>;
  268. clock-names = "clk_main", "clk_apb";
  269. #dma-cells = <1>;
  270. xlnx,bus-width = <128>;
  271. iommus = <&smmu 0x14eb>;
  272. power-domains = <&zynqmp_firmware PD_GDMA>;
  273. };
  274. fpd_dma_chan5: dma-controller@fd540000 {
  275. status = "disabled";
  276. compatible = "xlnx,zynqmp-dma-1.0";
  277. reg = <0x0 0xfd540000 0x0 0x1000>;
  278. interrupt-parent = <&gic>;
  279. interrupts = <0 128 4>;
  280. clock-names = "clk_main", "clk_apb";
  281. #dma-cells = <1>;
  282. xlnx,bus-width = <128>;
  283. iommus = <&smmu 0x14ec>;
  284. power-domains = <&zynqmp_firmware PD_GDMA>;
  285. };
  286. fpd_dma_chan6: dma-controller@fd550000 {
  287. status = "disabled";
  288. compatible = "xlnx,zynqmp-dma-1.0";
  289. reg = <0x0 0xfd550000 0x0 0x1000>;
  290. interrupt-parent = <&gic>;
  291. interrupts = <0 129 4>;
  292. clock-names = "clk_main", "clk_apb";
  293. #dma-cells = <1>;
  294. xlnx,bus-width = <128>;
  295. iommus = <&smmu 0x14ed>;
  296. power-domains = <&zynqmp_firmware PD_GDMA>;
  297. };
  298. fpd_dma_chan7: dma-controller@fd560000 {
  299. status = "disabled";
  300. compatible = "xlnx,zynqmp-dma-1.0";
  301. reg = <0x0 0xfd560000 0x0 0x1000>;
  302. interrupt-parent = <&gic>;
  303. interrupts = <0 130 4>;
  304. clock-names = "clk_main", "clk_apb";
  305. #dma-cells = <1>;
  306. xlnx,bus-width = <128>;
  307. iommus = <&smmu 0x14ee>;
  308. power-domains = <&zynqmp_firmware PD_GDMA>;
  309. };
  310. fpd_dma_chan8: dma-controller@fd570000 {
  311. status = "disabled";
  312. compatible = "xlnx,zynqmp-dma-1.0";
  313. reg = <0x0 0xfd570000 0x0 0x1000>;
  314. interrupt-parent = <&gic>;
  315. interrupts = <0 131 4>;
  316. clock-names = "clk_main", "clk_apb";
  317. #dma-cells = <1>;
  318. xlnx,bus-width = <128>;
  319. iommus = <&smmu 0x14ef>;
  320. power-domains = <&zynqmp_firmware PD_GDMA>;
  321. };
  322. gic: interrupt-controller@f9010000 {
  323. compatible = "arm,gic-400";
  324. #address-cells = <0>;
  325. #interrupt-cells = <3>;
  326. reg = <0x0 0xf9010000 0x0 0x10000>,
  327. <0x0 0xf9020000 0x0 0x20000>,
  328. <0x0 0xf9040000 0x0 0x20000>,
  329. <0x0 0xf9060000 0x0 0x20000>;
  330. interrupt-controller;
  331. interrupt-parent = <&gic>;
  332. interrupts = <1 9 0xf04>;
  333. };
  334. /* LPDDMA default allows only secured access. inorder to enable
  335. * These dma channels, Users should ensure that these dma
  336. * Channels are allowed for non secure access.
  337. */
  338. lpd_dma_chan1: dma-controller@ffa80000 {
  339. status = "disabled";
  340. compatible = "xlnx,zynqmp-dma-1.0";
  341. reg = <0x0 0xffa80000 0x0 0x1000>;
  342. interrupt-parent = <&gic>;
  343. interrupts = <0 77 4>;
  344. clock-names = "clk_main", "clk_apb";
  345. #dma-cells = <1>;
  346. xlnx,bus-width = <64>;
  347. iommus = <&smmu 0x868>;
  348. power-domains = <&zynqmp_firmware PD_ADMA>;
  349. };
  350. lpd_dma_chan2: dma-controller@ffa90000 {
  351. status = "disabled";
  352. compatible = "xlnx,zynqmp-dma-1.0";
  353. reg = <0x0 0xffa90000 0x0 0x1000>;
  354. interrupt-parent = <&gic>;
  355. interrupts = <0 78 4>;
  356. clock-names = "clk_main", "clk_apb";
  357. #dma-cells = <1>;
  358. xlnx,bus-width = <64>;
  359. iommus = <&smmu 0x869>;
  360. power-domains = <&zynqmp_firmware PD_ADMA>;
  361. };
  362. lpd_dma_chan3: dma-controller@ffaa0000 {
  363. status = "disabled";
  364. compatible = "xlnx,zynqmp-dma-1.0";
  365. reg = <0x0 0xffaa0000 0x0 0x1000>;
  366. interrupt-parent = <&gic>;
  367. interrupts = <0 79 4>;
  368. clock-names = "clk_main", "clk_apb";
  369. #dma-cells = <1>;
  370. xlnx,bus-width = <64>;
  371. iommus = <&smmu 0x86a>;
  372. power-domains = <&zynqmp_firmware PD_ADMA>;
  373. };
  374. lpd_dma_chan4: dma-controller@ffab0000 {
  375. status = "disabled";
  376. compatible = "xlnx,zynqmp-dma-1.0";
  377. reg = <0x0 0xffab0000 0x0 0x1000>;
  378. interrupt-parent = <&gic>;
  379. interrupts = <0 80 4>;
  380. clock-names = "clk_main", "clk_apb";
  381. #dma-cells = <1>;
  382. xlnx,bus-width = <64>;
  383. iommus = <&smmu 0x86b>;
  384. power-domains = <&zynqmp_firmware PD_ADMA>;
  385. };
  386. lpd_dma_chan5: dma-controller@ffac0000 {
  387. status = "disabled";
  388. compatible = "xlnx,zynqmp-dma-1.0";
  389. reg = <0x0 0xffac0000 0x0 0x1000>;
  390. interrupt-parent = <&gic>;
  391. interrupts = <0 81 4>;
  392. clock-names = "clk_main", "clk_apb";
  393. #dma-cells = <1>;
  394. xlnx,bus-width = <64>;
  395. iommus = <&smmu 0x86c>;
  396. power-domains = <&zynqmp_firmware PD_ADMA>;
  397. };
  398. lpd_dma_chan6: dma-controller@ffad0000 {
  399. status = "disabled";
  400. compatible = "xlnx,zynqmp-dma-1.0";
  401. reg = <0x0 0xffad0000 0x0 0x1000>;
  402. interrupt-parent = <&gic>;
  403. interrupts = <0 82 4>;
  404. clock-names = "clk_main", "clk_apb";
  405. #dma-cells = <1>;
  406. xlnx,bus-width = <64>;
  407. iommus = <&smmu 0x86d>;
  408. power-domains = <&zynqmp_firmware PD_ADMA>;
  409. };
  410. lpd_dma_chan7: dma-controller@ffae0000 {
  411. status = "disabled";
  412. compatible = "xlnx,zynqmp-dma-1.0";
  413. reg = <0x0 0xffae0000 0x0 0x1000>;
  414. interrupt-parent = <&gic>;
  415. interrupts = <0 83 4>;
  416. clock-names = "clk_main", "clk_apb";
  417. #dma-cells = <1>;
  418. xlnx,bus-width = <64>;
  419. iommus = <&smmu 0x86e>;
  420. power-domains = <&zynqmp_firmware PD_ADMA>;
  421. };
  422. lpd_dma_chan8: dma-controller@ffaf0000 {
  423. status = "disabled";
  424. compatible = "xlnx,zynqmp-dma-1.0";
  425. reg = <0x0 0xffaf0000 0x0 0x1000>;
  426. interrupt-parent = <&gic>;
  427. interrupts = <0 84 4>;
  428. clock-names = "clk_main", "clk_apb";
  429. #dma-cells = <1>;
  430. xlnx,bus-width = <64>;
  431. iommus = <&smmu 0x86f>;
  432. power-domains = <&zynqmp_firmware PD_ADMA>;
  433. };
  434. mc: memory-controller@fd070000 {
  435. compatible = "xlnx,zynqmp-ddrc-2.40a";
  436. reg = <0x0 0xfd070000 0x0 0x30000>;
  437. interrupt-parent = <&gic>;
  438. interrupts = <0 112 4>;
  439. };
  440. nand0: nand-controller@ff100000 {
  441. compatible = "xlnx,zynqmp-nand-controller", "arasan,nfc-v3p10";
  442. status = "disabled";
  443. reg = <0x0 0xff100000 0x0 0x1000>;
  444. clock-names = "controller", "bus";
  445. interrupt-parent = <&gic>;
  446. interrupts = <0 14 4>;
  447. #address-cells = <1>;
  448. #size-cells = <0>;
  449. iommus = <&smmu 0x872>;
  450. power-domains = <&zynqmp_firmware PD_NAND>;
  451. };
  452. gem0: ethernet@ff0b0000 {
  453. compatible = "cdns,zynqmp-gem", "cdns,gem";
  454. status = "disabled";
  455. interrupt-parent = <&gic>;
  456. interrupts = <0 57 4>, <0 57 4>;
  457. reg = <0x0 0xff0b0000 0x0 0x1000>;
  458. clock-names = "pclk", "hclk", "tx_clk";
  459. #address-cells = <1>;
  460. #size-cells = <0>;
  461. iommus = <&smmu 0x874>;
  462. power-domains = <&zynqmp_firmware PD_ETH_0>;
  463. resets = <&zynqmp_reset ZYNQMP_RESET_GEM0>;
  464. reset-names = "gem0_rst";
  465. };
  466. gem1: ethernet@ff0c0000 {
  467. compatible = "cdns,zynqmp-gem", "cdns,gem";
  468. status = "disabled";
  469. interrupt-parent = <&gic>;
  470. interrupts = <0 59 4>, <0 59 4>;
  471. reg = <0x0 0xff0c0000 0x0 0x1000>;
  472. clock-names = "pclk", "hclk", "tx_clk";
  473. #address-cells = <1>;
  474. #size-cells = <0>;
  475. iommus = <&smmu 0x875>;
  476. power-domains = <&zynqmp_firmware PD_ETH_1>;
  477. resets = <&zynqmp_reset ZYNQMP_RESET_GEM1>;
  478. reset-names = "gem1_rst";
  479. };
  480. gem2: ethernet@ff0d0000 {
  481. compatible = "cdns,zynqmp-gem", "cdns,gem";
  482. status = "disabled";
  483. interrupt-parent = <&gic>;
  484. interrupts = <0 61 4>, <0 61 4>;
  485. reg = <0x0 0xff0d0000 0x0 0x1000>;
  486. clock-names = "pclk", "hclk", "tx_clk";
  487. #address-cells = <1>;
  488. #size-cells = <0>;
  489. iommus = <&smmu 0x876>;
  490. power-domains = <&zynqmp_firmware PD_ETH_2>;
  491. resets = <&zynqmp_reset ZYNQMP_RESET_GEM2>;
  492. reset-names = "gem2_rst";
  493. };
  494. gem3: ethernet@ff0e0000 {
  495. compatible = "cdns,zynqmp-gem", "cdns,gem";
  496. status = "disabled";
  497. interrupt-parent = <&gic>;
  498. interrupts = <0 63 4>, <0 63 4>;
  499. reg = <0x0 0xff0e0000 0x0 0x1000>;
  500. clock-names = "pclk", "hclk", "tx_clk";
  501. #address-cells = <1>;
  502. #size-cells = <0>;
  503. iommus = <&smmu 0x877>;
  504. power-domains = <&zynqmp_firmware PD_ETH_3>;
  505. resets = <&zynqmp_reset ZYNQMP_RESET_GEM3>;
  506. reset-names = "gem3_rst";
  507. };
  508. gpio: gpio@ff0a0000 {
  509. compatible = "xlnx,zynqmp-gpio-1.0";
  510. status = "disabled";
  511. #address-cells = <0>;
  512. #gpio-cells = <0x2>;
  513. gpio-controller;
  514. interrupt-parent = <&gic>;
  515. interrupts = <0 16 4>;
  516. interrupt-controller;
  517. #interrupt-cells = <2>;
  518. reg = <0x0 0xff0a0000 0x0 0x1000>;
  519. power-domains = <&zynqmp_firmware PD_GPIO>;
  520. };
  521. i2c0: i2c@ff020000 {
  522. compatible = "cdns,i2c-r1p14";
  523. status = "disabled";
  524. interrupt-parent = <&gic>;
  525. interrupts = <0 17 4>;
  526. reg = <0x0 0xff020000 0x0 0x1000>;
  527. #address-cells = <1>;
  528. #size-cells = <0>;
  529. power-domains = <&zynqmp_firmware PD_I2C_0>;
  530. };
  531. i2c1: i2c@ff030000 {
  532. compatible = "cdns,i2c-r1p14";
  533. status = "disabled";
  534. interrupt-parent = <&gic>;
  535. interrupts = <0 18 4>;
  536. reg = <0x0 0xff030000 0x0 0x1000>;
  537. #address-cells = <1>;
  538. #size-cells = <0>;
  539. power-domains = <&zynqmp_firmware PD_I2C_1>;
  540. };
  541. pcie: pcie@fd0e0000 {
  542. compatible = "xlnx,nwl-pcie-2.11";
  543. status = "disabled";
  544. #address-cells = <3>;
  545. #size-cells = <2>;
  546. #interrupt-cells = <1>;
  547. msi-controller;
  548. device_type = "pci";
  549. interrupt-parent = <&gic>;
  550. interrupts = <0 118 4>,
  551. <0 117 4>,
  552. <0 116 4>,
  553. <0 115 4>, /* MSI_1 [63...32] */
  554. <0 114 4>; /* MSI_0 [31...0] */
  555. interrupt-names = "misc", "dummy", "intx",
  556. "msi1", "msi0";
  557. msi-parent = <&pcie>;
  558. reg = <0x0 0xfd0e0000 0x0 0x1000>,
  559. <0x0 0xfd480000 0x0 0x1000>,
  560. <0x80 0x00000000 0x0 0x1000000>;
  561. reg-names = "breg", "pcireg", "cfg";
  562. ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000>,/* non-prefetchable memory */
  563. <0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
  564. bus-range = <0x00 0xff>;
  565. interrupt-map-mask = <0x0 0x0 0x0 0x7>;
  566. interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
  567. <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
  568. <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
  569. <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
  570. iommus = <&smmu 0x4d0>;
  571. power-domains = <&zynqmp_firmware PD_PCIE>;
  572. pcie_intc: legacy-interrupt-controller {
  573. interrupt-controller;
  574. #address-cells = <0>;
  575. #interrupt-cells = <1>;
  576. };
  577. };
  578. qspi: spi@ff0f0000 {
  579. compatible = "xlnx,zynqmp-qspi-1.0";
  580. status = "disabled";
  581. clock-names = "ref_clk", "pclk";
  582. interrupts = <0 15 4>;
  583. interrupt-parent = <&gic>;
  584. num-cs = <1>;
  585. reg = <0x0 0xff0f0000 0x0 0x1000>,
  586. <0x0 0xc0000000 0x0 0x8000000>;
  587. #address-cells = <1>;
  588. #size-cells = <0>;
  589. iommus = <&smmu 0x873>;
  590. power-domains = <&zynqmp_firmware PD_QSPI>;
  591. };
  592. psgtr: phy@fd400000 {
  593. compatible = "xlnx,zynqmp-psgtr-v1.1";
  594. status = "disabled";
  595. reg = <0x0 0xfd400000 0x0 0x40000>,
  596. <0x0 0xfd3d0000 0x0 0x1000>;
  597. reg-names = "serdes", "siou";
  598. #phy-cells = <4>;
  599. };
  600. rtc: rtc@ffa60000 {
  601. compatible = "xlnx,zynqmp-rtc";
  602. status = "disabled";
  603. reg = <0x0 0xffa60000 0x0 0x100>;
  604. interrupt-parent = <&gic>;
  605. interrupts = <0 26 4>, <0 27 4>;
  606. interrupt-names = "alarm", "sec";
  607. calibration = <0x7FFF>;
  608. };
  609. sata: ahci@fd0c0000 {
  610. compatible = "ceva,ahci-1v84";
  611. status = "disabled";
  612. reg = <0x0 0xfd0c0000 0x0 0x2000>;
  613. interrupt-parent = <&gic>;
  614. interrupts = <0 133 4>;
  615. power-domains = <&zynqmp_firmware PD_SATA>;
  616. resets = <&zynqmp_reset ZYNQMP_RESET_SATA>;
  617. iommus = <&smmu 0x4c0>, <&smmu 0x4c1>,
  618. <&smmu 0x4c2>, <&smmu 0x4c3>;
  619. };
  620. sdhci0: mmc@ff160000 {
  621. compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
  622. status = "disabled";
  623. interrupt-parent = <&gic>;
  624. interrupts = <0 48 4>;
  625. reg = <0x0 0xff160000 0x0 0x1000>;
  626. clock-names = "clk_xin", "clk_ahb";
  627. iommus = <&smmu 0x870>;
  628. #clock-cells = <1>;
  629. clock-output-names = "clk_out_sd0", "clk_in_sd0";
  630. power-domains = <&zynqmp_firmware PD_SD_0>;
  631. };
  632. sdhci1: mmc@ff170000 {
  633. compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
  634. status = "disabled";
  635. interrupt-parent = <&gic>;
  636. interrupts = <0 49 4>;
  637. reg = <0x0 0xff170000 0x0 0x1000>;
  638. clock-names = "clk_xin", "clk_ahb";
  639. iommus = <&smmu 0x871>;
  640. #clock-cells = <1>;
  641. clock-output-names = "clk_out_sd1", "clk_in_sd1";
  642. power-domains = <&zynqmp_firmware PD_SD_1>;
  643. };
  644. smmu: iommu@fd800000 {
  645. compatible = "arm,mmu-500";
  646. reg = <0x0 0xfd800000 0x0 0x20000>;
  647. #iommu-cells = <1>;
  648. status = "disabled";
  649. #global-interrupts = <1>;
  650. interrupt-parent = <&gic>;
  651. interrupts = <0 155 4>,
  652. <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
  653. <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
  654. <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
  655. <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>;
  656. };
  657. spi0: spi@ff040000 {
  658. compatible = "cdns,spi-r1p6";
  659. status = "disabled";
  660. interrupt-parent = <&gic>;
  661. interrupts = <0 19 4>;
  662. reg = <0x0 0xff040000 0x0 0x1000>;
  663. clock-names = "ref_clk", "pclk";
  664. #address-cells = <1>;
  665. #size-cells = <0>;
  666. power-domains = <&zynqmp_firmware PD_SPI_0>;
  667. };
  668. spi1: spi@ff050000 {
  669. compatible = "cdns,spi-r1p6";
  670. status = "disabled";
  671. interrupt-parent = <&gic>;
  672. interrupts = <0 20 4>;
  673. reg = <0x0 0xff050000 0x0 0x1000>;
  674. clock-names = "ref_clk", "pclk";
  675. #address-cells = <1>;
  676. #size-cells = <0>;
  677. power-domains = <&zynqmp_firmware PD_SPI_1>;
  678. };
  679. ttc0: timer@ff110000 {
  680. compatible = "cdns,ttc";
  681. status = "disabled";
  682. interrupt-parent = <&gic>;
  683. interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
  684. reg = <0x0 0xff110000 0x0 0x1000>;
  685. timer-width = <32>;
  686. power-domains = <&zynqmp_firmware PD_TTC_0>;
  687. };
  688. ttc1: timer@ff120000 {
  689. compatible = "cdns,ttc";
  690. status = "disabled";
  691. interrupt-parent = <&gic>;
  692. interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
  693. reg = <0x0 0xff120000 0x0 0x1000>;
  694. timer-width = <32>;
  695. power-domains = <&zynqmp_firmware PD_TTC_1>;
  696. };
  697. ttc2: timer@ff130000 {
  698. compatible = "cdns,ttc";
  699. status = "disabled";
  700. interrupt-parent = <&gic>;
  701. interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
  702. reg = <0x0 0xff130000 0x0 0x1000>;
  703. timer-width = <32>;
  704. power-domains = <&zynqmp_firmware PD_TTC_2>;
  705. };
  706. ttc3: timer@ff140000 {
  707. compatible = "cdns,ttc";
  708. status = "disabled";
  709. interrupt-parent = <&gic>;
  710. interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
  711. reg = <0x0 0xff140000 0x0 0x1000>;
  712. timer-width = <32>;
  713. power-domains = <&zynqmp_firmware PD_TTC_3>;
  714. };
  715. uart0: serial@ff000000 {
  716. compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
  717. status = "disabled";
  718. interrupt-parent = <&gic>;
  719. interrupts = <0 21 4>;
  720. reg = <0x0 0xff000000 0x0 0x1000>;
  721. clock-names = "uart_clk", "pclk";
  722. power-domains = <&zynqmp_firmware PD_UART_0>;
  723. };
  724. uart1: serial@ff010000 {
  725. compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
  726. status = "disabled";
  727. interrupt-parent = <&gic>;
  728. interrupts = <0 22 4>;
  729. reg = <0x0 0xff010000 0x0 0x1000>;
  730. clock-names = "uart_clk", "pclk";
  731. power-domains = <&zynqmp_firmware PD_UART_1>;
  732. };
  733. usb0: usb@ff9d0000 {
  734. #address-cells = <2>;
  735. #size-cells = <2>;
  736. status = "disabled";
  737. compatible = "xlnx,zynqmp-dwc3";
  738. reg = <0x0 0xff9d0000 0x0 0x100>;
  739. power-domains = <&zynqmp_firmware PD_USB_0>;
  740. resets = <&zynqmp_reset ZYNQMP_RESET_USB0_CORERESET>,
  741. <&zynqmp_reset ZYNQMP_RESET_USB0_HIBERRESET>,
  742. <&zynqmp_reset ZYNQMP_RESET_USB0_APB>;
  743. reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
  744. ranges;
  745. dwc3_0: usb@fe200000 {
  746. compatible = "snps,dwc3";
  747. reg = <0x0 0xfe200000 0x0 0x40000>;
  748. interrupt-parent = <&gic>;
  749. interrupt-names = "dwc_usb3", "otg";
  750. interrupts = <0 65 4>, <0 69 4>;
  751. clock-names = "bus_early", "ref";
  752. iommus = <&smmu 0x860>;
  753. snps,quirk-frame-length-adjustment = <0x20>;
  754. snps,resume-hs-terminations;
  755. /* dma-coherent; */
  756. };
  757. };
  758. usb1: usb@ff9e0000 {
  759. #address-cells = <2>;
  760. #size-cells = <2>;
  761. status = "disabled";
  762. compatible = "xlnx,zynqmp-dwc3";
  763. reg = <0x0 0xff9e0000 0x0 0x100>;
  764. power-domains = <&zynqmp_firmware PD_USB_1>;
  765. resets = <&zynqmp_reset ZYNQMP_RESET_USB1_CORERESET>,
  766. <&zynqmp_reset ZYNQMP_RESET_USB1_HIBERRESET>,
  767. <&zynqmp_reset ZYNQMP_RESET_USB1_APB>;
  768. reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
  769. ranges;
  770. dwc3_1: usb@fe300000 {
  771. compatible = "snps,dwc3";
  772. reg = <0x0 0xfe300000 0x0 0x40000>;
  773. interrupt-parent = <&gic>;
  774. interrupt-names = "dwc_usb3", "otg";
  775. interrupts = <0 70 4>, <0 74 4>;
  776. clock-names = "bus_early", "ref";
  777. iommus = <&smmu 0x861>;
  778. snps,quirk-frame-length-adjustment = <0x20>;
  779. snps,resume-hs-terminations;
  780. /* dma-coherent; */
  781. };
  782. };
  783. watchdog0: watchdog@fd4d0000 {
  784. compatible = "cdns,wdt-r1p2";
  785. status = "disabled";
  786. interrupt-parent = <&gic>;
  787. interrupts = <0 113 1>;
  788. reg = <0x0 0xfd4d0000 0x0 0x1000>;
  789. timeout-sec = <60>;
  790. reset-on-timeout;
  791. };
  792. lpd_watchdog: watchdog@ff150000 {
  793. compatible = "cdns,wdt-r1p2";
  794. status = "disabled";
  795. interrupt-parent = <&gic>;
  796. interrupts = <0 52 1>;
  797. reg = <0x0 0xff150000 0x0 0x1000>;
  798. timeout-sec = <10>;
  799. };
  800. xilinx_ams: ams@ffa50000 {
  801. compatible = "xlnx,zynqmp-ams";
  802. status = "disabled";
  803. interrupt-parent = <&gic>;
  804. interrupts = <0 56 4>;
  805. reg = <0x0 0xffa50000 0x0 0x800>;
  806. #address-cells = <1>;
  807. #size-cells = <1>;
  808. #io-channel-cells = <1>;
  809. ranges = <0 0 0xffa50800 0x800>;
  810. ams_ps: ams_ps@0 {
  811. compatible = "xlnx,zynqmp-ams-ps";
  812. status = "disabled";
  813. reg = <0x0 0x400>;
  814. };
  815. ams_pl: ams_pl@400 {
  816. compatible = "xlnx,zynqmp-ams-pl";
  817. status = "disabled";
  818. reg = <0x400 0x400>;
  819. #address-cells = <1>;
  820. #size-cells = <0>;
  821. };
  822. };
  823. zynqmp_dpdma: dma-controller@fd4c0000 {
  824. compatible = "xlnx,zynqmp-dpdma";
  825. status = "disabled";
  826. reg = <0x0 0xfd4c0000 0x0 0x1000>;
  827. interrupts = <0 122 4>;
  828. interrupt-parent = <&gic>;
  829. clock-names = "axi_clk";
  830. power-domains = <&zynqmp_firmware PD_DP>;
  831. #dma-cells = <1>;
  832. };
  833. zynqmp_dpsub: display@fd4a0000 {
  834. compatible = "xlnx,zynqmp-dpsub-1.7";
  835. status = "disabled";
  836. reg = <0x0 0xfd4a0000 0x0 0x1000>,
  837. <0x0 0xfd4aa000 0x0 0x1000>,
  838. <0x0 0xfd4ab000 0x0 0x1000>,
  839. <0x0 0xfd4ac000 0x0 0x1000>;
  840. reg-names = "dp", "blend", "av_buf", "aud";
  841. interrupts = <0 119 4>;
  842. interrupt-parent = <&gic>;
  843. clock-names = "dp_apb_clk", "dp_aud_clk",
  844. "dp_vtc_pixel_clk_in";
  845. power-domains = <&zynqmp_firmware PD_DP>;
  846. resets = <&zynqmp_reset ZYNQMP_RESET_DP>;
  847. dma-names = "vid0", "vid1", "vid2", "gfx0";
  848. dmas = <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO0>,
  849. <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO1>,
  850. <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO2>,
  851. <&zynqmp_dpdma ZYNQMP_DPDMA_GRAPHICS>;
  852. };
  853. };
  854. };