123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937 |
- // SPDX-License-Identifier: GPL-2.0+
- /*
- * dts file for Xilinx ZynqMP
- *
- * (C) Copyright 2014 - 2021, Xilinx, Inc.
- *
- * Michal Simek <[email protected]>
- *
- * This program is free software; you can redistribute it and/or
- * modify it under the terms of the GNU General Public License as
- * published by the Free Software Foundation; either version 2 of
- * the License, or (at your option) any later version.
- */
- #include <dt-bindings/dma/xlnx-zynqmp-dpdma.h>
- #include <dt-bindings/power/xlnx-zynqmp-power.h>
- #include <dt-bindings/reset/xlnx-zynqmp-resets.h>
- / {
- compatible = "xlnx,zynqmp";
- #address-cells = <2>;
- #size-cells = <2>;
- cpus {
- #address-cells = <1>;
- #size-cells = <0>;
- cpu0: cpu@0 {
- compatible = "arm,cortex-a53";
- device_type = "cpu";
- enable-method = "psci";
- operating-points-v2 = <&cpu_opp_table>;
- reg = <0x0>;
- cpu-idle-states = <&CPU_SLEEP_0>;
- };
- cpu1: cpu@1 {
- compatible = "arm,cortex-a53";
- device_type = "cpu";
- enable-method = "psci";
- reg = <0x1>;
- operating-points-v2 = <&cpu_opp_table>;
- cpu-idle-states = <&CPU_SLEEP_0>;
- };
- cpu2: cpu@2 {
- compatible = "arm,cortex-a53";
- device_type = "cpu";
- enable-method = "psci";
- reg = <0x2>;
- operating-points-v2 = <&cpu_opp_table>;
- cpu-idle-states = <&CPU_SLEEP_0>;
- };
- cpu3: cpu@3 {
- compatible = "arm,cortex-a53";
- device_type = "cpu";
- enable-method = "psci";
- reg = <0x3>;
- operating-points-v2 = <&cpu_opp_table>;
- cpu-idle-states = <&CPU_SLEEP_0>;
- };
- idle-states {
- entry-method = "psci";
- CPU_SLEEP_0: cpu-sleep-0 {
- compatible = "arm,idle-state";
- arm,psci-suspend-param = <0x40000000>;
- local-timer-stop;
- entry-latency-us = <300>;
- exit-latency-us = <600>;
- min-residency-us = <10000>;
- };
- };
- };
- cpu_opp_table: cpu-opp-table {
- compatible = "operating-points-v2";
- opp-shared;
- opp00 {
- opp-hz = /bits/ 64 <1199999988>;
- opp-microvolt = <1000000>;
- clock-latency-ns = <500000>;
- };
- opp01 {
- opp-hz = /bits/ 64 <599999994>;
- opp-microvolt = <1000000>;
- clock-latency-ns = <500000>;
- };
- opp02 {
- opp-hz = /bits/ 64 <399999996>;
- opp-microvolt = <1000000>;
- clock-latency-ns = <500000>;
- };
- opp03 {
- opp-hz = /bits/ 64 <299999997>;
- opp-microvolt = <1000000>;
- clock-latency-ns = <500000>;
- };
- };
- zynqmp_ipi: zynqmp_ipi {
- compatible = "xlnx,zynqmp-ipi-mailbox";
- interrupt-parent = <&gic>;
- interrupts = <0 35 4>;
- xlnx,ipi-id = <0>;
- #address-cells = <2>;
- #size-cells = <2>;
- ranges;
- ipi_mailbox_pmu1: mailbox@ff990400 {
- reg = <0x0 0xff9905c0 0x0 0x20>,
- <0x0 0xff9905e0 0x0 0x20>,
- <0x0 0xff990e80 0x0 0x20>,
- <0x0 0xff990ea0 0x0 0x20>;
- reg-names = "local_request_region",
- "local_response_region",
- "remote_request_region",
- "remote_response_region";
- #mbox-cells = <1>;
- xlnx,ipi-id = <4>;
- };
- };
- dcc: dcc {
- compatible = "arm,dcc";
- status = "disabled";
- };
- pmu {
- compatible = "arm,armv8-pmuv3";
- interrupt-parent = <&gic>;
- interrupts = <0 143 4>,
- <0 144 4>,
- <0 145 4>,
- <0 146 4>;
- };
- psci {
- compatible = "arm,psci-0.2";
- method = "smc";
- };
- firmware {
- zynqmp_firmware: zynqmp-firmware {
- compatible = "xlnx,zynqmp-firmware";
- #power-domain-cells = <1>;
- method = "smc";
- zynqmp_power: zynqmp-power {
- compatible = "xlnx,zynqmp-power";
- interrupt-parent = <&gic>;
- interrupts = <0 35 4>;
- mboxes = <&ipi_mailbox_pmu1 0>, <&ipi_mailbox_pmu1 1>;
- mbox-names = "tx", "rx";
- };
- nvmem_firmware {
- compatible = "xlnx,zynqmp-nvmem-fw";
- #address-cells = <1>;
- #size-cells = <1>;
- soc_revision: soc_revision@0 {
- reg = <0x0 0x4>;
- };
- };
- zynqmp_pcap: pcap {
- compatible = "xlnx,zynqmp-pcap-fpga";
- };
- xlnx_aes: zynqmp-aes {
- compatible = "xlnx,zynqmp-aes";
- };
- zynqmp_reset: reset-controller {
- compatible = "xlnx,zynqmp-reset";
- #reset-cells = <1>;
- };
- pinctrl0: pinctrl {
- compatible = "xlnx,zynqmp-pinctrl";
- status = "disabled";
- };
- };
- };
- timer {
- compatible = "arm,armv8-timer";
- interrupt-parent = <&gic>;
- interrupts = <1 13 0xf08>,
- <1 14 0xf08>,
- <1 11 0xf08>,
- <1 10 0xf08>;
- };
- fpga_full: fpga-full {
- compatible = "fpga-region";
- fpga-mgr = <&zynqmp_pcap>;
- #address-cells = <2>;
- #size-cells = <2>;
- ranges;
- };
- amba: axi {
- compatible = "simple-bus";
- #address-cells = <2>;
- #size-cells = <2>;
- ranges;
- can0: can@ff060000 {
- compatible = "xlnx,zynq-can-1.0";
- status = "disabled";
- clock-names = "can_clk", "pclk";
- reg = <0x0 0xff060000 0x0 0x1000>;
- interrupts = <0 23 4>;
- interrupt-parent = <&gic>;
- tx-fifo-depth = <0x40>;
- rx-fifo-depth = <0x40>;
- power-domains = <&zynqmp_firmware PD_CAN_0>;
- };
- can1: can@ff070000 {
- compatible = "xlnx,zynq-can-1.0";
- status = "disabled";
- clock-names = "can_clk", "pclk";
- reg = <0x0 0xff070000 0x0 0x1000>;
- interrupts = <0 24 4>;
- interrupt-parent = <&gic>;
- tx-fifo-depth = <0x40>;
- rx-fifo-depth = <0x40>;
- power-domains = <&zynqmp_firmware PD_CAN_1>;
- };
- cci: cci@fd6e0000 {
- compatible = "arm,cci-400";
- status = "disabled";
- reg = <0x0 0xfd6e0000 0x0 0x9000>;
- ranges = <0x0 0x0 0xfd6e0000 0x10000>;
- #address-cells = <1>;
- #size-cells = <1>;
- pmu@9000 {
- compatible = "arm,cci-400-pmu,r1";
- reg = <0x9000 0x5000>;
- interrupt-parent = <&gic>;
- interrupts = <0 123 4>,
- <0 123 4>,
- <0 123 4>,
- <0 123 4>,
- <0 123 4>;
- };
- };
- /* GDMA */
- fpd_dma_chan1: dma-controller@fd500000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xfd500000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 124 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <128>;
- iommus = <&smmu 0x14e8>;
- power-domains = <&zynqmp_firmware PD_GDMA>;
- };
- fpd_dma_chan2: dma-controller@fd510000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xfd510000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 125 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <128>;
- iommus = <&smmu 0x14e9>;
- power-domains = <&zynqmp_firmware PD_GDMA>;
- };
- fpd_dma_chan3: dma-controller@fd520000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xfd520000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 126 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <128>;
- iommus = <&smmu 0x14ea>;
- power-domains = <&zynqmp_firmware PD_GDMA>;
- };
- fpd_dma_chan4: dma-controller@fd530000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xfd530000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 127 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <128>;
- iommus = <&smmu 0x14eb>;
- power-domains = <&zynqmp_firmware PD_GDMA>;
- };
- fpd_dma_chan5: dma-controller@fd540000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xfd540000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 128 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <128>;
- iommus = <&smmu 0x14ec>;
- power-domains = <&zynqmp_firmware PD_GDMA>;
- };
- fpd_dma_chan6: dma-controller@fd550000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xfd550000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 129 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <128>;
- iommus = <&smmu 0x14ed>;
- power-domains = <&zynqmp_firmware PD_GDMA>;
- };
- fpd_dma_chan7: dma-controller@fd560000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xfd560000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 130 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <128>;
- iommus = <&smmu 0x14ee>;
- power-domains = <&zynqmp_firmware PD_GDMA>;
- };
- fpd_dma_chan8: dma-controller@fd570000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xfd570000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 131 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <128>;
- iommus = <&smmu 0x14ef>;
- power-domains = <&zynqmp_firmware PD_GDMA>;
- };
- gic: interrupt-controller@f9010000 {
- compatible = "arm,gic-400";
- #address-cells = <0>;
- #interrupt-cells = <3>;
- reg = <0x0 0xf9010000 0x0 0x10000>,
- <0x0 0xf9020000 0x0 0x20000>,
- <0x0 0xf9040000 0x0 0x20000>,
- <0x0 0xf9060000 0x0 0x20000>;
- interrupt-controller;
- interrupt-parent = <&gic>;
- interrupts = <1 9 0xf04>;
- };
- /* LPDDMA default allows only secured access. inorder to enable
- * These dma channels, Users should ensure that these dma
- * Channels are allowed for non secure access.
- */
- lpd_dma_chan1: dma-controller@ffa80000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xffa80000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 77 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <64>;
- iommus = <&smmu 0x868>;
- power-domains = <&zynqmp_firmware PD_ADMA>;
- };
- lpd_dma_chan2: dma-controller@ffa90000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xffa90000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 78 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <64>;
- iommus = <&smmu 0x869>;
- power-domains = <&zynqmp_firmware PD_ADMA>;
- };
- lpd_dma_chan3: dma-controller@ffaa0000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xffaa0000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 79 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <64>;
- iommus = <&smmu 0x86a>;
- power-domains = <&zynqmp_firmware PD_ADMA>;
- };
- lpd_dma_chan4: dma-controller@ffab0000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xffab0000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 80 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <64>;
- iommus = <&smmu 0x86b>;
- power-domains = <&zynqmp_firmware PD_ADMA>;
- };
- lpd_dma_chan5: dma-controller@ffac0000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xffac0000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 81 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <64>;
- iommus = <&smmu 0x86c>;
- power-domains = <&zynqmp_firmware PD_ADMA>;
- };
- lpd_dma_chan6: dma-controller@ffad0000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xffad0000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 82 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <64>;
- iommus = <&smmu 0x86d>;
- power-domains = <&zynqmp_firmware PD_ADMA>;
- };
- lpd_dma_chan7: dma-controller@ffae0000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xffae0000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 83 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <64>;
- iommus = <&smmu 0x86e>;
- power-domains = <&zynqmp_firmware PD_ADMA>;
- };
- lpd_dma_chan8: dma-controller@ffaf0000 {
- status = "disabled";
- compatible = "xlnx,zynqmp-dma-1.0";
- reg = <0x0 0xffaf0000 0x0 0x1000>;
- interrupt-parent = <&gic>;
- interrupts = <0 84 4>;
- clock-names = "clk_main", "clk_apb";
- #dma-cells = <1>;
- xlnx,bus-width = <64>;
- iommus = <&smmu 0x86f>;
- power-domains = <&zynqmp_firmware PD_ADMA>;
- };
- mc: memory-controller@fd070000 {
- compatible = "xlnx,zynqmp-ddrc-2.40a";
- reg = <0x0 0xfd070000 0x0 0x30000>;
- interrupt-parent = <&gic>;
- interrupts = <0 112 4>;
- };
- nand0: nand-controller@ff100000 {
- compatible = "xlnx,zynqmp-nand-controller", "arasan,nfc-v3p10";
- status = "disabled";
- reg = <0x0 0xff100000 0x0 0x1000>;
- clock-names = "controller", "bus";
- interrupt-parent = <&gic>;
- interrupts = <0 14 4>;
- #address-cells = <1>;
- #size-cells = <0>;
- iommus = <&smmu 0x872>;
- power-domains = <&zynqmp_firmware PD_NAND>;
- };
- gem0: ethernet@ff0b0000 {
- compatible = "cdns,zynqmp-gem", "cdns,gem";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 57 4>, <0 57 4>;
- reg = <0x0 0xff0b0000 0x0 0x1000>;
- clock-names = "pclk", "hclk", "tx_clk";
- #address-cells = <1>;
- #size-cells = <0>;
- iommus = <&smmu 0x874>;
- power-domains = <&zynqmp_firmware PD_ETH_0>;
- resets = <&zynqmp_reset ZYNQMP_RESET_GEM0>;
- reset-names = "gem0_rst";
- };
- gem1: ethernet@ff0c0000 {
- compatible = "cdns,zynqmp-gem", "cdns,gem";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 59 4>, <0 59 4>;
- reg = <0x0 0xff0c0000 0x0 0x1000>;
- clock-names = "pclk", "hclk", "tx_clk";
- #address-cells = <1>;
- #size-cells = <0>;
- iommus = <&smmu 0x875>;
- power-domains = <&zynqmp_firmware PD_ETH_1>;
- resets = <&zynqmp_reset ZYNQMP_RESET_GEM1>;
- reset-names = "gem1_rst";
- };
- gem2: ethernet@ff0d0000 {
- compatible = "cdns,zynqmp-gem", "cdns,gem";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 61 4>, <0 61 4>;
- reg = <0x0 0xff0d0000 0x0 0x1000>;
- clock-names = "pclk", "hclk", "tx_clk";
- #address-cells = <1>;
- #size-cells = <0>;
- iommus = <&smmu 0x876>;
- power-domains = <&zynqmp_firmware PD_ETH_2>;
- resets = <&zynqmp_reset ZYNQMP_RESET_GEM2>;
- reset-names = "gem2_rst";
- };
- gem3: ethernet@ff0e0000 {
- compatible = "cdns,zynqmp-gem", "cdns,gem";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 63 4>, <0 63 4>;
- reg = <0x0 0xff0e0000 0x0 0x1000>;
- clock-names = "pclk", "hclk", "tx_clk";
- #address-cells = <1>;
- #size-cells = <0>;
- iommus = <&smmu 0x877>;
- power-domains = <&zynqmp_firmware PD_ETH_3>;
- resets = <&zynqmp_reset ZYNQMP_RESET_GEM3>;
- reset-names = "gem3_rst";
- };
- gpio: gpio@ff0a0000 {
- compatible = "xlnx,zynqmp-gpio-1.0";
- status = "disabled";
- #address-cells = <0>;
- #gpio-cells = <0x2>;
- gpio-controller;
- interrupt-parent = <&gic>;
- interrupts = <0 16 4>;
- interrupt-controller;
- #interrupt-cells = <2>;
- reg = <0x0 0xff0a0000 0x0 0x1000>;
- power-domains = <&zynqmp_firmware PD_GPIO>;
- };
- i2c0: i2c@ff020000 {
- compatible = "cdns,i2c-r1p14";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 17 4>;
- reg = <0x0 0xff020000 0x0 0x1000>;
- #address-cells = <1>;
- #size-cells = <0>;
- power-domains = <&zynqmp_firmware PD_I2C_0>;
- };
- i2c1: i2c@ff030000 {
- compatible = "cdns,i2c-r1p14";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 18 4>;
- reg = <0x0 0xff030000 0x0 0x1000>;
- #address-cells = <1>;
- #size-cells = <0>;
- power-domains = <&zynqmp_firmware PD_I2C_1>;
- };
- pcie: pcie@fd0e0000 {
- compatible = "xlnx,nwl-pcie-2.11";
- status = "disabled";
- #address-cells = <3>;
- #size-cells = <2>;
- #interrupt-cells = <1>;
- msi-controller;
- device_type = "pci";
- interrupt-parent = <&gic>;
- interrupts = <0 118 4>,
- <0 117 4>,
- <0 116 4>,
- <0 115 4>, /* MSI_1 [63...32] */
- <0 114 4>; /* MSI_0 [31...0] */
- interrupt-names = "misc", "dummy", "intx",
- "msi1", "msi0";
- msi-parent = <&pcie>;
- reg = <0x0 0xfd0e0000 0x0 0x1000>,
- <0x0 0xfd480000 0x0 0x1000>,
- <0x80 0x00000000 0x0 0x1000000>;
- reg-names = "breg", "pcireg", "cfg";
- ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000>,/* non-prefetchable memory */
- <0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
- bus-range = <0x00 0xff>;
- interrupt-map-mask = <0x0 0x0 0x0 0x7>;
- interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
- <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
- <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
- <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
- iommus = <&smmu 0x4d0>;
- power-domains = <&zynqmp_firmware PD_PCIE>;
- pcie_intc: legacy-interrupt-controller {
- interrupt-controller;
- #address-cells = <0>;
- #interrupt-cells = <1>;
- };
- };
- qspi: spi@ff0f0000 {
- compatible = "xlnx,zynqmp-qspi-1.0";
- status = "disabled";
- clock-names = "ref_clk", "pclk";
- interrupts = <0 15 4>;
- interrupt-parent = <&gic>;
- num-cs = <1>;
- reg = <0x0 0xff0f0000 0x0 0x1000>,
- <0x0 0xc0000000 0x0 0x8000000>;
- #address-cells = <1>;
- #size-cells = <0>;
- iommus = <&smmu 0x873>;
- power-domains = <&zynqmp_firmware PD_QSPI>;
- };
- psgtr: phy@fd400000 {
- compatible = "xlnx,zynqmp-psgtr-v1.1";
- status = "disabled";
- reg = <0x0 0xfd400000 0x0 0x40000>,
- <0x0 0xfd3d0000 0x0 0x1000>;
- reg-names = "serdes", "siou";
- #phy-cells = <4>;
- };
- rtc: rtc@ffa60000 {
- compatible = "xlnx,zynqmp-rtc";
- status = "disabled";
- reg = <0x0 0xffa60000 0x0 0x100>;
- interrupt-parent = <&gic>;
- interrupts = <0 26 4>, <0 27 4>;
- interrupt-names = "alarm", "sec";
- calibration = <0x7FFF>;
- };
- sata: ahci@fd0c0000 {
- compatible = "ceva,ahci-1v84";
- status = "disabled";
- reg = <0x0 0xfd0c0000 0x0 0x2000>;
- interrupt-parent = <&gic>;
- interrupts = <0 133 4>;
- power-domains = <&zynqmp_firmware PD_SATA>;
- resets = <&zynqmp_reset ZYNQMP_RESET_SATA>;
- iommus = <&smmu 0x4c0>, <&smmu 0x4c1>,
- <&smmu 0x4c2>, <&smmu 0x4c3>;
- };
- sdhci0: mmc@ff160000 {
- compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 48 4>;
- reg = <0x0 0xff160000 0x0 0x1000>;
- clock-names = "clk_xin", "clk_ahb";
- iommus = <&smmu 0x870>;
- #clock-cells = <1>;
- clock-output-names = "clk_out_sd0", "clk_in_sd0";
- power-domains = <&zynqmp_firmware PD_SD_0>;
- };
- sdhci1: mmc@ff170000 {
- compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 49 4>;
- reg = <0x0 0xff170000 0x0 0x1000>;
- clock-names = "clk_xin", "clk_ahb";
- iommus = <&smmu 0x871>;
- #clock-cells = <1>;
- clock-output-names = "clk_out_sd1", "clk_in_sd1";
- power-domains = <&zynqmp_firmware PD_SD_1>;
- };
- smmu: iommu@fd800000 {
- compatible = "arm,mmu-500";
- reg = <0x0 0xfd800000 0x0 0x20000>;
- #iommu-cells = <1>;
- status = "disabled";
- #global-interrupts = <1>;
- interrupt-parent = <&gic>;
- interrupts = <0 155 4>,
- <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
- <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
- <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
- <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>;
- };
- spi0: spi@ff040000 {
- compatible = "cdns,spi-r1p6";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 19 4>;
- reg = <0x0 0xff040000 0x0 0x1000>;
- clock-names = "ref_clk", "pclk";
- #address-cells = <1>;
- #size-cells = <0>;
- power-domains = <&zynqmp_firmware PD_SPI_0>;
- };
- spi1: spi@ff050000 {
- compatible = "cdns,spi-r1p6";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 20 4>;
- reg = <0x0 0xff050000 0x0 0x1000>;
- clock-names = "ref_clk", "pclk";
- #address-cells = <1>;
- #size-cells = <0>;
- power-domains = <&zynqmp_firmware PD_SPI_1>;
- };
- ttc0: timer@ff110000 {
- compatible = "cdns,ttc";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
- reg = <0x0 0xff110000 0x0 0x1000>;
- timer-width = <32>;
- power-domains = <&zynqmp_firmware PD_TTC_0>;
- };
- ttc1: timer@ff120000 {
- compatible = "cdns,ttc";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
- reg = <0x0 0xff120000 0x0 0x1000>;
- timer-width = <32>;
- power-domains = <&zynqmp_firmware PD_TTC_1>;
- };
- ttc2: timer@ff130000 {
- compatible = "cdns,ttc";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
- reg = <0x0 0xff130000 0x0 0x1000>;
- timer-width = <32>;
- power-domains = <&zynqmp_firmware PD_TTC_2>;
- };
- ttc3: timer@ff140000 {
- compatible = "cdns,ttc";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
- reg = <0x0 0xff140000 0x0 0x1000>;
- timer-width = <32>;
- power-domains = <&zynqmp_firmware PD_TTC_3>;
- };
- uart0: serial@ff000000 {
- compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 21 4>;
- reg = <0x0 0xff000000 0x0 0x1000>;
- clock-names = "uart_clk", "pclk";
- power-domains = <&zynqmp_firmware PD_UART_0>;
- };
- uart1: serial@ff010000 {
- compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 22 4>;
- reg = <0x0 0xff010000 0x0 0x1000>;
- clock-names = "uart_clk", "pclk";
- power-domains = <&zynqmp_firmware PD_UART_1>;
- };
- usb0: usb@ff9d0000 {
- #address-cells = <2>;
- #size-cells = <2>;
- status = "disabled";
- compatible = "xlnx,zynqmp-dwc3";
- reg = <0x0 0xff9d0000 0x0 0x100>;
- power-domains = <&zynqmp_firmware PD_USB_0>;
- resets = <&zynqmp_reset ZYNQMP_RESET_USB0_CORERESET>,
- <&zynqmp_reset ZYNQMP_RESET_USB0_HIBERRESET>,
- <&zynqmp_reset ZYNQMP_RESET_USB0_APB>;
- reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
- ranges;
- dwc3_0: usb@fe200000 {
- compatible = "snps,dwc3";
- reg = <0x0 0xfe200000 0x0 0x40000>;
- interrupt-parent = <&gic>;
- interrupt-names = "dwc_usb3", "otg";
- interrupts = <0 65 4>, <0 69 4>;
- clock-names = "bus_early", "ref";
- iommus = <&smmu 0x860>;
- snps,quirk-frame-length-adjustment = <0x20>;
- snps,resume-hs-terminations;
- /* dma-coherent; */
- };
- };
- usb1: usb@ff9e0000 {
- #address-cells = <2>;
- #size-cells = <2>;
- status = "disabled";
- compatible = "xlnx,zynqmp-dwc3";
- reg = <0x0 0xff9e0000 0x0 0x100>;
- power-domains = <&zynqmp_firmware PD_USB_1>;
- resets = <&zynqmp_reset ZYNQMP_RESET_USB1_CORERESET>,
- <&zynqmp_reset ZYNQMP_RESET_USB1_HIBERRESET>,
- <&zynqmp_reset ZYNQMP_RESET_USB1_APB>;
- reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
- ranges;
- dwc3_1: usb@fe300000 {
- compatible = "snps,dwc3";
- reg = <0x0 0xfe300000 0x0 0x40000>;
- interrupt-parent = <&gic>;
- interrupt-names = "dwc_usb3", "otg";
- interrupts = <0 70 4>, <0 74 4>;
- clock-names = "bus_early", "ref";
- iommus = <&smmu 0x861>;
- snps,quirk-frame-length-adjustment = <0x20>;
- snps,resume-hs-terminations;
- /* dma-coherent; */
- };
- };
- watchdog0: watchdog@fd4d0000 {
- compatible = "cdns,wdt-r1p2";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 113 1>;
- reg = <0x0 0xfd4d0000 0x0 0x1000>;
- timeout-sec = <60>;
- reset-on-timeout;
- };
- lpd_watchdog: watchdog@ff150000 {
- compatible = "cdns,wdt-r1p2";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 52 1>;
- reg = <0x0 0xff150000 0x0 0x1000>;
- timeout-sec = <10>;
- };
- xilinx_ams: ams@ffa50000 {
- compatible = "xlnx,zynqmp-ams";
- status = "disabled";
- interrupt-parent = <&gic>;
- interrupts = <0 56 4>;
- reg = <0x0 0xffa50000 0x0 0x800>;
- #address-cells = <1>;
- #size-cells = <1>;
- #io-channel-cells = <1>;
- ranges = <0 0 0xffa50800 0x800>;
- ams_ps: ams_ps@0 {
- compatible = "xlnx,zynqmp-ams-ps";
- status = "disabled";
- reg = <0x0 0x400>;
- };
- ams_pl: ams_pl@400 {
- compatible = "xlnx,zynqmp-ams-pl";
- status = "disabled";
- reg = <0x400 0x400>;
- #address-cells = <1>;
- #size-cells = <0>;
- };
- };
- zynqmp_dpdma: dma-controller@fd4c0000 {
- compatible = "xlnx,zynqmp-dpdma";
- status = "disabled";
- reg = <0x0 0xfd4c0000 0x0 0x1000>;
- interrupts = <0 122 4>;
- interrupt-parent = <&gic>;
- clock-names = "axi_clk";
- power-domains = <&zynqmp_firmware PD_DP>;
- #dma-cells = <1>;
- };
- zynqmp_dpsub: display@fd4a0000 {
- compatible = "xlnx,zynqmp-dpsub-1.7";
- status = "disabled";
- reg = <0x0 0xfd4a0000 0x0 0x1000>,
- <0x0 0xfd4aa000 0x0 0x1000>,
- <0x0 0xfd4ab000 0x0 0x1000>,
- <0x0 0xfd4ac000 0x0 0x1000>;
- reg-names = "dp", "blend", "av_buf", "aud";
- interrupts = <0 119 4>;
- interrupt-parent = <&gic>;
- clock-names = "dp_apb_clk", "dp_aud_clk",
- "dp_vtc_pixel_clk_in";
- power-domains = <&zynqmp_firmware PD_DP>;
- resets = <&zynqmp_reset ZYNQMP_RESET_DP>;
- dma-names = "vid0", "vid1", "vid2", "gfx0";
- dmas = <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO0>,
- <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO1>,
- <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO2>,
- <&zynqmp_dpdma ZYNQMP_DPDMA_GRAPHICS>;
- };
- };
- };
|