zynqmp-zc1232-revA.dts 1.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * dts file for Xilinx ZynqMP ZC1232
  4. *
  5. * (C) Copyright 2017 - 2021, Xilinx, Inc.
  6. *
  7. * Michal Simek <[email protected]>
  8. */
  9. /dts-v1/;
  10. #include "zynqmp.dtsi"
  11. #include "zynqmp-clk-ccf.dtsi"
  12. / {
  13. model = "ZynqMP ZC1232 RevA";
  14. compatible = "xlnx,zynqmp-zc1232-revA", "xlnx,zynqmp-zc1232", "xlnx,zynqmp";
  15. aliases {
  16. serial0 = &uart0;
  17. serial1 = &dcc;
  18. spi0 = &qspi;
  19. };
  20. chosen {
  21. bootargs = "earlycon";
  22. stdout-path = "serial0:115200n8";
  23. };
  24. memory@0 {
  25. device_type = "memory";
  26. reg = <0x0 0x0 0x0 0x80000000>;
  27. };
  28. };
  29. &dcc {
  30. status = "okay";
  31. };
  32. &qspi {
  33. status = "okay";
  34. flash@0 {
  35. compatible = "m25p80", "jedec,spi-nor"; /* 32MB */
  36. #address-cells = <1>;
  37. #size-cells = <1>;
  38. reg = <0x0>;
  39. spi-tx-bus-width = <1>;
  40. spi-rx-bus-width = <4>;
  41. spi-max-frequency = <108000000>; /* Based on DC1 spec */
  42. };
  43. };
  44. &sata {
  45. status = "okay";
  46. /* SATA OOB timing settings */
  47. ceva,p0-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
  48. ceva,p0-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
  49. ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
  50. ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
  51. ceva,p1-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
  52. ceva,p1-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
  53. ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
  54. ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
  55. };
  56. &uart0 {
  57. status = "okay";
  58. };