k3-am62-main.dtsi 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Device Tree Source for AM625 SoC Family Main Domain peripherals
  4. *
  5. * Copyright (C) 2020-2022 Texas Instruments Incorporated - https://www.ti.com/
  6. */
  7. &cbass_main {
  8. oc_sram: sram@70000000 {
  9. compatible = "mmio-sram";
  10. reg = <0x00 0x70000000 0x00 0x10000>;
  11. #address-cells = <1>;
  12. #size-cells = <1>;
  13. ranges = <0x0 0x00 0x70000000 0x10000>;
  14. };
  15. gic500: interrupt-controller@1800000 {
  16. compatible = "arm,gic-v3";
  17. #address-cells = <2>;
  18. #size-cells = <2>;
  19. ranges;
  20. #interrupt-cells = <3>;
  21. interrupt-controller;
  22. reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */
  23. <0x00 0x01880000 0x00 0xc0000>, /* GICR */
  24. <0x00 0x01880000 0x00 0xc0000>, /* GICR */
  25. <0x01 0x00000000 0x00 0x2000>, /* GICC */
  26. <0x01 0x00010000 0x00 0x1000>, /* GICH */
  27. <0x01 0x00020000 0x00 0x2000>; /* GICV */
  28. /*
  29. * vcpumntirq:
  30. * virtual CPU interface maintenance interrupt
  31. */
  32. interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
  33. gic_its: msi-controller@1820000 {
  34. compatible = "arm,gic-v3-its";
  35. reg = <0x00 0x01820000 0x00 0x10000>;
  36. socionext,synquacer-pre-its = <0x1000000 0x400000>;
  37. msi-controller;
  38. #msi-cells = <1>;
  39. };
  40. };
  41. main_conf: syscon@100000 {
  42. compatible = "syscon", "simple-mfd";
  43. reg = <0x00 0x00100000 0x00 0x20000>;
  44. #address-cells = <1>;
  45. #size-cells = <1>;
  46. ranges = <0x0 0x00 0x00100000 0x20000>;
  47. phy_gmii_sel: phy@4044 {
  48. compatible = "ti,am654-phy-gmii-sel";
  49. reg = <0x4044 0x8>;
  50. #phy-cells = <1>;
  51. };
  52. epwm_tbclk: clock@4130 {
  53. compatible = "ti,am62-epwm-tbclk", "syscon";
  54. reg = <0x4130 0x4>;
  55. #clock-cells = <1>;
  56. };
  57. };
  58. dmss: bus@48000000 {
  59. compatible = "simple-mfd";
  60. #address-cells = <2>;
  61. #size-cells = <2>;
  62. dma-ranges;
  63. ranges = <0x00 0x48000000 0x00 0x48000000 0x00 0x06400000>;
  64. ti,sci-dev-id = <25>;
  65. secure_proxy_main: mailbox@4d000000 {
  66. compatible = "ti,am654-secure-proxy";
  67. #mbox-cells = <1>;
  68. reg-names = "target_data", "rt", "scfg";
  69. reg = <0x00 0x4d000000 0x00 0x80000>,
  70. <0x00 0x4a600000 0x00 0x80000>,
  71. <0x00 0x4a400000 0x00 0x80000>;
  72. interrupt-names = "rx_012";
  73. interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
  74. };
  75. inta_main_dmss: interrupt-controller@48000000 {
  76. compatible = "ti,sci-inta";
  77. reg = <0x00 0x48000000 0x00 0x100000>;
  78. #interrupt-cells = <0>;
  79. interrupt-controller;
  80. interrupt-parent = <&gic500>;
  81. msi-controller;
  82. ti,sci = <&dmsc>;
  83. ti,sci-dev-id = <28>;
  84. ti,interrupt-ranges = <4 68 36>;
  85. ti,unmapped-event-sources = <&main_bcdma>, <&main_pktdma>;
  86. };
  87. main_bcdma: dma-controller@485c0100 {
  88. compatible = "ti,am64-dmss-bcdma";
  89. reg = <0x00 0x485c0100 0x00 0x100>,
  90. <0x00 0x4c000000 0x00 0x20000>,
  91. <0x00 0x4a820000 0x00 0x20000>,
  92. <0x00 0x4aa40000 0x00 0x20000>,
  93. <0x00 0x4bc00000 0x00 0x100000>;
  94. reg-names = "gcfg", "bchanrt", "rchanrt", "tchanrt", "ringrt";
  95. msi-parent = <&inta_main_dmss>;
  96. #dma-cells = <3>;
  97. ti,sci = <&dmsc>;
  98. ti,sci-dev-id = <26>;
  99. ti,sci-rm-range-bchan = <0x20>; /* BLOCK_COPY_CHAN */
  100. ti,sci-rm-range-rchan = <0x21>; /* SPLIT_TR_RX_CHAN */
  101. ti,sci-rm-range-tchan = <0x22>; /* SPLIT_TR_TX_CHAN */
  102. };
  103. main_pktdma: dma-controller@485c0000 {
  104. compatible = "ti,am64-dmss-pktdma";
  105. reg = <0x00 0x485c0000 0x00 0x100>,
  106. <0x00 0x4a800000 0x00 0x20000>,
  107. <0x00 0x4aa00000 0x00 0x40000>,
  108. <0x00 0x4b800000 0x00 0x400000>;
  109. reg-names = "gcfg", "rchanrt", "tchanrt", "ringrt";
  110. msi-parent = <&inta_main_dmss>;
  111. #dma-cells = <2>;
  112. ti,sci = <&dmsc>;
  113. ti,sci-dev-id = <30>;
  114. ti,sci-rm-range-tchan = <0x23>, /* UNMAPPED_TX_CHAN */
  115. <0x24>, /* CPSW_TX_CHAN */
  116. <0x25>, /* SAUL_TX_0_CHAN */
  117. <0x26>; /* SAUL_TX_1_CHAN */
  118. ti,sci-rm-range-tflow = <0x10>, /* RING_UNMAPPED_TX_CHAN */
  119. <0x11>, /* RING_CPSW_TX_CHAN */
  120. <0x12>, /* RING_SAUL_TX_0_CHAN */
  121. <0x13>; /* RING_SAUL_TX_1_CHAN */
  122. ti,sci-rm-range-rchan = <0x29>, /* UNMAPPED_RX_CHAN */
  123. <0x2b>, /* CPSW_RX_CHAN */
  124. <0x2d>, /* SAUL_RX_0_CHAN */
  125. <0x2f>, /* SAUL_RX_1_CHAN */
  126. <0x31>, /* SAUL_RX_2_CHAN */
  127. <0x33>; /* SAUL_RX_3_CHAN */
  128. ti,sci-rm-range-rflow = <0x2a>, /* FLOW_UNMAPPED_RX_CHAN */
  129. <0x2c>, /* FLOW_CPSW_RX_CHAN */
  130. <0x2e>, /* FLOW_SAUL_RX_0/1_CHAN */
  131. <0x32>; /* FLOW_SAUL_RX_2/3_CHAN */
  132. };
  133. };
  134. dmsc: system-controller@44043000 {
  135. compatible = "ti,k2g-sci";
  136. ti,host-id = <12>;
  137. mbox-names = "rx", "tx";
  138. mboxes = <&secure_proxy_main 12>,
  139. <&secure_proxy_main 13>;
  140. reg-names = "debug_messages";
  141. reg = <0x00 0x44043000 0x00 0xfe0>;
  142. k3_pds: power-controller {
  143. compatible = "ti,sci-pm-domain";
  144. #power-domain-cells = <2>;
  145. };
  146. k3_clks: clock-controller {
  147. compatible = "ti,k2g-sci-clk";
  148. #clock-cells = <2>;
  149. };
  150. k3_reset: reset-controller {
  151. compatible = "ti,sci-reset";
  152. #reset-cells = <2>;
  153. };
  154. };
  155. crypto: crypto@40900000 {
  156. compatible = "ti,am62-sa3ul";
  157. reg = <0x00 0x40900000 0x00 0x1200>;
  158. power-domains = <&k3_pds 70 TI_SCI_PD_SHARED>;
  159. #address-cells = <2>;
  160. #size-cells = <2>;
  161. ranges = <0x00 0x40900000 0x00 0x40900000 0x00 0x30000>;
  162. dmas = <&main_pktdma 0xf501 0>, <&main_pktdma 0x7506 0>,
  163. <&main_pktdma 0x7507 0>;
  164. dma-names = "tx", "rx1", "rx2";
  165. };
  166. main_pmx0: pinctrl@f4000 {
  167. compatible = "pinctrl-single";
  168. reg = <0x00 0xf4000 0x00 0x2ac>;
  169. #pinctrl-cells = <1>;
  170. pinctrl-single,register-width = <32>;
  171. pinctrl-single,function-mask = <0xffffffff>;
  172. };
  173. main_uart0: serial@2800000 {
  174. compatible = "ti,am64-uart", "ti,am654-uart";
  175. reg = <0x00 0x02800000 0x00 0x100>;
  176. interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
  177. power-domains = <&k3_pds 146 TI_SCI_PD_EXCLUSIVE>;
  178. clocks = <&k3_clks 146 0>;
  179. clock-names = "fclk";
  180. };
  181. main_uart1: serial@2810000 {
  182. compatible = "ti,am64-uart", "ti,am654-uart";
  183. reg = <0x00 0x02810000 0x00 0x100>;
  184. interrupts = <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>;
  185. power-domains = <&k3_pds 152 TI_SCI_PD_EXCLUSIVE>;
  186. clocks = <&k3_clks 152 0>;
  187. clock-names = "fclk";
  188. };
  189. main_uart2: serial@2820000 {
  190. compatible = "ti,am64-uart", "ti,am654-uart";
  191. reg = <0x00 0x02820000 0x00 0x100>;
  192. interrupts = <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>;
  193. power-domains = <&k3_pds 153 TI_SCI_PD_EXCLUSIVE>;
  194. clocks = <&k3_clks 153 0>;
  195. clock-names = "fclk";
  196. };
  197. main_uart3: serial@2830000 {
  198. compatible = "ti,am64-uart", "ti,am654-uart";
  199. reg = <0x00 0x02830000 0x00 0x100>;
  200. interrupts = <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>;
  201. power-domains = <&k3_pds 154 TI_SCI_PD_EXCLUSIVE>;
  202. clocks = <&k3_clks 154 0>;
  203. clock-names = "fclk";
  204. };
  205. main_uart4: serial@2840000 {
  206. compatible = "ti,am64-uart", "ti,am654-uart";
  207. reg = <0x00 0x02840000 0x00 0x100>;
  208. interrupts = <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>;
  209. power-domains = <&k3_pds 155 TI_SCI_PD_EXCLUSIVE>;
  210. clocks = <&k3_clks 155 0>;
  211. clock-names = "fclk";
  212. };
  213. main_uart5: serial@2850000 {
  214. compatible = "ti,am64-uart", "ti,am654-uart";
  215. reg = <0x00 0x02850000 0x00 0x100>;
  216. interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>;
  217. power-domains = <&k3_pds 156 TI_SCI_PD_EXCLUSIVE>;
  218. clocks = <&k3_clks 156 0>;
  219. clock-names = "fclk";
  220. };
  221. main_uart6: serial@2860000 {
  222. compatible = "ti,am64-uart", "ti,am654-uart";
  223. reg = <0x00 0x02860000 0x00 0x100>;
  224. interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
  225. power-domains = <&k3_pds 158 TI_SCI_PD_EXCLUSIVE>;
  226. clocks = <&k3_clks 158 0>;
  227. clock-names = "fclk";
  228. };
  229. main_i2c0: i2c@20000000 {
  230. compatible = "ti,am64-i2c", "ti,omap4-i2c";
  231. reg = <0x00 0x20000000 0x00 0x100>;
  232. interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
  233. #address-cells = <1>;
  234. #size-cells = <0>;
  235. power-domains = <&k3_pds 102 TI_SCI_PD_EXCLUSIVE>;
  236. clocks = <&k3_clks 102 2>;
  237. clock-names = "fck";
  238. };
  239. main_i2c1: i2c@20010000 {
  240. compatible = "ti,am64-i2c", "ti,omap4-i2c";
  241. reg = <0x00 0x20010000 0x00 0x100>;
  242. interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
  243. #address-cells = <1>;
  244. #size-cells = <0>;
  245. power-domains = <&k3_pds 103 TI_SCI_PD_EXCLUSIVE>;
  246. clocks = <&k3_clks 103 2>;
  247. clock-names = "fck";
  248. };
  249. main_i2c2: i2c@20020000 {
  250. compatible = "ti,am64-i2c", "ti,omap4-i2c";
  251. reg = <0x00 0x20020000 0x00 0x100>;
  252. interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
  253. #address-cells = <1>;
  254. #size-cells = <0>;
  255. power-domains = <&k3_pds 104 TI_SCI_PD_EXCLUSIVE>;
  256. clocks = <&k3_clks 104 2>;
  257. clock-names = "fck";
  258. };
  259. main_i2c3: i2c@20030000 {
  260. compatible = "ti,am64-i2c", "ti,omap4-i2c";
  261. reg = <0x00 0x20030000 0x00 0x100>;
  262. interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
  263. #address-cells = <1>;
  264. #size-cells = <0>;
  265. power-domains = <&k3_pds 105 TI_SCI_PD_EXCLUSIVE>;
  266. clocks = <&k3_clks 105 2>;
  267. clock-names = "fck";
  268. };
  269. main_spi0: spi@20100000 {
  270. compatible = "ti,am654-mcspi", "ti,omap4-mcspi";
  271. reg = <0x00 0x20100000 0x00 0x400>;
  272. interrupts = <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
  273. #address-cells = <1>;
  274. #size-cells = <0>;
  275. power-domains = <&k3_pds 141 TI_SCI_PD_EXCLUSIVE>;
  276. clocks = <&k3_clks 141 0>;
  277. status = "disabled";
  278. };
  279. main_spi1: spi@20110000 {
  280. compatible = "ti,am654-mcspi","ti,omap4-mcspi";
  281. reg = <0x00 0x20110000 0x00 0x400>;
  282. interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
  283. #address-cells = <1>;
  284. #size-cells = <0>;
  285. power-domains = <&k3_pds 142 TI_SCI_PD_EXCLUSIVE>;
  286. clocks = <&k3_clks 142 0>;
  287. status = "disabled";
  288. };
  289. main_spi2: spi@20120000 {
  290. compatible = "ti,am654-mcspi","ti,omap4-mcspi";
  291. reg = <0x00 0x20120000 0x00 0x400>;
  292. interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
  293. #address-cells = <1>;
  294. #size-cells = <0>;
  295. power-domains = <&k3_pds 143 TI_SCI_PD_EXCLUSIVE>;
  296. clocks = <&k3_clks 143 0>;
  297. status = "disabled";
  298. };
  299. main_gpio_intr: interrupt-controller@a00000 {
  300. compatible = "ti,sci-intr";
  301. reg = <0x00 0x00a00000 0x00 0x800>;
  302. ti,intr-trigger-type = <1>;
  303. interrupt-controller;
  304. interrupt-parent = <&gic500>;
  305. #interrupt-cells = <1>;
  306. ti,sci = <&dmsc>;
  307. ti,sci-dev-id = <3>;
  308. ti,interrupt-ranges = <0 32 16>;
  309. };
  310. main_gpio0: gpio@600000 {
  311. compatible = "ti,am64-gpio", "ti,keystone-gpio";
  312. reg = <0x0 0x00600000 0x0 0x100>;
  313. gpio-controller;
  314. #gpio-cells = <2>;
  315. interrupt-parent = <&main_gpio_intr>;
  316. interrupts = <190>, <191>, <192>,
  317. <193>, <194>, <195>;
  318. interrupt-controller;
  319. #interrupt-cells = <2>;
  320. ti,ngpio = <92>;
  321. ti,davinci-gpio-unbanked = <0>;
  322. power-domains = <&k3_pds 77 TI_SCI_PD_EXCLUSIVE>;
  323. clocks = <&k3_clks 77 0>;
  324. clock-names = "gpio";
  325. };
  326. main_gpio1: gpio@601000 {
  327. compatible = "ti,am64-gpio", "ti,keystone-gpio";
  328. reg = <0x0 0x00601000 0x0 0x100>;
  329. gpio-controller;
  330. #gpio-cells = <2>;
  331. interrupt-parent = <&main_gpio_intr>;
  332. interrupts = <180>, <181>, <182>,
  333. <183>, <184>, <185>;
  334. interrupt-controller;
  335. #interrupt-cells = <2>;
  336. ti,ngpio = <52>;
  337. ti,davinci-gpio-unbanked = <0>;
  338. power-domains = <&k3_pds 78 TI_SCI_PD_EXCLUSIVE>;
  339. clocks = <&k3_clks 78 0>;
  340. clock-names = "gpio";
  341. };
  342. sdhci0: mmc@fa10000 {
  343. compatible = "ti,am62-sdhci";
  344. reg = <0x00 0x0fa10000 0x00 0x1000>, <0x00 0x0fa18000 0x00 0x400>;
  345. interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
  346. power-domains = <&k3_pds 57 TI_SCI_PD_EXCLUSIVE>;
  347. clocks = <&k3_clks 57 5>, <&k3_clks 57 6>;
  348. clock-names = "clk_ahb", "clk_xin";
  349. assigned-clocks = <&k3_clks 57 6>;
  350. assigned-clock-parents = <&k3_clks 57 8>;
  351. mmc-ddr-1_8v;
  352. mmc-hs200-1_8v;
  353. ti,trm-icp = <0x2>;
  354. bus-width = <8>;
  355. ti,clkbuf-sel = <0x7>;
  356. ti,otap-del-sel-legacy = <0x0>;
  357. ti,otap-del-sel-mmc-hs = <0x0>;
  358. ti,otap-del-sel-ddr52 = <0x9>;
  359. ti,otap-del-sel-hs200 = <0x6>;
  360. };
  361. sdhci1: mmc@fa00000 {
  362. compatible = "ti,am62-sdhci";
  363. reg = <0x00 0x0fa00000 0x00 0x1000>, <0x00 0x0fa08000 0x00 0x400>;
  364. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  365. power-domains = <&k3_pds 58 TI_SCI_PD_EXCLUSIVE>;
  366. clocks = <&k3_clks 58 5>, <&k3_clks 58 6>;
  367. clock-names = "clk_ahb", "clk_xin";
  368. ti,trm-icp = <0x2>;
  369. ti,otap-del-sel-legacy = <0x0>;
  370. ti,otap-del-sel-sd-hs = <0x0>;
  371. ti,otap-del-sel-sdr12 = <0xf>;
  372. ti,otap-del-sel-sdr25 = <0xf>;
  373. ti,otap-del-sel-sdr50 = <0xc>;
  374. ti,otap-del-sel-sdr104 = <0x6>;
  375. ti,otap-del-sel-ddr50 = <0x9>;
  376. ti,itap-del-sel-legacy = <0x0>;
  377. ti,itap-del-sel-sd-hs = <0x0>;
  378. ti,itap-del-sel-sdr12 = <0x0>;
  379. ti,itap-del-sel-sdr25 = <0x0>;
  380. ti,clkbuf-sel = <0x7>;
  381. bus-width = <4>;
  382. };
  383. sdhci2: mmc@fa20000 {
  384. compatible = "ti,am62-sdhci";
  385. reg = <0x00 0x0fa20000 0x00 0x1000>, <0x00 0x0fa28000 0x00 0x400>;
  386. interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
  387. power-domains = <&k3_pds 184 TI_SCI_PD_EXCLUSIVE>;
  388. clocks = <&k3_clks 184 5>, <&k3_clks 184 6>;
  389. clock-names = "clk_ahb", "clk_xin";
  390. ti,trm-icp = <0x2>;
  391. ti,otap-del-sel-legacy = <0x0>;
  392. ti,otap-del-sel-sd-hs = <0x0>;
  393. ti,otap-del-sel-sdr12 = <0xf>;
  394. ti,otap-del-sel-sdr25 = <0xf>;
  395. ti,otap-del-sel-sdr50 = <0xc>;
  396. ti,otap-del-sel-sdr104 = <0x6>;
  397. ti,otap-del-sel-ddr50 = <0x9>;
  398. ti,itap-del-sel-legacy = <0x0>;
  399. ti,itap-del-sel-sd-hs = <0x0>;
  400. ti,itap-del-sel-sdr12 = <0x0>;
  401. ti,itap-del-sel-sdr25 = <0x0>;
  402. ti,clkbuf-sel = <0x7>;
  403. };
  404. fss: bus@fc00000 {
  405. compatible = "simple-bus";
  406. reg = <0x00 0x0fc00000 0x00 0x70000>;
  407. #address-cells = <2>;
  408. #size-cells = <2>;
  409. ranges;
  410. ospi0: spi@fc40000 {
  411. compatible = "ti,am654-ospi", "cdns,qspi-nor";
  412. reg = <0x00 0x0fc40000 0x00 0x100>,
  413. <0x05 0x00000000 0x01 0x00000000>;
  414. interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
  415. cdns,fifo-depth = <256>;
  416. cdns,fifo-width = <4>;
  417. cdns,trigger-address = <0x0>;
  418. clocks = <&k3_clks 75 7>;
  419. assigned-clocks = <&k3_clks 75 7>;
  420. assigned-clock-parents = <&k3_clks 75 8>;
  421. assigned-clock-rates = <166666666>;
  422. power-domains = <&k3_pds 75 TI_SCI_PD_EXCLUSIVE>;
  423. #address-cells = <1>;
  424. #size-cells = <0>;
  425. };
  426. };
  427. cpsw3g: ethernet@8000000 {
  428. compatible = "ti,am642-cpsw-nuss";
  429. #address-cells = <2>;
  430. #size-cells = <2>;
  431. reg = <0x00 0x08000000 0x00 0x200000>;
  432. reg-names = "cpsw_nuss";
  433. ranges = <0x00 0x00 0x00 0x08000000 0x00 0x200000>;
  434. clocks = <&k3_clks 13 0>;
  435. assigned-clocks = <&k3_clks 13 3>;
  436. assigned-clock-parents = <&k3_clks 13 11>;
  437. clock-names = "fck";
  438. power-domains = <&k3_pds 13 TI_SCI_PD_EXCLUSIVE>;
  439. dmas = <&main_pktdma 0xc600 15>,
  440. <&main_pktdma 0xc601 15>,
  441. <&main_pktdma 0xc602 15>,
  442. <&main_pktdma 0xc603 15>,
  443. <&main_pktdma 0xc604 15>,
  444. <&main_pktdma 0xc605 15>,
  445. <&main_pktdma 0xc606 15>,
  446. <&main_pktdma 0xc607 15>,
  447. <&main_pktdma 0x4600 15>;
  448. dma-names = "tx0", "tx1", "tx2", "tx3", "tx4", "tx5", "tx6",
  449. "tx7", "rx";
  450. ethernet-ports {
  451. #address-cells = <1>;
  452. #size-cells = <0>;
  453. cpsw_port1: port@1 {
  454. reg = <1>;
  455. ti,mac-only;
  456. label = "port1";
  457. phys = <&phy_gmii_sel 1>;
  458. mac-address = [00 00 00 00 00 00];
  459. ti,syscon-efuse = <&wkup_conf 0x200>;
  460. };
  461. cpsw_port2: port@2 {
  462. reg = <2>;
  463. ti,mac-only;
  464. label = "port2";
  465. phys = <&phy_gmii_sel 2>;
  466. mac-address = [00 00 00 00 00 00];
  467. };
  468. };
  469. cpsw3g_mdio: mdio@f00 {
  470. compatible = "ti,cpsw-mdio","ti,davinci_mdio";
  471. reg = <0x00 0xf00 0x00 0x100>;
  472. #address-cells = <1>;
  473. #size-cells = <0>;
  474. clocks = <&k3_clks 13 0>;
  475. clock-names = "fck";
  476. bus_freq = <1000000>;
  477. };
  478. cpts@3d000 {
  479. compatible = "ti,j721e-cpts";
  480. reg = <0x00 0x3d000 0x00 0x400>;
  481. clocks = <&k3_clks 13 3>;
  482. clock-names = "cpts";
  483. interrupts-extended = <&gic500 GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
  484. interrupt-names = "cpts";
  485. ti,cpts-ext-ts-inputs = <4>;
  486. ti,cpts-periodic-outputs = <2>;
  487. };
  488. };
  489. hwspinlock: spinlock@2a000000 {
  490. compatible = "ti,am64-hwspinlock";
  491. reg = <0x00 0x2a000000 0x00 0x1000>;
  492. #hwlock-cells = <1>;
  493. };
  494. mailbox0_cluster0: mailbox@29000000 {
  495. compatible = "ti,am64-mailbox";
  496. reg = <0x00 0x29000000 0x00 0x200>;
  497. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
  498. <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  499. #mbox-cells = <1>;
  500. ti,mbox-num-users = <4>;
  501. ti,mbox-num-fifos = <16>;
  502. };
  503. ecap0: pwm@23100000 {
  504. compatible = "ti,am3352-ecap";
  505. #pwm-cells = <3>;
  506. reg = <0x00 0x23100000 0x00 0x100>;
  507. power-domains = <&k3_pds 51 TI_SCI_PD_EXCLUSIVE>;
  508. clocks = <&k3_clks 51 0>;
  509. clock-names = "fck";
  510. };
  511. ecap1: pwm@23110000 {
  512. compatible = "ti,am3352-ecap";
  513. #pwm-cells = <3>;
  514. reg = <0x00 0x23110000 0x00 0x100>;
  515. power-domains = <&k3_pds 52 TI_SCI_PD_EXCLUSIVE>;
  516. clocks = <&k3_clks 52 0>;
  517. clock-names = "fck";
  518. };
  519. ecap2: pwm@23120000 {
  520. compatible = "ti,am3352-ecap";
  521. #pwm-cells = <3>;
  522. reg = <0x00 0x23120000 0x00 0x100>;
  523. power-domains = <&k3_pds 53 TI_SCI_PD_EXCLUSIVE>;
  524. clocks = <&k3_clks 53 0>;
  525. clock-names = "fck";
  526. };
  527. main_mcan0: can@20701000 {
  528. compatible = "bosch,m_can";
  529. reg = <0x00 0x20701000 0x00 0x200>,
  530. <0x00 0x20708000 0x00 0x8000>;
  531. reg-names = "m_can", "message_ram";
  532. power-domains = <&k3_pds 98 TI_SCI_PD_EXCLUSIVE>;
  533. clocks = <&k3_clks 98 6>, <&k3_clks 98 1>;
  534. clock-names = "hclk", "cclk";
  535. interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
  536. <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
  537. interrupt-names = "int0", "int1";
  538. bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
  539. };
  540. epwm0: pwm@23000000 {
  541. compatible = "ti,am64-epwm", "ti,am3352-ehrpwm";
  542. #pwm-cells = <3>;
  543. reg = <0x00 0x23000000 0x00 0x100>;
  544. power-domains = <&k3_pds 86 TI_SCI_PD_EXCLUSIVE>;
  545. clocks = <&epwm_tbclk 0>, <&k3_clks 86 0>;
  546. clock-names = "tbclk", "fck";
  547. };
  548. epwm1: pwm@23010000 {
  549. compatible = "ti,am64-epwm", "ti,am3352-ehrpwm";
  550. #pwm-cells = <3>;
  551. reg = <0x00 0x23010000 0x00 0x100>;
  552. power-domains = <&k3_pds 87 TI_SCI_PD_EXCLUSIVE>;
  553. clocks = <&epwm_tbclk 1>, <&k3_clks 87 0>;
  554. clock-names = "tbclk", "fck";
  555. };
  556. epwm2: pwm@23020000 {
  557. compatible = "ti,am64-epwm", "ti,am3352-ehrpwm";
  558. #pwm-cells = <3>;
  559. reg = <0x00 0x23020000 0x00 0x100>;
  560. power-domains = <&k3_pds 88 TI_SCI_PD_EXCLUSIVE>;
  561. clocks = <&epwm_tbclk 2>, <&k3_clks 88 0>;
  562. clock-names = "tbclk", "fck";
  563. };
  564. };