r9a09g011.dtsi 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. // SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
  2. /*
  3. * Device Tree Source for the RZ/V2M SoC
  4. *
  5. * Copyright (C) 2022 Renesas Electronics Corp.
  6. */
  7. #include <dt-bindings/interrupt-controller/arm-gic.h>
  8. #include <dt-bindings/clock/r9a09g011-cpg.h>
  9. / {
  10. compatible = "renesas,r9a09g011";
  11. #address-cells = <2>;
  12. #size-cells = <2>;
  13. /* clock can be either from exclk or crystal oscillator (XIN/XOUT) */
  14. extal_clk: extal {
  15. compatible = "fixed-clock";
  16. #clock-cells = <0>;
  17. /* This value must be overridden by the board */
  18. clock-frequency = <0>;
  19. };
  20. cpus {
  21. #address-cells = <1>;
  22. #size-cells = <0>;
  23. cpu-map {
  24. cluster0 {
  25. core0 {
  26. cpu = <&cpu0>;
  27. };
  28. };
  29. };
  30. cpu0: cpu@0 {
  31. compatible = "arm,cortex-a53";
  32. reg = <0>;
  33. device_type = "cpu";
  34. clocks = <&cpg CPG_MOD R9A09G011_CA53_CLK>;
  35. };
  36. };
  37. soc: soc {
  38. compatible = "simple-bus";
  39. interrupt-parent = <&gic>;
  40. #address-cells = <2>;
  41. #size-cells = <2>;
  42. ranges;
  43. gic: interrupt-controller@82010000 {
  44. compatible = "arm,gic-400";
  45. #interrupt-cells = <3>;
  46. #address-cells = <0>;
  47. interrupt-controller;
  48. reg = <0x0 0x82010000 0 0x1000>,
  49. <0x0 0x82020000 0 0x20000>,
  50. <0x0 0x82040000 0 0x20000>,
  51. <0x0 0x82060000 0 0x20000>;
  52. interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>;
  53. clocks = <&cpg CPG_MOD R9A09G011_GIC_CLK>;
  54. clock-names = "clk";
  55. };
  56. avb: ethernet@a3300000 {
  57. compatible = "renesas,etheravb-r9a09g011","renesas,etheravb-rzv2m";
  58. reg = <0 0xa3300000 0 0x800>;
  59. interrupts = <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>, /* ch0: Rx0 BE */
  60. <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>, /* ch1: Rx1 NC */
  61. <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
  62. <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
  63. <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>,
  64. <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
  65. <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>,
  66. <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>,
  67. <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>,
  68. <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
  69. <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
  70. <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>,
  71. <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>,
  72. <GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>,
  73. <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>,
  74. <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>,
  75. <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>,
  76. <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
  77. <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>, /* ch18: Tx0 BE */
  78. <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>, /* ch19: Tx1 NC */
  79. <GIC_SPI 271 IRQ_TYPE_LEVEL_HIGH>,
  80. <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>,
  81. <GIC_SPI 273 IRQ_TYPE_LEVEL_HIGH>, /* DiA */
  82. <GIC_SPI 274 IRQ_TYPE_LEVEL_HIGH>, /* DiB */
  83. <GIC_SPI 275 IRQ_TYPE_LEVEL_HIGH>, /* Line1_A */
  84. <GIC_SPI 276 IRQ_TYPE_LEVEL_HIGH>, /* Line1_B */
  85. <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH>, /* Line2_A */
  86. <GIC_SPI 278 IRQ_TYPE_LEVEL_HIGH>, /* Line2_B */
  87. <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>; /* Line3 MAC */
  88. interrupt-names = "ch0", "ch1", "ch2", "ch3",
  89. "ch4", "ch5", "ch6", "ch7",
  90. "ch8", "ch9", "ch10", "ch11",
  91. "ch12", "ch13", "ch14", "ch15",
  92. "ch16", "ch17", "ch18", "ch19",
  93. "ch20", "ch21", "dia", "dib",
  94. "err_a", "err_b", "mgmt_a", "mgmt_b",
  95. "line3";
  96. clocks = <&cpg CPG_MOD R9A09G011_ETH0_CLK_AXI>,
  97. <&cpg CPG_MOD R9A09G011_ETH0_CLK_CHI>,
  98. <&cpg CPG_MOD R9A09G011_ETH0_GPTP_EXT>;
  99. clock-names = "axi", "chi", "gptp";
  100. resets = <&cpg R9A09G011_ETH0_RST_HW_N>;
  101. power-domains = <&cpg>;
  102. #address-cells = <1>;
  103. #size-cells = <0>;
  104. status = "disable";
  105. };
  106. cpg: clock-controller@a3500000 {
  107. compatible = "renesas,r9a09g011-cpg";
  108. reg = <0 0xa3500000 0 0x1000>;
  109. clocks = <&extal_clk>;
  110. clock-names = "extal";
  111. #clock-cells = <2>;
  112. #reset-cells = <1>;
  113. #power-domain-cells = <0>;
  114. };
  115. i2c0: i2c@a4030000 {
  116. #address-cells = <1>;
  117. #size-cells = <0>;
  118. compatible = "renesas,r9a09g011-i2c", "renesas,rzv2m-i2c";
  119. reg = <0 0xa4030000 0 0x80>;
  120. interrupts = <GIC_SPI 232 IRQ_TYPE_EDGE_RISING>,
  121. <GIC_SPI 236 IRQ_TYPE_EDGE_RISING>;
  122. interrupt-names = "tia", "tis";
  123. clocks = <&cpg CPG_MOD R9A09G011_IIC_PCLK0>;
  124. resets = <&cpg R9A09G011_IIC_GPA_PRESETN>;
  125. power-domains = <&cpg>;
  126. status = "disabled";
  127. };
  128. i2c2: i2c@a4030100 {
  129. #address-cells = <1>;
  130. #size-cells = <0>;
  131. compatible = "renesas,r9a09g011-i2c", "renesas,rzv2m-i2c";
  132. reg = <0 0xa4030100 0 0x80>;
  133. interrupts = <GIC_SPI 234 IRQ_TYPE_EDGE_RISING>,
  134. <GIC_SPI 238 IRQ_TYPE_EDGE_RISING>;
  135. interrupt-names = "tia", "tis";
  136. clocks = <&cpg CPG_MOD R9A09G011_IIC_PCLK1>;
  137. resets = <&cpg R9A09G011_IIC_GPB_PRESETN>;
  138. power-domains = <&cpg>;
  139. status = "disabled";
  140. };
  141. uart0: serial@a4040000 {
  142. compatible = "renesas,r9a09g011-uart", "renesas,em-uart";
  143. reg = <0 0xa4040000 0 0x80>;
  144. interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>;
  145. clocks = <&cpg CPG_MOD R9A09G011_URT0_CLK>,
  146. <&cpg CPG_MOD R9A09G011_URT_PCLK>;
  147. clock-names = "sclk", "pclk";
  148. status = "disabled";
  149. };
  150. pinctrl: pinctrl@b6250000 {
  151. compatible = "renesas,r9a09g011-pinctrl";
  152. reg = <0 0xb6250000 0 0x800>;
  153. gpio-controller;
  154. #gpio-cells = <2>;
  155. gpio-ranges = <&pinctrl 0 0 352>;
  156. interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
  157. <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>,
  158. <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
  159. <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
  160. <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
  161. <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
  162. <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
  163. <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>,
  164. <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
  165. <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
  166. <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
  167. <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>,
  168. <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
  169. <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
  170. <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
  171. <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
  172. <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
  173. <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
  174. <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
  175. <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
  176. <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
  177. <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
  178. <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
  179. <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
  180. <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
  181. <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>,
  182. <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
  183. <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
  184. <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
  185. <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
  186. <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
  187. <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
  188. <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
  189. <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
  190. <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
  191. <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
  192. <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
  193. <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
  194. <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
  195. clocks = <&cpg CPG_MOD R9A09G011_PFC_PCLK>;
  196. power-domains = <&cpg>;
  197. resets = <&cpg R9A09G011_PFC_PRESETN>;
  198. };
  199. };
  200. timer {
  201. compatible = "arm,armv8-timer";
  202. interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
  203. <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
  204. <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
  205. <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>;
  206. };
  207. };