r9a07g043.dtsi 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904
  1. // SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
  2. /*
  3. * Device Tree Source for the RZ/G2UL SoC
  4. *
  5. * Copyright (C) 2022 Renesas Electronics Corp.
  6. */
  7. #include <dt-bindings/clock/r9a07g043-cpg.h>
  8. / {
  9. compatible = "renesas,r9a07g043";
  10. #address-cells = <2>;
  11. #size-cells = <2>;
  12. audio_clk1: audio1-clk {
  13. compatible = "fixed-clock";
  14. #clock-cells = <0>;
  15. /* This value must be overridden by boards that provide it */
  16. clock-frequency = <0>;
  17. };
  18. audio_clk2: audio2-clk {
  19. compatible = "fixed-clock";
  20. #clock-cells = <0>;
  21. /* This value must be overridden by boards that provide it */
  22. clock-frequency = <0>;
  23. };
  24. /* External CAN clock - to be overridden by boards that provide it */
  25. can_clk: can-clk {
  26. compatible = "fixed-clock";
  27. #clock-cells = <0>;
  28. clock-frequency = <0>;
  29. };
  30. /* clock can be either from exclk or crystal oscillator (XIN/XOUT) */
  31. extal_clk: extal-clk {
  32. compatible = "fixed-clock";
  33. #clock-cells = <0>;
  34. /* This value must be overridden by the board */
  35. clock-frequency = <0>;
  36. };
  37. cluster0_opp: opp-table-0 {
  38. compatible = "operating-points-v2";
  39. opp-shared;
  40. opp-125000000 {
  41. opp-hz = /bits/ 64 <125000000>;
  42. opp-microvolt = <1100000>;
  43. clock-latency-ns = <300000>;
  44. };
  45. opp-250000000 {
  46. opp-hz = /bits/ 64 <250000000>;
  47. opp-microvolt = <1100000>;
  48. clock-latency-ns = <300000>;
  49. };
  50. opp-500000000 {
  51. opp-hz = /bits/ 64 <500000000>;
  52. opp-microvolt = <1100000>;
  53. clock-latency-ns = <300000>;
  54. };
  55. opp-1000000000 {
  56. opp-hz = /bits/ 64 <1000000000>;
  57. opp-microvolt = <1100000>;
  58. clock-latency-ns = <300000>;
  59. opp-suspend;
  60. };
  61. };
  62. cpus {
  63. #address-cells = <1>;
  64. #size-cells = <0>;
  65. cpu0: cpu@0 {
  66. compatible = "arm,cortex-a55";
  67. reg = <0>;
  68. device_type = "cpu";
  69. #cooling-cells = <2>;
  70. next-level-cache = <&L3_CA55>;
  71. enable-method = "psci";
  72. clocks = <&cpg CPG_CORE R9A07G043_CLK_I>;
  73. operating-points-v2 = <&cluster0_opp>;
  74. };
  75. L3_CA55: cache-controller-0 {
  76. compatible = "cache";
  77. cache-unified;
  78. cache-size = <0x40000>;
  79. };
  80. };
  81. psci {
  82. compatible = "arm,psci-1.0", "arm,psci-0.2";
  83. method = "smc";
  84. };
  85. soc: soc {
  86. compatible = "simple-bus";
  87. interrupt-parent = <&gic>;
  88. #address-cells = <2>;
  89. #size-cells = <2>;
  90. ranges;
  91. ssi0: ssi@10049c00 {
  92. compatible = "renesas,r9a07g043-ssi",
  93. "renesas,rz-ssi";
  94. reg = <0 0x10049c00 0 0x400>;
  95. interrupts = <SOC_PERIPHERAL_IRQ(326) IRQ_TYPE_LEVEL_HIGH>,
  96. <SOC_PERIPHERAL_IRQ(327) IRQ_TYPE_EDGE_RISING>,
  97. <SOC_PERIPHERAL_IRQ(328) IRQ_TYPE_EDGE_RISING>;
  98. interrupt-names = "int_req", "dma_rx", "dma_tx";
  99. clocks = <&cpg CPG_MOD R9A07G043_SSI0_PCLK2>,
  100. <&cpg CPG_MOD R9A07G043_SSI0_PCLK_SFR>,
  101. <&audio_clk1>, <&audio_clk2>;
  102. clock-names = "ssi", "ssi_sfr", "audio_clk1", "audio_clk2";
  103. resets = <&cpg R9A07G043_SSI0_RST_M2_REG>;
  104. dmas = <&dmac 0x2655>, <&dmac 0x2656>;
  105. dma-names = "tx", "rx";
  106. power-domains = <&cpg>;
  107. #sound-dai-cells = <0>;
  108. status = "disabled";
  109. };
  110. ssi1: ssi@1004a000 {
  111. compatible = "renesas,r9a07g043-ssi",
  112. "renesas,rz-ssi";
  113. reg = <0 0x1004a000 0 0x400>;
  114. interrupts = <SOC_PERIPHERAL_IRQ(330) IRQ_TYPE_LEVEL_HIGH>,
  115. <SOC_PERIPHERAL_IRQ(331) IRQ_TYPE_EDGE_RISING>,
  116. <SOC_PERIPHERAL_IRQ(332) IRQ_TYPE_EDGE_RISING>;
  117. interrupt-names = "int_req", "dma_rx", "dma_tx";
  118. clocks = <&cpg CPG_MOD R9A07G043_SSI1_PCLK2>,
  119. <&cpg CPG_MOD R9A07G043_SSI1_PCLK_SFR>,
  120. <&audio_clk1>, <&audio_clk2>;
  121. clock-names = "ssi", "ssi_sfr", "audio_clk1", "audio_clk2";
  122. resets = <&cpg R9A07G043_SSI1_RST_M2_REG>;
  123. dmas = <&dmac 0x2659>, <&dmac 0x265a>;
  124. dma-names = "tx", "rx";
  125. power-domains = <&cpg>;
  126. #sound-dai-cells = <0>;
  127. status = "disabled";
  128. };
  129. ssi2: ssi@1004a400 {
  130. compatible = "renesas,r9a07g043-ssi",
  131. "renesas,rz-ssi";
  132. reg = <0 0x1004a400 0 0x400>;
  133. interrupts = <SOC_PERIPHERAL_IRQ(334) IRQ_TYPE_LEVEL_HIGH>,
  134. <SOC_PERIPHERAL_IRQ(337) IRQ_TYPE_EDGE_RISING>;
  135. interrupt-names = "int_req", "dma_rt";
  136. clocks = <&cpg CPG_MOD R9A07G043_SSI2_PCLK2>,
  137. <&cpg CPG_MOD R9A07G043_SSI2_PCLK_SFR>,
  138. <&audio_clk1>, <&audio_clk2>;
  139. clock-names = "ssi", "ssi_sfr", "audio_clk1", "audio_clk2";
  140. resets = <&cpg R9A07G043_SSI2_RST_M2_REG>;
  141. dmas = <&dmac 0x265f>;
  142. dma-names = "rt";
  143. power-domains = <&cpg>;
  144. #sound-dai-cells = <0>;
  145. status = "disabled";
  146. };
  147. ssi3: ssi@1004a800 {
  148. compatible = "renesas,r9a07g043-ssi",
  149. "renesas,rz-ssi";
  150. reg = <0 0x1004a800 0 0x400>;
  151. interrupts = <SOC_PERIPHERAL_IRQ(338) IRQ_TYPE_LEVEL_HIGH>,
  152. <SOC_PERIPHERAL_IRQ(339) IRQ_TYPE_EDGE_RISING>,
  153. <SOC_PERIPHERAL_IRQ(340) IRQ_TYPE_EDGE_RISING>;
  154. interrupt-names = "int_req", "dma_rx", "dma_tx";
  155. clocks = <&cpg CPG_MOD R9A07G043_SSI3_PCLK2>,
  156. <&cpg CPG_MOD R9A07G043_SSI3_PCLK_SFR>,
  157. <&audio_clk1>, <&audio_clk2>;
  158. clock-names = "ssi", "ssi_sfr", "audio_clk1", "audio_clk2";
  159. resets = <&cpg R9A07G043_SSI3_RST_M2_REG>;
  160. dmas = <&dmac 0x2661>, <&dmac 0x2662>;
  161. dma-names = "tx", "rx";
  162. power-domains = <&cpg>;
  163. #sound-dai-cells = <0>;
  164. status = "disabled";
  165. };
  166. spi0: spi@1004ac00 {
  167. compatible = "renesas,r9a07g043-rspi", "renesas,rspi-rz";
  168. reg = <0 0x1004ac00 0 0x400>;
  169. interrupts = <SOC_PERIPHERAL_IRQ(415) IRQ_TYPE_LEVEL_HIGH>,
  170. <SOC_PERIPHERAL_IRQ(413) IRQ_TYPE_LEVEL_HIGH>,
  171. <SOC_PERIPHERAL_IRQ(414) IRQ_TYPE_LEVEL_HIGH>;
  172. interrupt-names = "error", "rx", "tx";
  173. clocks = <&cpg CPG_MOD R9A07G043_RSPI0_CLKB>;
  174. resets = <&cpg R9A07G043_RSPI0_RST>;
  175. dmas = <&dmac 0x2e95>, <&dmac 0x2e96>;
  176. dma-names = "tx", "rx";
  177. power-domains = <&cpg>;
  178. num-cs = <1>;
  179. #address-cells = <1>;
  180. #size-cells = <0>;
  181. status = "disabled";
  182. };
  183. spi1: spi@1004b000 {
  184. compatible = "renesas,r9a07g043-rspi", "renesas,rspi-rz";
  185. reg = <0 0x1004b000 0 0x400>;
  186. interrupts = <SOC_PERIPHERAL_IRQ(418) IRQ_TYPE_LEVEL_HIGH>,
  187. <SOC_PERIPHERAL_IRQ(416) IRQ_TYPE_LEVEL_HIGH>,
  188. <SOC_PERIPHERAL_IRQ(417) IRQ_TYPE_LEVEL_HIGH>;
  189. interrupt-names = "error", "rx", "tx";
  190. clocks = <&cpg CPG_MOD R9A07G043_RSPI1_CLKB>;
  191. resets = <&cpg R9A07G043_RSPI1_RST>;
  192. dmas = <&dmac 0x2e99>, <&dmac 0x2e9a>;
  193. dma-names = "tx", "rx";
  194. power-domains = <&cpg>;
  195. num-cs = <1>;
  196. #address-cells = <1>;
  197. #size-cells = <0>;
  198. status = "disabled";
  199. };
  200. spi2: spi@1004b400 {
  201. compatible = "renesas,r9a07g043-rspi", "renesas,rspi-rz";
  202. reg = <0 0x1004b400 0 0x400>;
  203. interrupts = <SOC_PERIPHERAL_IRQ(421) IRQ_TYPE_LEVEL_HIGH>,
  204. <SOC_PERIPHERAL_IRQ(419) IRQ_TYPE_LEVEL_HIGH>,
  205. <SOC_PERIPHERAL_IRQ(420) IRQ_TYPE_LEVEL_HIGH>;
  206. interrupt-names = "error", "rx", "tx";
  207. clocks = <&cpg CPG_MOD R9A07G043_RSPI2_CLKB>;
  208. resets = <&cpg R9A07G043_RSPI2_RST>;
  209. dmas = <&dmac 0x2e9d>, <&dmac 0x2e9e>;
  210. dma-names = "tx", "rx";
  211. power-domains = <&cpg>;
  212. num-cs = <1>;
  213. #address-cells = <1>;
  214. #size-cells = <0>;
  215. status = "disabled";
  216. };
  217. scif0: serial@1004b800 {
  218. compatible = "renesas,scif-r9a07g043",
  219. "renesas,scif-r9a07g044";
  220. reg = <0 0x1004b800 0 0x400>;
  221. interrupts = <SOC_PERIPHERAL_IRQ(380) IRQ_TYPE_LEVEL_HIGH>,
  222. <SOC_PERIPHERAL_IRQ(382) IRQ_TYPE_LEVEL_HIGH>,
  223. <SOC_PERIPHERAL_IRQ(383) IRQ_TYPE_LEVEL_HIGH>,
  224. <SOC_PERIPHERAL_IRQ(381) IRQ_TYPE_LEVEL_HIGH>,
  225. <SOC_PERIPHERAL_IRQ(384) IRQ_TYPE_LEVEL_HIGH>,
  226. <SOC_PERIPHERAL_IRQ(384) IRQ_TYPE_LEVEL_HIGH>;
  227. interrupt-names = "eri", "rxi", "txi",
  228. "bri", "dri", "tei";
  229. clocks = <&cpg CPG_MOD R9A07G043_SCIF0_CLK_PCK>;
  230. clock-names = "fck";
  231. power-domains = <&cpg>;
  232. resets = <&cpg R9A07G043_SCIF0_RST_SYSTEM_N>;
  233. status = "disabled";
  234. };
  235. scif1: serial@1004bc00 {
  236. compatible = "renesas,scif-r9a07g043",
  237. "renesas,scif-r9a07g044";
  238. reg = <0 0x1004bc00 0 0x400>;
  239. interrupts = <SOC_PERIPHERAL_IRQ(385) IRQ_TYPE_LEVEL_HIGH>,
  240. <SOC_PERIPHERAL_IRQ(387) IRQ_TYPE_LEVEL_HIGH>,
  241. <SOC_PERIPHERAL_IRQ(388) IRQ_TYPE_LEVEL_HIGH>,
  242. <SOC_PERIPHERAL_IRQ(386) IRQ_TYPE_LEVEL_HIGH>,
  243. <SOC_PERIPHERAL_IRQ(389) IRQ_TYPE_LEVEL_HIGH>,
  244. <SOC_PERIPHERAL_IRQ(389) IRQ_TYPE_LEVEL_HIGH>;
  245. interrupt-names = "eri", "rxi", "txi",
  246. "bri", "dri", "tei";
  247. clocks = <&cpg CPG_MOD R9A07G043_SCIF1_CLK_PCK>;
  248. clock-names = "fck";
  249. power-domains = <&cpg>;
  250. resets = <&cpg R9A07G043_SCIF1_RST_SYSTEM_N>;
  251. status = "disabled";
  252. };
  253. scif2: serial@1004c000 {
  254. compatible = "renesas,scif-r9a07g043",
  255. "renesas,scif-r9a07g044";
  256. reg = <0 0x1004c000 0 0x400>;
  257. interrupts = <SOC_PERIPHERAL_IRQ(390) IRQ_TYPE_LEVEL_HIGH>,
  258. <SOC_PERIPHERAL_IRQ(392) IRQ_TYPE_LEVEL_HIGH>,
  259. <SOC_PERIPHERAL_IRQ(393) IRQ_TYPE_LEVEL_HIGH>,
  260. <SOC_PERIPHERAL_IRQ(391) IRQ_TYPE_LEVEL_HIGH>,
  261. <SOC_PERIPHERAL_IRQ(394) IRQ_TYPE_LEVEL_HIGH>,
  262. <SOC_PERIPHERAL_IRQ(394) IRQ_TYPE_LEVEL_HIGH>;
  263. interrupt-names = "eri", "rxi", "txi",
  264. "bri", "dri", "tei";
  265. clocks = <&cpg CPG_MOD R9A07G043_SCIF2_CLK_PCK>;
  266. clock-names = "fck";
  267. power-domains = <&cpg>;
  268. resets = <&cpg R9A07G043_SCIF2_RST_SYSTEM_N>;
  269. status = "disabled";
  270. };
  271. scif3: serial@1004c400 {
  272. compatible = "renesas,scif-r9a07g043",
  273. "renesas,scif-r9a07g044";
  274. reg = <0 0x1004c400 0 0x400>;
  275. interrupts = <SOC_PERIPHERAL_IRQ(395) IRQ_TYPE_LEVEL_HIGH>,
  276. <SOC_PERIPHERAL_IRQ(397) IRQ_TYPE_LEVEL_HIGH>,
  277. <SOC_PERIPHERAL_IRQ(398) IRQ_TYPE_LEVEL_HIGH>,
  278. <SOC_PERIPHERAL_IRQ(396) IRQ_TYPE_LEVEL_HIGH>,
  279. <SOC_PERIPHERAL_IRQ(399) IRQ_TYPE_LEVEL_HIGH>,
  280. <SOC_PERIPHERAL_IRQ(399) IRQ_TYPE_LEVEL_HIGH>;
  281. interrupt-names = "eri", "rxi", "txi",
  282. "bri", "dri", "tei";
  283. clocks = <&cpg CPG_MOD R9A07G043_SCIF3_CLK_PCK>;
  284. clock-names = "fck";
  285. power-domains = <&cpg>;
  286. resets = <&cpg R9A07G043_SCIF3_RST_SYSTEM_N>;
  287. status = "disabled";
  288. };
  289. scif4: serial@1004c800 {
  290. compatible = "renesas,scif-r9a07g043",
  291. "renesas,scif-r9a07g044";
  292. reg = <0 0x1004c800 0 0x400>;
  293. interrupts = <SOC_PERIPHERAL_IRQ(400) IRQ_TYPE_LEVEL_HIGH>,
  294. <SOC_PERIPHERAL_IRQ(402) IRQ_TYPE_LEVEL_HIGH>,
  295. <SOC_PERIPHERAL_IRQ(403) IRQ_TYPE_LEVEL_HIGH>,
  296. <SOC_PERIPHERAL_IRQ(401) IRQ_TYPE_LEVEL_HIGH>,
  297. <SOC_PERIPHERAL_IRQ(404) IRQ_TYPE_LEVEL_HIGH>,
  298. <SOC_PERIPHERAL_IRQ(404) IRQ_TYPE_LEVEL_HIGH>;
  299. interrupt-names = "eri", "rxi", "txi",
  300. "bri", "dri", "tei";
  301. clocks = <&cpg CPG_MOD R9A07G043_SCIF4_CLK_PCK>;
  302. clock-names = "fck";
  303. power-domains = <&cpg>;
  304. resets = <&cpg R9A07G043_SCIF4_RST_SYSTEM_N>;
  305. status = "disabled";
  306. };
  307. sci0: serial@1004d000 {
  308. compatible = "renesas,r9a07g043-sci", "renesas,sci";
  309. reg = <0 0x1004d000 0 0x400>;
  310. interrupts = <SOC_PERIPHERAL_IRQ(405) IRQ_TYPE_LEVEL_HIGH>,
  311. <SOC_PERIPHERAL_IRQ(406) IRQ_TYPE_EDGE_RISING>,
  312. <SOC_PERIPHERAL_IRQ(407) IRQ_TYPE_EDGE_RISING>,
  313. <SOC_PERIPHERAL_IRQ(408) IRQ_TYPE_LEVEL_HIGH>;
  314. interrupt-names = "eri", "rxi", "txi", "tei";
  315. clocks = <&cpg CPG_MOD R9A07G043_SCI0_CLKP>;
  316. clock-names = "fck";
  317. power-domains = <&cpg>;
  318. resets = <&cpg R9A07G043_SCI0_RST>;
  319. status = "disabled";
  320. };
  321. sci1: serial@1004d400 {
  322. compatible = "renesas,r9a07g043-sci", "renesas,sci";
  323. reg = <0 0x1004d400 0 0x400>;
  324. interrupts = <SOC_PERIPHERAL_IRQ(409) IRQ_TYPE_LEVEL_HIGH>,
  325. <SOC_PERIPHERAL_IRQ(410) IRQ_TYPE_EDGE_RISING>,
  326. <SOC_PERIPHERAL_IRQ(411) IRQ_TYPE_EDGE_RISING>,
  327. <SOC_PERIPHERAL_IRQ(412) IRQ_TYPE_LEVEL_HIGH>;
  328. interrupt-names = "eri", "rxi", "txi", "tei";
  329. clocks = <&cpg CPG_MOD R9A07G043_SCI1_CLKP>;
  330. clock-names = "fck";
  331. power-domains = <&cpg>;
  332. resets = <&cpg R9A07G043_SCI1_RST>;
  333. status = "disabled";
  334. };
  335. canfd: can@10050000 {
  336. compatible = "renesas,r9a07g043-canfd", "renesas,rzg2l-canfd";
  337. reg = <0 0x10050000 0 0x8000>;
  338. interrupts = <SOC_PERIPHERAL_IRQ(426) IRQ_TYPE_LEVEL_HIGH>,
  339. <SOC_PERIPHERAL_IRQ(427) IRQ_TYPE_LEVEL_HIGH>,
  340. <SOC_PERIPHERAL_IRQ(422) IRQ_TYPE_LEVEL_HIGH>,
  341. <SOC_PERIPHERAL_IRQ(424) IRQ_TYPE_LEVEL_HIGH>,
  342. <SOC_PERIPHERAL_IRQ(428) IRQ_TYPE_LEVEL_HIGH>,
  343. <SOC_PERIPHERAL_IRQ(423) IRQ_TYPE_LEVEL_HIGH>,
  344. <SOC_PERIPHERAL_IRQ(425) IRQ_TYPE_LEVEL_HIGH>,
  345. <SOC_PERIPHERAL_IRQ(429) IRQ_TYPE_LEVEL_HIGH>;
  346. interrupt-names = "g_err", "g_recc",
  347. "ch0_err", "ch0_rec", "ch0_trx",
  348. "ch1_err", "ch1_rec", "ch1_trx";
  349. clocks = <&cpg CPG_MOD R9A07G043_CANFD_PCLK>,
  350. <&cpg CPG_CORE R9A07G043_CLK_P0_DIV2>,
  351. <&can_clk>;
  352. clock-names = "fck", "canfd", "can_clk";
  353. assigned-clocks = <&cpg CPG_CORE R9A07G043_CLK_P0_DIV2>;
  354. assigned-clock-rates = <50000000>;
  355. resets = <&cpg R9A07G043_CANFD_RSTP_N>,
  356. <&cpg R9A07G043_CANFD_RSTC_N>;
  357. reset-names = "rstp_n", "rstc_n";
  358. power-domains = <&cpg>;
  359. status = "disabled";
  360. channel0 {
  361. status = "disabled";
  362. };
  363. channel1 {
  364. status = "disabled";
  365. };
  366. };
  367. i2c0: i2c@10058000 {
  368. #address-cells = <1>;
  369. #size-cells = <0>;
  370. compatible = "renesas,riic-r9a07g043", "renesas,riic-rz";
  371. reg = <0 0x10058000 0 0x400>;
  372. interrupts = <SOC_PERIPHERAL_IRQ(350) IRQ_TYPE_LEVEL_HIGH>,
  373. <SOC_PERIPHERAL_IRQ(348) IRQ_TYPE_EDGE_RISING>,
  374. <SOC_PERIPHERAL_IRQ(349) IRQ_TYPE_EDGE_RISING>,
  375. <SOC_PERIPHERAL_IRQ(352) IRQ_TYPE_LEVEL_HIGH>,
  376. <SOC_PERIPHERAL_IRQ(353) IRQ_TYPE_LEVEL_HIGH>,
  377. <SOC_PERIPHERAL_IRQ(351) IRQ_TYPE_LEVEL_HIGH>,
  378. <SOC_PERIPHERAL_IRQ(354) IRQ_TYPE_LEVEL_HIGH>,
  379. <SOC_PERIPHERAL_IRQ(355) IRQ_TYPE_LEVEL_HIGH>;
  380. interrupt-names = "tei", "ri", "ti", "spi", "sti",
  381. "naki", "ali", "tmoi";
  382. clocks = <&cpg CPG_MOD R9A07G043_I2C0_PCLK>;
  383. clock-frequency = <100000>;
  384. resets = <&cpg R9A07G043_I2C0_MRST>;
  385. power-domains = <&cpg>;
  386. status = "disabled";
  387. };
  388. i2c1: i2c@10058400 {
  389. #address-cells = <1>;
  390. #size-cells = <0>;
  391. compatible = "renesas,riic-r9a07g043", "renesas,riic-rz";
  392. reg = <0 0x10058400 0 0x400>;
  393. interrupts = <SOC_PERIPHERAL_IRQ(358) IRQ_TYPE_LEVEL_HIGH>,
  394. <SOC_PERIPHERAL_IRQ(356) IRQ_TYPE_EDGE_RISING>,
  395. <SOC_PERIPHERAL_IRQ(357) IRQ_TYPE_EDGE_RISING>,
  396. <SOC_PERIPHERAL_IRQ(360) IRQ_TYPE_LEVEL_HIGH>,
  397. <SOC_PERIPHERAL_IRQ(361) IRQ_TYPE_LEVEL_HIGH>,
  398. <SOC_PERIPHERAL_IRQ(359) IRQ_TYPE_LEVEL_HIGH>,
  399. <SOC_PERIPHERAL_IRQ(362) IRQ_TYPE_LEVEL_HIGH>,
  400. <SOC_PERIPHERAL_IRQ(363) IRQ_TYPE_LEVEL_HIGH>;
  401. interrupt-names = "tei", "ri", "ti", "spi", "sti",
  402. "naki", "ali", "tmoi";
  403. clocks = <&cpg CPG_MOD R9A07G043_I2C1_PCLK>;
  404. clock-frequency = <100000>;
  405. resets = <&cpg R9A07G043_I2C1_MRST>;
  406. power-domains = <&cpg>;
  407. status = "disabled";
  408. };
  409. i2c2: i2c@10058800 {
  410. #address-cells = <1>;
  411. #size-cells = <0>;
  412. compatible = "renesas,riic-r9a07g043", "renesas,riic-rz";
  413. reg = <0 0x10058800 0 0x400>;
  414. interrupts = <SOC_PERIPHERAL_IRQ(366) IRQ_TYPE_LEVEL_HIGH>,
  415. <SOC_PERIPHERAL_IRQ(364) IRQ_TYPE_EDGE_RISING>,
  416. <SOC_PERIPHERAL_IRQ(365) IRQ_TYPE_EDGE_RISING>,
  417. <SOC_PERIPHERAL_IRQ(368) IRQ_TYPE_LEVEL_HIGH>,
  418. <SOC_PERIPHERAL_IRQ(369) IRQ_TYPE_LEVEL_HIGH>,
  419. <SOC_PERIPHERAL_IRQ(367) IRQ_TYPE_LEVEL_HIGH>,
  420. <SOC_PERIPHERAL_IRQ(370) IRQ_TYPE_LEVEL_HIGH>,
  421. <SOC_PERIPHERAL_IRQ(371) IRQ_TYPE_LEVEL_HIGH>;
  422. interrupt-names = "tei", "ri", "ti", "spi", "sti",
  423. "naki", "ali", "tmoi";
  424. clocks = <&cpg CPG_MOD R9A07G043_I2C2_PCLK>;
  425. clock-frequency = <100000>;
  426. resets = <&cpg R9A07G043_I2C2_MRST>;
  427. power-domains = <&cpg>;
  428. status = "disabled";
  429. };
  430. i2c3: i2c@10058c00 {
  431. #address-cells = <1>;
  432. #size-cells = <0>;
  433. compatible = "renesas,riic-r9a07g043", "renesas,riic-rz";
  434. reg = <0 0x10058c00 0 0x400>;
  435. interrupts = <SOC_PERIPHERAL_IRQ(374) IRQ_TYPE_LEVEL_HIGH>,
  436. <SOC_PERIPHERAL_IRQ(372) IRQ_TYPE_EDGE_RISING>,
  437. <SOC_PERIPHERAL_IRQ(373) IRQ_TYPE_EDGE_RISING>,
  438. <SOC_PERIPHERAL_IRQ(376) IRQ_TYPE_LEVEL_HIGH>,
  439. <SOC_PERIPHERAL_IRQ(377) IRQ_TYPE_LEVEL_HIGH>,
  440. <SOC_PERIPHERAL_IRQ(375) IRQ_TYPE_LEVEL_HIGH>,
  441. <SOC_PERIPHERAL_IRQ(378) IRQ_TYPE_LEVEL_HIGH>,
  442. <SOC_PERIPHERAL_IRQ(379) IRQ_TYPE_LEVEL_HIGH>;
  443. interrupt-names = "tei", "ri", "ti", "spi", "sti",
  444. "naki", "ali", "tmoi";
  445. clocks = <&cpg CPG_MOD R9A07G043_I2C3_PCLK>;
  446. clock-frequency = <100000>;
  447. resets = <&cpg R9A07G043_I2C3_MRST>;
  448. power-domains = <&cpg>;
  449. status = "disabled";
  450. };
  451. adc: adc@10059000 {
  452. compatible = "renesas,r9a07g043-adc", "renesas,rzg2l-adc";
  453. reg = <0 0x10059000 0 0x400>;
  454. interrupts = <SOC_PERIPHERAL_IRQ(347) IRQ_TYPE_EDGE_RISING>;
  455. clocks = <&cpg CPG_MOD R9A07G043_ADC_ADCLK>,
  456. <&cpg CPG_MOD R9A07G043_ADC_PCLK>;
  457. clock-names = "adclk", "pclk";
  458. resets = <&cpg R9A07G043_ADC_PRESETN>,
  459. <&cpg R9A07G043_ADC_ADRST_N>;
  460. reset-names = "presetn", "adrst-n";
  461. power-domains = <&cpg>;
  462. status = "disabled";
  463. #address-cells = <1>;
  464. #size-cells = <0>;
  465. channel@0 {
  466. reg = <0>;
  467. };
  468. channel@1 {
  469. reg = <1>;
  470. };
  471. };
  472. tsu: thermal@10059400 {
  473. compatible = "renesas,r9a07g043-tsu",
  474. "renesas,rzg2l-tsu";
  475. reg = <0 0x10059400 0 0x400>;
  476. clocks = <&cpg CPG_MOD R9A07G043_TSU_PCLK>;
  477. resets = <&cpg R9A07G043_TSU_PRESETN>;
  478. power-domains = <&cpg>;
  479. #thermal-sensor-cells = <1>;
  480. };
  481. sbc: spi@10060000 {
  482. compatible = "renesas,r9a07g043-rpc-if",
  483. "renesas,rzg2l-rpc-if";
  484. reg = <0 0x10060000 0 0x10000>,
  485. <0 0x20000000 0 0x10000000>,
  486. <0 0x10070000 0 0x10000>;
  487. reg-names = "regs", "dirmap", "wbuf";
  488. clocks = <&cpg CPG_MOD R9A07G043_SPI_CLK2>,
  489. <&cpg CPG_MOD R9A07G043_SPI_CLK>;
  490. resets = <&cpg R9A07G043_SPI_RST>;
  491. power-domains = <&cpg>;
  492. #address-cells = <1>;
  493. #size-cells = <0>;
  494. status = "disabled";
  495. };
  496. cpg: clock-controller@11010000 {
  497. compatible = "renesas,r9a07g043-cpg";
  498. reg = <0 0x11010000 0 0x10000>;
  499. clocks = <&extal_clk>;
  500. clock-names = "extal";
  501. #clock-cells = <2>;
  502. #reset-cells = <1>;
  503. #power-domain-cells = <0>;
  504. };
  505. sysc: system-controller@11020000 {
  506. compatible = "renesas,r9a07g043-sysc";
  507. reg = <0 0x11020000 0 0x10000>;
  508. interrupts = <SOC_PERIPHERAL_IRQ(42) IRQ_TYPE_LEVEL_HIGH>,
  509. <SOC_PERIPHERAL_IRQ(43) IRQ_TYPE_LEVEL_HIGH>,
  510. <SOC_PERIPHERAL_IRQ(44) IRQ_TYPE_LEVEL_HIGH>,
  511. <SOC_PERIPHERAL_IRQ(45) IRQ_TYPE_LEVEL_HIGH>;
  512. interrupt-names = "lpm_int", "ca55stbydone_int",
  513. "cm33stbyr_int", "ca55_deny";
  514. status = "disabled";
  515. };
  516. pinctrl: pinctrl@11030000 {
  517. compatible = "renesas,r9a07g043-pinctrl";
  518. reg = <0 0x11030000 0 0x10000>;
  519. gpio-controller;
  520. #gpio-cells = <2>;
  521. gpio-ranges = <&pinctrl 0 0 152>;
  522. clocks = <&cpg CPG_MOD R9A07G043_GPIO_HCLK>;
  523. power-domains = <&cpg>;
  524. resets = <&cpg R9A07G043_GPIO_RSTN>,
  525. <&cpg R9A07G043_GPIO_PORT_RESETN>,
  526. <&cpg R9A07G043_GPIO_SPARE_RESETN>;
  527. };
  528. dmac: dma-controller@11820000 {
  529. compatible = "renesas,r9a07g043-dmac",
  530. "renesas,rz-dmac";
  531. reg = <0 0x11820000 0 0x10000>,
  532. <0 0x11830000 0 0x10000>;
  533. interrupts = <SOC_PERIPHERAL_IRQ(141) IRQ_TYPE_EDGE_RISING>,
  534. <SOC_PERIPHERAL_IRQ(125) IRQ_TYPE_EDGE_RISING>,
  535. <SOC_PERIPHERAL_IRQ(126) IRQ_TYPE_EDGE_RISING>,
  536. <SOC_PERIPHERAL_IRQ(127) IRQ_TYPE_EDGE_RISING>,
  537. <SOC_PERIPHERAL_IRQ(128) IRQ_TYPE_EDGE_RISING>,
  538. <SOC_PERIPHERAL_IRQ(129) IRQ_TYPE_EDGE_RISING>,
  539. <SOC_PERIPHERAL_IRQ(130) IRQ_TYPE_EDGE_RISING>,
  540. <SOC_PERIPHERAL_IRQ(131) IRQ_TYPE_EDGE_RISING>,
  541. <SOC_PERIPHERAL_IRQ(132) IRQ_TYPE_EDGE_RISING>,
  542. <SOC_PERIPHERAL_IRQ(133) IRQ_TYPE_EDGE_RISING>,
  543. <SOC_PERIPHERAL_IRQ(134) IRQ_TYPE_EDGE_RISING>,
  544. <SOC_PERIPHERAL_IRQ(135) IRQ_TYPE_EDGE_RISING>,
  545. <SOC_PERIPHERAL_IRQ(136) IRQ_TYPE_EDGE_RISING>,
  546. <SOC_PERIPHERAL_IRQ(137) IRQ_TYPE_EDGE_RISING>,
  547. <SOC_PERIPHERAL_IRQ(138) IRQ_TYPE_EDGE_RISING>,
  548. <SOC_PERIPHERAL_IRQ(139) IRQ_TYPE_EDGE_RISING>,
  549. <SOC_PERIPHERAL_IRQ(140) IRQ_TYPE_EDGE_RISING>;
  550. interrupt-names = "error",
  551. "ch0", "ch1", "ch2", "ch3",
  552. "ch4", "ch5", "ch6", "ch7",
  553. "ch8", "ch9", "ch10", "ch11",
  554. "ch12", "ch13", "ch14", "ch15";
  555. clocks = <&cpg CPG_MOD R9A07G043_DMAC_ACLK>,
  556. <&cpg CPG_MOD R9A07G043_DMAC_PCLK>;
  557. power-domains = <&cpg>;
  558. resets = <&cpg R9A07G043_DMAC_ARESETN>,
  559. <&cpg R9A07G043_DMAC_RST_ASYNC>;
  560. #dma-cells = <1>;
  561. dma-channels = <16>;
  562. };
  563. gic: interrupt-controller@11900000 {
  564. compatible = "arm,gic-v3";
  565. #interrupt-cells = <3>;
  566. #address-cells = <0>;
  567. interrupt-controller;
  568. reg = <0x0 0x11900000 0 0x40000>,
  569. <0x0 0x11940000 0 0x60000>;
  570. interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_LOW>;
  571. };
  572. sdhi0: mmc@11c00000 {
  573. compatible = "renesas,sdhi-r9a07g043",
  574. "renesas,rcar-gen3-sdhi";
  575. reg = <0x0 0x11c00000 0 0x10000>;
  576. interrupts = <SOC_PERIPHERAL_IRQ(104) IRQ_TYPE_LEVEL_HIGH>,
  577. <SOC_PERIPHERAL_IRQ(105) IRQ_TYPE_LEVEL_HIGH>;
  578. clocks = <&cpg CPG_MOD R9A07G043_SDHI0_IMCLK>,
  579. <&cpg CPG_MOD R9A07G043_SDHI0_CLK_HS>,
  580. <&cpg CPG_MOD R9A07G043_SDHI0_IMCLK2>,
  581. <&cpg CPG_MOD R9A07G043_SDHI0_ACLK>;
  582. clock-names = "core", "clkh", "cd", "aclk";
  583. resets = <&cpg R9A07G043_SDHI0_IXRST>;
  584. power-domains = <&cpg>;
  585. status = "disabled";
  586. };
  587. sdhi1: mmc@11c10000 {
  588. compatible = "renesas,sdhi-r9a07g043",
  589. "renesas,rcar-gen3-sdhi";
  590. reg = <0x0 0x11c10000 0 0x10000>;
  591. interrupts = <SOC_PERIPHERAL_IRQ(106) IRQ_TYPE_LEVEL_HIGH>,
  592. <SOC_PERIPHERAL_IRQ(107) IRQ_TYPE_LEVEL_HIGH>;
  593. clocks = <&cpg CPG_MOD R9A07G043_SDHI1_IMCLK>,
  594. <&cpg CPG_MOD R9A07G043_SDHI1_CLK_HS>,
  595. <&cpg CPG_MOD R9A07G043_SDHI1_IMCLK2>,
  596. <&cpg CPG_MOD R9A07G043_SDHI1_ACLK>;
  597. clock-names = "core", "clkh", "cd", "aclk";
  598. resets = <&cpg R9A07G043_SDHI1_IXRST>;
  599. power-domains = <&cpg>;
  600. status = "disabled";
  601. };
  602. eth0: ethernet@11c20000 {
  603. compatible = "renesas,r9a07g043-gbeth",
  604. "renesas,rzg2l-gbeth";
  605. reg = <0 0x11c20000 0 0x10000>;
  606. interrupts = <SOC_PERIPHERAL_IRQ(84) IRQ_TYPE_LEVEL_HIGH>,
  607. <SOC_PERIPHERAL_IRQ(85) IRQ_TYPE_LEVEL_HIGH>,
  608. <SOC_PERIPHERAL_IRQ(86) IRQ_TYPE_LEVEL_HIGH>;
  609. interrupt-names = "mux", "fil", "arp_ns";
  610. phy-mode = "rgmii";
  611. clocks = <&cpg CPG_MOD R9A07G043_ETH0_CLK_AXI>,
  612. <&cpg CPG_MOD R9A07G043_ETH0_CLK_CHI>,
  613. <&cpg CPG_CORE R9A07G043_CLK_HP>;
  614. clock-names = "axi", "chi", "refclk";
  615. resets = <&cpg R9A07G043_ETH0_RST_HW_N>;
  616. power-domains = <&cpg>;
  617. #address-cells = <1>;
  618. #size-cells = <0>;
  619. status = "disabled";
  620. };
  621. eth1: ethernet@11c30000 {
  622. compatible = "renesas,r9a07g043-gbeth",
  623. "renesas,rzg2l-gbeth";
  624. reg = <0 0x11c30000 0 0x10000>;
  625. interrupts = <SOC_PERIPHERAL_IRQ(87) IRQ_TYPE_LEVEL_HIGH>,
  626. <SOC_PERIPHERAL_IRQ(88) IRQ_TYPE_LEVEL_HIGH>,
  627. <SOC_PERIPHERAL_IRQ(89) IRQ_TYPE_LEVEL_HIGH>;
  628. interrupt-names = "mux", "fil", "arp_ns";
  629. phy-mode = "rgmii";
  630. clocks = <&cpg CPG_MOD R9A07G043_ETH1_CLK_AXI>,
  631. <&cpg CPG_MOD R9A07G043_ETH1_CLK_CHI>,
  632. <&cpg CPG_CORE R9A07G043_CLK_HP>;
  633. clock-names = "axi", "chi", "refclk";
  634. resets = <&cpg R9A07G043_ETH1_RST_HW_N>;
  635. power-domains = <&cpg>;
  636. #address-cells = <1>;
  637. #size-cells = <0>;
  638. status = "disabled";
  639. };
  640. phyrst: usbphy-ctrl@11c40000 {
  641. compatible = "renesas,r9a07g043-usbphy-ctrl",
  642. "renesas,rzg2l-usbphy-ctrl";
  643. reg = <0 0x11c40000 0 0x10000>;
  644. clocks = <&cpg CPG_MOD R9A07G043_USB_PCLK>;
  645. resets = <&cpg R9A07G043_USB_PRESETN>;
  646. power-domains = <&cpg>;
  647. #reset-cells = <1>;
  648. status = "disabled";
  649. };
  650. ohci0: usb@11c50000 {
  651. compatible = "generic-ohci";
  652. reg = <0 0x11c50000 0 0x100>;
  653. interrupts = <SOC_PERIPHERAL_IRQ(91) IRQ_TYPE_LEVEL_HIGH>;
  654. clocks = <&cpg CPG_MOD R9A07G043_USB_PCLK>,
  655. <&cpg CPG_MOD R9A07G043_USB_U2H0_HCLK>;
  656. resets = <&phyrst 0>,
  657. <&cpg R9A07G043_USB_U2H0_HRESETN>;
  658. phys = <&usb2_phy0 1>;
  659. phy-names = "usb";
  660. power-domains = <&cpg>;
  661. status = "disabled";
  662. };
  663. ohci1: usb@11c70000 {
  664. compatible = "generic-ohci";
  665. reg = <0 0x11c70000 0 0x100>;
  666. interrupts = <SOC_PERIPHERAL_IRQ(96) IRQ_TYPE_LEVEL_HIGH>;
  667. clocks = <&cpg CPG_MOD R9A07G043_USB_PCLK>,
  668. <&cpg CPG_MOD R9A07G043_USB_U2H1_HCLK>;
  669. resets = <&phyrst 1>,
  670. <&cpg R9A07G043_USB_U2H1_HRESETN>;
  671. phys = <&usb2_phy1 1>;
  672. phy-names = "usb";
  673. power-domains = <&cpg>;
  674. status = "disabled";
  675. };
  676. ehci0: usb@11c50100 {
  677. compatible = "generic-ehci";
  678. reg = <0 0x11c50100 0 0x100>;
  679. interrupts = <SOC_PERIPHERAL_IRQ(92) IRQ_TYPE_LEVEL_HIGH>;
  680. clocks = <&cpg CPG_MOD R9A07G043_USB_PCLK>,
  681. <&cpg CPG_MOD R9A07G043_USB_U2H0_HCLK>;
  682. resets = <&phyrst 0>,
  683. <&cpg R9A07G043_USB_U2H0_HRESETN>;
  684. phys = <&usb2_phy0 2>;
  685. phy-names = "usb";
  686. companion = <&ohci0>;
  687. power-domains = <&cpg>;
  688. status = "disabled";
  689. };
  690. ehci1: usb@11c70100 {
  691. compatible = "generic-ehci";
  692. reg = <0 0x11c70100 0 0x100>;
  693. interrupts = <SOC_PERIPHERAL_IRQ(97) IRQ_TYPE_LEVEL_HIGH>;
  694. clocks = <&cpg CPG_MOD R9A07G043_USB_PCLK>,
  695. <&cpg CPG_MOD R9A07G043_USB_U2H1_HCLK>;
  696. resets = <&phyrst 1>,
  697. <&cpg R9A07G043_USB_U2H1_HRESETN>;
  698. phys = <&usb2_phy1 2>;
  699. phy-names = "usb";
  700. companion = <&ohci1>;
  701. power-domains = <&cpg>;
  702. status = "disabled";
  703. };
  704. usb2_phy0: usb-phy@11c50200 {
  705. compatible = "renesas,usb2-phy-r9a07g043",
  706. "renesas,rzg2l-usb2-phy";
  707. reg = <0 0x11c50200 0 0x700>;
  708. interrupts = <SOC_PERIPHERAL_IRQ(94) IRQ_TYPE_LEVEL_HIGH>;
  709. clocks = <&cpg CPG_MOD R9A07G043_USB_PCLK>,
  710. <&cpg CPG_MOD R9A07G043_USB_U2H0_HCLK>;
  711. resets = <&phyrst 0>;
  712. #phy-cells = <1>;
  713. power-domains = <&cpg>;
  714. status = "disabled";
  715. };
  716. usb2_phy1: usb-phy@11c70200 {
  717. compatible = "renesas,usb2-phy-r9a07g043",
  718. "renesas,rzg2l-usb2-phy";
  719. reg = <0 0x11c70200 0 0x700>;
  720. interrupts = <SOC_PERIPHERAL_IRQ(99) IRQ_TYPE_LEVEL_HIGH>;
  721. clocks = <&cpg CPG_MOD R9A07G043_USB_PCLK>,
  722. <&cpg CPG_MOD R9A07G043_USB_U2H1_HCLK>;
  723. resets = <&phyrst 1>;
  724. #phy-cells = <1>;
  725. power-domains = <&cpg>;
  726. status = "disabled";
  727. };
  728. hsusb: usb@11c60000 {
  729. compatible = "renesas,usbhs-r9a07g043",
  730. "renesas,rza2-usbhs";
  731. reg = <0 0x11c60000 0 0x10000>;
  732. interrupts = <SOC_PERIPHERAL_IRQ(100) IRQ_TYPE_EDGE_RISING>,
  733. <SOC_PERIPHERAL_IRQ(101) IRQ_TYPE_LEVEL_HIGH>,
  734. <SOC_PERIPHERAL_IRQ(102) IRQ_TYPE_LEVEL_HIGH>,
  735. <SOC_PERIPHERAL_IRQ(103) IRQ_TYPE_LEVEL_HIGH>;
  736. clocks = <&cpg CPG_MOD R9A07G043_USB_PCLK>,
  737. <&cpg CPG_MOD R9A07G043_USB_U2P_EXR_CPUCLK>;
  738. resets = <&phyrst 0>,
  739. <&cpg R9A07G043_USB_U2P_EXL_SYSRST>;
  740. renesas,buswait = <7>;
  741. phys = <&usb2_phy0 3>;
  742. phy-names = "usb";
  743. power-domains = <&cpg>;
  744. status = "disabled";
  745. };
  746. wdt0: watchdog@12800800 {
  747. compatible = "renesas,r9a07g043-wdt",
  748. "renesas,rzg2l-wdt";
  749. reg = <0 0x12800800 0 0x400>;
  750. clocks = <&cpg CPG_MOD R9A07G043_WDT0_PCLK>,
  751. <&cpg CPG_MOD R9A07G043_WDT0_CLK>;
  752. clock-names = "pclk", "oscclk";
  753. interrupts = <SOC_PERIPHERAL_IRQ(49) IRQ_TYPE_LEVEL_HIGH>,
  754. <SOC_PERIPHERAL_IRQ(50) IRQ_TYPE_LEVEL_HIGH>;
  755. interrupt-names = "wdt", "perrout";
  756. resets = <&cpg R9A07G043_WDT0_PRESETN>;
  757. power-domains = <&cpg>;
  758. status = "disabled";
  759. };
  760. wdt2: watchdog@12800400 {
  761. compatible = "renesas,r9a07g043-wdt",
  762. "renesas,rzg2l-wdt";
  763. reg = <0 0x12800400 0 0x400>;
  764. clocks = <&cpg CPG_MOD R9A07G043_WDT2_PCLK>,
  765. <&cpg CPG_MOD R9A07G043_WDT2_CLK>;
  766. clock-names = "pclk", "oscclk";
  767. interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
  768. <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
  769. interrupt-names = "wdt", "perrout";
  770. resets = <&cpg R9A07G043_WDT2_PRESETN>;
  771. power-domains = <&cpg>;
  772. status = "disabled";
  773. };
  774. ostm0: timer@12801000 {
  775. compatible = "renesas,r9a07g043-ostm",
  776. "renesas,ostm";
  777. reg = <0x0 0x12801000 0x0 0x400>;
  778. interrupts = <SOC_PERIPHERAL_IRQ(46) IRQ_TYPE_EDGE_RISING>;
  779. clocks = <&cpg CPG_MOD R9A07G043_OSTM0_PCLK>;
  780. resets = <&cpg R9A07G043_OSTM0_PRESETZ>;
  781. power-domains = <&cpg>;
  782. status = "disabled";
  783. };
  784. ostm1: timer@12801400 {
  785. compatible = "renesas,r9a07g043-ostm",
  786. "renesas,ostm";
  787. reg = <0x0 0x12801400 0x0 0x400>;
  788. interrupts = <SOC_PERIPHERAL_IRQ(47) IRQ_TYPE_EDGE_RISING>;
  789. clocks = <&cpg CPG_MOD R9A07G043_OSTM1_PCLK>;
  790. resets = <&cpg R9A07G043_OSTM1_PRESETZ>;
  791. power-domains = <&cpg>;
  792. status = "disabled";
  793. };
  794. ostm2: timer@12801800 {
  795. compatible = "renesas,r9a07g043-ostm",
  796. "renesas,ostm";
  797. reg = <0x0 0x12801800 0x0 0x400>;
  798. interrupts = <SOC_PERIPHERAL_IRQ(48) IRQ_TYPE_EDGE_RISING>;
  799. clocks = <&cpg CPG_MOD R9A07G043_OSTM2_PCLK>;
  800. resets = <&cpg R9A07G043_OSTM2_PRESETZ>;
  801. power-domains = <&cpg>;
  802. status = "disabled";
  803. };
  804. };
  805. thermal-zones {
  806. cpu-thermal {
  807. polling-delay-passive = <250>;
  808. polling-delay = <1000>;
  809. thermal-sensors = <&tsu 0>;
  810. sustainable-power = <717>;
  811. cooling-maps {
  812. map0 {
  813. trip = <&target>;
  814. cooling-device = <&cpu0 0 2>;
  815. contribution = <1024>;
  816. };
  817. };
  818. trips {
  819. sensor_crit: sensor-crit {
  820. temperature = <125000>;
  821. hysteresis = <1000>;
  822. type = "critical";
  823. };
  824. target: trip-point {
  825. temperature = <100000>;
  826. hysteresis = <1000>;
  827. type = "passive";
  828. };
  829. };
  830. };
  831. };
  832. timer {
  833. compatible = "arm,armv8-timer";
  834. interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
  835. <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
  836. <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
  837. <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>;
  838. };
  839. };