r8a779f0.dtsi 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006
  1. // SPDX-License-Identifier: (GPL-2.0 or MIT)
  2. /*
  3. * Device Tree Source for the R-Car S4-8 (R8A779F0) SoC
  4. *
  5. * Copyright (C) 2021 Renesas Electronics Corp.
  6. */
  7. #include <dt-bindings/clock/r8a779f0-cpg-mssr.h>
  8. #include <dt-bindings/interrupt-controller/arm-gic.h>
  9. #include <dt-bindings/power/r8a779f0-sysc.h>
  10. / {
  11. compatible = "renesas,r8a779f0";
  12. #address-cells = <2>;
  13. #size-cells = <2>;
  14. cpus {
  15. #address-cells = <1>;
  16. #size-cells = <0>;
  17. cpu-map {
  18. cluster0 {
  19. core0 {
  20. cpu = <&a55_0>;
  21. };
  22. core1 {
  23. cpu = <&a55_1>;
  24. };
  25. };
  26. cluster1 {
  27. core0 {
  28. cpu = <&a55_2>;
  29. };
  30. core1 {
  31. cpu = <&a55_3>;
  32. };
  33. };
  34. cluster2 {
  35. core0 {
  36. cpu = <&a55_4>;
  37. };
  38. core1 {
  39. cpu = <&a55_5>;
  40. };
  41. };
  42. cluster3 {
  43. core0 {
  44. cpu = <&a55_6>;
  45. };
  46. core1 {
  47. cpu = <&a55_7>;
  48. };
  49. };
  50. };
  51. a55_0: cpu@0 {
  52. compatible = "arm,cortex-a55";
  53. reg = <0>;
  54. device_type = "cpu";
  55. power-domains = <&sysc R8A779F0_PD_A1E0D0C0>;
  56. next-level-cache = <&L3_CA55_0>;
  57. enable-method = "psci";
  58. cpu-idle-states = <&CPU_SLEEP_0>;
  59. clocks = <&cpg CPG_CORE R8A779F0_CLK_Z0>;
  60. };
  61. a55_1: cpu@100 {
  62. compatible = "arm,cortex-a55";
  63. reg = <0x100>;
  64. device_type = "cpu";
  65. power-domains = <&sysc R8A779F0_PD_A1E0D0C1>;
  66. next-level-cache = <&L3_CA55_0>;
  67. enable-method = "psci";
  68. cpu-idle-states = <&CPU_SLEEP_0>;
  69. clocks = <&cpg CPG_CORE R8A779F0_CLK_Z0>;
  70. };
  71. a55_2: cpu@10000 {
  72. compatible = "arm,cortex-a55";
  73. reg = <0x10000>;
  74. device_type = "cpu";
  75. power-domains = <&sysc R8A779F0_PD_A1E0D1C0>;
  76. next-level-cache = <&L3_CA55_1>;
  77. enable-method = "psci";
  78. cpu-idle-states = <&CPU_SLEEP_0>;
  79. clocks = <&cpg CPG_CORE R8A779F0_CLK_Z0>;
  80. };
  81. a55_3: cpu@10100 {
  82. compatible = "arm,cortex-a55";
  83. reg = <0x10100>;
  84. device_type = "cpu";
  85. power-domains = <&sysc R8A779F0_PD_A1E0D1C1>;
  86. next-level-cache = <&L3_CA55_1>;
  87. enable-method = "psci";
  88. cpu-idle-states = <&CPU_SLEEP_0>;
  89. clocks = <&cpg CPG_CORE R8A779F0_CLK_Z0>;
  90. };
  91. a55_4: cpu@20000 {
  92. compatible = "arm,cortex-a55";
  93. reg = <0x20000>;
  94. device_type = "cpu";
  95. power-domains = <&sysc R8A779F0_PD_A1E1D0C0>;
  96. next-level-cache = <&L3_CA55_2>;
  97. enable-method = "psci";
  98. cpu-idle-states = <&CPU_SLEEP_0>;
  99. clocks = <&cpg CPG_CORE R8A779F0_CLK_Z1>;
  100. };
  101. a55_5: cpu@20100 {
  102. compatible = "arm,cortex-a55";
  103. reg = <0x20100>;
  104. device_type = "cpu";
  105. power-domains = <&sysc R8A779F0_PD_A1E1D0C1>;
  106. next-level-cache = <&L3_CA55_2>;
  107. enable-method = "psci";
  108. cpu-idle-states = <&CPU_SLEEP_0>;
  109. clocks = <&cpg CPG_CORE R8A779F0_CLK_Z1>;
  110. };
  111. a55_6: cpu@30000 {
  112. compatible = "arm,cortex-a55";
  113. reg = <0x30000>;
  114. device_type = "cpu";
  115. power-domains = <&sysc R8A779F0_PD_A1E1D1C0>;
  116. next-level-cache = <&L3_CA55_3>;
  117. enable-method = "psci";
  118. cpu-idle-states = <&CPU_SLEEP_0>;
  119. clocks = <&cpg CPG_CORE R8A779F0_CLK_Z1>;
  120. };
  121. a55_7: cpu@30100 {
  122. compatible = "arm,cortex-a55";
  123. reg = <0x30100>;
  124. device_type = "cpu";
  125. power-domains = <&sysc R8A779F0_PD_A1E1D1C1>;
  126. next-level-cache = <&L3_CA55_3>;
  127. enable-method = "psci";
  128. cpu-idle-states = <&CPU_SLEEP_0>;
  129. clocks = <&cpg CPG_CORE R8A779F0_CLK_Z1>;
  130. };
  131. L3_CA55_0: cache-controller-0 {
  132. compatible = "cache";
  133. power-domains = <&sysc R8A779F0_PD_A2E0D0>;
  134. cache-unified;
  135. cache-level = <3>;
  136. };
  137. L3_CA55_1: cache-controller-1 {
  138. compatible = "cache";
  139. power-domains = <&sysc R8A779F0_PD_A2E0D1>;
  140. cache-unified;
  141. cache-level = <3>;
  142. };
  143. L3_CA55_2: cache-controller-2 {
  144. compatible = "cache";
  145. power-domains = <&sysc R8A779F0_PD_A2E1D0>;
  146. cache-unified;
  147. cache-level = <3>;
  148. };
  149. L3_CA55_3: cache-controller-3 {
  150. compatible = "cache";
  151. power-domains = <&sysc R8A779F0_PD_A2E1D1>;
  152. cache-unified;
  153. cache-level = <3>;
  154. };
  155. idle-states {
  156. entry-method = "psci";
  157. CPU_SLEEP_0: cpu-sleep-0 {
  158. compatible = "arm,idle-state";
  159. arm,psci-suspend-param = <0x0010000>;
  160. local-timer-stop;
  161. entry-latency-us = <400>;
  162. exit-latency-us = <500>;
  163. min-residency-us = <4000>;
  164. };
  165. };
  166. };
  167. extal_clk: extal {
  168. compatible = "fixed-clock";
  169. #clock-cells = <0>;
  170. /* This value must be overridden by the board */
  171. clock-frequency = <0>;
  172. };
  173. extalr_clk: extalr {
  174. compatible = "fixed-clock";
  175. #clock-cells = <0>;
  176. /* This value must be overridden by the board */
  177. clock-frequency = <0>;
  178. };
  179. pmu_a55 {
  180. compatible = "arm,cortex-a55-pmu";
  181. interrupts-extended = <&gic GIC_PPI 7 IRQ_TYPE_LEVEL_LOW>;
  182. };
  183. psci {
  184. compatible = "arm,psci-1.0", "arm,psci-0.2";
  185. method = "smc";
  186. };
  187. /* External SCIF clock - to be overridden by boards that provide it */
  188. scif_clk: scif {
  189. compatible = "fixed-clock";
  190. #clock-cells = <0>;
  191. clock-frequency = <0>;
  192. };
  193. soc: soc {
  194. compatible = "simple-bus";
  195. interrupt-parent = <&gic>;
  196. #address-cells = <2>;
  197. #size-cells = <2>;
  198. ranges;
  199. rwdt: watchdog@e6020000 {
  200. compatible = "renesas,r8a779f0-wdt",
  201. "renesas,rcar-gen4-wdt";
  202. reg = <0 0xe6020000 0 0x0c>;
  203. interrupts = <GIC_SPI 515 IRQ_TYPE_LEVEL_HIGH>;
  204. clocks = <&cpg CPG_MOD 907>;
  205. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  206. resets = <&cpg 907>;
  207. status = "disabled";
  208. };
  209. pfc: pinctrl@e6050000 {
  210. compatible = "renesas,pfc-r8a779f0";
  211. reg = <0 0xe6050000 0 0x16c>, <0 0xe6050800 0 0x16c>,
  212. <0 0xe6051000 0 0x16c>, <0 0xe6051800 0 0x16c>;
  213. };
  214. gpio0: gpio@e6050180 {
  215. compatible = "renesas,gpio-r8a779f0",
  216. "renesas,rcar-gen4-gpio";
  217. reg = <0 0xe6050180 0 0x54>;
  218. interrupts = <GIC_SPI 822 IRQ_TYPE_LEVEL_HIGH>;
  219. clocks = <&cpg CPG_MOD 915>;
  220. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  221. resets = <&cpg 915>;
  222. gpio-controller;
  223. #gpio-cells = <2>;
  224. gpio-ranges = <&pfc 0 0 21>;
  225. interrupt-controller;
  226. #interrupt-cells = <2>;
  227. };
  228. gpio1: gpio@e6050980 {
  229. compatible = "renesas,gpio-r8a779f0",
  230. "renesas,rcar-gen4-gpio";
  231. reg = <0 0xe6050980 0 0x54>;
  232. interrupts = <GIC_SPI 823 IRQ_TYPE_LEVEL_HIGH>;
  233. clocks = <&cpg CPG_MOD 915>;
  234. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  235. resets = <&cpg 915>;
  236. gpio-controller;
  237. #gpio-cells = <2>;
  238. gpio-ranges = <&pfc 0 32 25>;
  239. interrupt-controller;
  240. #interrupt-cells = <2>;
  241. };
  242. gpio2: gpio@e6051180 {
  243. compatible = "renesas,gpio-r8a779f0",
  244. "renesas,rcar-gen4-gpio";
  245. reg = <0 0xe6051180 0 0x54>;
  246. interrupts = <GIC_SPI 824 IRQ_TYPE_LEVEL_HIGH>;
  247. clocks = <&cpg CPG_MOD 915>;
  248. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  249. resets = <&cpg 915>;
  250. gpio-controller;
  251. #gpio-cells = <2>;
  252. gpio-ranges = <&pfc 0 64 17>;
  253. interrupt-controller;
  254. #interrupt-cells = <2>;
  255. };
  256. gpio3: gpio@e6051980 {
  257. compatible = "renesas,gpio-r8a779f0",
  258. "renesas,rcar-gen4-gpio";
  259. reg = <0 0xe6051980 0 0x54>;
  260. interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH>;
  261. clocks = <&cpg CPG_MOD 915>;
  262. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  263. resets = <&cpg 915>;
  264. gpio-controller;
  265. #gpio-cells = <2>;
  266. gpio-ranges = <&pfc 0 96 19>;
  267. interrupt-controller;
  268. #interrupt-cells = <2>;
  269. };
  270. cmt0: timer@e60f0000 {
  271. compatible = "renesas,r8a779f0-cmt0",
  272. "renesas,rcar-gen4-cmt0";
  273. reg = <0 0xe60f0000 0 0x1004>;
  274. interrupts = <GIC_SPI 448 IRQ_TYPE_LEVEL_HIGH>,
  275. <GIC_SPI 449 IRQ_TYPE_LEVEL_HIGH>;
  276. clocks = <&cpg CPG_MOD 910>;
  277. clock-names = "fck";
  278. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  279. resets = <&cpg 910>;
  280. status = "disabled";
  281. };
  282. cmt1: timer@e6130000 {
  283. compatible = "renesas,r8a779f0-cmt1",
  284. "renesas,rcar-gen4-cmt1";
  285. reg = <0 0xe6130000 0 0x1004>;
  286. interrupts = <GIC_SPI 450 IRQ_TYPE_LEVEL_HIGH>,
  287. <GIC_SPI 451 IRQ_TYPE_LEVEL_HIGH>,
  288. <GIC_SPI 452 IRQ_TYPE_LEVEL_HIGH>,
  289. <GIC_SPI 453 IRQ_TYPE_LEVEL_HIGH>,
  290. <GIC_SPI 454 IRQ_TYPE_LEVEL_HIGH>,
  291. <GIC_SPI 455 IRQ_TYPE_LEVEL_HIGH>,
  292. <GIC_SPI 456 IRQ_TYPE_LEVEL_HIGH>,
  293. <GIC_SPI 457 IRQ_TYPE_LEVEL_HIGH>;
  294. clocks = <&cpg CPG_MOD 911>;
  295. clock-names = "fck";
  296. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  297. resets = <&cpg 911>;
  298. status = "disabled";
  299. };
  300. cmt2: timer@e6140000 {
  301. compatible = "renesas,r8a779f0-cmt1",
  302. "renesas,rcar-gen4-cmt1";
  303. reg = <0 0xe6140000 0 0x1004>;
  304. interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH>,
  305. <GIC_SPI 459 IRQ_TYPE_LEVEL_HIGH>,
  306. <GIC_SPI 460 IRQ_TYPE_LEVEL_HIGH>,
  307. <GIC_SPI 461 IRQ_TYPE_LEVEL_HIGH>,
  308. <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH>,
  309. <GIC_SPI 463 IRQ_TYPE_LEVEL_HIGH>,
  310. <GIC_SPI 464 IRQ_TYPE_LEVEL_HIGH>,
  311. <GIC_SPI 465 IRQ_TYPE_LEVEL_HIGH>;
  312. clocks = <&cpg CPG_MOD 912>;
  313. clock-names = "fck";
  314. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  315. resets = <&cpg 912>;
  316. status = "disabled";
  317. };
  318. cmt3: timer@e6148000 {
  319. compatible = "renesas,r8a779f0-cmt1",
  320. "renesas,rcar-gen4-cmt1";
  321. reg = <0 0xe6148000 0 0x1004>;
  322. interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>,
  323. <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>,
  324. <GIC_SPI 468 IRQ_TYPE_LEVEL_HIGH>,
  325. <GIC_SPI 469 IRQ_TYPE_LEVEL_HIGH>,
  326. <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>,
  327. <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>,
  328. <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>,
  329. <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>;
  330. clocks = <&cpg CPG_MOD 913>;
  331. clock-names = "fck";
  332. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  333. resets = <&cpg 913>;
  334. status = "disabled";
  335. };
  336. cpg: clock-controller@e6150000 {
  337. compatible = "renesas,r8a779f0-cpg-mssr";
  338. reg = <0 0xe6150000 0 0x4000>;
  339. clocks = <&extal_clk>, <&extalr_clk>;
  340. clock-names = "extal", "extalr";
  341. #clock-cells = <2>;
  342. #power-domain-cells = <0>;
  343. #reset-cells = <1>;
  344. };
  345. rst: reset-controller@e6160000 {
  346. compatible = "renesas,r8a779f0-rst";
  347. reg = <0 0xe6160000 0 0x4000>;
  348. };
  349. sysc: system-controller@e6180000 {
  350. compatible = "renesas,r8a779f0-sysc";
  351. reg = <0 0xe6180000 0 0x4000>;
  352. #power-domain-cells = <1>;
  353. };
  354. tsc: thermal@e6198000 {
  355. compatible = "renesas,r8a779f0-thermal";
  356. /* The 4th sensor is in control domain and not for Linux */
  357. reg = <0 0xe6198000 0 0x200>,
  358. <0 0xe61a0000 0 0x200>,
  359. <0 0xe61a8000 0 0x200>;
  360. clocks = <&cpg CPG_MOD 919>;
  361. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  362. resets = <&cpg 919>;
  363. #thermal-sensor-cells = <1>;
  364. };
  365. tmu0: timer@e61e0000 {
  366. compatible = "renesas,tmu-r8a779f0", "renesas,tmu";
  367. reg = <0 0xe61e0000 0 0x30>;
  368. interrupts = <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>,
  369. <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>,
  370. <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>;
  371. clocks = <&cpg CPG_MOD 713>;
  372. clock-names = "fck";
  373. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  374. resets = <&cpg 713>;
  375. status = "disabled";
  376. };
  377. tmu1: timer@e6fc0000 {
  378. compatible = "renesas,tmu-r8a779f0", "renesas,tmu";
  379. reg = <0 0xe6fc0000 0 0x30>;
  380. interrupts = <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>,
  381. <GIC_SPI 478 IRQ_TYPE_LEVEL_HIGH>,
  382. <GIC_SPI 479 IRQ_TYPE_LEVEL_HIGH>;
  383. clocks = <&cpg CPG_MOD 714>;
  384. clock-names = "fck";
  385. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  386. resets = <&cpg 714>;
  387. status = "disabled";
  388. };
  389. tmu2: timer@e6fd0000 {
  390. compatible = "renesas,tmu-r8a779f0", "renesas,tmu";
  391. reg = <0 0xe6fd0000 0 0x30>;
  392. interrupts = <GIC_SPI 481 IRQ_TYPE_LEVEL_HIGH>,
  393. <GIC_SPI 482 IRQ_TYPE_LEVEL_HIGH>,
  394. <GIC_SPI 483 IRQ_TYPE_LEVEL_HIGH>;
  395. clocks = <&cpg CPG_MOD 715>;
  396. clock-names = "fck";
  397. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  398. resets = <&cpg 715>;
  399. status = "disabled";
  400. };
  401. tmu3: timer@e6fe0000 {
  402. compatible = "renesas,tmu-r8a779f0", "renesas,tmu";
  403. reg = <0 0xe6fe0000 0 0x30>;
  404. interrupts = <GIC_SPI 485 IRQ_TYPE_LEVEL_HIGH>,
  405. <GIC_SPI 486 IRQ_TYPE_LEVEL_HIGH>,
  406. <GIC_SPI 487 IRQ_TYPE_LEVEL_HIGH>;
  407. clocks = <&cpg CPG_MOD 716>;
  408. clock-names = "fck";
  409. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  410. resets = <&cpg 716>;
  411. status = "disabled";
  412. };
  413. tmu4: timer@ffc00000 {
  414. compatible = "renesas,tmu-r8a779f0", "renesas,tmu";
  415. reg = <0 0xffc00000 0 0x30>;
  416. interrupts = <GIC_SPI 489 IRQ_TYPE_LEVEL_HIGH>,
  417. <GIC_SPI 490 IRQ_TYPE_LEVEL_HIGH>,
  418. <GIC_SPI 491 IRQ_TYPE_LEVEL_HIGH>;
  419. clocks = <&cpg CPG_MOD 717>;
  420. clock-names = "fck";
  421. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  422. resets = <&cpg 717>;
  423. status = "disabled";
  424. };
  425. i2c0: i2c@e6500000 {
  426. compatible = "renesas,i2c-r8a779f0",
  427. "renesas,rcar-gen4-i2c";
  428. reg = <0 0xe6500000 0 0x40>;
  429. interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
  430. clocks = <&cpg CPG_MOD 518>;
  431. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  432. resets = <&cpg 518>;
  433. dmas = <&dmac0 0x91>, <&dmac0 0x90>,
  434. <&dmac1 0x91>, <&dmac1 0x90>;
  435. dma-names = "tx", "rx", "tx", "rx";
  436. i2c-scl-internal-delay-ns = <110>;
  437. #address-cells = <1>;
  438. #size-cells = <0>;
  439. status = "disabled";
  440. };
  441. i2c1: i2c@e6508000 {
  442. compatible = "renesas,i2c-r8a779f0",
  443. "renesas,rcar-gen4-i2c";
  444. reg = <0 0xe6508000 0 0x40>;
  445. interrupts = <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>;
  446. clocks = <&cpg CPG_MOD 519>;
  447. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  448. resets = <&cpg 519>;
  449. dmas = <&dmac0 0x93>, <&dmac0 0x92>,
  450. <&dmac1 0x93>, <&dmac1 0x92>;
  451. dma-names = "tx", "rx", "tx", "rx";
  452. i2c-scl-internal-delay-ns = <110>;
  453. #address-cells = <1>;
  454. #size-cells = <0>;
  455. status = "disabled";
  456. };
  457. i2c2: i2c@e6510000 {
  458. compatible = "renesas,i2c-r8a779f0",
  459. "renesas,rcar-gen4-i2c";
  460. reg = <0 0xe6510000 0 0x40>;
  461. interrupts = <0 240 IRQ_TYPE_LEVEL_HIGH>;
  462. clocks = <&cpg CPG_MOD 520>;
  463. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  464. resets = <&cpg 520>;
  465. dmas = <&dmac0 0x95>, <&dmac0 0x94>,
  466. <&dmac1 0x95>, <&dmac1 0x94>;
  467. dma-names = "tx", "rx", "tx", "rx";
  468. i2c-scl-internal-delay-ns = <110>;
  469. #address-cells = <1>;
  470. #size-cells = <0>;
  471. status = "disabled";
  472. };
  473. i2c3: i2c@e66d0000 {
  474. compatible = "renesas,i2c-r8a779f0",
  475. "renesas,rcar-gen4-i2c";
  476. reg = <0 0xe66d0000 0 0x40>;
  477. interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>;
  478. clocks = <&cpg CPG_MOD 521>;
  479. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  480. resets = <&cpg 521>;
  481. dmas = <&dmac0 0x97>, <&dmac0 0x96>,
  482. <&dmac1 0x97>, <&dmac1 0x96>;
  483. dma-names = "tx", "rx", "tx", "rx";
  484. i2c-scl-internal-delay-ns = <110>;
  485. #address-cells = <1>;
  486. #size-cells = <0>;
  487. status = "disabled";
  488. };
  489. i2c4: i2c@e66d8000 {
  490. compatible = "renesas,i2c-r8a779f0",
  491. "renesas,rcar-gen4-i2c";
  492. reg = <0 0xe66d8000 0 0x40>;
  493. interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>;
  494. clocks = <&cpg CPG_MOD 522>;
  495. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  496. resets = <&cpg 522>;
  497. dmas = <&dmac0 0x99>, <&dmac0 0x98>,
  498. <&dmac1 0x99>, <&dmac1 0x98>;
  499. dma-names = "tx", "rx", "tx", "rx";
  500. i2c-scl-internal-delay-ns = <110>;
  501. #address-cells = <1>;
  502. #size-cells = <0>;
  503. status = "disabled";
  504. };
  505. i2c5: i2c@e66e0000 {
  506. compatible = "renesas,i2c-r8a779f0",
  507. "renesas,rcar-gen4-i2c";
  508. reg = <0 0xe66e0000 0 0x40>;
  509. interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
  510. clocks = <&cpg CPG_MOD 523>;
  511. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  512. resets = <&cpg 523>;
  513. dmas = <&dmac0 0x9b>, <&dmac0 0x9a>,
  514. <&dmac1 0x9b>, <&dmac1 0x9a>;
  515. dma-names = "tx", "rx", "tx", "rx";
  516. i2c-scl-internal-delay-ns = <110>;
  517. #address-cells = <1>;
  518. #size-cells = <0>;
  519. status = "disabled";
  520. };
  521. hscif0: serial@e6540000 {
  522. compatible = "renesas,hscif-r8a779f0",
  523. "renesas,rcar-gen4-hscif", "renesas,hscif";
  524. reg = <0 0xe6540000 0 0x60>;
  525. interrupts = <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>;
  526. clocks = <&cpg CPG_MOD 514>,
  527. <&cpg CPG_CORE R8A779F0_CLK_SASYNCPERD1>,
  528. <&scif_clk>;
  529. clock-names = "fck", "brg_int", "scif_clk";
  530. dmas = <&dmac0 0x31>, <&dmac0 0x30>,
  531. <&dmac1 0x31>, <&dmac1 0x30>;
  532. dma-names = "tx", "rx", "tx", "rx";
  533. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  534. resets = <&cpg 514>;
  535. status = "disabled";
  536. };
  537. hscif1: serial@e6550000 {
  538. compatible = "renesas,hscif-r8a779f0",
  539. "renesas,rcar-gen4-hscif", "renesas,hscif";
  540. reg = <0 0xe6550000 0 0x60>;
  541. interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
  542. clocks = <&cpg CPG_MOD 515>,
  543. <&cpg CPG_CORE R8A779F0_CLK_SASYNCPERD1>,
  544. <&scif_clk>;
  545. clock-names = "fck", "brg_int", "scif_clk";
  546. dmas = <&dmac0 0x33>, <&dmac0 0x32>,
  547. <&dmac1 0x33>, <&dmac1 0x32>;
  548. dma-names = "tx", "rx", "tx", "rx";
  549. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  550. resets = <&cpg 515>;
  551. status = "disabled";
  552. };
  553. hscif2: serial@e6560000 {
  554. compatible = "renesas,hscif-r8a779f0",
  555. "renesas,rcar-gen4-hscif", "renesas,hscif";
  556. reg = <0 0xe6560000 0 0x60>;
  557. interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
  558. clocks = <&cpg CPG_MOD 516>,
  559. <&cpg CPG_CORE R8A779F0_CLK_SASYNCPERD1>,
  560. <&scif_clk>;
  561. clock-names = "fck", "brg_int", "scif_clk";
  562. dmas = <&dmac0 0x35>, <&dmac0 0x34>,
  563. <&dmac1 0x35>, <&dmac1 0x34>;
  564. dma-names = "tx", "rx", "tx", "rx";
  565. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  566. resets = <&cpg 516>;
  567. status = "disabled";
  568. };
  569. hscif3: serial@e66a0000 {
  570. compatible = "renesas,hscif-r8a779f0",
  571. "renesas,rcar-gen4-hscif", "renesas,hscif";
  572. reg = <0 0xe66a0000 0 0x60>;
  573. interrupts = <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>;
  574. clocks = <&cpg CPG_MOD 517>,
  575. <&cpg CPG_CORE R8A779F0_CLK_SASYNCPERD1>,
  576. <&scif_clk>;
  577. clock-names = "fck", "brg_int", "scif_clk";
  578. dmas = <&dmac0 0x37>, <&dmac0 0x36>,
  579. <&dmac1 0x37>, <&dmac1 0x36>;
  580. dma-names = "tx", "rx", "tx", "rx";
  581. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  582. resets = <&cpg 517>;
  583. status = "disabled";
  584. };
  585. ufs: ufs@e6860000 {
  586. compatible = "renesas,r8a779f0-ufs";
  587. reg = <0 0xe6860000 0 0x100>;
  588. interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>;
  589. clocks = <&cpg CPG_MOD 1514>, <&ufs30_clk>;
  590. clock-names = "fck", "ref_clk";
  591. freq-table-hz = <200000000 200000000>, <38400000 38400000>;
  592. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  593. resets = <&cpg 1514>;
  594. status = "disabled";
  595. };
  596. scif0: serial@e6e60000 {
  597. compatible = "renesas,scif-r8a779f0",
  598. "renesas,rcar-gen4-scif", "renesas,scif";
  599. reg = <0 0xe6e60000 0 64>;
  600. interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>;
  601. clocks = <&cpg CPG_MOD 702>,
  602. <&cpg CPG_CORE R8A779F0_CLK_SASYNCPERD1>,
  603. <&scif_clk>;
  604. clock-names = "fck", "brg_int", "scif_clk";
  605. dmas = <&dmac0 0x51>, <&dmac0 0x50>,
  606. <&dmac1 0x51>, <&dmac1 0x50>;
  607. dma-names = "tx", "rx", "tx", "rx";
  608. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  609. resets = <&cpg 702>;
  610. status = "disabled";
  611. };
  612. scif1: serial@e6e68000 {
  613. compatible = "renesas,scif-r8a779f0",
  614. "renesas,rcar-gen4-scif", "renesas,scif";
  615. reg = <0 0xe6e68000 0 64>;
  616. interrupts = <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>;
  617. clocks = <&cpg CPG_MOD 703>,
  618. <&cpg CPG_CORE R8A779F0_CLK_SASYNCPERD1>,
  619. <&scif_clk>;
  620. clock-names = "fck", "brg_int", "scif_clk";
  621. dmas = <&dmac0 0x53>, <&dmac0 0x52>,
  622. <&dmac1 0x53>, <&dmac1 0x52>;
  623. dma-names = "tx", "rx", "tx", "rx";
  624. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  625. resets = <&cpg 703>;
  626. status = "disabled";
  627. };
  628. scif3: serial@e6c50000 {
  629. compatible = "renesas,scif-r8a779f0",
  630. "renesas,rcar-gen4-scif", "renesas,scif";
  631. reg = <0 0xe6c50000 0 64>;
  632. interrupts = <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>;
  633. clocks = <&cpg CPG_MOD 704>,
  634. <&cpg CPG_CORE R8A779F0_CLK_SASYNCPERD1>,
  635. <&scif_clk>;
  636. clock-names = "fck", "brg_int", "scif_clk";
  637. dmas = <&dmac0 0x57>, <&dmac0 0x56>,
  638. <&dmac1 0x57>, <&dmac1 0x56>;
  639. dma-names = "tx", "rx", "tx", "rx";
  640. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  641. resets = <&cpg 704>;
  642. status = "disabled";
  643. };
  644. scif4: serial@e6c40000 {
  645. compatible = "renesas,scif-r8a779f0",
  646. "renesas,rcar-gen4-scif", "renesas,scif";
  647. reg = <0 0xe6c40000 0 64>;
  648. interrupts = <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>;
  649. clocks = <&cpg CPG_MOD 705>,
  650. <&cpg CPG_CORE R8A779F0_CLK_SASYNCPERD1>,
  651. <&scif_clk>;
  652. clock-names = "fck", "brg_int", "scif_clk";
  653. dmas = <&dmac0 0x59>, <&dmac0 0x58>,
  654. <&dmac1 0x59>, <&dmac1 0x58>;
  655. dma-names = "tx", "rx", "tx", "rx";
  656. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  657. resets = <&cpg 705>;
  658. status = "disabled";
  659. };
  660. msiof0: spi@e6e90000 {
  661. compatible = "renesas,msiof-r8a779f0",
  662. "renesas,rcar-gen4-msiof";
  663. reg = <0 0xe6e90000 0 0x0064>;
  664. interrupts = <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>;
  665. clocks = <&cpg CPG_MOD 618>;
  666. dmas = <&dmac0 0x41>, <&dmac0 0x40>,
  667. <&dmac1 0x41>, <&dmac1 0x40>;
  668. dma-names = "tx", "rx", "tx", "rx";
  669. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  670. resets = <&cpg 618>;
  671. #address-cells = <1>;
  672. #size-cells = <0>;
  673. status = "disabled";
  674. };
  675. msiof1: spi@e6ea0000 {
  676. compatible = "renesas,msiof-r8a779f0",
  677. "renesas,rcar-gen4-msiof";
  678. reg = <0 0xe6ea0000 0 0x0064>;
  679. interrupts = <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
  680. clocks = <&cpg CPG_MOD 619>;
  681. dmas = <&dmac0 0x43>, <&dmac0 0x42>,
  682. <&dmac1 0x43>, <&dmac1 0x42>;
  683. dma-names = "tx", "rx", "tx", "rx";
  684. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  685. resets = <&cpg 619>;
  686. #address-cells = <1>;
  687. #size-cells = <0>;
  688. status = "disabled";
  689. };
  690. msiof2: spi@e6c00000 {
  691. compatible = "renesas,msiof-r8a779f0",
  692. "renesas,rcar-gen4-msiof";
  693. reg = <0 0xe6c00000 0 0x0064>;
  694. interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>;
  695. clocks = <&cpg CPG_MOD 620>;
  696. dmas = <&dmac0 0x45>, <&dmac0 0x44>,
  697. <&dmac1 0x45>, <&dmac1 0x44>;
  698. dma-names = "tx", "rx", "tx", "rx";
  699. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  700. resets = <&cpg 620>;
  701. #address-cells = <1>;
  702. #size-cells = <0>;
  703. status = "disabled";
  704. };
  705. msiof3: spi@e6c10000 {
  706. compatible = "renesas,msiof-r8a779f0",
  707. "renesas,rcar-gen4-msiof";
  708. reg = <0 0xe6c10000 0 0x0064>;
  709. interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>;
  710. clocks = <&cpg CPG_MOD 621>;
  711. dmas = <&dmac0 0x47>, <&dmac0 0x46>,
  712. <&dmac1 0x47>, <&dmac1 0x46>;
  713. dma-names = "tx", "rx", "tx", "rx";
  714. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  715. resets = <&cpg 621>;
  716. #address-cells = <1>;
  717. #size-cells = <0>;
  718. status = "disabled";
  719. };
  720. dmac0: dma-controller@e7350000 {
  721. compatible = "renesas,dmac-r8a779f0",
  722. "renesas,rcar-gen4-dmac";
  723. reg = <0 0xe7350000 0 0x1000>,
  724. <0 0xe7300000 0 0x10000>;
  725. interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
  726. <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
  727. <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
  728. <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
  729. <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
  730. <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
  731. <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
  732. <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
  733. <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
  734. <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
  735. <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
  736. <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
  737. <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
  738. <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
  739. <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
  740. <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
  741. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
  742. interrupt-names = "error",
  743. "ch0", "ch1", "ch2", "ch3", "ch4",
  744. "ch5", "ch6", "ch7", "ch8", "ch9",
  745. "ch10", "ch11", "ch12", "ch13",
  746. "ch14", "ch15";
  747. clocks = <&cpg CPG_MOD 709>;
  748. clock-names = "fck";
  749. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  750. resets = <&cpg 709>;
  751. #dma-cells = <1>;
  752. dma-channels = <16>;
  753. iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>,
  754. <&ipmmu_ds0 2>, <&ipmmu_ds0 3>,
  755. <&ipmmu_ds0 4>, <&ipmmu_ds0 5>,
  756. <&ipmmu_ds0 6>, <&ipmmu_ds0 7>,
  757. <&ipmmu_ds0 8>, <&ipmmu_ds0 9>,
  758. <&ipmmu_ds0 10>, <&ipmmu_ds0 11>,
  759. <&ipmmu_ds0 12>, <&ipmmu_ds0 13>,
  760. <&ipmmu_ds0 14>, <&ipmmu_ds0 15>;
  761. };
  762. dmac1: dma-controller@e7351000 {
  763. compatible = "renesas,dmac-r8a779f0",
  764. "renesas,rcar-gen4-dmac";
  765. reg = <0 0xe7351000 0 0x1000>,
  766. <0 0xe7310000 0 0x10000>;
  767. interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
  768. <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
  769. <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
  770. <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
  771. <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
  772. <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
  773. <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
  774. <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
  775. <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>,
  776. <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
  777. <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
  778. <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
  779. <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
  780. <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
  781. <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
  782. <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
  783. <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
  784. interrupt-names = "error",
  785. "ch0", "ch1", "ch2", "ch3", "ch4",
  786. "ch5", "ch6", "ch7", "ch8", "ch9",
  787. "ch10", "ch11", "ch12", "ch13",
  788. "ch14", "ch15";
  789. clocks = <&cpg CPG_MOD 710>;
  790. clock-names = "fck";
  791. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  792. resets = <&cpg 710>;
  793. #dma-cells = <1>;
  794. dma-channels = <16>;
  795. iommus = <&ipmmu_ds0 16>, <&ipmmu_ds0 17>,
  796. <&ipmmu_ds0 18>, <&ipmmu_ds0 19>,
  797. <&ipmmu_ds0 20>, <&ipmmu_ds0 21>,
  798. <&ipmmu_ds0 22>, <&ipmmu_ds0 23>,
  799. <&ipmmu_ds0 24>, <&ipmmu_ds0 25>,
  800. <&ipmmu_ds0 26>, <&ipmmu_ds0 27>,
  801. <&ipmmu_ds0 28>, <&ipmmu_ds0 29>,
  802. <&ipmmu_ds0 30>, <&ipmmu_ds0 31>;
  803. };
  804. mmc0: mmc@ee140000 {
  805. compatible = "renesas,sdhi-r8a779f0",
  806. "renesas,rcar-gen4-sdhi";
  807. reg = <0 0xee140000 0 0x2000>;
  808. interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>;
  809. clocks = <&cpg CPG_MOD 706>, <&cpg CPG_CORE R8A779F0_CLK_SD0H>;
  810. clock-names = "core", "clkh";
  811. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  812. resets = <&cpg 706>;
  813. max-frequency = <200000000>;
  814. status = "disabled";
  815. };
  816. ipmmu_rt0: iommu@ee480000 {
  817. compatible = "renesas,ipmmu-r8a779f0",
  818. "renesas,rcar-gen4-ipmmu-vmsa";
  819. reg = <0 0xee480000 0 0x20000>;
  820. renesas,ipmmu-main = <&ipmmu_mm 10>;
  821. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  822. #iommu-cells = <1>;
  823. };
  824. ipmmu_rt1: iommu@ee4c0000 {
  825. compatible = "renesas,ipmmu-r8a779f0",
  826. "renesas,rcar-gen4-ipmmu-vmsa";
  827. reg = <0 0xee4c0000 0 0x20000>;
  828. renesas,ipmmu-main = <&ipmmu_mm 19>;
  829. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  830. #iommu-cells = <1>;
  831. };
  832. ipmmu_ds0: iommu@eed00000 {
  833. compatible = "renesas,ipmmu-r8a779f0",
  834. "renesas,rcar-gen4-ipmmu-vmsa";
  835. reg = <0 0xeed00000 0 0x20000>;
  836. renesas,ipmmu-main = <&ipmmu_mm 0>;
  837. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  838. #iommu-cells = <1>;
  839. };
  840. ipmmu_hc: iommu@eed40000 {
  841. compatible = "renesas,ipmmu-r8a779f0",
  842. "renesas,rcar-gen4-ipmmu-vmsa";
  843. reg = <0 0xeed40000 0 0x20000>;
  844. renesas,ipmmu-main = <&ipmmu_mm 2>;
  845. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  846. #iommu-cells = <1>;
  847. };
  848. ipmmu_mm: iommu@eefc0000 {
  849. compatible = "renesas,ipmmu-r8a779f0",
  850. "renesas,rcar-gen4-ipmmu-vmsa";
  851. reg = <0 0xeefc0000 0 0x20000>;
  852. interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
  853. <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
  854. power-domains = <&sysc R8A779F0_PD_ALWAYS_ON>;
  855. #iommu-cells = <1>;
  856. };
  857. gic: interrupt-controller@f1000000 {
  858. compatible = "arm,gic-v3";
  859. #interrupt-cells = <3>;
  860. #address-cells = <0>;
  861. interrupt-controller;
  862. reg = <0x0 0xf1000000 0 0x20000>,
  863. <0x0 0xf1060000 0 0x110000>;
  864. interrupts = <GIC_PPI 9
  865. (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
  866. };
  867. prr: chipid@fff00044 {
  868. compatible = "renesas,prr";
  869. reg = <0 0xfff00044 0 4>;
  870. };
  871. };
  872. thermal-zones {
  873. sensor_thermal1: sensor1-thermal {
  874. polling-delay-passive = <250>;
  875. polling-delay = <1000>;
  876. thermal-sensors = <&tsc 0>;
  877. trips {
  878. sensor1_crit: sensor1-crit {
  879. temperature = <120000>;
  880. hysteresis = <1000>;
  881. type = "critical";
  882. };
  883. };
  884. };
  885. sensor_thermal2: sensor2-thermal {
  886. polling-delay-passive = <250>;
  887. polling-delay = <1000>;
  888. thermal-sensors = <&tsc 1>;
  889. trips {
  890. sensor2_crit: sensor2-crit {
  891. temperature = <120000>;
  892. hysteresis = <1000>;
  893. type = "critical";
  894. };
  895. };
  896. };
  897. sensor_thermal3: sensor3-thermal {
  898. polling-delay-passive = <250>;
  899. polling-delay = <1000>;
  900. thermal-sensors = <&tsc 2>;
  901. trips {
  902. sensor3_crit: sensor3-crit {
  903. temperature = <120000>;
  904. hysteresis = <1000>;
  905. type = "critical";
  906. };
  907. };
  908. };
  909. };
  910. timer {
  911. compatible = "arm,armv8-timer";
  912. interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  913. <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  914. <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  915. <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
  916. };
  917. ufs30_clk: ufs30-clk {
  918. compatible = "fixed-clock";
  919. #clock-cells = <0>;
  920. /* This value must be overridden by the board */
  921. clock-frequency = <0>;
  922. };
  923. };