r8a77951.dtsi 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Device Tree Source for the R-Car H3 (R8A77951) SoC
  4. *
  5. * Copyright (C) 2015 Renesas Electronics Corp.
  6. */
  7. #include <dt-bindings/clock/r8a7795-cpg-mssr.h>
  8. #include <dt-bindings/interrupt-controller/arm-gic.h>
  9. #include <dt-bindings/power/r8a7795-sysc.h>
  10. #define CPG_AUDIO_CLK_I R8A7795_CLK_S0D4
  11. #define SOC_HAS_HDMI1
  12. #define SOC_HAS_SATA
  13. #define SOC_HAS_USB2_CH2
  14. #define SOC_HAS_USB2_CH3
  15. / {
  16. compatible = "renesas,r8a7795";
  17. #address-cells = <2>;
  18. #size-cells = <2>;
  19. /*
  20. * The external audio clocks are configured as 0 Hz fixed frequency
  21. * clocks by default.
  22. * Boards that provide audio clocks should override them.
  23. */
  24. audio_clk_a: audio_clk_a {
  25. compatible = "fixed-clock";
  26. #clock-cells = <0>;
  27. clock-frequency = <0>;
  28. };
  29. audio_clk_b: audio_clk_b {
  30. compatible = "fixed-clock";
  31. #clock-cells = <0>;
  32. clock-frequency = <0>;
  33. };
  34. audio_clk_c: audio_clk_c {
  35. compatible = "fixed-clock";
  36. #clock-cells = <0>;
  37. clock-frequency = <0>;
  38. };
  39. /* External CAN clock - to be overridden by boards that provide it */
  40. can_clk: can {
  41. compatible = "fixed-clock";
  42. #clock-cells = <0>;
  43. clock-frequency = <0>;
  44. };
  45. cluster0_opp: opp-table-0 {
  46. compatible = "operating-points-v2";
  47. opp-shared;
  48. opp-500000000 {
  49. opp-hz = /bits/ 64 <500000000>;
  50. opp-microvolt = <830000>;
  51. clock-latency-ns = <300000>;
  52. };
  53. opp-1000000000 {
  54. opp-hz = /bits/ 64 <1000000000>;
  55. opp-microvolt = <830000>;
  56. clock-latency-ns = <300000>;
  57. };
  58. opp-1500000000 {
  59. opp-hz = /bits/ 64 <1500000000>;
  60. opp-microvolt = <830000>;
  61. clock-latency-ns = <300000>;
  62. opp-suspend;
  63. };
  64. opp-1600000000 {
  65. opp-hz = /bits/ 64 <1600000000>;
  66. opp-microvolt = <900000>;
  67. clock-latency-ns = <300000>;
  68. turbo-mode;
  69. };
  70. opp-1700000000 {
  71. opp-hz = /bits/ 64 <1700000000>;
  72. opp-microvolt = <960000>;
  73. clock-latency-ns = <300000>;
  74. turbo-mode;
  75. };
  76. };
  77. cluster1_opp: opp-table-1 {
  78. compatible = "operating-points-v2";
  79. opp-shared;
  80. opp-800000000 {
  81. opp-hz = /bits/ 64 <800000000>;
  82. opp-microvolt = <820000>;
  83. clock-latency-ns = <300000>;
  84. };
  85. opp-1000000000 {
  86. opp-hz = /bits/ 64 <1000000000>;
  87. opp-microvolt = <820000>;
  88. clock-latency-ns = <300000>;
  89. };
  90. opp-1200000000 {
  91. opp-hz = /bits/ 64 <1200000000>;
  92. opp-microvolt = <820000>;
  93. clock-latency-ns = <300000>;
  94. };
  95. };
  96. cpus {
  97. #address-cells = <1>;
  98. #size-cells = <0>;
  99. cpu-map {
  100. cluster0 {
  101. core0 {
  102. cpu = <&a57_0>;
  103. };
  104. core1 {
  105. cpu = <&a57_1>;
  106. };
  107. core2 {
  108. cpu = <&a57_2>;
  109. };
  110. core3 {
  111. cpu = <&a57_3>;
  112. };
  113. };
  114. cluster1 {
  115. core0 {
  116. cpu = <&a53_0>;
  117. };
  118. core1 {
  119. cpu = <&a53_1>;
  120. };
  121. core2 {
  122. cpu = <&a53_2>;
  123. };
  124. core3 {
  125. cpu = <&a53_3>;
  126. };
  127. };
  128. };
  129. a57_0: cpu@0 {
  130. compatible = "arm,cortex-a57";
  131. reg = <0x0>;
  132. device_type = "cpu";
  133. power-domains = <&sysc R8A7795_PD_CA57_CPU0>;
  134. next-level-cache = <&L2_CA57>;
  135. enable-method = "psci";
  136. cpu-idle-states = <&CPU_SLEEP_0>;
  137. dynamic-power-coefficient = <854>;
  138. clocks = <&cpg CPG_CORE R8A7795_CLK_Z>;
  139. operating-points-v2 = <&cluster0_opp>;
  140. capacity-dmips-mhz = <1024>;
  141. #cooling-cells = <2>;
  142. };
  143. a57_1: cpu@1 {
  144. compatible = "arm,cortex-a57";
  145. reg = <0x1>;
  146. device_type = "cpu";
  147. power-domains = <&sysc R8A7795_PD_CA57_CPU1>;
  148. next-level-cache = <&L2_CA57>;
  149. enable-method = "psci";
  150. cpu-idle-states = <&CPU_SLEEP_0>;
  151. clocks = <&cpg CPG_CORE R8A7795_CLK_Z>;
  152. operating-points-v2 = <&cluster0_opp>;
  153. capacity-dmips-mhz = <1024>;
  154. #cooling-cells = <2>;
  155. };
  156. a57_2: cpu@2 {
  157. compatible = "arm,cortex-a57";
  158. reg = <0x2>;
  159. device_type = "cpu";
  160. power-domains = <&sysc R8A7795_PD_CA57_CPU2>;
  161. next-level-cache = <&L2_CA57>;
  162. enable-method = "psci";
  163. cpu-idle-states = <&CPU_SLEEP_0>;
  164. clocks = <&cpg CPG_CORE R8A7795_CLK_Z>;
  165. operating-points-v2 = <&cluster0_opp>;
  166. capacity-dmips-mhz = <1024>;
  167. #cooling-cells = <2>;
  168. };
  169. a57_3: cpu@3 {
  170. compatible = "arm,cortex-a57";
  171. reg = <0x3>;
  172. device_type = "cpu";
  173. power-domains = <&sysc R8A7795_PD_CA57_CPU3>;
  174. next-level-cache = <&L2_CA57>;
  175. enable-method = "psci";
  176. cpu-idle-states = <&CPU_SLEEP_0>;
  177. clocks = <&cpg CPG_CORE R8A7795_CLK_Z>;
  178. operating-points-v2 = <&cluster0_opp>;
  179. capacity-dmips-mhz = <1024>;
  180. #cooling-cells = <2>;
  181. };
  182. a53_0: cpu@100 {
  183. compatible = "arm,cortex-a53";
  184. reg = <0x100>;
  185. device_type = "cpu";
  186. power-domains = <&sysc R8A7795_PD_CA53_CPU0>;
  187. next-level-cache = <&L2_CA53>;
  188. enable-method = "psci";
  189. cpu-idle-states = <&CPU_SLEEP_1>;
  190. #cooling-cells = <2>;
  191. dynamic-power-coefficient = <277>;
  192. clocks = <&cpg CPG_CORE R8A7795_CLK_Z2>;
  193. operating-points-v2 = <&cluster1_opp>;
  194. capacity-dmips-mhz = <535>;
  195. };
  196. a53_1: cpu@101 {
  197. compatible = "arm,cortex-a53";
  198. reg = <0x101>;
  199. device_type = "cpu";
  200. power-domains = <&sysc R8A7795_PD_CA53_CPU1>;
  201. next-level-cache = <&L2_CA53>;
  202. enable-method = "psci";
  203. cpu-idle-states = <&CPU_SLEEP_1>;
  204. clocks = <&cpg CPG_CORE R8A7795_CLK_Z2>;
  205. operating-points-v2 = <&cluster1_opp>;
  206. capacity-dmips-mhz = <535>;
  207. };
  208. a53_2: cpu@102 {
  209. compatible = "arm,cortex-a53";
  210. reg = <0x102>;
  211. device_type = "cpu";
  212. power-domains = <&sysc R8A7795_PD_CA53_CPU2>;
  213. next-level-cache = <&L2_CA53>;
  214. enable-method = "psci";
  215. cpu-idle-states = <&CPU_SLEEP_1>;
  216. clocks = <&cpg CPG_CORE R8A7795_CLK_Z2>;
  217. operating-points-v2 = <&cluster1_opp>;
  218. capacity-dmips-mhz = <535>;
  219. };
  220. a53_3: cpu@103 {
  221. compatible = "arm,cortex-a53";
  222. reg = <0x103>;
  223. device_type = "cpu";
  224. power-domains = <&sysc R8A7795_PD_CA53_CPU3>;
  225. next-level-cache = <&L2_CA53>;
  226. enable-method = "psci";
  227. cpu-idle-states = <&CPU_SLEEP_1>;
  228. clocks = <&cpg CPG_CORE R8A7795_CLK_Z2>;
  229. operating-points-v2 = <&cluster1_opp>;
  230. capacity-dmips-mhz = <535>;
  231. };
  232. L2_CA57: cache-controller-0 {
  233. compatible = "cache";
  234. power-domains = <&sysc R8A7795_PD_CA57_SCU>;
  235. cache-unified;
  236. cache-level = <2>;
  237. };
  238. L2_CA53: cache-controller-1 {
  239. compatible = "cache";
  240. power-domains = <&sysc R8A7795_PD_CA53_SCU>;
  241. cache-unified;
  242. cache-level = <2>;
  243. };
  244. idle-states {
  245. entry-method = "psci";
  246. CPU_SLEEP_0: cpu-sleep-0 {
  247. compatible = "arm,idle-state";
  248. arm,psci-suspend-param = <0x0010000>;
  249. local-timer-stop;
  250. entry-latency-us = <400>;
  251. exit-latency-us = <500>;
  252. min-residency-us = <4000>;
  253. };
  254. CPU_SLEEP_1: cpu-sleep-1 {
  255. compatible = "arm,idle-state";
  256. arm,psci-suspend-param = <0x0010000>;
  257. local-timer-stop;
  258. entry-latency-us = <700>;
  259. exit-latency-us = <700>;
  260. min-residency-us = <5000>;
  261. };
  262. };
  263. };
  264. extal_clk: extal {
  265. compatible = "fixed-clock";
  266. #clock-cells = <0>;
  267. /* This value must be overridden by the board */
  268. clock-frequency = <0>;
  269. };
  270. extalr_clk: extalr {
  271. compatible = "fixed-clock";
  272. #clock-cells = <0>;
  273. /* This value must be overridden by the board */
  274. clock-frequency = <0>;
  275. };
  276. /* External PCIe clock - can be overridden by the board */
  277. pcie_bus_clk: pcie_bus {
  278. compatible = "fixed-clock";
  279. #clock-cells = <0>;
  280. clock-frequency = <0>;
  281. };
  282. pmu_a53 {
  283. compatible = "arm,cortex-a53-pmu";
  284. interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
  285. <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
  286. <&gic GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
  287. <&gic GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
  288. interrupt-affinity = <&a53_0>,
  289. <&a53_1>,
  290. <&a53_2>,
  291. <&a53_3>;
  292. };
  293. pmu_a57 {
  294. compatible = "arm,cortex-a57-pmu";
  295. interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
  296. <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
  297. <&gic GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
  298. <&gic GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
  299. interrupt-affinity = <&a57_0>,
  300. <&a57_1>,
  301. <&a57_2>,
  302. <&a57_3>;
  303. };
  304. psci {
  305. compatible = "arm,psci-1.0", "arm,psci-0.2";
  306. method = "smc";
  307. };
  308. /* External SCIF clock - to be overridden by boards that provide it */
  309. scif_clk: scif {
  310. compatible = "fixed-clock";
  311. #clock-cells = <0>;
  312. clock-frequency = <0>;
  313. };
  314. soc: soc {
  315. compatible = "simple-bus";
  316. interrupt-parent = <&gic>;
  317. #address-cells = <2>;
  318. #size-cells = <2>;
  319. ranges;
  320. rwdt: watchdog@e6020000 {
  321. compatible = "renesas,r8a7795-wdt", "renesas,rcar-gen3-wdt";
  322. reg = <0 0xe6020000 0 0x0c>;
  323. interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
  324. clocks = <&cpg CPG_MOD 402>;
  325. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  326. resets = <&cpg 402>;
  327. status = "disabled";
  328. };
  329. gpio0: gpio@e6050000 {
  330. compatible = "renesas,gpio-r8a7795",
  331. "renesas,rcar-gen3-gpio";
  332. reg = <0 0xe6050000 0 0x50>;
  333. interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
  334. #gpio-cells = <2>;
  335. gpio-controller;
  336. gpio-ranges = <&pfc 0 0 16>;
  337. #interrupt-cells = <2>;
  338. interrupt-controller;
  339. clocks = <&cpg CPG_MOD 912>;
  340. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  341. resets = <&cpg 912>;
  342. };
  343. gpio1: gpio@e6051000 {
  344. compatible = "renesas,gpio-r8a7795",
  345. "renesas,rcar-gen3-gpio";
  346. reg = <0 0xe6051000 0 0x50>;
  347. interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
  348. #gpio-cells = <2>;
  349. gpio-controller;
  350. gpio-ranges = <&pfc 0 32 29>;
  351. #interrupt-cells = <2>;
  352. interrupt-controller;
  353. clocks = <&cpg CPG_MOD 911>;
  354. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  355. resets = <&cpg 911>;
  356. };
  357. gpio2: gpio@e6052000 {
  358. compatible = "renesas,gpio-r8a7795",
  359. "renesas,rcar-gen3-gpio";
  360. reg = <0 0xe6052000 0 0x50>;
  361. interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
  362. #gpio-cells = <2>;
  363. gpio-controller;
  364. gpio-ranges = <&pfc 0 64 15>;
  365. #interrupt-cells = <2>;
  366. interrupt-controller;
  367. clocks = <&cpg CPG_MOD 910>;
  368. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  369. resets = <&cpg 910>;
  370. };
  371. gpio3: gpio@e6053000 {
  372. compatible = "renesas,gpio-r8a7795",
  373. "renesas,rcar-gen3-gpio";
  374. reg = <0 0xe6053000 0 0x50>;
  375. interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
  376. #gpio-cells = <2>;
  377. gpio-controller;
  378. gpio-ranges = <&pfc 0 96 16>;
  379. #interrupt-cells = <2>;
  380. interrupt-controller;
  381. clocks = <&cpg CPG_MOD 909>;
  382. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  383. resets = <&cpg 909>;
  384. };
  385. gpio4: gpio@e6054000 {
  386. compatible = "renesas,gpio-r8a7795",
  387. "renesas,rcar-gen3-gpio";
  388. reg = <0 0xe6054000 0 0x50>;
  389. interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
  390. #gpio-cells = <2>;
  391. gpio-controller;
  392. gpio-ranges = <&pfc 0 128 18>;
  393. #interrupt-cells = <2>;
  394. interrupt-controller;
  395. clocks = <&cpg CPG_MOD 908>;
  396. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  397. resets = <&cpg 908>;
  398. };
  399. gpio5: gpio@e6055000 {
  400. compatible = "renesas,gpio-r8a7795",
  401. "renesas,rcar-gen3-gpio";
  402. reg = <0 0xe6055000 0 0x50>;
  403. interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
  404. #gpio-cells = <2>;
  405. gpio-controller;
  406. gpio-ranges = <&pfc 0 160 26>;
  407. #interrupt-cells = <2>;
  408. interrupt-controller;
  409. clocks = <&cpg CPG_MOD 907>;
  410. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  411. resets = <&cpg 907>;
  412. };
  413. gpio6: gpio@e6055400 {
  414. compatible = "renesas,gpio-r8a7795",
  415. "renesas,rcar-gen3-gpio";
  416. reg = <0 0xe6055400 0 0x50>;
  417. interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  418. #gpio-cells = <2>;
  419. gpio-controller;
  420. gpio-ranges = <&pfc 0 192 32>;
  421. #interrupt-cells = <2>;
  422. interrupt-controller;
  423. clocks = <&cpg CPG_MOD 906>;
  424. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  425. resets = <&cpg 906>;
  426. };
  427. gpio7: gpio@e6055800 {
  428. compatible = "renesas,gpio-r8a7795",
  429. "renesas,rcar-gen3-gpio";
  430. reg = <0 0xe6055800 0 0x50>;
  431. interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
  432. #gpio-cells = <2>;
  433. gpio-controller;
  434. gpio-ranges = <&pfc 0 224 4>;
  435. #interrupt-cells = <2>;
  436. interrupt-controller;
  437. clocks = <&cpg CPG_MOD 905>;
  438. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  439. resets = <&cpg 905>;
  440. };
  441. pfc: pinctrl@e6060000 {
  442. compatible = "renesas,pfc-r8a7795";
  443. reg = <0 0xe6060000 0 0x50c>;
  444. };
  445. cmt0: timer@e60f0000 {
  446. compatible = "renesas,r8a7795-cmt0",
  447. "renesas,rcar-gen3-cmt0";
  448. reg = <0 0xe60f0000 0 0x1004>;
  449. interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
  450. <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
  451. clocks = <&cpg CPG_MOD 303>;
  452. clock-names = "fck";
  453. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  454. resets = <&cpg 303>;
  455. status = "disabled";
  456. };
  457. cmt1: timer@e6130000 {
  458. compatible = "renesas,r8a7795-cmt1",
  459. "renesas,rcar-gen3-cmt1";
  460. reg = <0 0xe6130000 0 0x1004>;
  461. interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
  462. <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
  463. <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
  464. <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
  465. <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
  466. <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
  467. <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
  468. <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
  469. clocks = <&cpg CPG_MOD 302>;
  470. clock-names = "fck";
  471. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  472. resets = <&cpg 302>;
  473. status = "disabled";
  474. };
  475. cmt2: timer@e6140000 {
  476. compatible = "renesas,r8a7795-cmt1",
  477. "renesas,rcar-gen3-cmt1";
  478. reg = <0 0xe6140000 0 0x1004>;
  479. interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>,
  480. <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>,
  481. <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>,
  482. <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>,
  483. <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>,
  484. <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>,
  485. <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>,
  486. <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>;
  487. clocks = <&cpg CPG_MOD 301>;
  488. clock-names = "fck";
  489. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  490. resets = <&cpg 301>;
  491. status = "disabled";
  492. };
  493. cmt3: timer@e6148000 {
  494. compatible = "renesas,r8a7795-cmt1",
  495. "renesas,rcar-gen3-cmt1";
  496. reg = <0 0xe6148000 0 0x1004>;
  497. interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>,
  498. <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>,
  499. <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>,
  500. <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>,
  501. <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>,
  502. <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>,
  503. <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>,
  504. <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>;
  505. clocks = <&cpg CPG_MOD 300>;
  506. clock-names = "fck";
  507. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  508. resets = <&cpg 300>;
  509. status = "disabled";
  510. };
  511. cpg: clock-controller@e6150000 {
  512. compatible = "renesas,r8a7795-cpg-mssr";
  513. reg = <0 0xe6150000 0 0x1000>;
  514. clocks = <&extal_clk>, <&extalr_clk>;
  515. clock-names = "extal", "extalr";
  516. #clock-cells = <2>;
  517. #power-domain-cells = <0>;
  518. #reset-cells = <1>;
  519. };
  520. rst: reset-controller@e6160000 {
  521. compatible = "renesas,r8a7795-rst";
  522. reg = <0 0xe6160000 0 0x0200>;
  523. };
  524. sysc: system-controller@e6180000 {
  525. compatible = "renesas,r8a7795-sysc";
  526. reg = <0 0xe6180000 0 0x0400>;
  527. #power-domain-cells = <1>;
  528. };
  529. tsc: thermal@e6198000 {
  530. compatible = "renesas,r8a7795-thermal";
  531. reg = <0 0xe6198000 0 0x100>,
  532. <0 0xe61a0000 0 0x100>,
  533. <0 0xe61a8000 0 0x100>;
  534. interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
  535. <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
  536. <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
  537. clocks = <&cpg CPG_MOD 522>;
  538. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  539. resets = <&cpg 522>;
  540. #thermal-sensor-cells = <1>;
  541. };
  542. intc_ex: interrupt-controller@e61c0000 {
  543. compatible = "renesas,intc-ex-r8a7795", "renesas,irqc";
  544. #interrupt-cells = <2>;
  545. interrupt-controller;
  546. reg = <0 0xe61c0000 0 0x200>;
  547. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  548. <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  549. <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  550. <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  551. <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
  552. <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
  553. clocks = <&cpg CPG_MOD 407>;
  554. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  555. resets = <&cpg 407>;
  556. };
  557. tmu0: timer@e61e0000 {
  558. compatible = "renesas,tmu-r8a7795", "renesas,tmu";
  559. reg = <0 0xe61e0000 0 0x30>;
  560. interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
  561. <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
  562. <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
  563. clocks = <&cpg CPG_MOD 125>;
  564. clock-names = "fck";
  565. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  566. resets = <&cpg 125>;
  567. status = "disabled";
  568. };
  569. tmu1: timer@e6fc0000 {
  570. compatible = "renesas,tmu-r8a7795", "renesas,tmu";
  571. reg = <0 0xe6fc0000 0 0x30>;
  572. interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
  573. <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
  574. <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
  575. clocks = <&cpg CPG_MOD 124>;
  576. clock-names = "fck";
  577. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  578. resets = <&cpg 124>;
  579. status = "disabled";
  580. };
  581. tmu2: timer@e6fd0000 {
  582. compatible = "renesas,tmu-r8a7795", "renesas,tmu";
  583. reg = <0 0xe6fd0000 0 0x30>;
  584. interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>,
  585. <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
  586. <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>;
  587. clocks = <&cpg CPG_MOD 123>;
  588. clock-names = "fck";
  589. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  590. resets = <&cpg 123>;
  591. status = "disabled";
  592. };
  593. tmu3: timer@e6fe0000 {
  594. compatible = "renesas,tmu-r8a7795", "renesas,tmu";
  595. reg = <0 0xe6fe0000 0 0x30>;
  596. interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
  597. <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
  598. <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
  599. clocks = <&cpg CPG_MOD 122>;
  600. clock-names = "fck";
  601. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  602. resets = <&cpg 122>;
  603. status = "disabled";
  604. };
  605. tmu4: timer@ffc00000 {
  606. compatible = "renesas,tmu-r8a7795", "renesas,tmu";
  607. reg = <0 0xffc00000 0 0x30>;
  608. interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>,
  609. <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>,
  610. <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>;
  611. clocks = <&cpg CPG_MOD 121>;
  612. clock-names = "fck";
  613. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  614. resets = <&cpg 121>;
  615. status = "disabled";
  616. };
  617. i2c0: i2c@e6500000 {
  618. #address-cells = <1>;
  619. #size-cells = <0>;
  620. compatible = "renesas,i2c-r8a7795",
  621. "renesas,rcar-gen3-i2c";
  622. reg = <0 0xe6500000 0 0x40>;
  623. interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
  624. clocks = <&cpg CPG_MOD 931>;
  625. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  626. resets = <&cpg 931>;
  627. dmas = <&dmac1 0x91>, <&dmac1 0x90>,
  628. <&dmac2 0x91>, <&dmac2 0x90>;
  629. dma-names = "tx", "rx", "tx", "rx";
  630. i2c-scl-internal-delay-ns = <110>;
  631. status = "disabled";
  632. };
  633. i2c1: i2c@e6508000 {
  634. #address-cells = <1>;
  635. #size-cells = <0>;
  636. compatible = "renesas,i2c-r8a7795",
  637. "renesas,rcar-gen3-i2c";
  638. reg = <0 0xe6508000 0 0x40>;
  639. interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
  640. clocks = <&cpg CPG_MOD 930>;
  641. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  642. resets = <&cpg 930>;
  643. dmas = <&dmac1 0x93>, <&dmac1 0x92>,
  644. <&dmac2 0x93>, <&dmac2 0x92>;
  645. dma-names = "tx", "rx", "tx", "rx";
  646. i2c-scl-internal-delay-ns = <6>;
  647. status = "disabled";
  648. };
  649. i2c2: i2c@e6510000 {
  650. #address-cells = <1>;
  651. #size-cells = <0>;
  652. compatible = "renesas,i2c-r8a7795",
  653. "renesas,rcar-gen3-i2c";
  654. reg = <0 0xe6510000 0 0x40>;
  655. interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
  656. clocks = <&cpg CPG_MOD 929>;
  657. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  658. resets = <&cpg 929>;
  659. dmas = <&dmac1 0x95>, <&dmac1 0x94>,
  660. <&dmac2 0x95>, <&dmac2 0x94>;
  661. dma-names = "tx", "rx", "tx", "rx";
  662. i2c-scl-internal-delay-ns = <6>;
  663. status = "disabled";
  664. };
  665. i2c3: i2c@e66d0000 {
  666. #address-cells = <1>;
  667. #size-cells = <0>;
  668. compatible = "renesas,i2c-r8a7795",
  669. "renesas,rcar-gen3-i2c";
  670. reg = <0 0xe66d0000 0 0x40>;
  671. interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
  672. clocks = <&cpg CPG_MOD 928>;
  673. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  674. resets = <&cpg 928>;
  675. dmas = <&dmac0 0x97>, <&dmac0 0x96>;
  676. dma-names = "tx", "rx";
  677. i2c-scl-internal-delay-ns = <110>;
  678. status = "disabled";
  679. };
  680. i2c4: i2c@e66d8000 {
  681. #address-cells = <1>;
  682. #size-cells = <0>;
  683. compatible = "renesas,i2c-r8a7795",
  684. "renesas,rcar-gen3-i2c";
  685. reg = <0 0xe66d8000 0 0x40>;
  686. interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
  687. clocks = <&cpg CPG_MOD 927>;
  688. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  689. resets = <&cpg 927>;
  690. dmas = <&dmac0 0x99>, <&dmac0 0x98>;
  691. dma-names = "tx", "rx";
  692. i2c-scl-internal-delay-ns = <110>;
  693. status = "disabled";
  694. };
  695. i2c5: i2c@e66e0000 {
  696. #address-cells = <1>;
  697. #size-cells = <0>;
  698. compatible = "renesas,i2c-r8a7795",
  699. "renesas,rcar-gen3-i2c";
  700. reg = <0 0xe66e0000 0 0x40>;
  701. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  702. clocks = <&cpg CPG_MOD 919>;
  703. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  704. resets = <&cpg 919>;
  705. dmas = <&dmac0 0x9b>, <&dmac0 0x9a>;
  706. dma-names = "tx", "rx";
  707. i2c-scl-internal-delay-ns = <110>;
  708. status = "disabled";
  709. };
  710. i2c6: i2c@e66e8000 {
  711. #address-cells = <1>;
  712. #size-cells = <0>;
  713. compatible = "renesas,i2c-r8a7795",
  714. "renesas,rcar-gen3-i2c";
  715. reg = <0 0xe66e8000 0 0x40>;
  716. interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
  717. clocks = <&cpg CPG_MOD 918>;
  718. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  719. resets = <&cpg 918>;
  720. dmas = <&dmac0 0x9d>, <&dmac0 0x9c>;
  721. dma-names = "tx", "rx";
  722. i2c-scl-internal-delay-ns = <6>;
  723. status = "disabled";
  724. };
  725. i2c_dvfs: i2c@e60b0000 {
  726. #address-cells = <1>;
  727. #size-cells = <0>;
  728. compatible = "renesas,iic-r8a7795",
  729. "renesas,rcar-gen3-iic",
  730. "renesas,rmobile-iic";
  731. reg = <0 0xe60b0000 0 0x425>;
  732. interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
  733. clocks = <&cpg CPG_MOD 926>;
  734. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  735. resets = <&cpg 926>;
  736. dmas = <&dmac0 0x11>, <&dmac0 0x10>;
  737. dma-names = "tx", "rx";
  738. status = "disabled";
  739. };
  740. hscif0: serial@e6540000 {
  741. compatible = "renesas,hscif-r8a7795",
  742. "renesas,rcar-gen3-hscif",
  743. "renesas,hscif";
  744. reg = <0 0xe6540000 0 96>;
  745. interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
  746. clocks = <&cpg CPG_MOD 520>,
  747. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  748. <&scif_clk>;
  749. clock-names = "fck", "brg_int", "scif_clk";
  750. dmas = <&dmac1 0x31>, <&dmac1 0x30>,
  751. <&dmac2 0x31>, <&dmac2 0x30>;
  752. dma-names = "tx", "rx", "tx", "rx";
  753. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  754. resets = <&cpg 520>;
  755. status = "disabled";
  756. };
  757. hscif1: serial@e6550000 {
  758. compatible = "renesas,hscif-r8a7795",
  759. "renesas,rcar-gen3-hscif",
  760. "renesas,hscif";
  761. reg = <0 0xe6550000 0 96>;
  762. interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
  763. clocks = <&cpg CPG_MOD 519>,
  764. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  765. <&scif_clk>;
  766. clock-names = "fck", "brg_int", "scif_clk";
  767. dmas = <&dmac1 0x33>, <&dmac1 0x32>,
  768. <&dmac2 0x33>, <&dmac2 0x32>;
  769. dma-names = "tx", "rx", "tx", "rx";
  770. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  771. resets = <&cpg 519>;
  772. status = "disabled";
  773. };
  774. hscif2: serial@e6560000 {
  775. compatible = "renesas,hscif-r8a7795",
  776. "renesas,rcar-gen3-hscif",
  777. "renesas,hscif";
  778. reg = <0 0xe6560000 0 96>;
  779. interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
  780. clocks = <&cpg CPG_MOD 518>,
  781. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  782. <&scif_clk>;
  783. clock-names = "fck", "brg_int", "scif_clk";
  784. dmas = <&dmac1 0x35>, <&dmac1 0x34>,
  785. <&dmac2 0x35>, <&dmac2 0x34>;
  786. dma-names = "tx", "rx", "tx", "rx";
  787. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  788. resets = <&cpg 518>;
  789. status = "disabled";
  790. };
  791. hscif3: serial@e66a0000 {
  792. compatible = "renesas,hscif-r8a7795",
  793. "renesas,rcar-gen3-hscif",
  794. "renesas,hscif";
  795. reg = <0 0xe66a0000 0 96>;
  796. interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
  797. clocks = <&cpg CPG_MOD 517>,
  798. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  799. <&scif_clk>;
  800. clock-names = "fck", "brg_int", "scif_clk";
  801. dmas = <&dmac0 0x37>, <&dmac0 0x36>;
  802. dma-names = "tx", "rx";
  803. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  804. resets = <&cpg 517>;
  805. status = "disabled";
  806. };
  807. hscif4: serial@e66b0000 {
  808. compatible = "renesas,hscif-r8a7795",
  809. "renesas,rcar-gen3-hscif",
  810. "renesas,hscif";
  811. reg = <0 0xe66b0000 0 96>;
  812. interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
  813. clocks = <&cpg CPG_MOD 516>,
  814. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  815. <&scif_clk>;
  816. clock-names = "fck", "brg_int", "scif_clk";
  817. dmas = <&dmac0 0x39>, <&dmac0 0x38>;
  818. dma-names = "tx", "rx";
  819. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  820. resets = <&cpg 516>;
  821. status = "disabled";
  822. };
  823. hsusb: usb@e6590000 {
  824. compatible = "renesas,usbhs-r8a7795",
  825. "renesas,rcar-gen3-usbhs";
  826. reg = <0 0xe6590000 0 0x200>;
  827. interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
  828. clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>;
  829. dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
  830. <&usb_dmac1 0>, <&usb_dmac1 1>;
  831. dma-names = "ch0", "ch1", "ch2", "ch3";
  832. renesas,buswait = <11>;
  833. phys = <&usb2_phy0 3>;
  834. phy-names = "usb";
  835. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  836. resets = <&cpg 704>, <&cpg 703>;
  837. status = "disabled";
  838. };
  839. hsusb3: usb@e659c000 {
  840. compatible = "renesas,usbhs-r8a7795",
  841. "renesas,rcar-gen3-usbhs";
  842. reg = <0 0xe659c000 0 0x200>;
  843. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  844. clocks = <&cpg CPG_MOD 705>, <&cpg CPG_MOD 700>;
  845. dmas = <&usb_dmac2 0>, <&usb_dmac2 1>,
  846. <&usb_dmac3 0>, <&usb_dmac3 1>;
  847. dma-names = "ch0", "ch1", "ch2", "ch3";
  848. renesas,buswait = <11>;
  849. phys = <&usb2_phy3 3>;
  850. phy-names = "usb";
  851. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  852. resets = <&cpg 705>, <&cpg 700>;
  853. status = "disabled";
  854. };
  855. usb_dmac0: dma-controller@e65a0000 {
  856. compatible = "renesas,r8a7795-usb-dmac",
  857. "renesas,usb-dmac";
  858. reg = <0 0xe65a0000 0 0x100>;
  859. interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
  860. <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
  861. interrupt-names = "ch0", "ch1";
  862. clocks = <&cpg CPG_MOD 330>;
  863. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  864. resets = <&cpg 330>;
  865. #dma-cells = <1>;
  866. dma-channels = <2>;
  867. };
  868. usb_dmac1: dma-controller@e65b0000 {
  869. compatible = "renesas,r8a7795-usb-dmac",
  870. "renesas,usb-dmac";
  871. reg = <0 0xe65b0000 0 0x100>;
  872. interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
  873. <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
  874. interrupt-names = "ch0", "ch1";
  875. clocks = <&cpg CPG_MOD 331>;
  876. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  877. resets = <&cpg 331>;
  878. #dma-cells = <1>;
  879. dma-channels = <2>;
  880. };
  881. usb_dmac2: dma-controller@e6460000 {
  882. compatible = "renesas,r8a7795-usb-dmac",
  883. "renesas,usb-dmac";
  884. reg = <0 0xe6460000 0 0x100>;
  885. interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
  886. <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
  887. interrupt-names = "ch0", "ch1";
  888. clocks = <&cpg CPG_MOD 326>;
  889. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  890. resets = <&cpg 326>;
  891. #dma-cells = <1>;
  892. dma-channels = <2>;
  893. };
  894. usb_dmac3: dma-controller@e6470000 {
  895. compatible = "renesas,r8a7795-usb-dmac",
  896. "renesas,usb-dmac";
  897. reg = <0 0xe6470000 0 0x100>;
  898. interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
  899. <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
  900. interrupt-names = "ch0", "ch1";
  901. clocks = <&cpg CPG_MOD 329>;
  902. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  903. resets = <&cpg 329>;
  904. #dma-cells = <1>;
  905. dma-channels = <2>;
  906. };
  907. usb3_phy0: usb-phy@e65ee000 {
  908. compatible = "renesas,r8a7795-usb3-phy",
  909. "renesas,rcar-gen3-usb3-phy";
  910. reg = <0 0xe65ee000 0 0x90>;
  911. clocks = <&cpg CPG_MOD 328>, <&usb3s0_clk>,
  912. <&usb_extal_clk>;
  913. clock-names = "usb3-if", "usb3s_clk", "usb_extal";
  914. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  915. resets = <&cpg 328>;
  916. #phy-cells = <0>;
  917. status = "disabled";
  918. };
  919. arm_cc630p: crypto@e6601000 {
  920. compatible = "arm,cryptocell-630p-ree";
  921. interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
  922. reg = <0x0 0xe6601000 0 0x1000>;
  923. clocks = <&cpg CPG_MOD 229>;
  924. resets = <&cpg 229>;
  925. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  926. };
  927. dmac0: dma-controller@e6700000 {
  928. compatible = "renesas,dmac-r8a7795",
  929. "renesas,rcar-dmac";
  930. reg = <0 0xe6700000 0 0x10000>;
  931. interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
  932. <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
  933. <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
  934. <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
  935. <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
  936. <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
  937. <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
  938. <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
  939. <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
  940. <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
  941. <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
  942. <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
  943. <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
  944. <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
  945. <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
  946. <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
  947. <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
  948. interrupt-names = "error",
  949. "ch0", "ch1", "ch2", "ch3",
  950. "ch4", "ch5", "ch6", "ch7",
  951. "ch8", "ch9", "ch10", "ch11",
  952. "ch12", "ch13", "ch14", "ch15";
  953. clocks = <&cpg CPG_MOD 219>;
  954. clock-names = "fck";
  955. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  956. resets = <&cpg 219>;
  957. #dma-cells = <1>;
  958. dma-channels = <16>;
  959. iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>,
  960. <&ipmmu_ds0 2>, <&ipmmu_ds0 3>,
  961. <&ipmmu_ds0 4>, <&ipmmu_ds0 5>,
  962. <&ipmmu_ds0 6>, <&ipmmu_ds0 7>,
  963. <&ipmmu_ds0 8>, <&ipmmu_ds0 9>,
  964. <&ipmmu_ds0 10>, <&ipmmu_ds0 11>,
  965. <&ipmmu_ds0 12>, <&ipmmu_ds0 13>,
  966. <&ipmmu_ds0 14>, <&ipmmu_ds0 15>;
  967. };
  968. dmac1: dma-controller@e7300000 {
  969. compatible = "renesas,dmac-r8a7795",
  970. "renesas,rcar-dmac";
  971. reg = <0 0xe7300000 0 0x10000>;
  972. interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
  973. <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
  974. <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
  975. <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
  976. <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
  977. <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
  978. <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
  979. <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
  980. <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
  981. <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
  982. <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
  983. <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
  984. <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
  985. <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
  986. <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
  987. <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
  988. <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
  989. interrupt-names = "error",
  990. "ch0", "ch1", "ch2", "ch3",
  991. "ch4", "ch5", "ch6", "ch7",
  992. "ch8", "ch9", "ch10", "ch11",
  993. "ch12", "ch13", "ch14", "ch15";
  994. clocks = <&cpg CPG_MOD 218>;
  995. clock-names = "fck";
  996. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  997. resets = <&cpg 218>;
  998. #dma-cells = <1>;
  999. dma-channels = <16>;
  1000. iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>,
  1001. <&ipmmu_ds1 2>, <&ipmmu_ds1 3>,
  1002. <&ipmmu_ds1 4>, <&ipmmu_ds1 5>,
  1003. <&ipmmu_ds1 6>, <&ipmmu_ds1 7>,
  1004. <&ipmmu_ds1 8>, <&ipmmu_ds1 9>,
  1005. <&ipmmu_ds1 10>, <&ipmmu_ds1 11>,
  1006. <&ipmmu_ds1 12>, <&ipmmu_ds1 13>,
  1007. <&ipmmu_ds1 14>, <&ipmmu_ds1 15>;
  1008. };
  1009. dmac2: dma-controller@e7310000 {
  1010. compatible = "renesas,dmac-r8a7795",
  1011. "renesas,rcar-dmac";
  1012. reg = <0 0xe7310000 0 0x10000>;
  1013. interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
  1014. <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>,
  1015. <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>,
  1016. <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>,
  1017. <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>,
  1018. <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>,
  1019. <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>,
  1020. <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
  1021. <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>,
  1022. <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>,
  1023. <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>,
  1024. <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>,
  1025. <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>,
  1026. <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>,
  1027. <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>,
  1028. <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>,
  1029. <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
  1030. interrupt-names = "error",
  1031. "ch0", "ch1", "ch2", "ch3",
  1032. "ch4", "ch5", "ch6", "ch7",
  1033. "ch8", "ch9", "ch10", "ch11",
  1034. "ch12", "ch13", "ch14", "ch15";
  1035. clocks = <&cpg CPG_MOD 217>;
  1036. clock-names = "fck";
  1037. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1038. resets = <&cpg 217>;
  1039. #dma-cells = <1>;
  1040. dma-channels = <16>;
  1041. iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>,
  1042. <&ipmmu_ds1 18>, <&ipmmu_ds1 19>,
  1043. <&ipmmu_ds1 20>, <&ipmmu_ds1 21>,
  1044. <&ipmmu_ds1 22>, <&ipmmu_ds1 23>,
  1045. <&ipmmu_ds1 24>, <&ipmmu_ds1 25>,
  1046. <&ipmmu_ds1 26>, <&ipmmu_ds1 27>,
  1047. <&ipmmu_ds1 28>, <&ipmmu_ds1 29>,
  1048. <&ipmmu_ds1 30>, <&ipmmu_ds1 31>;
  1049. };
  1050. ipmmu_ds0: iommu@e6740000 {
  1051. compatible = "renesas,ipmmu-r8a7795";
  1052. reg = <0 0xe6740000 0 0x1000>;
  1053. renesas,ipmmu-main = <&ipmmu_mm 0>;
  1054. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1055. #iommu-cells = <1>;
  1056. };
  1057. ipmmu_ds1: iommu@e7740000 {
  1058. compatible = "renesas,ipmmu-r8a7795";
  1059. reg = <0 0xe7740000 0 0x1000>;
  1060. renesas,ipmmu-main = <&ipmmu_mm 1>;
  1061. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1062. #iommu-cells = <1>;
  1063. };
  1064. ipmmu_hc: iommu@e6570000 {
  1065. compatible = "renesas,ipmmu-r8a7795";
  1066. reg = <0 0xe6570000 0 0x1000>;
  1067. renesas,ipmmu-main = <&ipmmu_mm 2>;
  1068. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1069. #iommu-cells = <1>;
  1070. };
  1071. ipmmu_ir: iommu@ff8b0000 {
  1072. compatible = "renesas,ipmmu-r8a7795";
  1073. reg = <0 0xff8b0000 0 0x1000>;
  1074. renesas,ipmmu-main = <&ipmmu_mm 3>;
  1075. power-domains = <&sysc R8A7795_PD_A3IR>;
  1076. #iommu-cells = <1>;
  1077. };
  1078. ipmmu_mm: iommu@e67b0000 {
  1079. compatible = "renesas,ipmmu-r8a7795";
  1080. reg = <0 0xe67b0000 0 0x1000>;
  1081. interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
  1082. <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
  1083. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1084. #iommu-cells = <1>;
  1085. };
  1086. ipmmu_mp0: iommu@ec670000 {
  1087. compatible = "renesas,ipmmu-r8a7795";
  1088. reg = <0 0xec670000 0 0x1000>;
  1089. renesas,ipmmu-main = <&ipmmu_mm 4>;
  1090. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1091. #iommu-cells = <1>;
  1092. };
  1093. ipmmu_pv0: iommu@fd800000 {
  1094. compatible = "renesas,ipmmu-r8a7795";
  1095. reg = <0 0xfd800000 0 0x1000>;
  1096. renesas,ipmmu-main = <&ipmmu_mm 6>;
  1097. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1098. #iommu-cells = <1>;
  1099. };
  1100. ipmmu_pv1: iommu@fd950000 {
  1101. compatible = "renesas,ipmmu-r8a7795";
  1102. reg = <0 0xfd950000 0 0x1000>;
  1103. renesas,ipmmu-main = <&ipmmu_mm 7>;
  1104. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1105. #iommu-cells = <1>;
  1106. };
  1107. ipmmu_pv2: iommu@fd960000 {
  1108. compatible = "renesas,ipmmu-r8a7795";
  1109. reg = <0 0xfd960000 0 0x1000>;
  1110. renesas,ipmmu-main = <&ipmmu_mm 8>;
  1111. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1112. #iommu-cells = <1>;
  1113. };
  1114. ipmmu_pv3: iommu@fd970000 {
  1115. compatible = "renesas,ipmmu-r8a7795";
  1116. reg = <0 0xfd970000 0 0x1000>;
  1117. renesas,ipmmu-main = <&ipmmu_mm 9>;
  1118. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1119. #iommu-cells = <1>;
  1120. };
  1121. ipmmu_rt: iommu@ffc80000 {
  1122. compatible = "renesas,ipmmu-r8a7795";
  1123. reg = <0 0xffc80000 0 0x1000>;
  1124. renesas,ipmmu-main = <&ipmmu_mm 10>;
  1125. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1126. #iommu-cells = <1>;
  1127. };
  1128. ipmmu_vc0: iommu@fe6b0000 {
  1129. compatible = "renesas,ipmmu-r8a7795";
  1130. reg = <0 0xfe6b0000 0 0x1000>;
  1131. renesas,ipmmu-main = <&ipmmu_mm 12>;
  1132. power-domains = <&sysc R8A7795_PD_A3VC>;
  1133. #iommu-cells = <1>;
  1134. };
  1135. ipmmu_vc1: iommu@fe6f0000 {
  1136. compatible = "renesas,ipmmu-r8a7795";
  1137. reg = <0 0xfe6f0000 0 0x1000>;
  1138. renesas,ipmmu-main = <&ipmmu_mm 13>;
  1139. power-domains = <&sysc R8A7795_PD_A3VC>;
  1140. #iommu-cells = <1>;
  1141. };
  1142. ipmmu_vi0: iommu@febd0000 {
  1143. compatible = "renesas,ipmmu-r8a7795";
  1144. reg = <0 0xfebd0000 0 0x1000>;
  1145. renesas,ipmmu-main = <&ipmmu_mm 14>;
  1146. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1147. #iommu-cells = <1>;
  1148. };
  1149. ipmmu_vi1: iommu@febe0000 {
  1150. compatible = "renesas,ipmmu-r8a7795";
  1151. reg = <0 0xfebe0000 0 0x1000>;
  1152. renesas,ipmmu-main = <&ipmmu_mm 15>;
  1153. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1154. #iommu-cells = <1>;
  1155. };
  1156. ipmmu_vp0: iommu@fe990000 {
  1157. compatible = "renesas,ipmmu-r8a7795";
  1158. reg = <0 0xfe990000 0 0x1000>;
  1159. renesas,ipmmu-main = <&ipmmu_mm 16>;
  1160. power-domains = <&sysc R8A7795_PD_A3VP>;
  1161. #iommu-cells = <1>;
  1162. };
  1163. ipmmu_vp1: iommu@fe980000 {
  1164. compatible = "renesas,ipmmu-r8a7795";
  1165. reg = <0 0xfe980000 0 0x1000>;
  1166. renesas,ipmmu-main = <&ipmmu_mm 17>;
  1167. power-domains = <&sysc R8A7795_PD_A3VP>;
  1168. #iommu-cells = <1>;
  1169. };
  1170. avb: ethernet@e6800000 {
  1171. compatible = "renesas,etheravb-r8a7795",
  1172. "renesas,etheravb-rcar-gen3";
  1173. reg = <0 0xe6800000 0 0x800>, <0 0xe6a00000 0 0x10000>;
  1174. interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
  1175. <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
  1176. <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
  1177. <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
  1178. <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
  1179. <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
  1180. <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
  1181. <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
  1182. <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
  1183. <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
  1184. <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
  1185. <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
  1186. <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
  1187. <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
  1188. <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
  1189. <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
  1190. <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
  1191. <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
  1192. <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
  1193. <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
  1194. <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
  1195. <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
  1196. <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
  1197. <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
  1198. <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
  1199. interrupt-names = "ch0", "ch1", "ch2", "ch3",
  1200. "ch4", "ch5", "ch6", "ch7",
  1201. "ch8", "ch9", "ch10", "ch11",
  1202. "ch12", "ch13", "ch14", "ch15",
  1203. "ch16", "ch17", "ch18", "ch19",
  1204. "ch20", "ch21", "ch22", "ch23",
  1205. "ch24";
  1206. clocks = <&cpg CPG_MOD 812>;
  1207. clock-names = "fck";
  1208. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1209. resets = <&cpg 812>;
  1210. phy-mode = "rgmii";
  1211. rx-internal-delay-ps = <0>;
  1212. tx-internal-delay-ps = <0>;
  1213. iommus = <&ipmmu_ds0 16>;
  1214. #address-cells = <1>;
  1215. #size-cells = <0>;
  1216. status = "disabled";
  1217. };
  1218. can0: can@e6c30000 {
  1219. compatible = "renesas,can-r8a7795",
  1220. "renesas,rcar-gen3-can";
  1221. reg = <0 0xe6c30000 0 0x1000>;
  1222. interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
  1223. clocks = <&cpg CPG_MOD 916>,
  1224. <&cpg CPG_CORE R8A7795_CLK_CANFD>,
  1225. <&can_clk>;
  1226. clock-names = "clkp1", "clkp2", "can_clk";
  1227. assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
  1228. assigned-clock-rates = <40000000>;
  1229. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1230. resets = <&cpg 916>;
  1231. status = "disabled";
  1232. };
  1233. can1: can@e6c38000 {
  1234. compatible = "renesas,can-r8a7795",
  1235. "renesas,rcar-gen3-can";
  1236. reg = <0 0xe6c38000 0 0x1000>;
  1237. interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
  1238. clocks = <&cpg CPG_MOD 915>,
  1239. <&cpg CPG_CORE R8A7795_CLK_CANFD>,
  1240. <&can_clk>;
  1241. clock-names = "clkp1", "clkp2", "can_clk";
  1242. assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
  1243. assigned-clock-rates = <40000000>;
  1244. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1245. resets = <&cpg 915>;
  1246. status = "disabled";
  1247. };
  1248. canfd: can@e66c0000 {
  1249. compatible = "renesas,r8a7795-canfd",
  1250. "renesas,rcar-gen3-canfd";
  1251. reg = <0 0xe66c0000 0 0x8000>;
  1252. interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
  1253. <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  1254. interrupt-names = "ch_int", "g_int";
  1255. clocks = <&cpg CPG_MOD 914>,
  1256. <&cpg CPG_CORE R8A7795_CLK_CANFD>,
  1257. <&can_clk>;
  1258. clock-names = "fck", "canfd", "can_clk";
  1259. assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
  1260. assigned-clock-rates = <40000000>;
  1261. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1262. resets = <&cpg 914>;
  1263. status = "disabled";
  1264. channel0 {
  1265. status = "disabled";
  1266. };
  1267. channel1 {
  1268. status = "disabled";
  1269. };
  1270. };
  1271. pwm0: pwm@e6e30000 {
  1272. compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
  1273. reg = <0 0xe6e30000 0 0x8>;
  1274. clocks = <&cpg CPG_MOD 523>;
  1275. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1276. resets = <&cpg 523>;
  1277. #pwm-cells = <2>;
  1278. status = "disabled";
  1279. };
  1280. pwm1: pwm@e6e31000 {
  1281. compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
  1282. reg = <0 0xe6e31000 0 0x8>;
  1283. clocks = <&cpg CPG_MOD 523>;
  1284. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1285. resets = <&cpg 523>;
  1286. #pwm-cells = <2>;
  1287. status = "disabled";
  1288. };
  1289. pwm2: pwm@e6e32000 {
  1290. compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
  1291. reg = <0 0xe6e32000 0 0x8>;
  1292. clocks = <&cpg CPG_MOD 523>;
  1293. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1294. resets = <&cpg 523>;
  1295. #pwm-cells = <2>;
  1296. status = "disabled";
  1297. };
  1298. pwm3: pwm@e6e33000 {
  1299. compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
  1300. reg = <0 0xe6e33000 0 0x8>;
  1301. clocks = <&cpg CPG_MOD 523>;
  1302. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1303. resets = <&cpg 523>;
  1304. #pwm-cells = <2>;
  1305. status = "disabled";
  1306. };
  1307. pwm4: pwm@e6e34000 {
  1308. compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
  1309. reg = <0 0xe6e34000 0 0x8>;
  1310. clocks = <&cpg CPG_MOD 523>;
  1311. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1312. resets = <&cpg 523>;
  1313. #pwm-cells = <2>;
  1314. status = "disabled";
  1315. };
  1316. pwm5: pwm@e6e35000 {
  1317. compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
  1318. reg = <0 0xe6e35000 0 0x8>;
  1319. clocks = <&cpg CPG_MOD 523>;
  1320. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1321. resets = <&cpg 523>;
  1322. #pwm-cells = <2>;
  1323. status = "disabled";
  1324. };
  1325. pwm6: pwm@e6e36000 {
  1326. compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
  1327. reg = <0 0xe6e36000 0 0x8>;
  1328. clocks = <&cpg CPG_MOD 523>;
  1329. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1330. resets = <&cpg 523>;
  1331. #pwm-cells = <2>;
  1332. status = "disabled";
  1333. };
  1334. scif0: serial@e6e60000 {
  1335. compatible = "renesas,scif-r8a7795",
  1336. "renesas,rcar-gen3-scif", "renesas,scif";
  1337. reg = <0 0xe6e60000 0 64>;
  1338. interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
  1339. clocks = <&cpg CPG_MOD 207>,
  1340. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  1341. <&scif_clk>;
  1342. clock-names = "fck", "brg_int", "scif_clk";
  1343. dmas = <&dmac1 0x51>, <&dmac1 0x50>,
  1344. <&dmac2 0x51>, <&dmac2 0x50>;
  1345. dma-names = "tx", "rx", "tx", "rx";
  1346. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1347. resets = <&cpg 207>;
  1348. status = "disabled";
  1349. };
  1350. scif1: serial@e6e68000 {
  1351. compatible = "renesas,scif-r8a7795",
  1352. "renesas,rcar-gen3-scif", "renesas,scif";
  1353. reg = <0 0xe6e68000 0 64>;
  1354. interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
  1355. clocks = <&cpg CPG_MOD 206>,
  1356. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  1357. <&scif_clk>;
  1358. clock-names = "fck", "brg_int", "scif_clk";
  1359. dmas = <&dmac1 0x53>, <&dmac1 0x52>,
  1360. <&dmac2 0x53>, <&dmac2 0x52>;
  1361. dma-names = "tx", "rx", "tx", "rx";
  1362. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1363. resets = <&cpg 206>;
  1364. status = "disabled";
  1365. };
  1366. scif2: serial@e6e88000 {
  1367. compatible = "renesas,scif-r8a7795",
  1368. "renesas,rcar-gen3-scif", "renesas,scif";
  1369. reg = <0 0xe6e88000 0 64>;
  1370. interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
  1371. clocks = <&cpg CPG_MOD 310>,
  1372. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  1373. <&scif_clk>;
  1374. clock-names = "fck", "brg_int", "scif_clk";
  1375. dmas = <&dmac1 0x13>, <&dmac1 0x12>,
  1376. <&dmac2 0x13>, <&dmac2 0x12>;
  1377. dma-names = "tx", "rx", "tx", "rx";
  1378. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1379. resets = <&cpg 310>;
  1380. status = "disabled";
  1381. };
  1382. scif3: serial@e6c50000 {
  1383. compatible = "renesas,scif-r8a7795",
  1384. "renesas,rcar-gen3-scif", "renesas,scif";
  1385. reg = <0 0xe6c50000 0 64>;
  1386. interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  1387. clocks = <&cpg CPG_MOD 204>,
  1388. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  1389. <&scif_clk>;
  1390. clock-names = "fck", "brg_int", "scif_clk";
  1391. dmas = <&dmac0 0x57>, <&dmac0 0x56>;
  1392. dma-names = "tx", "rx";
  1393. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1394. resets = <&cpg 204>;
  1395. status = "disabled";
  1396. };
  1397. scif4: serial@e6c40000 {
  1398. compatible = "renesas,scif-r8a7795",
  1399. "renesas,rcar-gen3-scif", "renesas,scif";
  1400. reg = <0 0xe6c40000 0 64>;
  1401. interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
  1402. clocks = <&cpg CPG_MOD 203>,
  1403. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  1404. <&scif_clk>;
  1405. clock-names = "fck", "brg_int", "scif_clk";
  1406. dmas = <&dmac0 0x59>, <&dmac0 0x58>;
  1407. dma-names = "tx", "rx";
  1408. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1409. resets = <&cpg 203>;
  1410. status = "disabled";
  1411. };
  1412. scif5: serial@e6f30000 {
  1413. compatible = "renesas,scif-r8a7795",
  1414. "renesas,rcar-gen3-scif", "renesas,scif";
  1415. reg = <0 0xe6f30000 0 64>;
  1416. interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
  1417. clocks = <&cpg CPG_MOD 202>,
  1418. <&cpg CPG_CORE R8A7795_CLK_S3D1>,
  1419. <&scif_clk>;
  1420. clock-names = "fck", "brg_int", "scif_clk";
  1421. dmas = <&dmac1 0x5b>, <&dmac1 0x5a>,
  1422. <&dmac2 0x5b>, <&dmac2 0x5a>;
  1423. dma-names = "tx", "rx", "tx", "rx";
  1424. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1425. resets = <&cpg 202>;
  1426. status = "disabled";
  1427. };
  1428. tpu: pwm@e6e80000 {
  1429. compatible = "renesas,tpu-r8a7795", "renesas,tpu";
  1430. reg = <0 0xe6e80000 0 0x148>;
  1431. interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
  1432. clocks = <&cpg CPG_MOD 304>;
  1433. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1434. resets = <&cpg 304>;
  1435. #pwm-cells = <3>;
  1436. status = "disabled";
  1437. };
  1438. msiof0: spi@e6e90000 {
  1439. compatible = "renesas,msiof-r8a7795",
  1440. "renesas,rcar-gen3-msiof";
  1441. reg = <0 0xe6e90000 0 0x0064>;
  1442. interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
  1443. clocks = <&cpg CPG_MOD 211>;
  1444. dmas = <&dmac1 0x41>, <&dmac1 0x40>,
  1445. <&dmac2 0x41>, <&dmac2 0x40>;
  1446. dma-names = "tx", "rx", "tx", "rx";
  1447. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1448. resets = <&cpg 211>;
  1449. #address-cells = <1>;
  1450. #size-cells = <0>;
  1451. status = "disabled";
  1452. };
  1453. msiof1: spi@e6ea0000 {
  1454. compatible = "renesas,msiof-r8a7795",
  1455. "renesas,rcar-gen3-msiof";
  1456. reg = <0 0xe6ea0000 0 0x0064>;
  1457. interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
  1458. clocks = <&cpg CPG_MOD 210>;
  1459. dmas = <&dmac1 0x43>, <&dmac1 0x42>,
  1460. <&dmac2 0x43>, <&dmac2 0x42>;
  1461. dma-names = "tx", "rx", "tx", "rx";
  1462. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1463. resets = <&cpg 210>;
  1464. #address-cells = <1>;
  1465. #size-cells = <0>;
  1466. status = "disabled";
  1467. };
  1468. msiof2: spi@e6c00000 {
  1469. compatible = "renesas,msiof-r8a7795",
  1470. "renesas,rcar-gen3-msiof";
  1471. reg = <0 0xe6c00000 0 0x0064>;
  1472. interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
  1473. clocks = <&cpg CPG_MOD 209>;
  1474. dmas = <&dmac0 0x45>, <&dmac0 0x44>;
  1475. dma-names = "tx", "rx";
  1476. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1477. resets = <&cpg 209>;
  1478. #address-cells = <1>;
  1479. #size-cells = <0>;
  1480. status = "disabled";
  1481. };
  1482. msiof3: spi@e6c10000 {
  1483. compatible = "renesas,msiof-r8a7795",
  1484. "renesas,rcar-gen3-msiof";
  1485. reg = <0 0xe6c10000 0 0x0064>;
  1486. interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
  1487. clocks = <&cpg CPG_MOD 208>;
  1488. dmas = <&dmac0 0x47>, <&dmac0 0x46>;
  1489. dma-names = "tx", "rx";
  1490. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1491. resets = <&cpg 208>;
  1492. #address-cells = <1>;
  1493. #size-cells = <0>;
  1494. status = "disabled";
  1495. };
  1496. vin0: video@e6ef0000 {
  1497. compatible = "renesas,vin-r8a7795";
  1498. reg = <0 0xe6ef0000 0 0x1000>;
  1499. interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
  1500. clocks = <&cpg CPG_MOD 811>;
  1501. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1502. resets = <&cpg 811>;
  1503. renesas,id = <0>;
  1504. status = "disabled";
  1505. ports {
  1506. #address-cells = <1>;
  1507. #size-cells = <0>;
  1508. port@1 {
  1509. #address-cells = <1>;
  1510. #size-cells = <0>;
  1511. reg = <1>;
  1512. vin0csi20: endpoint@0 {
  1513. reg = <0>;
  1514. remote-endpoint = <&csi20vin0>;
  1515. };
  1516. vin0csi40: endpoint@2 {
  1517. reg = <2>;
  1518. remote-endpoint = <&csi40vin0>;
  1519. };
  1520. };
  1521. };
  1522. };
  1523. vin1: video@e6ef1000 {
  1524. compatible = "renesas,vin-r8a7795";
  1525. reg = <0 0xe6ef1000 0 0x1000>;
  1526. interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
  1527. clocks = <&cpg CPG_MOD 810>;
  1528. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1529. resets = <&cpg 810>;
  1530. renesas,id = <1>;
  1531. status = "disabled";
  1532. ports {
  1533. #address-cells = <1>;
  1534. #size-cells = <0>;
  1535. port@1 {
  1536. #address-cells = <1>;
  1537. #size-cells = <0>;
  1538. reg = <1>;
  1539. vin1csi20: endpoint@0 {
  1540. reg = <0>;
  1541. remote-endpoint = <&csi20vin1>;
  1542. };
  1543. vin1csi40: endpoint@2 {
  1544. reg = <2>;
  1545. remote-endpoint = <&csi40vin1>;
  1546. };
  1547. };
  1548. };
  1549. };
  1550. vin2: video@e6ef2000 {
  1551. compatible = "renesas,vin-r8a7795";
  1552. reg = <0 0xe6ef2000 0 0x1000>;
  1553. interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
  1554. clocks = <&cpg CPG_MOD 809>;
  1555. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1556. resets = <&cpg 809>;
  1557. renesas,id = <2>;
  1558. status = "disabled";
  1559. ports {
  1560. #address-cells = <1>;
  1561. #size-cells = <0>;
  1562. port@1 {
  1563. #address-cells = <1>;
  1564. #size-cells = <0>;
  1565. reg = <1>;
  1566. vin2csi20: endpoint@0 {
  1567. reg = <0>;
  1568. remote-endpoint = <&csi20vin2>;
  1569. };
  1570. vin2csi40: endpoint@2 {
  1571. reg = <2>;
  1572. remote-endpoint = <&csi40vin2>;
  1573. };
  1574. };
  1575. };
  1576. };
  1577. vin3: video@e6ef3000 {
  1578. compatible = "renesas,vin-r8a7795";
  1579. reg = <0 0xe6ef3000 0 0x1000>;
  1580. interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
  1581. clocks = <&cpg CPG_MOD 808>;
  1582. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1583. resets = <&cpg 808>;
  1584. renesas,id = <3>;
  1585. status = "disabled";
  1586. ports {
  1587. #address-cells = <1>;
  1588. #size-cells = <0>;
  1589. port@1 {
  1590. #address-cells = <1>;
  1591. #size-cells = <0>;
  1592. reg = <1>;
  1593. vin3csi20: endpoint@0 {
  1594. reg = <0>;
  1595. remote-endpoint = <&csi20vin3>;
  1596. };
  1597. vin3csi40: endpoint@2 {
  1598. reg = <2>;
  1599. remote-endpoint = <&csi40vin3>;
  1600. };
  1601. };
  1602. };
  1603. };
  1604. vin4: video@e6ef4000 {
  1605. compatible = "renesas,vin-r8a7795";
  1606. reg = <0 0xe6ef4000 0 0x1000>;
  1607. interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
  1608. clocks = <&cpg CPG_MOD 807>;
  1609. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1610. resets = <&cpg 807>;
  1611. renesas,id = <4>;
  1612. status = "disabled";
  1613. ports {
  1614. #address-cells = <1>;
  1615. #size-cells = <0>;
  1616. port@1 {
  1617. #address-cells = <1>;
  1618. #size-cells = <0>;
  1619. reg = <1>;
  1620. vin4csi20: endpoint@0 {
  1621. reg = <0>;
  1622. remote-endpoint = <&csi20vin4>;
  1623. };
  1624. vin4csi41: endpoint@3 {
  1625. reg = <3>;
  1626. remote-endpoint = <&csi41vin4>;
  1627. };
  1628. };
  1629. };
  1630. };
  1631. vin5: video@e6ef5000 {
  1632. compatible = "renesas,vin-r8a7795";
  1633. reg = <0 0xe6ef5000 0 0x1000>;
  1634. interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
  1635. clocks = <&cpg CPG_MOD 806>;
  1636. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1637. resets = <&cpg 806>;
  1638. renesas,id = <5>;
  1639. status = "disabled";
  1640. ports {
  1641. #address-cells = <1>;
  1642. #size-cells = <0>;
  1643. port@1 {
  1644. #address-cells = <1>;
  1645. #size-cells = <0>;
  1646. reg = <1>;
  1647. vin5csi20: endpoint@0 {
  1648. reg = <0>;
  1649. remote-endpoint = <&csi20vin5>;
  1650. };
  1651. vin5csi41: endpoint@3 {
  1652. reg = <3>;
  1653. remote-endpoint = <&csi41vin5>;
  1654. };
  1655. };
  1656. };
  1657. };
  1658. vin6: video@e6ef6000 {
  1659. compatible = "renesas,vin-r8a7795";
  1660. reg = <0 0xe6ef6000 0 0x1000>;
  1661. interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
  1662. clocks = <&cpg CPG_MOD 805>;
  1663. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1664. resets = <&cpg 805>;
  1665. renesas,id = <6>;
  1666. status = "disabled";
  1667. ports {
  1668. #address-cells = <1>;
  1669. #size-cells = <0>;
  1670. port@1 {
  1671. #address-cells = <1>;
  1672. #size-cells = <0>;
  1673. reg = <1>;
  1674. vin6csi20: endpoint@0 {
  1675. reg = <0>;
  1676. remote-endpoint = <&csi20vin6>;
  1677. };
  1678. vin6csi41: endpoint@3 {
  1679. reg = <3>;
  1680. remote-endpoint = <&csi41vin6>;
  1681. };
  1682. };
  1683. };
  1684. };
  1685. vin7: video@e6ef7000 {
  1686. compatible = "renesas,vin-r8a7795";
  1687. reg = <0 0xe6ef7000 0 0x1000>;
  1688. interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>;
  1689. clocks = <&cpg CPG_MOD 804>;
  1690. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1691. resets = <&cpg 804>;
  1692. renesas,id = <7>;
  1693. status = "disabled";
  1694. ports {
  1695. #address-cells = <1>;
  1696. #size-cells = <0>;
  1697. port@1 {
  1698. #address-cells = <1>;
  1699. #size-cells = <0>;
  1700. reg = <1>;
  1701. vin7csi20: endpoint@0 {
  1702. reg = <0>;
  1703. remote-endpoint = <&csi20vin7>;
  1704. };
  1705. vin7csi41: endpoint@3 {
  1706. reg = <3>;
  1707. remote-endpoint = <&csi41vin7>;
  1708. };
  1709. };
  1710. };
  1711. };
  1712. drif00: rif@e6f40000 {
  1713. compatible = "renesas,r8a7795-drif",
  1714. "renesas,rcar-gen3-drif";
  1715. reg = <0 0xe6f40000 0 0x64>;
  1716. interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
  1717. clocks = <&cpg CPG_MOD 515>;
  1718. clock-names = "fck";
  1719. dmas = <&dmac1 0x20>, <&dmac2 0x20>;
  1720. dma-names = "rx", "rx";
  1721. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1722. resets = <&cpg 515>;
  1723. renesas,bonding = <&drif01>;
  1724. status = "disabled";
  1725. };
  1726. drif01: rif@e6f50000 {
  1727. compatible = "renesas,r8a7795-drif",
  1728. "renesas,rcar-gen3-drif";
  1729. reg = <0 0xe6f50000 0 0x64>;
  1730. interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
  1731. clocks = <&cpg CPG_MOD 514>;
  1732. clock-names = "fck";
  1733. dmas = <&dmac1 0x22>, <&dmac2 0x22>;
  1734. dma-names = "rx", "rx";
  1735. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1736. resets = <&cpg 514>;
  1737. renesas,bonding = <&drif00>;
  1738. status = "disabled";
  1739. };
  1740. drif10: rif@e6f60000 {
  1741. compatible = "renesas,r8a7795-drif",
  1742. "renesas,rcar-gen3-drif";
  1743. reg = <0 0xe6f60000 0 0x64>;
  1744. interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
  1745. clocks = <&cpg CPG_MOD 513>;
  1746. clock-names = "fck";
  1747. dmas = <&dmac1 0x24>, <&dmac2 0x24>;
  1748. dma-names = "rx", "rx";
  1749. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1750. resets = <&cpg 513>;
  1751. renesas,bonding = <&drif11>;
  1752. status = "disabled";
  1753. };
  1754. drif11: rif@e6f70000 {
  1755. compatible = "renesas,r8a7795-drif",
  1756. "renesas,rcar-gen3-drif";
  1757. reg = <0 0xe6f70000 0 0x64>;
  1758. interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
  1759. clocks = <&cpg CPG_MOD 512>;
  1760. clock-names = "fck";
  1761. dmas = <&dmac1 0x26>, <&dmac2 0x26>;
  1762. dma-names = "rx", "rx";
  1763. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1764. resets = <&cpg 512>;
  1765. renesas,bonding = <&drif10>;
  1766. status = "disabled";
  1767. };
  1768. drif20: rif@e6f80000 {
  1769. compatible = "renesas,r8a7795-drif",
  1770. "renesas,rcar-gen3-drif";
  1771. reg = <0 0xe6f80000 0 0x64>;
  1772. interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
  1773. clocks = <&cpg CPG_MOD 511>;
  1774. clock-names = "fck";
  1775. dmas = <&dmac1 0x28>, <&dmac2 0x28>;
  1776. dma-names = "rx", "rx";
  1777. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1778. resets = <&cpg 511>;
  1779. renesas,bonding = <&drif21>;
  1780. status = "disabled";
  1781. };
  1782. drif21: rif@e6f90000 {
  1783. compatible = "renesas,r8a7795-drif",
  1784. "renesas,rcar-gen3-drif";
  1785. reg = <0 0xe6f90000 0 0x64>;
  1786. interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
  1787. clocks = <&cpg CPG_MOD 510>;
  1788. clock-names = "fck";
  1789. dmas = <&dmac1 0x2a>, <&dmac2 0x2a>;
  1790. dma-names = "rx", "rx";
  1791. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1792. resets = <&cpg 510>;
  1793. renesas,bonding = <&drif20>;
  1794. status = "disabled";
  1795. };
  1796. drif30: rif@e6fa0000 {
  1797. compatible = "renesas,r8a7795-drif",
  1798. "renesas,rcar-gen3-drif";
  1799. reg = <0 0xe6fa0000 0 0x64>;
  1800. interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
  1801. clocks = <&cpg CPG_MOD 509>;
  1802. clock-names = "fck";
  1803. dmas = <&dmac1 0x2c>, <&dmac2 0x2c>;
  1804. dma-names = "rx", "rx";
  1805. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1806. resets = <&cpg 509>;
  1807. renesas,bonding = <&drif31>;
  1808. status = "disabled";
  1809. };
  1810. drif31: rif@e6fb0000 {
  1811. compatible = "renesas,r8a7795-drif",
  1812. "renesas,rcar-gen3-drif";
  1813. reg = <0 0xe6fb0000 0 0x64>;
  1814. interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
  1815. clocks = <&cpg CPG_MOD 508>;
  1816. clock-names = "fck";
  1817. dmas = <&dmac1 0x2e>, <&dmac2 0x2e>;
  1818. dma-names = "rx", "rx";
  1819. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1820. resets = <&cpg 508>;
  1821. renesas,bonding = <&drif30>;
  1822. status = "disabled";
  1823. };
  1824. rcar_sound: sound@ec500000 {
  1825. /*
  1826. * #sound-dai-cells is required
  1827. *
  1828. * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
  1829. * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
  1830. */
  1831. /*
  1832. * #clock-cells is required for audio_clkout0/1/2/3
  1833. *
  1834. * clkout : #clock-cells = <0>; <&rcar_sound>;
  1835. * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>;
  1836. */
  1837. compatible = "renesas,rcar_sound-r8a7795", "renesas,rcar_sound-gen3";
  1838. reg = <0 0xec500000 0 0x1000>, /* SCU */
  1839. <0 0xec5a0000 0 0x100>, /* ADG */
  1840. <0 0xec540000 0 0x1000>, /* SSIU */
  1841. <0 0xec541000 0 0x280>, /* SSI */
  1842. <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/
  1843. reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
  1844. clocks = <&cpg CPG_MOD 1005>,
  1845. <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
  1846. <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
  1847. <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
  1848. <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
  1849. <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
  1850. <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
  1851. <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
  1852. <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
  1853. <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
  1854. <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
  1855. <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
  1856. <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
  1857. <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
  1858. <&audio_clk_a>, <&audio_clk_b>,
  1859. <&audio_clk_c>,
  1860. <&cpg CPG_CORE R8A7795_CLK_S0D4>;
  1861. clock-names = "ssi-all",
  1862. "ssi.9", "ssi.8", "ssi.7", "ssi.6",
  1863. "ssi.5", "ssi.4", "ssi.3", "ssi.2",
  1864. "ssi.1", "ssi.0",
  1865. "src.9", "src.8", "src.7", "src.6",
  1866. "src.5", "src.4", "src.3", "src.2",
  1867. "src.1", "src.0",
  1868. "mix.1", "mix.0",
  1869. "ctu.1", "ctu.0",
  1870. "dvc.0", "dvc.1",
  1871. "clk_a", "clk_b", "clk_c", "clk_i";
  1872. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  1873. resets = <&cpg 1005>,
  1874. <&cpg 1006>, <&cpg 1007>,
  1875. <&cpg 1008>, <&cpg 1009>,
  1876. <&cpg 1010>, <&cpg 1011>,
  1877. <&cpg 1012>, <&cpg 1013>,
  1878. <&cpg 1014>, <&cpg 1015>;
  1879. reset-names = "ssi-all",
  1880. "ssi.9", "ssi.8", "ssi.7", "ssi.6",
  1881. "ssi.5", "ssi.4", "ssi.3", "ssi.2",
  1882. "ssi.1", "ssi.0";
  1883. status = "disabled";
  1884. rcar_sound,dvc {
  1885. dvc0: dvc-0 {
  1886. dmas = <&audma1 0xbc>;
  1887. dma-names = "tx";
  1888. };
  1889. dvc1: dvc-1 {
  1890. dmas = <&audma1 0xbe>;
  1891. dma-names = "tx";
  1892. };
  1893. };
  1894. rcar_sound,mix {
  1895. mix0: mix-0 { };
  1896. mix1: mix-1 { };
  1897. };
  1898. rcar_sound,ctu {
  1899. ctu00: ctu-0 { };
  1900. ctu01: ctu-1 { };
  1901. ctu02: ctu-2 { };
  1902. ctu03: ctu-3 { };
  1903. ctu10: ctu-4 { };
  1904. ctu11: ctu-5 { };
  1905. ctu12: ctu-6 { };
  1906. ctu13: ctu-7 { };
  1907. };
  1908. rcar_sound,src {
  1909. src0: src-0 {
  1910. interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
  1911. dmas = <&audma0 0x85>, <&audma1 0x9a>;
  1912. dma-names = "rx", "tx";
  1913. };
  1914. src1: src-1 {
  1915. interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
  1916. dmas = <&audma0 0x87>, <&audma1 0x9c>;
  1917. dma-names = "rx", "tx";
  1918. };
  1919. src2: src-2 {
  1920. interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
  1921. dmas = <&audma0 0x89>, <&audma1 0x9e>;
  1922. dma-names = "rx", "tx";
  1923. };
  1924. src3: src-3 {
  1925. interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
  1926. dmas = <&audma0 0x8b>, <&audma1 0xa0>;
  1927. dma-names = "rx", "tx";
  1928. };
  1929. src4: src-4 {
  1930. interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
  1931. dmas = <&audma0 0x8d>, <&audma1 0xb0>;
  1932. dma-names = "rx", "tx";
  1933. };
  1934. src5: src-5 {
  1935. interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
  1936. dmas = <&audma0 0x8f>, <&audma1 0xb2>;
  1937. dma-names = "rx", "tx";
  1938. };
  1939. src6: src-6 {
  1940. interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
  1941. dmas = <&audma0 0x91>, <&audma1 0xb4>;
  1942. dma-names = "rx", "tx";
  1943. };
  1944. src7: src-7 {
  1945. interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
  1946. dmas = <&audma0 0x93>, <&audma1 0xb6>;
  1947. dma-names = "rx", "tx";
  1948. };
  1949. src8: src-8 {
  1950. interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
  1951. dmas = <&audma0 0x95>, <&audma1 0xb8>;
  1952. dma-names = "rx", "tx";
  1953. };
  1954. src9: src-9 {
  1955. interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
  1956. dmas = <&audma0 0x97>, <&audma1 0xba>;
  1957. dma-names = "rx", "tx";
  1958. };
  1959. };
  1960. rcar_sound,ssiu {
  1961. ssiu00: ssiu-0 {
  1962. dmas = <&audma0 0x15>, <&audma1 0x16>;
  1963. dma-names = "rx", "tx";
  1964. };
  1965. ssiu01: ssiu-1 {
  1966. dmas = <&audma0 0x35>, <&audma1 0x36>;
  1967. dma-names = "rx", "tx";
  1968. };
  1969. ssiu02: ssiu-2 {
  1970. dmas = <&audma0 0x37>, <&audma1 0x38>;
  1971. dma-names = "rx", "tx";
  1972. };
  1973. ssiu03: ssiu-3 {
  1974. dmas = <&audma0 0x47>, <&audma1 0x48>;
  1975. dma-names = "rx", "tx";
  1976. };
  1977. ssiu04: ssiu-4 {
  1978. dmas = <&audma0 0x3F>, <&audma1 0x40>;
  1979. dma-names = "rx", "tx";
  1980. };
  1981. ssiu05: ssiu-5 {
  1982. dmas = <&audma0 0x43>, <&audma1 0x44>;
  1983. dma-names = "rx", "tx";
  1984. };
  1985. ssiu06: ssiu-6 {
  1986. dmas = <&audma0 0x4F>, <&audma1 0x50>;
  1987. dma-names = "rx", "tx";
  1988. };
  1989. ssiu07: ssiu-7 {
  1990. dmas = <&audma0 0x53>, <&audma1 0x54>;
  1991. dma-names = "rx", "tx";
  1992. };
  1993. ssiu10: ssiu-8 {
  1994. dmas = <&audma0 0x49>, <&audma1 0x4a>;
  1995. dma-names = "rx", "tx";
  1996. };
  1997. ssiu11: ssiu-9 {
  1998. dmas = <&audma0 0x4B>, <&audma1 0x4C>;
  1999. dma-names = "rx", "tx";
  2000. };
  2001. ssiu12: ssiu-10 {
  2002. dmas = <&audma0 0x57>, <&audma1 0x58>;
  2003. dma-names = "rx", "tx";
  2004. };
  2005. ssiu13: ssiu-11 {
  2006. dmas = <&audma0 0x59>, <&audma1 0x5A>;
  2007. dma-names = "rx", "tx";
  2008. };
  2009. ssiu14: ssiu-12 {
  2010. dmas = <&audma0 0x5F>, <&audma1 0x60>;
  2011. dma-names = "rx", "tx";
  2012. };
  2013. ssiu15: ssiu-13 {
  2014. dmas = <&audma0 0xC3>, <&audma1 0xC4>;
  2015. dma-names = "rx", "tx";
  2016. };
  2017. ssiu16: ssiu-14 {
  2018. dmas = <&audma0 0xC7>, <&audma1 0xC8>;
  2019. dma-names = "rx", "tx";
  2020. };
  2021. ssiu17: ssiu-15 {
  2022. dmas = <&audma0 0xCB>, <&audma1 0xCC>;
  2023. dma-names = "rx", "tx";
  2024. };
  2025. ssiu20: ssiu-16 {
  2026. dmas = <&audma0 0x63>, <&audma1 0x64>;
  2027. dma-names = "rx", "tx";
  2028. };
  2029. ssiu21: ssiu-17 {
  2030. dmas = <&audma0 0x67>, <&audma1 0x68>;
  2031. dma-names = "rx", "tx";
  2032. };
  2033. ssiu22: ssiu-18 {
  2034. dmas = <&audma0 0x6B>, <&audma1 0x6C>;
  2035. dma-names = "rx", "tx";
  2036. };
  2037. ssiu23: ssiu-19 {
  2038. dmas = <&audma0 0x6D>, <&audma1 0x6E>;
  2039. dma-names = "rx", "tx";
  2040. };
  2041. ssiu24: ssiu-20 {
  2042. dmas = <&audma0 0xCF>, <&audma1 0xCE>;
  2043. dma-names = "rx", "tx";
  2044. };
  2045. ssiu25: ssiu-21 {
  2046. dmas = <&audma0 0xEB>, <&audma1 0xEC>;
  2047. dma-names = "rx", "tx";
  2048. };
  2049. ssiu26: ssiu-22 {
  2050. dmas = <&audma0 0xED>, <&audma1 0xEE>;
  2051. dma-names = "rx", "tx";
  2052. };
  2053. ssiu27: ssiu-23 {
  2054. dmas = <&audma0 0xEF>, <&audma1 0xF0>;
  2055. dma-names = "rx", "tx";
  2056. };
  2057. ssiu30: ssiu-24 {
  2058. dmas = <&audma0 0x6f>, <&audma1 0x70>;
  2059. dma-names = "rx", "tx";
  2060. };
  2061. ssiu31: ssiu-25 {
  2062. dmas = <&audma0 0x21>, <&audma1 0x22>;
  2063. dma-names = "rx", "tx";
  2064. };
  2065. ssiu32: ssiu-26 {
  2066. dmas = <&audma0 0x23>, <&audma1 0x24>;
  2067. dma-names = "rx", "tx";
  2068. };
  2069. ssiu33: ssiu-27 {
  2070. dmas = <&audma0 0x25>, <&audma1 0x26>;
  2071. dma-names = "rx", "tx";
  2072. };
  2073. ssiu34: ssiu-28 {
  2074. dmas = <&audma0 0x27>, <&audma1 0x28>;
  2075. dma-names = "rx", "tx";
  2076. };
  2077. ssiu35: ssiu-29 {
  2078. dmas = <&audma0 0x29>, <&audma1 0x2A>;
  2079. dma-names = "rx", "tx";
  2080. };
  2081. ssiu36: ssiu-30 {
  2082. dmas = <&audma0 0x2B>, <&audma1 0x2C>;
  2083. dma-names = "rx", "tx";
  2084. };
  2085. ssiu37: ssiu-31 {
  2086. dmas = <&audma0 0x2D>, <&audma1 0x2E>;
  2087. dma-names = "rx", "tx";
  2088. };
  2089. ssiu40: ssiu-32 {
  2090. dmas = <&audma0 0x71>, <&audma1 0x72>;
  2091. dma-names = "rx", "tx";
  2092. };
  2093. ssiu41: ssiu-33 {
  2094. dmas = <&audma0 0x17>, <&audma1 0x18>;
  2095. dma-names = "rx", "tx";
  2096. };
  2097. ssiu42: ssiu-34 {
  2098. dmas = <&audma0 0x19>, <&audma1 0x1A>;
  2099. dma-names = "rx", "tx";
  2100. };
  2101. ssiu43: ssiu-35 {
  2102. dmas = <&audma0 0x1B>, <&audma1 0x1C>;
  2103. dma-names = "rx", "tx";
  2104. };
  2105. ssiu44: ssiu-36 {
  2106. dmas = <&audma0 0x1D>, <&audma1 0x1E>;
  2107. dma-names = "rx", "tx";
  2108. };
  2109. ssiu45: ssiu-37 {
  2110. dmas = <&audma0 0x1F>, <&audma1 0x20>;
  2111. dma-names = "rx", "tx";
  2112. };
  2113. ssiu46: ssiu-38 {
  2114. dmas = <&audma0 0x31>, <&audma1 0x32>;
  2115. dma-names = "rx", "tx";
  2116. };
  2117. ssiu47: ssiu-39 {
  2118. dmas = <&audma0 0x33>, <&audma1 0x34>;
  2119. dma-names = "rx", "tx";
  2120. };
  2121. ssiu50: ssiu-40 {
  2122. dmas = <&audma0 0x73>, <&audma1 0x74>;
  2123. dma-names = "rx", "tx";
  2124. };
  2125. ssiu60: ssiu-41 {
  2126. dmas = <&audma0 0x75>, <&audma1 0x76>;
  2127. dma-names = "rx", "tx";
  2128. };
  2129. ssiu70: ssiu-42 {
  2130. dmas = <&audma0 0x79>, <&audma1 0x7a>;
  2131. dma-names = "rx", "tx";
  2132. };
  2133. ssiu80: ssiu-43 {
  2134. dmas = <&audma0 0x7b>, <&audma1 0x7c>;
  2135. dma-names = "rx", "tx";
  2136. };
  2137. ssiu90: ssiu-44 {
  2138. dmas = <&audma0 0x7d>, <&audma1 0x7e>;
  2139. dma-names = "rx", "tx";
  2140. };
  2141. ssiu91: ssiu-45 {
  2142. dmas = <&audma0 0x7F>, <&audma1 0x80>;
  2143. dma-names = "rx", "tx";
  2144. };
  2145. ssiu92: ssiu-46 {
  2146. dmas = <&audma0 0x81>, <&audma1 0x82>;
  2147. dma-names = "rx", "tx";
  2148. };
  2149. ssiu93: ssiu-47 {
  2150. dmas = <&audma0 0x83>, <&audma1 0x84>;
  2151. dma-names = "rx", "tx";
  2152. };
  2153. ssiu94: ssiu-48 {
  2154. dmas = <&audma0 0xA3>, <&audma1 0xA4>;
  2155. dma-names = "rx", "tx";
  2156. };
  2157. ssiu95: ssiu-49 {
  2158. dmas = <&audma0 0xA5>, <&audma1 0xA6>;
  2159. dma-names = "rx", "tx";
  2160. };
  2161. ssiu96: ssiu-50 {
  2162. dmas = <&audma0 0xA7>, <&audma1 0xA8>;
  2163. dma-names = "rx", "tx";
  2164. };
  2165. ssiu97: ssiu-51 {
  2166. dmas = <&audma0 0xA9>, <&audma1 0xAA>;
  2167. dma-names = "rx", "tx";
  2168. };
  2169. };
  2170. rcar_sound,ssi {
  2171. ssi0: ssi-0 {
  2172. interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
  2173. dmas = <&audma0 0x01>, <&audma1 0x02>;
  2174. dma-names = "rx", "tx";
  2175. };
  2176. ssi1: ssi-1 {
  2177. interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
  2178. dmas = <&audma0 0x03>, <&audma1 0x04>;
  2179. dma-names = "rx", "tx";
  2180. };
  2181. ssi2: ssi-2 {
  2182. interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
  2183. dmas = <&audma0 0x05>, <&audma1 0x06>;
  2184. dma-names = "rx", "tx";
  2185. };
  2186. ssi3: ssi-3 {
  2187. interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
  2188. dmas = <&audma0 0x07>, <&audma1 0x08>;
  2189. dma-names = "rx", "tx";
  2190. };
  2191. ssi4: ssi-4 {
  2192. interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
  2193. dmas = <&audma0 0x09>, <&audma1 0x0a>;
  2194. dma-names = "rx", "tx";
  2195. };
  2196. ssi5: ssi-5 {
  2197. interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
  2198. dmas = <&audma0 0x0b>, <&audma1 0x0c>;
  2199. dma-names = "rx", "tx";
  2200. };
  2201. ssi6: ssi-6 {
  2202. interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
  2203. dmas = <&audma0 0x0d>, <&audma1 0x0e>;
  2204. dma-names = "rx", "tx";
  2205. };
  2206. ssi7: ssi-7 {
  2207. interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
  2208. dmas = <&audma0 0x0f>, <&audma1 0x10>;
  2209. dma-names = "rx", "tx";
  2210. };
  2211. ssi8: ssi-8 {
  2212. interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
  2213. dmas = <&audma0 0x11>, <&audma1 0x12>;
  2214. dma-names = "rx", "tx";
  2215. };
  2216. ssi9: ssi-9 {
  2217. interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
  2218. dmas = <&audma0 0x13>, <&audma1 0x14>;
  2219. dma-names = "rx", "tx";
  2220. };
  2221. };
  2222. };
  2223. mlp: mlp@ec520000 {
  2224. compatible = "renesas,r8a7795-mlp",
  2225. "renesas,rcar-gen3-mlp";
  2226. reg = <0 0xec520000 0 0x800>;
  2227. interrupts = <GIC_SPI 384 IRQ_TYPE_LEVEL_HIGH>,
  2228. <GIC_SPI 385 IRQ_TYPE_LEVEL_HIGH>;
  2229. clocks = <&cpg CPG_MOD 802>;
  2230. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2231. resets = <&cpg 802>;
  2232. status = "disabled";
  2233. };
  2234. audma0: dma-controller@ec700000 {
  2235. compatible = "renesas,dmac-r8a7795",
  2236. "renesas,rcar-dmac";
  2237. reg = <0 0xec700000 0 0x10000>;
  2238. interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>,
  2239. <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
  2240. <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
  2241. <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
  2242. <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
  2243. <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
  2244. <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
  2245. <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
  2246. <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
  2247. <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
  2248. <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
  2249. <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
  2250. <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
  2251. <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
  2252. <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
  2253. <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
  2254. <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
  2255. interrupt-names = "error",
  2256. "ch0", "ch1", "ch2", "ch3",
  2257. "ch4", "ch5", "ch6", "ch7",
  2258. "ch8", "ch9", "ch10", "ch11",
  2259. "ch12", "ch13", "ch14", "ch15";
  2260. clocks = <&cpg CPG_MOD 502>;
  2261. clock-names = "fck";
  2262. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2263. resets = <&cpg 502>;
  2264. #dma-cells = <1>;
  2265. dma-channels = <16>;
  2266. iommus = <&ipmmu_mp0 0>, <&ipmmu_mp0 1>,
  2267. <&ipmmu_mp0 2>, <&ipmmu_mp0 3>,
  2268. <&ipmmu_mp0 4>, <&ipmmu_mp0 5>,
  2269. <&ipmmu_mp0 6>, <&ipmmu_mp0 7>,
  2270. <&ipmmu_mp0 8>, <&ipmmu_mp0 9>,
  2271. <&ipmmu_mp0 10>, <&ipmmu_mp0 11>,
  2272. <&ipmmu_mp0 12>, <&ipmmu_mp0 13>,
  2273. <&ipmmu_mp0 14>, <&ipmmu_mp0 15>;
  2274. };
  2275. audma1: dma-controller@ec720000 {
  2276. compatible = "renesas,dmac-r8a7795",
  2277. "renesas,rcar-dmac";
  2278. reg = <0 0xec720000 0 0x10000>;
  2279. interrupts = <GIC_SPI 351 IRQ_TYPE_LEVEL_HIGH>,
  2280. <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
  2281. <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
  2282. <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
  2283. <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
  2284. <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
  2285. <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
  2286. <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
  2287. <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>,
  2288. <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
  2289. <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>,
  2290. <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>,
  2291. <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
  2292. <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH>,
  2293. <GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH>,
  2294. <GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH>,
  2295. <GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>;
  2296. interrupt-names = "error",
  2297. "ch0", "ch1", "ch2", "ch3",
  2298. "ch4", "ch5", "ch6", "ch7",
  2299. "ch8", "ch9", "ch10", "ch11",
  2300. "ch12", "ch13", "ch14", "ch15";
  2301. clocks = <&cpg CPG_MOD 501>;
  2302. clock-names = "fck";
  2303. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2304. resets = <&cpg 501>;
  2305. #dma-cells = <1>;
  2306. dma-channels = <16>;
  2307. iommus = <&ipmmu_mp0 16>, <&ipmmu_mp0 17>,
  2308. <&ipmmu_mp0 18>, <&ipmmu_mp0 19>,
  2309. <&ipmmu_mp0 20>, <&ipmmu_mp0 21>,
  2310. <&ipmmu_mp0 22>, <&ipmmu_mp0 23>,
  2311. <&ipmmu_mp0 24>, <&ipmmu_mp0 25>,
  2312. <&ipmmu_mp0 26>, <&ipmmu_mp0 27>,
  2313. <&ipmmu_mp0 28>, <&ipmmu_mp0 29>,
  2314. <&ipmmu_mp0 30>, <&ipmmu_mp0 31>;
  2315. };
  2316. xhci0: usb@ee000000 {
  2317. compatible = "renesas,xhci-r8a7795", "renesas,rcar-gen3-xhci";
  2318. reg = <0 0xee000000 0 0xc00>;
  2319. interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
  2320. clocks = <&cpg CPG_MOD 328>;
  2321. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2322. resets = <&cpg 328>;
  2323. status = "disabled";
  2324. };
  2325. usb3_peri0: usb@ee020000 {
  2326. compatible = "renesas,r8a7795-usb3-peri",
  2327. "renesas,rcar-gen3-usb3-peri";
  2328. reg = <0 0xee020000 0 0x400>;
  2329. interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
  2330. clocks = <&cpg CPG_MOD 328>;
  2331. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2332. resets = <&cpg 328>;
  2333. status = "disabled";
  2334. };
  2335. ohci0: usb@ee080000 {
  2336. compatible = "generic-ohci";
  2337. reg = <0 0xee080000 0 0x100>;
  2338. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  2339. clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
  2340. phys = <&usb2_phy0 1>;
  2341. phy-names = "usb";
  2342. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2343. resets = <&cpg 703>, <&cpg 704>;
  2344. status = "disabled";
  2345. };
  2346. ohci1: usb@ee0a0000 {
  2347. compatible = "generic-ohci";
  2348. reg = <0 0xee0a0000 0 0x100>;
  2349. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  2350. clocks = <&cpg CPG_MOD 702>;
  2351. phys = <&usb2_phy1 1>;
  2352. phy-names = "usb";
  2353. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2354. resets = <&cpg 702>;
  2355. status = "disabled";
  2356. };
  2357. ohci2: usb@ee0c0000 {
  2358. compatible = "generic-ohci";
  2359. reg = <0 0xee0c0000 0 0x100>;
  2360. interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
  2361. clocks = <&cpg CPG_MOD 701>;
  2362. phys = <&usb2_phy2 1>;
  2363. phy-names = "usb";
  2364. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2365. resets = <&cpg 701>;
  2366. status = "disabled";
  2367. };
  2368. ohci3: usb@ee0e0000 {
  2369. compatible = "generic-ohci";
  2370. reg = <0 0xee0e0000 0 0x100>;
  2371. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  2372. clocks = <&cpg CPG_MOD 700>, <&cpg CPG_MOD 705>;
  2373. phys = <&usb2_phy3 1>;
  2374. phy-names = "usb";
  2375. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2376. resets = <&cpg 700>, <&cpg 705>;
  2377. status = "disabled";
  2378. };
  2379. ehci0: usb@ee080100 {
  2380. compatible = "generic-ehci";
  2381. reg = <0 0xee080100 0 0x100>;
  2382. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  2383. clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
  2384. phys = <&usb2_phy0 2>;
  2385. phy-names = "usb";
  2386. companion = <&ohci0>;
  2387. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2388. resets = <&cpg 703>, <&cpg 704>;
  2389. status = "disabled";
  2390. };
  2391. ehci1: usb@ee0a0100 {
  2392. compatible = "generic-ehci";
  2393. reg = <0 0xee0a0100 0 0x100>;
  2394. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  2395. clocks = <&cpg CPG_MOD 702>;
  2396. phys = <&usb2_phy1 2>;
  2397. phy-names = "usb";
  2398. companion = <&ohci1>;
  2399. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2400. resets = <&cpg 702>;
  2401. status = "disabled";
  2402. };
  2403. ehci2: usb@ee0c0100 {
  2404. compatible = "generic-ehci";
  2405. reg = <0 0xee0c0100 0 0x100>;
  2406. interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
  2407. clocks = <&cpg CPG_MOD 701>;
  2408. phys = <&usb2_phy2 2>;
  2409. phy-names = "usb";
  2410. companion = <&ohci2>;
  2411. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2412. resets = <&cpg 701>;
  2413. status = "disabled";
  2414. };
  2415. ehci3: usb@ee0e0100 {
  2416. compatible = "generic-ehci";
  2417. reg = <0 0xee0e0100 0 0x100>;
  2418. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  2419. clocks = <&cpg CPG_MOD 700>, <&cpg CPG_MOD 705>;
  2420. phys = <&usb2_phy3 2>;
  2421. phy-names = "usb";
  2422. companion = <&ohci3>;
  2423. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2424. resets = <&cpg 700>, <&cpg 705>;
  2425. status = "disabled";
  2426. };
  2427. usb2_phy0: usb-phy@ee080200 {
  2428. compatible = "renesas,usb2-phy-r8a7795",
  2429. "renesas,rcar-gen3-usb2-phy";
  2430. reg = <0 0xee080200 0 0x700>;
  2431. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  2432. clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
  2433. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2434. resets = <&cpg 703>, <&cpg 704>;
  2435. #phy-cells = <1>;
  2436. status = "disabled";
  2437. };
  2438. usb2_phy1: usb-phy@ee0a0200 {
  2439. compatible = "renesas,usb2-phy-r8a7795",
  2440. "renesas,rcar-gen3-usb2-phy";
  2441. reg = <0 0xee0a0200 0 0x700>;
  2442. clocks = <&cpg CPG_MOD 702>;
  2443. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2444. resets = <&cpg 702>;
  2445. #phy-cells = <1>;
  2446. status = "disabled";
  2447. };
  2448. usb2_phy2: usb-phy@ee0c0200 {
  2449. compatible = "renesas,usb2-phy-r8a7795",
  2450. "renesas,rcar-gen3-usb2-phy";
  2451. reg = <0 0xee0c0200 0 0x700>;
  2452. clocks = <&cpg CPG_MOD 701>;
  2453. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2454. resets = <&cpg 701>;
  2455. #phy-cells = <1>;
  2456. status = "disabled";
  2457. };
  2458. usb2_phy3: usb-phy@ee0e0200 {
  2459. compatible = "renesas,usb2-phy-r8a7795",
  2460. "renesas,rcar-gen3-usb2-phy";
  2461. reg = <0 0xee0e0200 0 0x700>;
  2462. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  2463. clocks = <&cpg CPG_MOD 700>, <&cpg CPG_MOD 705>;
  2464. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2465. resets = <&cpg 700>, <&cpg 705>;
  2466. #phy-cells = <1>;
  2467. status = "disabled";
  2468. };
  2469. sdhi0: mmc@ee100000 {
  2470. compatible = "renesas,sdhi-r8a7795",
  2471. "renesas,rcar-gen3-sdhi";
  2472. reg = <0 0xee100000 0 0x2000>;
  2473. interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
  2474. clocks = <&cpg CPG_MOD 314>, <&cpg CPG_CORE R8A7795_CLK_SD0H>;
  2475. clock-names = "core", "clkh";
  2476. max-frequency = <200000000>;
  2477. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2478. resets = <&cpg 314>;
  2479. iommus = <&ipmmu_ds1 32>;
  2480. status = "disabled";
  2481. };
  2482. sdhi1: mmc@ee120000 {
  2483. compatible = "renesas,sdhi-r8a7795",
  2484. "renesas,rcar-gen3-sdhi";
  2485. reg = <0 0xee120000 0 0x2000>;
  2486. interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
  2487. clocks = <&cpg CPG_MOD 313>, <&cpg CPG_CORE R8A7795_CLK_SD1H>;
  2488. clock-names = "core", "clkh";
  2489. max-frequency = <200000000>;
  2490. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2491. resets = <&cpg 313>;
  2492. iommus = <&ipmmu_ds1 33>;
  2493. status = "disabled";
  2494. };
  2495. sdhi2: mmc@ee140000 {
  2496. compatible = "renesas,sdhi-r8a7795",
  2497. "renesas,rcar-gen3-sdhi";
  2498. reg = <0 0xee140000 0 0x2000>;
  2499. interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
  2500. clocks = <&cpg CPG_MOD 312>, <&cpg CPG_CORE R8A7795_CLK_SD2H>;
  2501. clock-names = "core", "clkh";
  2502. max-frequency = <200000000>;
  2503. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2504. resets = <&cpg 312>;
  2505. iommus = <&ipmmu_ds1 34>;
  2506. status = "disabled";
  2507. };
  2508. sdhi3: mmc@ee160000 {
  2509. compatible = "renesas,sdhi-r8a7795",
  2510. "renesas,rcar-gen3-sdhi";
  2511. reg = <0 0xee160000 0 0x2000>;
  2512. interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
  2513. clocks = <&cpg CPG_MOD 311>, <&cpg CPG_CORE R8A7795_CLK_SD3H>;
  2514. clock-names = "core", "clkh";
  2515. max-frequency = <200000000>;
  2516. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2517. resets = <&cpg 311>;
  2518. iommus = <&ipmmu_ds1 35>;
  2519. status = "disabled";
  2520. };
  2521. rpc: spi@ee200000 {
  2522. compatible = "renesas,r8a7795-rpc-if",
  2523. "renesas,rcar-gen3-rpc-if";
  2524. reg = <0 0xee200000 0 0x200>,
  2525. <0 0x08000000 0 0x04000000>,
  2526. <0 0xee208000 0 0x100>;
  2527. reg-names = "regs", "dirmap", "wbuf";
  2528. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  2529. clocks = <&cpg CPG_MOD 917>;
  2530. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2531. resets = <&cpg 917>;
  2532. #address-cells = <1>;
  2533. #size-cells = <0>;
  2534. status = "disabled";
  2535. };
  2536. sata: sata@ee300000 {
  2537. compatible = "renesas,sata-r8a7795",
  2538. "renesas,rcar-gen3-sata";
  2539. reg = <0 0xee300000 0 0x200000>;
  2540. interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
  2541. clocks = <&cpg CPG_MOD 815>;
  2542. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2543. resets = <&cpg 815>;
  2544. status = "disabled";
  2545. iommus = <&ipmmu_hc 2>;
  2546. };
  2547. gic: interrupt-controller@f1010000 {
  2548. compatible = "arm,gic-400";
  2549. #interrupt-cells = <3>;
  2550. #address-cells = <0>;
  2551. interrupt-controller;
  2552. reg = <0x0 0xf1010000 0 0x1000>,
  2553. <0x0 0xf1020000 0 0x20000>,
  2554. <0x0 0xf1040000 0 0x20000>,
  2555. <0x0 0xf1060000 0 0x20000>;
  2556. interrupts = <GIC_PPI 9
  2557. (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
  2558. clocks = <&cpg CPG_MOD 408>;
  2559. clock-names = "clk";
  2560. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2561. resets = <&cpg 408>;
  2562. };
  2563. pciec0: pcie@fe000000 {
  2564. compatible = "renesas,pcie-r8a7795",
  2565. "renesas,pcie-rcar-gen3";
  2566. reg = <0 0xfe000000 0 0x80000>;
  2567. #address-cells = <3>;
  2568. #size-cells = <2>;
  2569. bus-range = <0x00 0xff>;
  2570. device_type = "pci";
  2571. ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>,
  2572. <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>,
  2573. <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>,
  2574. <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
  2575. /* Map all possible DDR as inbound ranges */
  2576. dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>;
  2577. interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
  2578. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
  2579. <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
  2580. #interrupt-cells = <1>;
  2581. interrupt-map-mask = <0 0 0 0>;
  2582. interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
  2583. clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
  2584. clock-names = "pcie", "pcie_bus";
  2585. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2586. resets = <&cpg 319>;
  2587. status = "disabled";
  2588. };
  2589. pciec1: pcie@ee800000 {
  2590. compatible = "renesas,pcie-r8a7795",
  2591. "renesas,pcie-rcar-gen3";
  2592. reg = <0 0xee800000 0 0x80000>;
  2593. #address-cells = <3>;
  2594. #size-cells = <2>;
  2595. bus-range = <0x00 0xff>;
  2596. device_type = "pci";
  2597. ranges = <0x01000000 0 0x00000000 0 0xee900000 0 0x00100000>,
  2598. <0x02000000 0 0xeea00000 0 0xeea00000 0 0x00200000>,
  2599. <0x02000000 0 0xc0000000 0 0xc0000000 0 0x08000000>,
  2600. <0x42000000 0 0xc8000000 0 0xc8000000 0 0x08000000>;
  2601. /* Map all possible DDR as inbound ranges */
  2602. dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>;
  2603. interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
  2604. <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
  2605. <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
  2606. #interrupt-cells = <1>;
  2607. interrupt-map-mask = <0 0 0 0>;
  2608. interrupt-map = <0 0 0 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
  2609. clocks = <&cpg CPG_MOD 318>, <&pcie_bus_clk>;
  2610. clock-names = "pcie", "pcie_bus";
  2611. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2612. resets = <&cpg 318>;
  2613. status = "disabled";
  2614. };
  2615. pciec0_ep: pcie-ep@fe000000 {
  2616. compatible = "renesas,r8a7795-pcie-ep",
  2617. "renesas,rcar-gen3-pcie-ep";
  2618. reg = <0x0 0xfe000000 0 0x80000>,
  2619. <0x0 0xfe100000 0 0x100000>,
  2620. <0x0 0xfe200000 0 0x200000>,
  2621. <0x0 0x30000000 0 0x8000000>,
  2622. <0x0 0x38000000 0 0x8000000>;
  2623. reg-names = "apb-base", "memory0", "memory1", "memory2", "memory3";
  2624. interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
  2625. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
  2626. <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
  2627. clocks = <&cpg CPG_MOD 319>;
  2628. clock-names = "pcie";
  2629. resets = <&cpg 319>;
  2630. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2631. status = "disabled";
  2632. };
  2633. pciec1_ep: pcie-ep@ee800000 {
  2634. compatible = "renesas,r8a7795-pcie-ep",
  2635. "renesas,rcar-gen3-pcie-ep";
  2636. reg = <0x0 0xee800000 0 0x80000>,
  2637. <0x0 0xee900000 0 0x100000>,
  2638. <0x0 0xeea00000 0 0x200000>,
  2639. <0x0 0xc0000000 0 0x8000000>,
  2640. <0x0 0xc8000000 0 0x8000000>;
  2641. reg-names = "apb-base", "memory0", "memory1", "memory2", "memory3";
  2642. interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
  2643. <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
  2644. <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
  2645. clocks = <&cpg CPG_MOD 318>;
  2646. clock-names = "pcie";
  2647. resets = <&cpg 318>;
  2648. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2649. status = "disabled";
  2650. };
  2651. imr-lx4@fe860000 {
  2652. compatible = "renesas,r8a7795-imr-lx4",
  2653. "renesas,imr-lx4";
  2654. reg = <0 0xfe860000 0 0x2000>;
  2655. interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>;
  2656. clocks = <&cpg CPG_MOD 823>;
  2657. power-domains = <&sysc R8A7795_PD_A3VC>;
  2658. resets = <&cpg 823>;
  2659. };
  2660. imr-lx4@fe870000 {
  2661. compatible = "renesas,r8a7795-imr-lx4",
  2662. "renesas,imr-lx4";
  2663. reg = <0 0xfe870000 0 0x2000>;
  2664. interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>;
  2665. clocks = <&cpg CPG_MOD 822>;
  2666. power-domains = <&sysc R8A7795_PD_A3VC>;
  2667. resets = <&cpg 822>;
  2668. };
  2669. imr-lx4@fe880000 {
  2670. compatible = "renesas,r8a7795-imr-lx4",
  2671. "renesas,imr-lx4";
  2672. reg = <0 0xfe880000 0 0x2000>;
  2673. interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
  2674. clocks = <&cpg CPG_MOD 821>;
  2675. power-domains = <&sysc R8A7795_PD_A3VC>;
  2676. resets = <&cpg 821>;
  2677. };
  2678. imr-lx4@fe890000 {
  2679. compatible = "renesas,r8a7795-imr-lx4",
  2680. "renesas,imr-lx4";
  2681. reg = <0 0xfe890000 0 0x2000>;
  2682. interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>;
  2683. clocks = <&cpg CPG_MOD 820>;
  2684. power-domains = <&sysc R8A7795_PD_A3VC>;
  2685. resets = <&cpg 820>;
  2686. };
  2687. vspbc: vsp@fe920000 {
  2688. compatible = "renesas,vsp2";
  2689. reg = <0 0xfe920000 0 0x8000>;
  2690. interrupts = <GIC_SPI 465 IRQ_TYPE_LEVEL_HIGH>;
  2691. clocks = <&cpg CPG_MOD 624>;
  2692. power-domains = <&sysc R8A7795_PD_A3VP>;
  2693. resets = <&cpg 624>;
  2694. renesas,fcp = <&fcpvb1>;
  2695. };
  2696. vspbd: vsp@fe960000 {
  2697. compatible = "renesas,vsp2";
  2698. reg = <0 0xfe960000 0 0x8000>;
  2699. interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
  2700. clocks = <&cpg CPG_MOD 626>;
  2701. power-domains = <&sysc R8A7795_PD_A3VP>;
  2702. resets = <&cpg 626>;
  2703. renesas,fcp = <&fcpvb0>;
  2704. };
  2705. vspd0: vsp@fea20000 {
  2706. compatible = "renesas,vsp2";
  2707. reg = <0 0xfea20000 0 0x5000>;
  2708. interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>;
  2709. clocks = <&cpg CPG_MOD 623>;
  2710. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2711. resets = <&cpg 623>;
  2712. renesas,fcp = <&fcpvd0>;
  2713. };
  2714. vspd1: vsp@fea28000 {
  2715. compatible = "renesas,vsp2";
  2716. reg = <0 0xfea28000 0 0x5000>;
  2717. interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>;
  2718. clocks = <&cpg CPG_MOD 622>;
  2719. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2720. resets = <&cpg 622>;
  2721. renesas,fcp = <&fcpvd1>;
  2722. };
  2723. vspd2: vsp@fea30000 {
  2724. compatible = "renesas,vsp2";
  2725. reg = <0 0xfea30000 0 0x5000>;
  2726. interrupts = <GIC_SPI 468 IRQ_TYPE_LEVEL_HIGH>;
  2727. clocks = <&cpg CPG_MOD 621>;
  2728. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2729. resets = <&cpg 621>;
  2730. renesas,fcp = <&fcpvd2>;
  2731. };
  2732. vspi0: vsp@fe9a0000 {
  2733. compatible = "renesas,vsp2";
  2734. reg = <0 0xfe9a0000 0 0x8000>;
  2735. interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>;
  2736. clocks = <&cpg CPG_MOD 631>;
  2737. power-domains = <&sysc R8A7795_PD_A3VP>;
  2738. resets = <&cpg 631>;
  2739. renesas,fcp = <&fcpvi0>;
  2740. };
  2741. vspi1: vsp@fe9b0000 {
  2742. compatible = "renesas,vsp2";
  2743. reg = <0 0xfe9b0000 0 0x8000>;
  2744. interrupts = <GIC_SPI 445 IRQ_TYPE_LEVEL_HIGH>;
  2745. clocks = <&cpg CPG_MOD 630>;
  2746. power-domains = <&sysc R8A7795_PD_A3VP>;
  2747. resets = <&cpg 630>;
  2748. renesas,fcp = <&fcpvi1>;
  2749. };
  2750. fdp1@fe940000 {
  2751. compatible = "renesas,fdp1";
  2752. reg = <0 0xfe940000 0 0x2400>;
  2753. interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>;
  2754. clocks = <&cpg CPG_MOD 119>;
  2755. power-domains = <&sysc R8A7795_PD_A3VP>;
  2756. resets = <&cpg 119>;
  2757. renesas,fcp = <&fcpf0>;
  2758. };
  2759. fdp1@fe944000 {
  2760. compatible = "renesas,fdp1";
  2761. reg = <0 0xfe944000 0 0x2400>;
  2762. interrupts = <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
  2763. clocks = <&cpg CPG_MOD 118>;
  2764. power-domains = <&sysc R8A7795_PD_A3VP>;
  2765. resets = <&cpg 118>;
  2766. renesas,fcp = <&fcpf1>;
  2767. };
  2768. fcpf0: fcp@fe950000 {
  2769. compatible = "renesas,fcpf";
  2770. reg = <0 0xfe950000 0 0x200>;
  2771. clocks = <&cpg CPG_MOD 615>;
  2772. power-domains = <&sysc R8A7795_PD_A3VP>;
  2773. resets = <&cpg 615>;
  2774. iommus = <&ipmmu_vp0 0>;
  2775. };
  2776. fcpf1: fcp@fe951000 {
  2777. compatible = "renesas,fcpf";
  2778. reg = <0 0xfe951000 0 0x200>;
  2779. clocks = <&cpg CPG_MOD 614>;
  2780. power-domains = <&sysc R8A7795_PD_A3VP>;
  2781. resets = <&cpg 614>;
  2782. iommus = <&ipmmu_vp1 1>;
  2783. };
  2784. fcpvb0: fcp@fe96f000 {
  2785. compatible = "renesas,fcpv";
  2786. reg = <0 0xfe96f000 0 0x200>;
  2787. clocks = <&cpg CPG_MOD 607>;
  2788. power-domains = <&sysc R8A7795_PD_A3VP>;
  2789. resets = <&cpg 607>;
  2790. iommus = <&ipmmu_vp0 5>;
  2791. };
  2792. fcpvb1: fcp@fe92f000 {
  2793. compatible = "renesas,fcpv";
  2794. reg = <0 0xfe92f000 0 0x200>;
  2795. clocks = <&cpg CPG_MOD 606>;
  2796. power-domains = <&sysc R8A7795_PD_A3VP>;
  2797. resets = <&cpg 606>;
  2798. iommus = <&ipmmu_vp1 7>;
  2799. };
  2800. fcpvi0: fcp@fe9af000 {
  2801. compatible = "renesas,fcpv";
  2802. reg = <0 0xfe9af000 0 0x200>;
  2803. clocks = <&cpg CPG_MOD 611>;
  2804. power-domains = <&sysc R8A7795_PD_A3VP>;
  2805. resets = <&cpg 611>;
  2806. iommus = <&ipmmu_vp0 8>;
  2807. };
  2808. fcpvi1: fcp@fe9bf000 {
  2809. compatible = "renesas,fcpv";
  2810. reg = <0 0xfe9bf000 0 0x200>;
  2811. clocks = <&cpg CPG_MOD 610>;
  2812. power-domains = <&sysc R8A7795_PD_A3VP>;
  2813. resets = <&cpg 610>;
  2814. iommus = <&ipmmu_vp1 9>;
  2815. };
  2816. fcpvd0: fcp@fea27000 {
  2817. compatible = "renesas,fcpv";
  2818. reg = <0 0xfea27000 0 0x200>;
  2819. clocks = <&cpg CPG_MOD 603>;
  2820. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2821. resets = <&cpg 603>;
  2822. iommus = <&ipmmu_vi0 8>;
  2823. };
  2824. fcpvd1: fcp@fea2f000 {
  2825. compatible = "renesas,fcpv";
  2826. reg = <0 0xfea2f000 0 0x200>;
  2827. clocks = <&cpg CPG_MOD 602>;
  2828. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2829. resets = <&cpg 602>;
  2830. iommus = <&ipmmu_vi0 9>;
  2831. };
  2832. fcpvd2: fcp@fea37000 {
  2833. compatible = "renesas,fcpv";
  2834. reg = <0 0xfea37000 0 0x200>;
  2835. clocks = <&cpg CPG_MOD 601>;
  2836. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2837. resets = <&cpg 601>;
  2838. iommus = <&ipmmu_vi1 10>;
  2839. };
  2840. cmm0: cmm@fea40000 {
  2841. compatible = "renesas,r8a7795-cmm",
  2842. "renesas,rcar-gen3-cmm";
  2843. reg = <0 0xfea40000 0 0x1000>;
  2844. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2845. clocks = <&cpg CPG_MOD 711>;
  2846. resets = <&cpg 711>;
  2847. };
  2848. cmm1: cmm@fea50000 {
  2849. compatible = "renesas,r8a7795-cmm",
  2850. "renesas,rcar-gen3-cmm";
  2851. reg = <0 0xfea50000 0 0x1000>;
  2852. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2853. clocks = <&cpg CPG_MOD 710>;
  2854. resets = <&cpg 710>;
  2855. };
  2856. cmm2: cmm@fea60000 {
  2857. compatible = "renesas,r8a7795-cmm",
  2858. "renesas,rcar-gen3-cmm";
  2859. reg = <0 0xfea60000 0 0x1000>;
  2860. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2861. clocks = <&cpg CPG_MOD 709>;
  2862. resets = <&cpg 709>;
  2863. };
  2864. cmm3: cmm@fea70000 {
  2865. compatible = "renesas,r8a7795-cmm",
  2866. "renesas,rcar-gen3-cmm";
  2867. reg = <0 0xfea70000 0 0x1000>;
  2868. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2869. clocks = <&cpg CPG_MOD 708>;
  2870. resets = <&cpg 708>;
  2871. };
  2872. csi20: csi2@fea80000 {
  2873. compatible = "renesas,r8a7795-csi2";
  2874. reg = <0 0xfea80000 0 0x10000>;
  2875. interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
  2876. clocks = <&cpg CPG_MOD 714>;
  2877. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2878. resets = <&cpg 714>;
  2879. status = "disabled";
  2880. ports {
  2881. #address-cells = <1>;
  2882. #size-cells = <0>;
  2883. port@0 {
  2884. reg = <0>;
  2885. };
  2886. port@1 {
  2887. #address-cells = <1>;
  2888. #size-cells = <0>;
  2889. reg = <1>;
  2890. csi20vin0: endpoint@0 {
  2891. reg = <0>;
  2892. remote-endpoint = <&vin0csi20>;
  2893. };
  2894. csi20vin1: endpoint@1 {
  2895. reg = <1>;
  2896. remote-endpoint = <&vin1csi20>;
  2897. };
  2898. csi20vin2: endpoint@2 {
  2899. reg = <2>;
  2900. remote-endpoint = <&vin2csi20>;
  2901. };
  2902. csi20vin3: endpoint@3 {
  2903. reg = <3>;
  2904. remote-endpoint = <&vin3csi20>;
  2905. };
  2906. csi20vin4: endpoint@4 {
  2907. reg = <4>;
  2908. remote-endpoint = <&vin4csi20>;
  2909. };
  2910. csi20vin5: endpoint@5 {
  2911. reg = <5>;
  2912. remote-endpoint = <&vin5csi20>;
  2913. };
  2914. csi20vin6: endpoint@6 {
  2915. reg = <6>;
  2916. remote-endpoint = <&vin6csi20>;
  2917. };
  2918. csi20vin7: endpoint@7 {
  2919. reg = <7>;
  2920. remote-endpoint = <&vin7csi20>;
  2921. };
  2922. };
  2923. };
  2924. };
  2925. csi40: csi2@feaa0000 {
  2926. compatible = "renesas,r8a7795-csi2";
  2927. reg = <0 0xfeaa0000 0 0x10000>;
  2928. interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
  2929. clocks = <&cpg CPG_MOD 716>;
  2930. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2931. resets = <&cpg 716>;
  2932. status = "disabled";
  2933. ports {
  2934. #address-cells = <1>;
  2935. #size-cells = <0>;
  2936. port@0 {
  2937. reg = <0>;
  2938. };
  2939. port@1 {
  2940. #address-cells = <1>;
  2941. #size-cells = <0>;
  2942. reg = <1>;
  2943. csi40vin0: endpoint@0 {
  2944. reg = <0>;
  2945. remote-endpoint = <&vin0csi40>;
  2946. };
  2947. csi40vin1: endpoint@1 {
  2948. reg = <1>;
  2949. remote-endpoint = <&vin1csi40>;
  2950. };
  2951. csi40vin2: endpoint@2 {
  2952. reg = <2>;
  2953. remote-endpoint = <&vin2csi40>;
  2954. };
  2955. csi40vin3: endpoint@3 {
  2956. reg = <3>;
  2957. remote-endpoint = <&vin3csi40>;
  2958. };
  2959. };
  2960. };
  2961. };
  2962. csi41: csi2@feab0000 {
  2963. compatible = "renesas,r8a7795-csi2";
  2964. reg = <0 0xfeab0000 0 0x10000>;
  2965. interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
  2966. clocks = <&cpg CPG_MOD 715>;
  2967. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  2968. resets = <&cpg 715>;
  2969. status = "disabled";
  2970. ports {
  2971. #address-cells = <1>;
  2972. #size-cells = <0>;
  2973. port@0 {
  2974. reg = <0>;
  2975. };
  2976. port@1 {
  2977. #address-cells = <1>;
  2978. #size-cells = <0>;
  2979. reg = <1>;
  2980. csi41vin4: endpoint@0 {
  2981. reg = <0>;
  2982. remote-endpoint = <&vin4csi41>;
  2983. };
  2984. csi41vin5: endpoint@1 {
  2985. reg = <1>;
  2986. remote-endpoint = <&vin5csi41>;
  2987. };
  2988. csi41vin6: endpoint@2 {
  2989. reg = <2>;
  2990. remote-endpoint = <&vin6csi41>;
  2991. };
  2992. csi41vin7: endpoint@3 {
  2993. reg = <3>;
  2994. remote-endpoint = <&vin7csi41>;
  2995. };
  2996. };
  2997. };
  2998. };
  2999. hdmi0: hdmi@fead0000 {
  3000. compatible = "renesas,r8a7795-hdmi", "renesas,rcar-gen3-hdmi";
  3001. reg = <0 0xfead0000 0 0x10000>;
  3002. interrupts = <GIC_SPI 389 IRQ_TYPE_LEVEL_HIGH>;
  3003. clocks = <&cpg CPG_MOD 729>, <&cpg CPG_CORE R8A7795_CLK_HDMI>;
  3004. clock-names = "iahb", "isfr";
  3005. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  3006. resets = <&cpg 729>;
  3007. status = "disabled";
  3008. ports {
  3009. #address-cells = <1>;
  3010. #size-cells = <0>;
  3011. port@0 {
  3012. reg = <0>;
  3013. dw_hdmi0_in: endpoint {
  3014. remote-endpoint = <&du_out_hdmi0>;
  3015. };
  3016. };
  3017. port@1 {
  3018. reg = <1>;
  3019. };
  3020. port@2 {
  3021. /* HDMI sound */
  3022. reg = <2>;
  3023. };
  3024. };
  3025. };
  3026. hdmi1: hdmi@feae0000 {
  3027. compatible = "renesas,r8a7795-hdmi", "renesas,rcar-gen3-hdmi";
  3028. reg = <0 0xfeae0000 0 0x10000>;
  3029. interrupts = <GIC_SPI 436 IRQ_TYPE_LEVEL_HIGH>;
  3030. clocks = <&cpg CPG_MOD 728>, <&cpg CPG_CORE R8A7795_CLK_HDMI>;
  3031. clock-names = "iahb", "isfr";
  3032. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  3033. resets = <&cpg 728>;
  3034. status = "disabled";
  3035. ports {
  3036. #address-cells = <1>;
  3037. #size-cells = <0>;
  3038. port@0 {
  3039. reg = <0>;
  3040. dw_hdmi1_in: endpoint {
  3041. remote-endpoint = <&du_out_hdmi1>;
  3042. };
  3043. };
  3044. port@1 {
  3045. reg = <1>;
  3046. };
  3047. port@2 {
  3048. /* HDMI sound */
  3049. reg = <2>;
  3050. };
  3051. };
  3052. };
  3053. du: display@feb00000 {
  3054. compatible = "renesas,du-r8a7795";
  3055. reg = <0 0xfeb00000 0 0x80000>;
  3056. interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
  3057. <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
  3058. <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>,
  3059. <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>;
  3060. clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>,
  3061. <&cpg CPG_MOD 722>, <&cpg CPG_MOD 721>;
  3062. clock-names = "du.0", "du.1", "du.2", "du.3";
  3063. resets = <&cpg 724>, <&cpg 722>;
  3064. reset-names = "du.0", "du.2";
  3065. renesas,cmms = <&cmm0>, <&cmm1>, <&cmm2>, <&cmm3>;
  3066. renesas,vsps = <&vspd0 0>, <&vspd1 0>, <&vspd2 0>,
  3067. <&vspd0 1>;
  3068. status = "disabled";
  3069. ports {
  3070. #address-cells = <1>;
  3071. #size-cells = <0>;
  3072. port@0 {
  3073. reg = <0>;
  3074. };
  3075. port@1 {
  3076. reg = <1>;
  3077. du_out_hdmi0: endpoint {
  3078. remote-endpoint = <&dw_hdmi0_in>;
  3079. };
  3080. };
  3081. port@2 {
  3082. reg = <2>;
  3083. du_out_hdmi1: endpoint {
  3084. remote-endpoint = <&dw_hdmi1_in>;
  3085. };
  3086. };
  3087. port@3 {
  3088. reg = <3>;
  3089. du_out_lvds0: endpoint {
  3090. remote-endpoint = <&lvds0_in>;
  3091. };
  3092. };
  3093. };
  3094. };
  3095. lvds0: lvds@feb90000 {
  3096. compatible = "renesas,r8a7795-lvds";
  3097. reg = <0 0xfeb90000 0 0x14>;
  3098. clocks = <&cpg CPG_MOD 727>;
  3099. power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
  3100. resets = <&cpg 727>;
  3101. status = "disabled";
  3102. ports {
  3103. #address-cells = <1>;
  3104. #size-cells = <0>;
  3105. port@0 {
  3106. reg = <0>;
  3107. lvds0_in: endpoint {
  3108. remote-endpoint = <&du_out_lvds0>;
  3109. };
  3110. };
  3111. port@1 {
  3112. reg = <1>;
  3113. };
  3114. };
  3115. };
  3116. prr: chipid@fff00044 {
  3117. compatible = "renesas,prr";
  3118. reg = <0 0xfff00044 0 4>;
  3119. };
  3120. };
  3121. thermal-zones {
  3122. sensor1_thermal: sensor1-thermal {
  3123. polling-delay-passive = <250>;
  3124. polling-delay = <1000>;
  3125. thermal-sensors = <&tsc 0>;
  3126. sustainable-power = <6313>;
  3127. trips {
  3128. sensor1_crit: sensor1-crit {
  3129. temperature = <120000>;
  3130. hysteresis = <1000>;
  3131. type = "critical";
  3132. };
  3133. };
  3134. };
  3135. sensor2_thermal: sensor2-thermal {
  3136. polling-delay-passive = <250>;
  3137. polling-delay = <1000>;
  3138. thermal-sensors = <&tsc 1>;
  3139. sustainable-power = <6313>;
  3140. trips {
  3141. sensor2_crit: sensor2-crit {
  3142. temperature = <120000>;
  3143. hysteresis = <1000>;
  3144. type = "critical";
  3145. };
  3146. };
  3147. };
  3148. sensor3_thermal: sensor3-thermal {
  3149. polling-delay-passive = <250>;
  3150. polling-delay = <1000>;
  3151. thermal-sensors = <&tsc 2>;
  3152. trips {
  3153. target: trip-point1 {
  3154. temperature = <100000>;
  3155. hysteresis = <1000>;
  3156. type = "passive";
  3157. };
  3158. sensor3_crit: sensor3-crit {
  3159. temperature = <120000>;
  3160. hysteresis = <1000>;
  3161. type = "critical";
  3162. };
  3163. };
  3164. cooling-maps {
  3165. map0 {
  3166. trip = <&target>;
  3167. cooling-device = <&a57_0 2 4>;
  3168. contribution = <1024>;
  3169. };
  3170. map1 {
  3171. trip = <&target>;
  3172. cooling-device = <&a53_0 0 2>;
  3173. contribution = <1024>;
  3174. };
  3175. };
  3176. };
  3177. };
  3178. timer {
  3179. compatible = "arm,armv8-timer";
  3180. interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  3181. <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  3182. <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  3183. <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
  3184. };
  3185. /* External USB clocks - can be overridden by the board */
  3186. usb3s0_clk: usb3s0 {
  3187. compatible = "fixed-clock";
  3188. #clock-cells = <0>;
  3189. clock-frequency = <0>;
  3190. };
  3191. usb_extal_clk: usb_extal {
  3192. compatible = "fixed-clock";
  3193. #clock-cells = <0>;
  3194. clock-frequency = <0>;
  3195. };
  3196. };