r8a774e1.dtsi 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Device Tree Source for the r8a774e1 SoC
  4. *
  5. * Copyright (C) 2020 Renesas Electronics Corp.
  6. */
  7. #include <dt-bindings/interrupt-controller/irq.h>
  8. #include <dt-bindings/interrupt-controller/arm-gic.h>
  9. #include <dt-bindings/clock/r8a774e1-cpg-mssr.h>
  10. #include <dt-bindings/power/r8a774e1-sysc.h>
  11. #define CPG_AUDIO_CLK_I R8A774E1_CLK_S0D4
  12. / {
  13. compatible = "renesas,r8a774e1";
  14. #address-cells = <2>;
  15. #size-cells = <2>;
  16. /*
  17. * The external audio clocks are configured as 0 Hz fixed frequency
  18. * clocks by default.
  19. * Boards that provide audio clocks should override them.
  20. */
  21. audio_clk_a: audio_clk_a {
  22. compatible = "fixed-clock";
  23. #clock-cells = <0>;
  24. clock-frequency = <0>;
  25. };
  26. audio_clk_b: audio_clk_b {
  27. compatible = "fixed-clock";
  28. #clock-cells = <0>;
  29. clock-frequency = <0>;
  30. };
  31. audio_clk_c: audio_clk_c {
  32. compatible = "fixed-clock";
  33. #clock-cells = <0>;
  34. clock-frequency = <0>;
  35. };
  36. /* External CAN clock - to be overridden by boards that provide it */
  37. can_clk: can {
  38. compatible = "fixed-clock";
  39. #clock-cells = <0>;
  40. clock-frequency = <0>;
  41. };
  42. cluster0_opp: opp-table-0 {
  43. compatible = "operating-points-v2";
  44. opp-shared;
  45. opp-500000000 {
  46. opp-hz = /bits/ 64 <500000000>;
  47. opp-microvolt = <820000>;
  48. clock-latency-ns = <300000>;
  49. };
  50. opp-1000000000 {
  51. opp-hz = /bits/ 64 <1000000000>;
  52. opp-microvolt = <820000>;
  53. clock-latency-ns = <300000>;
  54. };
  55. opp-1500000000 {
  56. opp-hz = /bits/ 64 <1500000000>;
  57. opp-microvolt = <820000>;
  58. clock-latency-ns = <300000>;
  59. opp-suspend;
  60. };
  61. };
  62. cluster1_opp: opp-table-1 {
  63. compatible = "operating-points-v2";
  64. opp-shared;
  65. opp-800000000 {
  66. opp-hz = /bits/ 64 <800000000>;
  67. opp-microvolt = <820000>;
  68. clock-latency-ns = <300000>;
  69. };
  70. opp-1000000000 {
  71. opp-hz = /bits/ 64 <1000000000>;
  72. opp-microvolt = <820000>;
  73. clock-latency-ns = <300000>;
  74. };
  75. opp-1200000000 {
  76. opp-hz = /bits/ 64 <1200000000>;
  77. opp-microvolt = <820000>;
  78. clock-latency-ns = <300000>;
  79. };
  80. };
  81. cpus {
  82. #address-cells = <1>;
  83. #size-cells = <0>;
  84. cpu-map {
  85. cluster0 {
  86. core0 {
  87. cpu = <&a57_0>;
  88. };
  89. core1 {
  90. cpu = <&a57_1>;
  91. };
  92. core2 {
  93. cpu = <&a57_2>;
  94. };
  95. core3 {
  96. cpu = <&a57_3>;
  97. };
  98. };
  99. cluster1 {
  100. core0 {
  101. cpu = <&a53_0>;
  102. };
  103. core1 {
  104. cpu = <&a53_1>;
  105. };
  106. core2 {
  107. cpu = <&a53_2>;
  108. };
  109. core3 {
  110. cpu = <&a53_3>;
  111. };
  112. };
  113. };
  114. a57_0: cpu@0 {
  115. compatible = "arm,cortex-a57";
  116. reg = <0x0>;
  117. device_type = "cpu";
  118. power-domains = <&sysc R8A774E1_PD_CA57_CPU0>;
  119. next-level-cache = <&L2_CA57>;
  120. enable-method = "psci";
  121. cpu-idle-states = <&CPU_SLEEP_0>;
  122. dynamic-power-coefficient = <854>;
  123. clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>;
  124. operating-points-v2 = <&cluster0_opp>;
  125. capacity-dmips-mhz = <1024>;
  126. #cooling-cells = <2>;
  127. };
  128. a57_1: cpu@1 {
  129. compatible = "arm,cortex-a57";
  130. reg = <0x1>;
  131. device_type = "cpu";
  132. power-domains = <&sysc R8A774E1_PD_CA57_CPU1>;
  133. next-level-cache = <&L2_CA57>;
  134. enable-method = "psci";
  135. cpu-idle-states = <&CPU_SLEEP_0>;
  136. clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>;
  137. operating-points-v2 = <&cluster0_opp>;
  138. capacity-dmips-mhz = <1024>;
  139. #cooling-cells = <2>;
  140. };
  141. a57_2: cpu@2 {
  142. compatible = "arm,cortex-a57";
  143. reg = <0x2>;
  144. device_type = "cpu";
  145. power-domains = <&sysc R8A774E1_PD_CA57_CPU2>;
  146. next-level-cache = <&L2_CA57>;
  147. enable-method = "psci";
  148. cpu-idle-states = <&CPU_SLEEP_0>;
  149. clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>;
  150. operating-points-v2 = <&cluster0_opp>;
  151. capacity-dmips-mhz = <1024>;
  152. #cooling-cells = <2>;
  153. };
  154. a57_3: cpu@3 {
  155. compatible = "arm,cortex-a57";
  156. reg = <0x3>;
  157. device_type = "cpu";
  158. power-domains = <&sysc R8A774E1_PD_CA57_CPU3>;
  159. next-level-cache = <&L2_CA57>;
  160. enable-method = "psci";
  161. cpu-idle-states = <&CPU_SLEEP_0>;
  162. clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>;
  163. operating-points-v2 = <&cluster0_opp>;
  164. capacity-dmips-mhz = <1024>;
  165. #cooling-cells = <2>;
  166. };
  167. a53_0: cpu@100 {
  168. compatible = "arm,cortex-a53";
  169. reg = <0x100>;
  170. device_type = "cpu";
  171. power-domains = <&sysc R8A774E1_PD_CA53_CPU0>;
  172. next-level-cache = <&L2_CA53>;
  173. enable-method = "psci";
  174. cpu-idle-states = <&CPU_SLEEP_1>;
  175. #cooling-cells = <2>;
  176. dynamic-power-coefficient = <277>;
  177. clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>;
  178. operating-points-v2 = <&cluster1_opp>;
  179. capacity-dmips-mhz = <535>;
  180. };
  181. a53_1: cpu@101 {
  182. compatible = "arm,cortex-a53";
  183. reg = <0x101>;
  184. device_type = "cpu";
  185. power-domains = <&sysc R8A774E1_PD_CA53_CPU1>;
  186. next-level-cache = <&L2_CA53>;
  187. enable-method = "psci";
  188. cpu-idle-states = <&CPU_SLEEP_1>;
  189. clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>;
  190. operating-points-v2 = <&cluster1_opp>;
  191. capacity-dmips-mhz = <535>;
  192. };
  193. a53_2: cpu@102 {
  194. compatible = "arm,cortex-a53";
  195. reg = <0x102>;
  196. device_type = "cpu";
  197. power-domains = <&sysc R8A774E1_PD_CA53_CPU2>;
  198. next-level-cache = <&L2_CA53>;
  199. enable-method = "psci";
  200. cpu-idle-states = <&CPU_SLEEP_1>;
  201. clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>;
  202. operating-points-v2 = <&cluster1_opp>;
  203. capacity-dmips-mhz = <535>;
  204. };
  205. a53_3: cpu@103 {
  206. compatible = "arm,cortex-a53";
  207. reg = <0x103>;
  208. device_type = "cpu";
  209. power-domains = <&sysc R8A774E1_PD_CA53_CPU3>;
  210. next-level-cache = <&L2_CA53>;
  211. enable-method = "psci";
  212. cpu-idle-states = <&CPU_SLEEP_1>;
  213. clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>;
  214. operating-points-v2 = <&cluster1_opp>;
  215. capacity-dmips-mhz = <535>;
  216. };
  217. L2_CA57: cache-controller-0 {
  218. compatible = "cache";
  219. power-domains = <&sysc R8A774E1_PD_CA57_SCU>;
  220. cache-unified;
  221. cache-level = <2>;
  222. };
  223. L2_CA53: cache-controller-1 {
  224. compatible = "cache";
  225. power-domains = <&sysc R8A774E1_PD_CA53_SCU>;
  226. cache-unified;
  227. cache-level = <2>;
  228. };
  229. idle-states {
  230. entry-method = "psci";
  231. CPU_SLEEP_0: cpu-sleep-0 {
  232. compatible = "arm,idle-state";
  233. arm,psci-suspend-param = <0x0010000>;
  234. local-timer-stop;
  235. entry-latency-us = <400>;
  236. exit-latency-us = <500>;
  237. min-residency-us = <4000>;
  238. };
  239. CPU_SLEEP_1: cpu-sleep-1 {
  240. compatible = "arm,idle-state";
  241. arm,psci-suspend-param = <0x0010000>;
  242. local-timer-stop;
  243. entry-latency-us = <700>;
  244. exit-latency-us = <700>;
  245. min-residency-us = <5000>;
  246. };
  247. };
  248. };
  249. extal_clk: extal {
  250. compatible = "fixed-clock";
  251. #clock-cells = <0>;
  252. /* This value must be overridden by the board */
  253. clock-frequency = <0>;
  254. };
  255. extalr_clk: extalr {
  256. compatible = "fixed-clock";
  257. #clock-cells = <0>;
  258. /* This value must be overridden by the board */
  259. clock-frequency = <0>;
  260. };
  261. /* External PCIe clock - can be overridden by the board */
  262. pcie_bus_clk: pcie_bus {
  263. compatible = "fixed-clock";
  264. #clock-cells = <0>;
  265. clock-frequency = <0>;
  266. };
  267. pmu_a53 {
  268. compatible = "arm,cortex-a53-pmu";
  269. interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
  270. <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
  271. <&gic GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
  272. <&gic GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
  273. interrupt-affinity = <&a53_0>, <&a53_1>, <&a53_2>, <&a53_3>;
  274. };
  275. pmu_a57 {
  276. compatible = "arm,cortex-a57-pmu";
  277. interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
  278. <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
  279. <&gic GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
  280. <&gic GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
  281. interrupt-affinity = <&a57_0>, <&a57_1>, <&a57_2>, <&a57_3>;
  282. };
  283. psci {
  284. compatible = "arm,psci-1.0", "arm,psci-0.2";
  285. method = "smc";
  286. };
  287. /* External SCIF clock - to be overridden by boards that provide it */
  288. scif_clk: scif {
  289. compatible = "fixed-clock";
  290. #clock-cells = <0>;
  291. clock-frequency = <0>;
  292. };
  293. soc {
  294. compatible = "simple-bus";
  295. interrupt-parent = <&gic>;
  296. #address-cells = <2>;
  297. #size-cells = <2>;
  298. ranges;
  299. rwdt: watchdog@e6020000 {
  300. compatible = "renesas,r8a774e1-wdt",
  301. "renesas,rcar-gen3-wdt";
  302. reg = <0 0xe6020000 0 0x0c>;
  303. interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
  304. clocks = <&cpg CPG_MOD 402>;
  305. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  306. resets = <&cpg 402>;
  307. status = "disabled";
  308. };
  309. gpio0: gpio@e6050000 {
  310. compatible = "renesas,gpio-r8a774e1",
  311. "renesas,rcar-gen3-gpio";
  312. reg = <0 0xe6050000 0 0x50>;
  313. interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
  314. #gpio-cells = <2>;
  315. gpio-controller;
  316. gpio-ranges = <&pfc 0 0 16>;
  317. #interrupt-cells = <2>;
  318. interrupt-controller;
  319. clocks = <&cpg CPG_MOD 912>;
  320. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  321. resets = <&cpg 912>;
  322. };
  323. gpio1: gpio@e6051000 {
  324. compatible = "renesas,gpio-r8a774e1",
  325. "renesas,rcar-gen3-gpio";
  326. reg = <0 0xe6051000 0 0x50>;
  327. interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
  328. #gpio-cells = <2>;
  329. gpio-controller;
  330. gpio-ranges = <&pfc 0 32 29>;
  331. #interrupt-cells = <2>;
  332. interrupt-controller;
  333. clocks = <&cpg CPG_MOD 911>;
  334. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  335. resets = <&cpg 911>;
  336. };
  337. gpio2: gpio@e6052000 {
  338. compatible = "renesas,gpio-r8a774e1",
  339. "renesas,rcar-gen3-gpio";
  340. reg = <0 0xe6052000 0 0x50>;
  341. interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
  342. #gpio-cells = <2>;
  343. gpio-controller;
  344. gpio-ranges = <&pfc 0 64 15>;
  345. #interrupt-cells = <2>;
  346. interrupt-controller;
  347. clocks = <&cpg CPG_MOD 910>;
  348. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  349. resets = <&cpg 910>;
  350. };
  351. gpio3: gpio@e6053000 {
  352. compatible = "renesas,gpio-r8a774e1",
  353. "renesas,rcar-gen3-gpio";
  354. reg = <0 0xe6053000 0 0x50>;
  355. interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
  356. #gpio-cells = <2>;
  357. gpio-controller;
  358. gpio-ranges = <&pfc 0 96 16>;
  359. #interrupt-cells = <2>;
  360. interrupt-controller;
  361. clocks = <&cpg CPG_MOD 909>;
  362. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  363. resets = <&cpg 909>;
  364. };
  365. gpio4: gpio@e6054000 {
  366. compatible = "renesas,gpio-r8a774e1",
  367. "renesas,rcar-gen3-gpio";
  368. reg = <0 0xe6054000 0 0x50>;
  369. interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
  370. #gpio-cells = <2>;
  371. gpio-controller;
  372. gpio-ranges = <&pfc 0 128 18>;
  373. #interrupt-cells = <2>;
  374. interrupt-controller;
  375. clocks = <&cpg CPG_MOD 908>;
  376. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  377. resets = <&cpg 908>;
  378. };
  379. gpio5: gpio@e6055000 {
  380. compatible = "renesas,gpio-r8a774e1",
  381. "renesas,rcar-gen3-gpio";
  382. reg = <0 0xe6055000 0 0x50>;
  383. interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
  384. #gpio-cells = <2>;
  385. gpio-controller;
  386. gpio-ranges = <&pfc 0 160 26>;
  387. #interrupt-cells = <2>;
  388. interrupt-controller;
  389. clocks = <&cpg CPG_MOD 907>;
  390. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  391. resets = <&cpg 907>;
  392. };
  393. gpio6: gpio@e6055400 {
  394. compatible = "renesas,gpio-r8a774e1",
  395. "renesas,rcar-gen3-gpio";
  396. reg = <0 0xe6055400 0 0x50>;
  397. interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  398. #gpio-cells = <2>;
  399. gpio-controller;
  400. gpio-ranges = <&pfc 0 192 32>;
  401. #interrupt-cells = <2>;
  402. interrupt-controller;
  403. clocks = <&cpg CPG_MOD 906>;
  404. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  405. resets = <&cpg 906>;
  406. };
  407. gpio7: gpio@e6055800 {
  408. compatible = "renesas,gpio-r8a774e1",
  409. "renesas,rcar-gen3-gpio";
  410. reg = <0 0xe6055800 0 0x50>;
  411. interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
  412. #gpio-cells = <2>;
  413. gpio-controller;
  414. gpio-ranges = <&pfc 0 224 4>;
  415. #interrupt-cells = <2>;
  416. interrupt-controller;
  417. clocks = <&cpg CPG_MOD 905>;
  418. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  419. resets = <&cpg 905>;
  420. };
  421. pfc: pinctrl@e6060000 {
  422. compatible = "renesas,pfc-r8a774e1";
  423. reg = <0 0xe6060000 0 0x50c>;
  424. };
  425. cmt0: timer@e60f0000 {
  426. compatible = "renesas,r8a774e1-cmt0",
  427. "renesas,rcar-gen3-cmt0";
  428. reg = <0 0xe60f0000 0 0x1004>;
  429. interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
  430. <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
  431. clocks = <&cpg CPG_MOD 303>;
  432. clock-names = "fck";
  433. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  434. resets = <&cpg 303>;
  435. status = "disabled";
  436. };
  437. cmt1: timer@e6130000 {
  438. compatible = "renesas,r8a774e1-cmt1",
  439. "renesas,rcar-gen3-cmt1";
  440. reg = <0 0xe6130000 0 0x1004>;
  441. interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
  442. <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
  443. <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
  444. <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
  445. <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
  446. <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
  447. <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
  448. <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
  449. clocks = <&cpg CPG_MOD 302>;
  450. clock-names = "fck";
  451. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  452. resets = <&cpg 302>;
  453. status = "disabled";
  454. };
  455. cmt2: timer@e6140000 {
  456. compatible = "renesas,r8a774e1-cmt1",
  457. "renesas,rcar-gen3-cmt1";
  458. reg = <0 0xe6140000 0 0x1004>;
  459. interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>,
  460. <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>,
  461. <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>,
  462. <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>,
  463. <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>,
  464. <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>,
  465. <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>,
  466. <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>;
  467. clocks = <&cpg CPG_MOD 301>;
  468. clock-names = "fck";
  469. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  470. resets = <&cpg 301>;
  471. status = "disabled";
  472. };
  473. cmt3: timer@e6148000 {
  474. compatible = "renesas,r8a774e1-cmt1",
  475. "renesas,rcar-gen3-cmt1";
  476. reg = <0 0xe6148000 0 0x1004>;
  477. interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>,
  478. <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>,
  479. <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>,
  480. <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>,
  481. <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>,
  482. <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>,
  483. <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>,
  484. <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>;
  485. clocks = <&cpg CPG_MOD 300>;
  486. clock-names = "fck";
  487. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  488. resets = <&cpg 300>;
  489. status = "disabled";
  490. };
  491. cpg: clock-controller@e6150000 {
  492. compatible = "renesas,r8a774e1-cpg-mssr";
  493. reg = <0 0xe6150000 0 0x1000>;
  494. clocks = <&extal_clk>, <&extalr_clk>;
  495. clock-names = "extal", "extalr";
  496. #clock-cells = <2>;
  497. #power-domain-cells = <0>;
  498. #reset-cells = <1>;
  499. };
  500. rst: reset-controller@e6160000 {
  501. compatible = "renesas,r8a774e1-rst";
  502. reg = <0 0xe6160000 0 0x0200>;
  503. };
  504. sysc: system-controller@e6180000 {
  505. compatible = "renesas,r8a774e1-sysc";
  506. reg = <0 0xe6180000 0 0x0400>;
  507. #power-domain-cells = <1>;
  508. };
  509. tsc: thermal@e6198000 {
  510. compatible = "renesas,r8a774e1-thermal";
  511. reg = <0 0xe6198000 0 0x100>,
  512. <0 0xe61a0000 0 0x100>,
  513. <0 0xe61a8000 0 0x100>;
  514. interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
  515. <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
  516. <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
  517. clocks = <&cpg CPG_MOD 522>;
  518. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  519. resets = <&cpg 522>;
  520. #thermal-sensor-cells = <1>;
  521. };
  522. intc_ex: interrupt-controller@e61c0000 {
  523. compatible = "renesas,intc-ex-r8a774e1", "renesas,irqc";
  524. #interrupt-cells = <2>;
  525. interrupt-controller;
  526. reg = <0 0xe61c0000 0 0x200>;
  527. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  528. <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  529. <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  530. <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  531. <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
  532. <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
  533. clocks = <&cpg CPG_MOD 407>;
  534. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  535. resets = <&cpg 407>;
  536. };
  537. tmu0: timer@e61e0000 {
  538. compatible = "renesas,tmu-r8a774e1", "renesas,tmu";
  539. reg = <0 0xe61e0000 0 0x30>;
  540. interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
  541. <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
  542. <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
  543. clocks = <&cpg CPG_MOD 125>;
  544. clock-names = "fck";
  545. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  546. resets = <&cpg 125>;
  547. status = "disabled";
  548. };
  549. tmu1: timer@e6fc0000 {
  550. compatible = "renesas,tmu-r8a774e1", "renesas,tmu";
  551. reg = <0 0xe6fc0000 0 0x30>;
  552. interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
  553. <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
  554. <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
  555. clocks = <&cpg CPG_MOD 124>;
  556. clock-names = "fck";
  557. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  558. resets = <&cpg 124>;
  559. status = "disabled";
  560. };
  561. tmu2: timer@e6fd0000 {
  562. compatible = "renesas,tmu-r8a774e1", "renesas,tmu";
  563. reg = <0 0xe6fd0000 0 0x30>;
  564. interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>,
  565. <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
  566. <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>;
  567. clocks = <&cpg CPG_MOD 123>;
  568. clock-names = "fck";
  569. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  570. resets = <&cpg 123>;
  571. status = "disabled";
  572. };
  573. tmu3: timer@e6fe0000 {
  574. compatible = "renesas,tmu-r8a774e1", "renesas,tmu";
  575. reg = <0 0xe6fe0000 0 0x30>;
  576. interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
  577. <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
  578. <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
  579. clocks = <&cpg CPG_MOD 122>;
  580. clock-names = "fck";
  581. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  582. resets = <&cpg 122>;
  583. status = "disabled";
  584. };
  585. tmu4: timer@ffc00000 {
  586. compatible = "renesas,tmu-r8a774e1", "renesas,tmu";
  587. reg = <0 0xffc00000 0 0x30>;
  588. interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>,
  589. <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>,
  590. <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>;
  591. clocks = <&cpg CPG_MOD 121>;
  592. clock-names = "fck";
  593. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  594. resets = <&cpg 121>;
  595. status = "disabled";
  596. };
  597. i2c0: i2c@e6500000 {
  598. #address-cells = <1>;
  599. #size-cells = <0>;
  600. compatible = "renesas,i2c-r8a774e1",
  601. "renesas,rcar-gen3-i2c";
  602. reg = <0 0xe6500000 0 0x40>;
  603. interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
  604. clocks = <&cpg CPG_MOD 931>;
  605. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  606. resets = <&cpg 931>;
  607. dmas = <&dmac1 0x91>, <&dmac1 0x90>,
  608. <&dmac2 0x91>, <&dmac2 0x90>;
  609. dma-names = "tx", "rx", "tx", "rx";
  610. i2c-scl-internal-delay-ns = <110>;
  611. status = "disabled";
  612. };
  613. i2c1: i2c@e6508000 {
  614. #address-cells = <1>;
  615. #size-cells = <0>;
  616. compatible = "renesas,i2c-r8a774e1",
  617. "renesas,rcar-gen3-i2c";
  618. reg = <0 0xe6508000 0 0x40>;
  619. interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
  620. clocks = <&cpg CPG_MOD 930>;
  621. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  622. resets = <&cpg 930>;
  623. dmas = <&dmac1 0x93>, <&dmac1 0x92>,
  624. <&dmac2 0x93>, <&dmac2 0x92>;
  625. dma-names = "tx", "rx", "tx", "rx";
  626. i2c-scl-internal-delay-ns = <6>;
  627. status = "disabled";
  628. };
  629. i2c2: i2c@e6510000 {
  630. #address-cells = <1>;
  631. #size-cells = <0>;
  632. compatible = "renesas,i2c-r8a774e1",
  633. "renesas,rcar-gen3-i2c";
  634. reg = <0 0xe6510000 0 0x40>;
  635. interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
  636. clocks = <&cpg CPG_MOD 929>;
  637. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  638. resets = <&cpg 929>;
  639. dmas = <&dmac1 0x95>, <&dmac1 0x94>,
  640. <&dmac2 0x95>, <&dmac2 0x94>;
  641. dma-names = "tx", "rx", "tx", "rx";
  642. i2c-scl-internal-delay-ns = <6>;
  643. status = "disabled";
  644. };
  645. i2c3: i2c@e66d0000 {
  646. #address-cells = <1>;
  647. #size-cells = <0>;
  648. compatible = "renesas,i2c-r8a774e1",
  649. "renesas,rcar-gen3-i2c";
  650. reg = <0 0xe66d0000 0 0x40>;
  651. interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
  652. clocks = <&cpg CPG_MOD 928>;
  653. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  654. resets = <&cpg 928>;
  655. dmas = <&dmac0 0x97>, <&dmac0 0x96>;
  656. dma-names = "tx", "rx";
  657. i2c-scl-internal-delay-ns = <110>;
  658. status = "disabled";
  659. };
  660. i2c4: i2c@e66d8000 {
  661. #address-cells = <1>;
  662. #size-cells = <0>;
  663. compatible = "renesas,i2c-r8a774e1",
  664. "renesas,rcar-gen3-i2c";
  665. reg = <0 0xe66d8000 0 0x40>;
  666. interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
  667. clocks = <&cpg CPG_MOD 927>;
  668. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  669. resets = <&cpg 927>;
  670. dmas = <&dmac0 0x99>, <&dmac0 0x98>;
  671. dma-names = "tx", "rx";
  672. i2c-scl-internal-delay-ns = <110>;
  673. status = "disabled";
  674. };
  675. i2c5: i2c@e66e0000 {
  676. #address-cells = <1>;
  677. #size-cells = <0>;
  678. compatible = "renesas,i2c-r8a774e1",
  679. "renesas,rcar-gen3-i2c";
  680. reg = <0 0xe66e0000 0 0x40>;
  681. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  682. clocks = <&cpg CPG_MOD 919>;
  683. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  684. resets = <&cpg 919>;
  685. dmas = <&dmac0 0x9b>, <&dmac0 0x9a>;
  686. dma-names = "tx", "rx";
  687. i2c-scl-internal-delay-ns = <110>;
  688. status = "disabled";
  689. };
  690. i2c6: i2c@e66e8000 {
  691. #address-cells = <1>;
  692. #size-cells = <0>;
  693. compatible = "renesas,i2c-r8a774e1",
  694. "renesas,rcar-gen3-i2c";
  695. reg = <0 0xe66e8000 0 0x40>;
  696. interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
  697. clocks = <&cpg CPG_MOD 918>;
  698. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  699. resets = <&cpg 918>;
  700. dmas = <&dmac0 0x9d>, <&dmac0 0x9c>;
  701. dma-names = "tx", "rx";
  702. i2c-scl-internal-delay-ns = <6>;
  703. status = "disabled";
  704. };
  705. iic_pmic: i2c@e60b0000 {
  706. #address-cells = <1>;
  707. #size-cells = <0>;
  708. compatible = "renesas,iic-r8a774e1",
  709. "renesas,rcar-gen3-iic",
  710. "renesas,rmobile-iic";
  711. reg = <0 0xe60b0000 0 0x425>;
  712. interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
  713. clocks = <&cpg CPG_MOD 926>;
  714. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  715. resets = <&cpg 926>;
  716. dmas = <&dmac0 0x11>, <&dmac0 0x10>;
  717. dma-names = "tx", "rx";
  718. status = "disabled";
  719. };
  720. hscif0: serial@e6540000 {
  721. compatible = "renesas,hscif-r8a774e1",
  722. "renesas,rcar-gen3-hscif",
  723. "renesas,hscif";
  724. reg = <0 0xe6540000 0 0x60>;
  725. interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
  726. clocks = <&cpg CPG_MOD 520>,
  727. <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
  728. <&scif_clk>;
  729. clock-names = "fck", "brg_int", "scif_clk";
  730. dmas = <&dmac1 0x31>, <&dmac1 0x30>,
  731. <&dmac2 0x31>, <&dmac2 0x30>;
  732. dma-names = "tx", "rx", "tx", "rx";
  733. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  734. resets = <&cpg 520>;
  735. status = "disabled";
  736. };
  737. hscif1: serial@e6550000 {
  738. compatible = "renesas,hscif-r8a774e1",
  739. "renesas,rcar-gen3-hscif",
  740. "renesas,hscif";
  741. reg = <0 0xe6550000 0 0x60>;
  742. interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
  743. clocks = <&cpg CPG_MOD 519>,
  744. <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
  745. <&scif_clk>;
  746. clock-names = "fck", "brg_int", "scif_clk";
  747. dmas = <&dmac1 0x33>, <&dmac1 0x32>,
  748. <&dmac2 0x33>, <&dmac2 0x32>;
  749. dma-names = "tx", "rx", "tx", "rx";
  750. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  751. resets = <&cpg 519>;
  752. status = "disabled";
  753. };
  754. hscif2: serial@e6560000 {
  755. compatible = "renesas,hscif-r8a774e1",
  756. "renesas,rcar-gen3-hscif",
  757. "renesas,hscif";
  758. reg = <0 0xe6560000 0 0x60>;
  759. interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
  760. clocks = <&cpg CPG_MOD 518>,
  761. <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
  762. <&scif_clk>;
  763. clock-names = "fck", "brg_int", "scif_clk";
  764. dmas = <&dmac1 0x35>, <&dmac1 0x34>,
  765. <&dmac2 0x35>, <&dmac2 0x34>;
  766. dma-names = "tx", "rx", "tx", "rx";
  767. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  768. resets = <&cpg 518>;
  769. status = "disabled";
  770. };
  771. hscif3: serial@e66a0000 {
  772. compatible = "renesas,hscif-r8a774e1",
  773. "renesas,rcar-gen3-hscif",
  774. "renesas,hscif";
  775. reg = <0 0xe66a0000 0 0x60>;
  776. interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
  777. clocks = <&cpg CPG_MOD 517>,
  778. <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
  779. <&scif_clk>;
  780. clock-names = "fck", "brg_int", "scif_clk";
  781. dmas = <&dmac0 0x37>, <&dmac0 0x36>;
  782. dma-names = "tx", "rx";
  783. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  784. resets = <&cpg 517>;
  785. status = "disabled";
  786. };
  787. hscif4: serial@e66b0000 {
  788. compatible = "renesas,hscif-r8a774e1",
  789. "renesas,rcar-gen3-hscif",
  790. "renesas,hscif";
  791. reg = <0 0xe66b0000 0 0x60>;
  792. interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
  793. clocks = <&cpg CPG_MOD 516>,
  794. <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
  795. <&scif_clk>;
  796. clock-names = "fck", "brg_int", "scif_clk";
  797. dmas = <&dmac0 0x39>, <&dmac0 0x38>;
  798. dma-names = "tx", "rx";
  799. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  800. resets = <&cpg 516>;
  801. status = "disabled";
  802. };
  803. hsusb: usb@e6590000 {
  804. compatible = "renesas,usbhs-r8a774e1",
  805. "renesas,rcar-gen3-usbhs";
  806. reg = <0 0xe6590000 0 0x200>;
  807. interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
  808. clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>;
  809. dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
  810. <&usb_dmac1 0>, <&usb_dmac1 1>;
  811. dma-names = "ch0", "ch1", "ch2", "ch3";
  812. renesas,buswait = <11>;
  813. phys = <&usb2_phy0 3>;
  814. phy-names = "usb";
  815. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  816. resets = <&cpg 704>, <&cpg 703>;
  817. status = "disabled";
  818. };
  819. usb2_clksel: clock-controller@e6590630 {
  820. compatible = "renesas,r8a774e1-rcar-usb2-clock-sel",
  821. "renesas,rcar-gen3-usb2-clock-sel";
  822. reg = <0 0xe6590630 0 0x02>;
  823. clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>,
  824. <&usb_extal_clk>, <&usb3s0_clk>;
  825. clock-names = "ehci_ohci", "hs-usb-if",
  826. "usb_extal", "usb_xtal";
  827. #clock-cells = <0>;
  828. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  829. resets = <&cpg 703>, <&cpg 704>;
  830. reset-names = "ehci_ohci", "hs-usb-if";
  831. status = "disabled";
  832. };
  833. usb_dmac0: dma-controller@e65a0000 {
  834. compatible = "renesas,r8a774e1-usb-dmac",
  835. "renesas,usb-dmac";
  836. reg = <0 0xe65a0000 0 0x100>;
  837. interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
  838. <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
  839. interrupt-names = "ch0", "ch1";
  840. clocks = <&cpg CPG_MOD 330>;
  841. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  842. resets = <&cpg 330>;
  843. #dma-cells = <1>;
  844. dma-channels = <2>;
  845. };
  846. usb_dmac1: dma-controller@e65b0000 {
  847. compatible = "renesas,r8a774e1-usb-dmac",
  848. "renesas,usb-dmac";
  849. reg = <0 0xe65b0000 0 0x100>;
  850. interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
  851. <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
  852. interrupt-names = "ch0", "ch1";
  853. clocks = <&cpg CPG_MOD 331>;
  854. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  855. resets = <&cpg 331>;
  856. #dma-cells = <1>;
  857. dma-channels = <2>;
  858. };
  859. usb3_phy0: usb-phy@e65ee000 {
  860. compatible = "renesas,r8a774e1-usb3-phy",
  861. "renesas,rcar-gen3-usb3-phy";
  862. reg = <0 0xe65ee000 0 0x90>;
  863. clocks = <&cpg CPG_MOD 328>, <&usb3s0_clk>,
  864. <&usb_extal_clk>;
  865. clock-names = "usb3-if", "usb3s_clk", "usb_extal";
  866. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  867. resets = <&cpg 328>;
  868. #phy-cells = <0>;
  869. status = "disabled";
  870. };
  871. dmac0: dma-controller@e6700000 {
  872. compatible = "renesas,dmac-r8a774e1",
  873. "renesas,rcar-dmac";
  874. reg = <0 0xe6700000 0 0x10000>;
  875. interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
  876. <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
  877. <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
  878. <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
  879. <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
  880. <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
  881. <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
  882. <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
  883. <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
  884. <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
  885. <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
  886. <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
  887. <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
  888. <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
  889. <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
  890. <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
  891. <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
  892. interrupt-names = "error",
  893. "ch0", "ch1", "ch2", "ch3",
  894. "ch4", "ch5", "ch6", "ch7",
  895. "ch8", "ch9", "ch10", "ch11",
  896. "ch12", "ch13", "ch14", "ch15";
  897. clocks = <&cpg CPG_MOD 219>;
  898. clock-names = "fck";
  899. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  900. resets = <&cpg 219>;
  901. #dma-cells = <1>;
  902. dma-channels = <16>;
  903. iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>,
  904. <&ipmmu_ds0 2>, <&ipmmu_ds0 3>,
  905. <&ipmmu_ds0 4>, <&ipmmu_ds0 5>,
  906. <&ipmmu_ds0 6>, <&ipmmu_ds0 7>,
  907. <&ipmmu_ds0 8>, <&ipmmu_ds0 9>,
  908. <&ipmmu_ds0 10>, <&ipmmu_ds0 11>,
  909. <&ipmmu_ds0 12>, <&ipmmu_ds0 13>,
  910. <&ipmmu_ds0 14>, <&ipmmu_ds0 15>;
  911. };
  912. dmac1: dma-controller@e7300000 {
  913. compatible = "renesas,dmac-r8a774e1",
  914. "renesas,rcar-dmac";
  915. reg = <0 0xe7300000 0 0x10000>;
  916. interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
  917. <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
  918. <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
  919. <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
  920. <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
  921. <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
  922. <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
  923. <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
  924. <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
  925. <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
  926. <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
  927. <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
  928. <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
  929. <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
  930. <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
  931. <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
  932. <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
  933. interrupt-names = "error",
  934. "ch0", "ch1", "ch2", "ch3",
  935. "ch4", "ch5", "ch6", "ch7",
  936. "ch8", "ch9", "ch10", "ch11",
  937. "ch12", "ch13", "ch14", "ch15";
  938. clocks = <&cpg CPG_MOD 218>;
  939. clock-names = "fck";
  940. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  941. resets = <&cpg 218>;
  942. #dma-cells = <1>;
  943. dma-channels = <16>;
  944. iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>,
  945. <&ipmmu_ds1 2>, <&ipmmu_ds1 3>,
  946. <&ipmmu_ds1 4>, <&ipmmu_ds1 5>,
  947. <&ipmmu_ds1 6>, <&ipmmu_ds1 7>,
  948. <&ipmmu_ds1 8>, <&ipmmu_ds1 9>,
  949. <&ipmmu_ds1 10>, <&ipmmu_ds1 11>,
  950. <&ipmmu_ds1 12>, <&ipmmu_ds1 13>,
  951. <&ipmmu_ds1 14>, <&ipmmu_ds1 15>;
  952. };
  953. dmac2: dma-controller@e7310000 {
  954. compatible = "renesas,dmac-r8a774e1",
  955. "renesas,rcar-dmac";
  956. reg = <0 0xe7310000 0 0x10000>;
  957. interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
  958. <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>,
  959. <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>,
  960. <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>,
  961. <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>,
  962. <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>,
  963. <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>,
  964. <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
  965. <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>,
  966. <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>,
  967. <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>,
  968. <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>,
  969. <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>,
  970. <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>,
  971. <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>,
  972. <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>,
  973. <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
  974. interrupt-names = "error",
  975. "ch0", "ch1", "ch2", "ch3",
  976. "ch4", "ch5", "ch6", "ch7",
  977. "ch8", "ch9", "ch10", "ch11",
  978. "ch12", "ch13", "ch14", "ch15";
  979. clocks = <&cpg CPG_MOD 217>;
  980. clock-names = "fck";
  981. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  982. resets = <&cpg 217>;
  983. #dma-cells = <1>;
  984. dma-channels = <16>;
  985. iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>,
  986. <&ipmmu_ds1 18>, <&ipmmu_ds1 19>,
  987. <&ipmmu_ds1 20>, <&ipmmu_ds1 21>,
  988. <&ipmmu_ds1 22>, <&ipmmu_ds1 23>,
  989. <&ipmmu_ds1 24>, <&ipmmu_ds1 25>,
  990. <&ipmmu_ds1 26>, <&ipmmu_ds1 27>,
  991. <&ipmmu_ds1 28>, <&ipmmu_ds1 29>,
  992. <&ipmmu_ds1 30>, <&ipmmu_ds1 31>;
  993. };
  994. ipmmu_ds0: iommu@e6740000 {
  995. compatible = "renesas,ipmmu-r8a774e1";
  996. reg = <0 0xe6740000 0 0x1000>;
  997. renesas,ipmmu-main = <&ipmmu_mm 0>;
  998. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  999. #iommu-cells = <1>;
  1000. };
  1001. ipmmu_ds1: iommu@e7740000 {
  1002. compatible = "renesas,ipmmu-r8a774e1";
  1003. reg = <0 0xe7740000 0 0x1000>;
  1004. renesas,ipmmu-main = <&ipmmu_mm 1>;
  1005. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1006. #iommu-cells = <1>;
  1007. };
  1008. ipmmu_hc: iommu@e6570000 {
  1009. compatible = "renesas,ipmmu-r8a774e1";
  1010. reg = <0 0xe6570000 0 0x1000>;
  1011. renesas,ipmmu-main = <&ipmmu_mm 2>;
  1012. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1013. #iommu-cells = <1>;
  1014. };
  1015. ipmmu_mm: iommu@e67b0000 {
  1016. compatible = "renesas,ipmmu-r8a774e1";
  1017. reg = <0 0xe67b0000 0 0x1000>;
  1018. interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
  1019. <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
  1020. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1021. #iommu-cells = <1>;
  1022. };
  1023. ipmmu_mp0: iommu@ec670000 {
  1024. compatible = "renesas,ipmmu-r8a774e1";
  1025. reg = <0 0xec670000 0 0x1000>;
  1026. renesas,ipmmu-main = <&ipmmu_mm 4>;
  1027. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1028. #iommu-cells = <1>;
  1029. };
  1030. ipmmu_pv0: iommu@fd800000 {
  1031. compatible = "renesas,ipmmu-r8a774e1";
  1032. reg = <0 0xfd800000 0 0x1000>;
  1033. renesas,ipmmu-main = <&ipmmu_mm 6>;
  1034. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1035. #iommu-cells = <1>;
  1036. };
  1037. ipmmu_pv1: iommu@fd950000 {
  1038. compatible = "renesas,ipmmu-r8a774e1";
  1039. reg = <0 0xfd950000 0 0x1000>;
  1040. renesas,ipmmu-main = <&ipmmu_mm 7>;
  1041. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1042. #iommu-cells = <1>;
  1043. };
  1044. ipmmu_pv2: iommu@fd960000 {
  1045. compatible = "renesas,ipmmu-r8a774e1";
  1046. reg = <0 0xfd960000 0 0x1000>;
  1047. renesas,ipmmu-main = <&ipmmu_mm 8>;
  1048. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1049. #iommu-cells = <1>;
  1050. };
  1051. ipmmu_pv3: iommu@fd970000 {
  1052. compatible = "renesas,ipmmu-r8a774e1";
  1053. reg = <0 0xfd970000 0 0x1000>;
  1054. renesas,ipmmu-main = <&ipmmu_mm 9>;
  1055. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1056. #iommu-cells = <1>;
  1057. };
  1058. ipmmu_vc0: iommu@fe6b0000 {
  1059. compatible = "renesas,ipmmu-r8a774e1";
  1060. reg = <0 0xfe6b0000 0 0x1000>;
  1061. renesas,ipmmu-main = <&ipmmu_mm 12>;
  1062. power-domains = <&sysc R8A774E1_PD_A3VC>;
  1063. #iommu-cells = <1>;
  1064. };
  1065. ipmmu_vc1: iommu@fe6f0000 {
  1066. compatible = "renesas,ipmmu-r8a774e1";
  1067. reg = <0 0xfe6f0000 0 0x1000>;
  1068. renesas,ipmmu-main = <&ipmmu_mm 13>;
  1069. power-domains = <&sysc R8A774E1_PD_A3VC>;
  1070. #iommu-cells = <1>;
  1071. };
  1072. ipmmu_vi0: iommu@febd0000 {
  1073. compatible = "renesas,ipmmu-r8a774e1";
  1074. reg = <0 0xfebd0000 0 0x1000>;
  1075. renesas,ipmmu-main = <&ipmmu_mm 14>;
  1076. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1077. #iommu-cells = <1>;
  1078. };
  1079. ipmmu_vi1: iommu@febe0000 {
  1080. compatible = "renesas,ipmmu-r8a774e1";
  1081. reg = <0 0xfebe0000 0 0x1000>;
  1082. renesas,ipmmu-main = <&ipmmu_mm 15>;
  1083. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1084. #iommu-cells = <1>;
  1085. };
  1086. ipmmu_vp0: iommu@fe990000 {
  1087. compatible = "renesas,ipmmu-r8a774e1";
  1088. reg = <0 0xfe990000 0 0x1000>;
  1089. renesas,ipmmu-main = <&ipmmu_mm 16>;
  1090. power-domains = <&sysc R8A774E1_PD_A3VP>;
  1091. #iommu-cells = <1>;
  1092. };
  1093. ipmmu_vp1: iommu@fe980000 {
  1094. compatible = "renesas,ipmmu-r8a774e1";
  1095. reg = <0 0xfe980000 0 0x1000>;
  1096. renesas,ipmmu-main = <&ipmmu_mm 17>;
  1097. power-domains = <&sysc R8A774E1_PD_A3VP>;
  1098. #iommu-cells = <1>;
  1099. };
  1100. avb: ethernet@e6800000 {
  1101. compatible = "renesas,etheravb-r8a774e1",
  1102. "renesas,etheravb-rcar-gen3";
  1103. reg = <0 0xe6800000 0 0x800>;
  1104. interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
  1105. <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
  1106. <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
  1107. <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
  1108. <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
  1109. <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
  1110. <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
  1111. <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
  1112. <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
  1113. <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
  1114. <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
  1115. <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
  1116. <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
  1117. <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
  1118. <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
  1119. <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
  1120. <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
  1121. <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
  1122. <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
  1123. <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
  1124. <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
  1125. <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
  1126. <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
  1127. <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
  1128. <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
  1129. interrupt-names = "ch0", "ch1", "ch2", "ch3",
  1130. "ch4", "ch5", "ch6", "ch7",
  1131. "ch8", "ch9", "ch10", "ch11",
  1132. "ch12", "ch13", "ch14", "ch15",
  1133. "ch16", "ch17", "ch18", "ch19",
  1134. "ch20", "ch21", "ch22", "ch23",
  1135. "ch24";
  1136. clocks = <&cpg CPG_MOD 812>;
  1137. clock-names = "fck";
  1138. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1139. resets = <&cpg 812>;
  1140. phy-mode = "rgmii";
  1141. rx-internal-delay-ps = <0>;
  1142. tx-internal-delay-ps = <0>;
  1143. iommus = <&ipmmu_ds0 16>;
  1144. #address-cells = <1>;
  1145. #size-cells = <0>;
  1146. status = "disabled";
  1147. };
  1148. can0: can@e6c30000 {
  1149. compatible = "renesas,can-r8a774e1",
  1150. "renesas,rcar-gen3-can";
  1151. reg = <0 0xe6c30000 0 0x1000>;
  1152. interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
  1153. clocks = <&cpg CPG_MOD 916>,
  1154. <&cpg CPG_CORE R8A774E1_CLK_CANFD>,
  1155. <&can_clk>;
  1156. clock-names = "clkp1", "clkp2", "can_clk";
  1157. assigned-clocks = <&cpg CPG_CORE R8A774E1_CLK_CANFD>;
  1158. assigned-clock-rates = <40000000>;
  1159. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1160. resets = <&cpg 916>;
  1161. status = "disabled";
  1162. };
  1163. can1: can@e6c38000 {
  1164. compatible = "renesas,can-r8a774e1",
  1165. "renesas,rcar-gen3-can";
  1166. reg = <0 0xe6c38000 0 0x1000>;
  1167. interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
  1168. clocks = <&cpg CPG_MOD 915>,
  1169. <&cpg CPG_CORE R8A774E1_CLK_CANFD>,
  1170. <&can_clk>;
  1171. clock-names = "clkp1", "clkp2", "can_clk";
  1172. assigned-clocks = <&cpg CPG_CORE R8A774E1_CLK_CANFD>;
  1173. assigned-clock-rates = <40000000>;
  1174. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1175. resets = <&cpg 915>;
  1176. status = "disabled";
  1177. };
  1178. canfd: can@e66c0000 {
  1179. compatible = "renesas,r8a774e1-canfd",
  1180. "renesas,rcar-gen3-canfd";
  1181. reg = <0 0xe66c0000 0 0x8000>;
  1182. interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
  1183. <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  1184. interrupt-names = "ch_int", "g_int";
  1185. clocks = <&cpg CPG_MOD 914>,
  1186. <&cpg CPG_CORE R8A774E1_CLK_CANFD>,
  1187. <&can_clk>;
  1188. clock-names = "fck", "canfd", "can_clk";
  1189. assigned-clocks = <&cpg CPG_CORE R8A774E1_CLK_CANFD>;
  1190. assigned-clock-rates = <40000000>;
  1191. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1192. resets = <&cpg 914>;
  1193. status = "disabled";
  1194. channel0 {
  1195. status = "disabled";
  1196. };
  1197. channel1 {
  1198. status = "disabled";
  1199. };
  1200. };
  1201. pwm0: pwm@e6e30000 {
  1202. compatible = "renesas,pwm-r8a774e1", "renesas,pwm-rcar";
  1203. reg = <0 0xe6e30000 0 0x8>;
  1204. clocks = <&cpg CPG_MOD 523>;
  1205. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1206. resets = <&cpg 523>;
  1207. #pwm-cells = <2>;
  1208. status = "disabled";
  1209. };
  1210. pwm1: pwm@e6e31000 {
  1211. compatible = "renesas,pwm-r8a774e1", "renesas,pwm-rcar";
  1212. reg = <0 0xe6e31000 0 0x8>;
  1213. clocks = <&cpg CPG_MOD 523>;
  1214. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1215. resets = <&cpg 523>;
  1216. #pwm-cells = <2>;
  1217. status = "disabled";
  1218. };
  1219. pwm2: pwm@e6e32000 {
  1220. compatible = "renesas,pwm-r8a774e1", "renesas,pwm-rcar";
  1221. reg = <0 0xe6e32000 0 0x8>;
  1222. clocks = <&cpg CPG_MOD 523>;
  1223. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1224. resets = <&cpg 523>;
  1225. #pwm-cells = <2>;
  1226. status = "disabled";
  1227. };
  1228. pwm3: pwm@e6e33000 {
  1229. compatible = "renesas,pwm-r8a774e1", "renesas,pwm-rcar";
  1230. reg = <0 0xe6e33000 0 0x8>;
  1231. clocks = <&cpg CPG_MOD 523>;
  1232. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1233. resets = <&cpg 523>;
  1234. #pwm-cells = <2>;
  1235. status = "disabled";
  1236. };
  1237. pwm4: pwm@e6e34000 {
  1238. compatible = "renesas,pwm-r8a774e1", "renesas,pwm-rcar";
  1239. reg = <0 0xe6e34000 0 0x8>;
  1240. clocks = <&cpg CPG_MOD 523>;
  1241. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1242. resets = <&cpg 523>;
  1243. #pwm-cells = <2>;
  1244. status = "disabled";
  1245. };
  1246. pwm5: pwm@e6e35000 {
  1247. compatible = "renesas,pwm-r8a774e1", "renesas,pwm-rcar";
  1248. reg = <0 0xe6e35000 0 0x8>;
  1249. clocks = <&cpg CPG_MOD 523>;
  1250. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1251. resets = <&cpg 523>;
  1252. #pwm-cells = <2>;
  1253. status = "disabled";
  1254. };
  1255. pwm6: pwm@e6e36000 {
  1256. compatible = "renesas,pwm-r8a774e1", "renesas,pwm-rcar";
  1257. reg = <0 0xe6e36000 0 0x8>;
  1258. clocks = <&cpg CPG_MOD 523>;
  1259. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1260. resets = <&cpg 523>;
  1261. #pwm-cells = <2>;
  1262. status = "disabled";
  1263. };
  1264. scif0: serial@e6e60000 {
  1265. compatible = "renesas,scif-r8a774e1",
  1266. "renesas,rcar-gen3-scif", "renesas,scif";
  1267. reg = <0 0xe6e60000 0 0x40>;
  1268. interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
  1269. clocks = <&cpg CPG_MOD 207>,
  1270. <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
  1271. <&scif_clk>;
  1272. clock-names = "fck", "brg_int", "scif_clk";
  1273. dmas = <&dmac1 0x51>, <&dmac1 0x50>,
  1274. <&dmac2 0x51>, <&dmac2 0x50>;
  1275. dma-names = "tx", "rx", "tx", "rx";
  1276. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1277. resets = <&cpg 207>;
  1278. status = "disabled";
  1279. };
  1280. scif1: serial@e6e68000 {
  1281. compatible = "renesas,scif-r8a774e1",
  1282. "renesas,rcar-gen3-scif", "renesas,scif";
  1283. reg = <0 0xe6e68000 0 0x40>;
  1284. interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
  1285. clocks = <&cpg CPG_MOD 206>,
  1286. <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
  1287. <&scif_clk>;
  1288. clock-names = "fck", "brg_int", "scif_clk";
  1289. dmas = <&dmac1 0x53>, <&dmac1 0x52>,
  1290. <&dmac2 0x53>, <&dmac2 0x52>;
  1291. dma-names = "tx", "rx", "tx", "rx";
  1292. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1293. resets = <&cpg 206>;
  1294. status = "disabled";
  1295. };
  1296. scif2: serial@e6e88000 {
  1297. compatible = "renesas,scif-r8a774e1",
  1298. "renesas,rcar-gen3-scif", "renesas,scif";
  1299. reg = <0 0xe6e88000 0 0x40>;
  1300. interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
  1301. clocks = <&cpg CPG_MOD 310>,
  1302. <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
  1303. <&scif_clk>;
  1304. clock-names = "fck", "brg_int", "scif_clk";
  1305. dmas = <&dmac1 0x13>, <&dmac1 0x12>,
  1306. <&dmac2 0x13>, <&dmac2 0x12>;
  1307. dma-names = "tx", "rx", "tx", "rx";
  1308. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1309. resets = <&cpg 310>;
  1310. status = "disabled";
  1311. };
  1312. scif3: serial@e6c50000 {
  1313. compatible = "renesas,scif-r8a774e1",
  1314. "renesas,rcar-gen3-scif", "renesas,scif";
  1315. reg = <0 0xe6c50000 0 0x40>;
  1316. interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  1317. clocks = <&cpg CPG_MOD 204>,
  1318. <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
  1319. <&scif_clk>;
  1320. clock-names = "fck", "brg_int", "scif_clk";
  1321. dmas = <&dmac0 0x57>, <&dmac0 0x56>;
  1322. dma-names = "tx", "rx";
  1323. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1324. resets = <&cpg 204>;
  1325. status = "disabled";
  1326. };
  1327. scif4: serial@e6c40000 {
  1328. compatible = "renesas,scif-r8a774e1",
  1329. "renesas,rcar-gen3-scif", "renesas,scif";
  1330. reg = <0 0xe6c40000 0 0x40>;
  1331. interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
  1332. clocks = <&cpg CPG_MOD 203>,
  1333. <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
  1334. <&scif_clk>;
  1335. clock-names = "fck", "brg_int", "scif_clk";
  1336. dmas = <&dmac0 0x59>, <&dmac0 0x58>;
  1337. dma-names = "tx", "rx";
  1338. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1339. resets = <&cpg 203>;
  1340. status = "disabled";
  1341. };
  1342. scif5: serial@e6f30000 {
  1343. compatible = "renesas,scif-r8a774e1",
  1344. "renesas,rcar-gen3-scif", "renesas,scif";
  1345. reg = <0 0xe6f30000 0 0x40>;
  1346. interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
  1347. clocks = <&cpg CPG_MOD 202>,
  1348. <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
  1349. <&scif_clk>;
  1350. clock-names = "fck", "brg_int", "scif_clk";
  1351. dmas = <&dmac1 0x5b>, <&dmac1 0x5a>,
  1352. <&dmac2 0x5b>, <&dmac2 0x5a>;
  1353. dma-names = "tx", "rx", "tx", "rx";
  1354. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1355. resets = <&cpg 202>;
  1356. status = "disabled";
  1357. };
  1358. msiof0: spi@e6e90000 {
  1359. compatible = "renesas,msiof-r8a774e1",
  1360. "renesas,rcar-gen3-msiof";
  1361. reg = <0 0xe6e90000 0 0x0064>;
  1362. interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
  1363. clocks = <&cpg CPG_MOD 211>;
  1364. dmas = <&dmac1 0x41>, <&dmac1 0x40>,
  1365. <&dmac2 0x41>, <&dmac2 0x40>;
  1366. dma-names = "tx", "rx", "tx", "rx";
  1367. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1368. resets = <&cpg 211>;
  1369. #address-cells = <1>;
  1370. #size-cells = <0>;
  1371. status = "disabled";
  1372. };
  1373. msiof1: spi@e6ea0000 {
  1374. compatible = "renesas,msiof-r8a774e1",
  1375. "renesas,rcar-gen3-msiof";
  1376. reg = <0 0xe6ea0000 0 0x0064>;
  1377. interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
  1378. clocks = <&cpg CPG_MOD 210>;
  1379. dmas = <&dmac1 0x43>, <&dmac1 0x42>,
  1380. <&dmac2 0x43>, <&dmac2 0x42>;
  1381. dma-names = "tx", "rx", "tx", "rx";
  1382. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1383. resets = <&cpg 210>;
  1384. #address-cells = <1>;
  1385. #size-cells = <0>;
  1386. status = "disabled";
  1387. };
  1388. msiof2: spi@e6c00000 {
  1389. compatible = "renesas,msiof-r8a774e1",
  1390. "renesas,rcar-gen3-msiof";
  1391. reg = <0 0xe6c00000 0 0x0064>;
  1392. interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
  1393. clocks = <&cpg CPG_MOD 209>;
  1394. dmas = <&dmac0 0x45>, <&dmac0 0x44>;
  1395. dma-names = "tx", "rx";
  1396. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1397. resets = <&cpg 209>;
  1398. #address-cells = <1>;
  1399. #size-cells = <0>;
  1400. status = "disabled";
  1401. };
  1402. msiof3: spi@e6c10000 {
  1403. compatible = "renesas,msiof-r8a774e1",
  1404. "renesas,rcar-gen3-msiof";
  1405. reg = <0 0xe6c10000 0 0x0064>;
  1406. interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
  1407. clocks = <&cpg CPG_MOD 208>;
  1408. dmas = <&dmac0 0x47>, <&dmac0 0x46>;
  1409. dma-names = "tx", "rx";
  1410. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1411. resets = <&cpg 208>;
  1412. #address-cells = <1>;
  1413. #size-cells = <0>;
  1414. status = "disabled";
  1415. };
  1416. vin0: video@e6ef0000 {
  1417. compatible = "renesas,vin-r8a774e1";
  1418. reg = <0 0xe6ef0000 0 0x1000>;
  1419. interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
  1420. clocks = <&cpg CPG_MOD 811>;
  1421. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1422. resets = <&cpg 811>;
  1423. renesas,id = <0>;
  1424. status = "disabled";
  1425. ports {
  1426. #address-cells = <1>;
  1427. #size-cells = <0>;
  1428. port@1 {
  1429. #address-cells = <1>;
  1430. #size-cells = <0>;
  1431. reg = <1>;
  1432. vin0csi20: endpoint@0 {
  1433. reg = <0>;
  1434. remote-endpoint = <&csi20vin0>;
  1435. };
  1436. vin0csi40: endpoint@2 {
  1437. reg = <2>;
  1438. remote-endpoint = <&csi40vin0>;
  1439. };
  1440. };
  1441. };
  1442. };
  1443. vin1: video@e6ef1000 {
  1444. compatible = "renesas,vin-r8a774e1";
  1445. reg = <0 0xe6ef1000 0 0x1000>;
  1446. interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
  1447. clocks = <&cpg CPG_MOD 810>;
  1448. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1449. resets = <&cpg 810>;
  1450. renesas,id = <1>;
  1451. status = "disabled";
  1452. ports {
  1453. #address-cells = <1>;
  1454. #size-cells = <0>;
  1455. port@1 {
  1456. #address-cells = <1>;
  1457. #size-cells = <0>;
  1458. reg = <1>;
  1459. vin1csi20: endpoint@0 {
  1460. reg = <0>;
  1461. remote-endpoint = <&csi20vin1>;
  1462. };
  1463. vin1csi40: endpoint@2 {
  1464. reg = <2>;
  1465. remote-endpoint = <&csi40vin1>;
  1466. };
  1467. };
  1468. };
  1469. };
  1470. vin2: video@e6ef2000 {
  1471. compatible = "renesas,vin-r8a774e1";
  1472. reg = <0 0xe6ef2000 0 0x1000>;
  1473. interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
  1474. clocks = <&cpg CPG_MOD 809>;
  1475. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1476. resets = <&cpg 809>;
  1477. renesas,id = <2>;
  1478. status = "disabled";
  1479. ports {
  1480. #address-cells = <1>;
  1481. #size-cells = <0>;
  1482. port@1 {
  1483. #address-cells = <1>;
  1484. #size-cells = <0>;
  1485. reg = <1>;
  1486. vin2csi20: endpoint@0 {
  1487. reg = <0>;
  1488. remote-endpoint = <&csi20vin2>;
  1489. };
  1490. vin2csi40: endpoint@2 {
  1491. reg = <2>;
  1492. remote-endpoint = <&csi40vin2>;
  1493. };
  1494. };
  1495. };
  1496. };
  1497. vin3: video@e6ef3000 {
  1498. compatible = "renesas,vin-r8a774e1";
  1499. reg = <0 0xe6ef3000 0 0x1000>;
  1500. interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
  1501. clocks = <&cpg CPG_MOD 808>;
  1502. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1503. resets = <&cpg 808>;
  1504. renesas,id = <3>;
  1505. status = "disabled";
  1506. ports {
  1507. #address-cells = <1>;
  1508. #size-cells = <0>;
  1509. port@1 {
  1510. #address-cells = <1>;
  1511. #size-cells = <0>;
  1512. reg = <1>;
  1513. vin3csi20: endpoint@0 {
  1514. reg = <0>;
  1515. remote-endpoint = <&csi20vin3>;
  1516. };
  1517. vin3csi40: endpoint@2 {
  1518. reg = <2>;
  1519. remote-endpoint = <&csi40vin3>;
  1520. };
  1521. };
  1522. };
  1523. };
  1524. vin4: video@e6ef4000 {
  1525. compatible = "renesas,vin-r8a774e1";
  1526. reg = <0 0xe6ef4000 0 0x1000>;
  1527. interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
  1528. clocks = <&cpg CPG_MOD 807>;
  1529. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1530. resets = <&cpg 807>;
  1531. renesas,id = <4>;
  1532. status = "disabled";
  1533. ports {
  1534. #address-cells = <1>;
  1535. #size-cells = <0>;
  1536. port@1 {
  1537. #address-cells = <1>;
  1538. #size-cells = <0>;
  1539. reg = <1>;
  1540. vin4csi20: endpoint@0 {
  1541. reg = <0>;
  1542. remote-endpoint = <&csi20vin4>;
  1543. };
  1544. };
  1545. };
  1546. };
  1547. vin5: video@e6ef5000 {
  1548. compatible = "renesas,vin-r8a774e1";
  1549. reg = <0 0xe6ef5000 0 0x1000>;
  1550. interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
  1551. clocks = <&cpg CPG_MOD 806>;
  1552. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1553. resets = <&cpg 806>;
  1554. renesas,id = <5>;
  1555. status = "disabled";
  1556. ports {
  1557. #address-cells = <1>;
  1558. #size-cells = <0>;
  1559. port@1 {
  1560. #address-cells = <1>;
  1561. #size-cells = <0>;
  1562. reg = <1>;
  1563. vin5csi20: endpoint@0 {
  1564. reg = <0>;
  1565. remote-endpoint = <&csi20vin5>;
  1566. };
  1567. };
  1568. };
  1569. };
  1570. vin6: video@e6ef6000 {
  1571. compatible = "renesas,vin-r8a774e1";
  1572. reg = <0 0xe6ef6000 0 0x1000>;
  1573. interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
  1574. clocks = <&cpg CPG_MOD 805>;
  1575. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1576. resets = <&cpg 805>;
  1577. renesas,id = <6>;
  1578. status = "disabled";
  1579. ports {
  1580. #address-cells = <1>;
  1581. #size-cells = <0>;
  1582. port@1 {
  1583. #address-cells = <1>;
  1584. #size-cells = <0>;
  1585. reg = <1>;
  1586. vin6csi20: endpoint@0 {
  1587. reg = <0>;
  1588. remote-endpoint = <&csi20vin6>;
  1589. };
  1590. };
  1591. };
  1592. };
  1593. vin7: video@e6ef7000 {
  1594. compatible = "renesas,vin-r8a774e1";
  1595. reg = <0 0xe6ef7000 0 0x1000>;
  1596. interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>;
  1597. clocks = <&cpg CPG_MOD 804>;
  1598. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1599. resets = <&cpg 804>;
  1600. renesas,id = <7>;
  1601. status = "disabled";
  1602. ports {
  1603. #address-cells = <1>;
  1604. #size-cells = <0>;
  1605. port@1 {
  1606. #address-cells = <1>;
  1607. #size-cells = <0>;
  1608. reg = <1>;
  1609. vin7csi20: endpoint@0 {
  1610. reg = <0>;
  1611. remote-endpoint = <&csi20vin7>;
  1612. };
  1613. };
  1614. };
  1615. };
  1616. rcar_sound: sound@ec500000 {
  1617. /*
  1618. * #sound-dai-cells is required
  1619. *
  1620. * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
  1621. * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
  1622. */
  1623. /*
  1624. * #clock-cells is required for audio_clkout0/1/2/3
  1625. *
  1626. * clkout : #clock-cells = <0>; <&rcar_sound>;
  1627. * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>;
  1628. */
  1629. compatible = "renesas,rcar_sound-r8a774e1", "renesas,rcar_sound-gen3";
  1630. reg = <0 0xec500000 0 0x1000>, /* SCU */
  1631. <0 0xec5a0000 0 0x100>, /* ADG */
  1632. <0 0xec540000 0 0x1000>, /* SSIU */
  1633. <0 0xec541000 0 0x280>, /* SSI */
  1634. <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/
  1635. reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
  1636. clocks = <&cpg CPG_MOD 1005>,
  1637. <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
  1638. <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
  1639. <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
  1640. <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
  1641. <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
  1642. <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
  1643. <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
  1644. <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
  1645. <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
  1646. <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
  1647. <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
  1648. <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
  1649. <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
  1650. <&audio_clk_a>, <&audio_clk_b>,
  1651. <&audio_clk_c>,
  1652. <&cpg CPG_CORE R8A774E1_CLK_S0D4>;
  1653. clock-names = "ssi-all",
  1654. "ssi.9", "ssi.8", "ssi.7", "ssi.6",
  1655. "ssi.5", "ssi.4", "ssi.3", "ssi.2",
  1656. "ssi.1", "ssi.0",
  1657. "src.9", "src.8", "src.7", "src.6",
  1658. "src.5", "src.4", "src.3", "src.2",
  1659. "src.1", "src.0",
  1660. "mix.1", "mix.0",
  1661. "ctu.1", "ctu.0",
  1662. "dvc.0", "dvc.1",
  1663. "clk_a", "clk_b", "clk_c", "clk_i";
  1664. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  1665. resets = <&cpg 1005>,
  1666. <&cpg 1006>, <&cpg 1007>,
  1667. <&cpg 1008>, <&cpg 1009>,
  1668. <&cpg 1010>, <&cpg 1011>,
  1669. <&cpg 1012>, <&cpg 1013>,
  1670. <&cpg 1014>, <&cpg 1015>;
  1671. reset-names = "ssi-all",
  1672. "ssi.9", "ssi.8", "ssi.7", "ssi.6",
  1673. "ssi.5", "ssi.4", "ssi.3", "ssi.2",
  1674. "ssi.1", "ssi.0";
  1675. status = "disabled";
  1676. rcar_sound,dvc {
  1677. dvc0: dvc-0 {
  1678. dmas = <&audma1 0xbc>;
  1679. dma-names = "tx";
  1680. };
  1681. dvc1: dvc-1 {
  1682. dmas = <&audma1 0xbe>;
  1683. dma-names = "tx";
  1684. };
  1685. };
  1686. rcar_sound,mix {
  1687. mix0: mix-0 { };
  1688. mix1: mix-1 { };
  1689. };
  1690. rcar_sound,ctu {
  1691. ctu00: ctu-0 { };
  1692. ctu01: ctu-1 { };
  1693. ctu02: ctu-2 { };
  1694. ctu03: ctu-3 { };
  1695. ctu10: ctu-4 { };
  1696. ctu11: ctu-5 { };
  1697. ctu12: ctu-6 { };
  1698. ctu13: ctu-7 { };
  1699. };
  1700. rcar_sound,src {
  1701. src0: src-0 {
  1702. interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
  1703. dmas = <&audma0 0x85>, <&audma1 0x9a>;
  1704. dma-names = "rx", "tx";
  1705. };
  1706. src1: src-1 {
  1707. interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
  1708. dmas = <&audma0 0x87>, <&audma1 0x9c>;
  1709. dma-names = "rx", "tx";
  1710. };
  1711. src2: src-2 {
  1712. interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
  1713. dmas = <&audma0 0x89>, <&audma1 0x9e>;
  1714. dma-names = "rx", "tx";
  1715. };
  1716. src3: src-3 {
  1717. interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
  1718. dmas = <&audma0 0x8b>, <&audma1 0xa0>;
  1719. dma-names = "rx", "tx";
  1720. };
  1721. src4: src-4 {
  1722. interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
  1723. dmas = <&audma0 0x8d>, <&audma1 0xb0>;
  1724. dma-names = "rx", "tx";
  1725. };
  1726. src5: src-5 {
  1727. interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
  1728. dmas = <&audma0 0x8f>, <&audma1 0xb2>;
  1729. dma-names = "rx", "tx";
  1730. };
  1731. src6: src-6 {
  1732. interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
  1733. dmas = <&audma0 0x91>, <&audma1 0xb4>;
  1734. dma-names = "rx", "tx";
  1735. };
  1736. src7: src-7 {
  1737. interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
  1738. dmas = <&audma0 0x93>, <&audma1 0xb6>;
  1739. dma-names = "rx", "tx";
  1740. };
  1741. src8: src-8 {
  1742. interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
  1743. dmas = <&audma0 0x95>, <&audma1 0xb8>;
  1744. dma-names = "rx", "tx";
  1745. };
  1746. src9: src-9 {
  1747. interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
  1748. dmas = <&audma0 0x97>, <&audma1 0xba>;
  1749. dma-names = "rx", "tx";
  1750. };
  1751. };
  1752. rcar_sound,ssiu {
  1753. ssiu00: ssiu-0 {
  1754. dmas = <&audma0 0x15>, <&audma1 0x16>;
  1755. dma-names = "rx", "tx";
  1756. };
  1757. ssiu01: ssiu-1 {
  1758. dmas = <&audma0 0x35>, <&audma1 0x36>;
  1759. dma-names = "rx", "tx";
  1760. };
  1761. ssiu02: ssiu-2 {
  1762. dmas = <&audma0 0x37>, <&audma1 0x38>;
  1763. dma-names = "rx", "tx";
  1764. };
  1765. ssiu03: ssiu-3 {
  1766. dmas = <&audma0 0x47>, <&audma1 0x48>;
  1767. dma-names = "rx", "tx";
  1768. };
  1769. ssiu04: ssiu-4 {
  1770. dmas = <&audma0 0x3F>, <&audma1 0x40>;
  1771. dma-names = "rx", "tx";
  1772. };
  1773. ssiu05: ssiu-5 {
  1774. dmas = <&audma0 0x43>, <&audma1 0x44>;
  1775. dma-names = "rx", "tx";
  1776. };
  1777. ssiu06: ssiu-6 {
  1778. dmas = <&audma0 0x4F>, <&audma1 0x50>;
  1779. dma-names = "rx", "tx";
  1780. };
  1781. ssiu07: ssiu-7 {
  1782. dmas = <&audma0 0x53>, <&audma1 0x54>;
  1783. dma-names = "rx", "tx";
  1784. };
  1785. ssiu10: ssiu-8 {
  1786. dmas = <&audma0 0x49>, <&audma1 0x4a>;
  1787. dma-names = "rx", "tx";
  1788. };
  1789. ssiu11: ssiu-9 {
  1790. dmas = <&audma0 0x4B>, <&audma1 0x4C>;
  1791. dma-names = "rx", "tx";
  1792. };
  1793. ssiu12: ssiu-10 {
  1794. dmas = <&audma0 0x57>, <&audma1 0x58>;
  1795. dma-names = "rx", "tx";
  1796. };
  1797. ssiu13: ssiu-11 {
  1798. dmas = <&audma0 0x59>, <&audma1 0x5A>;
  1799. dma-names = "rx", "tx";
  1800. };
  1801. ssiu14: ssiu-12 {
  1802. dmas = <&audma0 0x5F>, <&audma1 0x60>;
  1803. dma-names = "rx", "tx";
  1804. };
  1805. ssiu15: ssiu-13 {
  1806. dmas = <&audma0 0xC3>, <&audma1 0xC4>;
  1807. dma-names = "rx", "tx";
  1808. };
  1809. ssiu16: ssiu-14 {
  1810. dmas = <&audma0 0xC7>, <&audma1 0xC8>;
  1811. dma-names = "rx", "tx";
  1812. };
  1813. ssiu17: ssiu-15 {
  1814. dmas = <&audma0 0xCB>, <&audma1 0xCC>;
  1815. dma-names = "rx", "tx";
  1816. };
  1817. ssiu20: ssiu-16 {
  1818. dmas = <&audma0 0x63>, <&audma1 0x64>;
  1819. dma-names = "rx", "tx";
  1820. };
  1821. ssiu21: ssiu-17 {
  1822. dmas = <&audma0 0x67>, <&audma1 0x68>;
  1823. dma-names = "rx", "tx";
  1824. };
  1825. ssiu22: ssiu-18 {
  1826. dmas = <&audma0 0x6B>, <&audma1 0x6C>;
  1827. dma-names = "rx", "tx";
  1828. };
  1829. ssiu23: ssiu-19 {
  1830. dmas = <&audma0 0x6D>, <&audma1 0x6E>;
  1831. dma-names = "rx", "tx";
  1832. };
  1833. ssiu24: ssiu-20 {
  1834. dmas = <&audma0 0xCF>, <&audma1 0xCE>;
  1835. dma-names = "rx", "tx";
  1836. };
  1837. ssiu25: ssiu-21 {
  1838. dmas = <&audma0 0xEB>, <&audma1 0xEC>;
  1839. dma-names = "rx", "tx";
  1840. };
  1841. ssiu26: ssiu-22 {
  1842. dmas = <&audma0 0xED>, <&audma1 0xEE>;
  1843. dma-names = "rx", "tx";
  1844. };
  1845. ssiu27: ssiu-23 {
  1846. dmas = <&audma0 0xEF>, <&audma1 0xF0>;
  1847. dma-names = "rx", "tx";
  1848. };
  1849. ssiu30: ssiu-24 {
  1850. dmas = <&audma0 0x6f>, <&audma1 0x70>;
  1851. dma-names = "rx", "tx";
  1852. };
  1853. ssiu31: ssiu-25 {
  1854. dmas = <&audma0 0x21>, <&audma1 0x22>;
  1855. dma-names = "rx", "tx";
  1856. };
  1857. ssiu32: ssiu-26 {
  1858. dmas = <&audma0 0x23>, <&audma1 0x24>;
  1859. dma-names = "rx", "tx";
  1860. };
  1861. ssiu33: ssiu-27 {
  1862. dmas = <&audma0 0x25>, <&audma1 0x26>;
  1863. dma-names = "rx", "tx";
  1864. };
  1865. ssiu34: ssiu-28 {
  1866. dmas = <&audma0 0x27>, <&audma1 0x28>;
  1867. dma-names = "rx", "tx";
  1868. };
  1869. ssiu35: ssiu-29 {
  1870. dmas = <&audma0 0x29>, <&audma1 0x2A>;
  1871. dma-names = "rx", "tx";
  1872. };
  1873. ssiu36: ssiu-30 {
  1874. dmas = <&audma0 0x2B>, <&audma1 0x2C>;
  1875. dma-names = "rx", "tx";
  1876. };
  1877. ssiu37: ssiu-31 {
  1878. dmas = <&audma0 0x2D>, <&audma1 0x2E>;
  1879. dma-names = "rx", "tx";
  1880. };
  1881. ssiu40: ssiu-32 {
  1882. dmas = <&audma0 0x71>, <&audma1 0x72>;
  1883. dma-names = "rx", "tx";
  1884. };
  1885. ssiu41: ssiu-33 {
  1886. dmas = <&audma0 0x17>, <&audma1 0x18>;
  1887. dma-names = "rx", "tx";
  1888. };
  1889. ssiu42: ssiu-34 {
  1890. dmas = <&audma0 0x19>, <&audma1 0x1A>;
  1891. dma-names = "rx", "tx";
  1892. };
  1893. ssiu43: ssiu-35 {
  1894. dmas = <&audma0 0x1B>, <&audma1 0x1C>;
  1895. dma-names = "rx", "tx";
  1896. };
  1897. ssiu44: ssiu-36 {
  1898. dmas = <&audma0 0x1D>, <&audma1 0x1E>;
  1899. dma-names = "rx", "tx";
  1900. };
  1901. ssiu45: ssiu-37 {
  1902. dmas = <&audma0 0x1F>, <&audma1 0x20>;
  1903. dma-names = "rx", "tx";
  1904. };
  1905. ssiu46: ssiu-38 {
  1906. dmas = <&audma0 0x31>, <&audma1 0x32>;
  1907. dma-names = "rx", "tx";
  1908. };
  1909. ssiu47: ssiu-39 {
  1910. dmas = <&audma0 0x33>, <&audma1 0x34>;
  1911. dma-names = "rx", "tx";
  1912. };
  1913. ssiu50: ssiu-40 {
  1914. dmas = <&audma0 0x73>, <&audma1 0x74>;
  1915. dma-names = "rx", "tx";
  1916. };
  1917. ssiu60: ssiu-41 {
  1918. dmas = <&audma0 0x75>, <&audma1 0x76>;
  1919. dma-names = "rx", "tx";
  1920. };
  1921. ssiu70: ssiu-42 {
  1922. dmas = <&audma0 0x79>, <&audma1 0x7a>;
  1923. dma-names = "rx", "tx";
  1924. };
  1925. ssiu80: ssiu-43 {
  1926. dmas = <&audma0 0x7b>, <&audma1 0x7c>;
  1927. dma-names = "rx", "tx";
  1928. };
  1929. ssiu90: ssiu-44 {
  1930. dmas = <&audma0 0x7d>, <&audma1 0x7e>;
  1931. dma-names = "rx", "tx";
  1932. };
  1933. ssiu91: ssiu-45 {
  1934. dmas = <&audma0 0x7F>, <&audma1 0x80>;
  1935. dma-names = "rx", "tx";
  1936. };
  1937. ssiu92: ssiu-46 {
  1938. dmas = <&audma0 0x81>, <&audma1 0x82>;
  1939. dma-names = "rx", "tx";
  1940. };
  1941. ssiu93: ssiu-47 {
  1942. dmas = <&audma0 0x83>, <&audma1 0x84>;
  1943. dma-names = "rx", "tx";
  1944. };
  1945. ssiu94: ssiu-48 {
  1946. dmas = <&audma0 0xA3>, <&audma1 0xA4>;
  1947. dma-names = "rx", "tx";
  1948. };
  1949. ssiu95: ssiu-49 {
  1950. dmas = <&audma0 0xA5>, <&audma1 0xA6>;
  1951. dma-names = "rx", "tx";
  1952. };
  1953. ssiu96: ssiu-50 {
  1954. dmas = <&audma0 0xA7>, <&audma1 0xA8>;
  1955. dma-names = "rx", "tx";
  1956. };
  1957. ssiu97: ssiu-51 {
  1958. dmas = <&audma0 0xA9>, <&audma1 0xAA>;
  1959. dma-names = "rx", "tx";
  1960. };
  1961. };
  1962. rcar_sound,ssi {
  1963. ssi0: ssi-0 {
  1964. interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
  1965. dmas = <&audma0 0x01>, <&audma1 0x02>;
  1966. dma-names = "rx", "tx";
  1967. };
  1968. ssi1: ssi-1 {
  1969. interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
  1970. dmas = <&audma0 0x03>, <&audma1 0x04>;
  1971. dma-names = "rx", "tx";
  1972. };
  1973. ssi2: ssi-2 {
  1974. interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
  1975. dmas = <&audma0 0x05>, <&audma1 0x06>;
  1976. dma-names = "rx", "tx";
  1977. };
  1978. ssi3: ssi-3 {
  1979. interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
  1980. dmas = <&audma0 0x07>, <&audma1 0x08>;
  1981. dma-names = "rx", "tx";
  1982. };
  1983. ssi4: ssi-4 {
  1984. interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
  1985. dmas = <&audma0 0x09>, <&audma1 0x0a>;
  1986. dma-names = "rx", "tx";
  1987. };
  1988. ssi5: ssi-5 {
  1989. interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
  1990. dmas = <&audma0 0x0b>, <&audma1 0x0c>;
  1991. dma-names = "rx", "tx";
  1992. };
  1993. ssi6: ssi-6 {
  1994. interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
  1995. dmas = <&audma0 0x0d>, <&audma1 0x0e>;
  1996. dma-names = "rx", "tx";
  1997. };
  1998. ssi7: ssi-7 {
  1999. interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
  2000. dmas = <&audma0 0x0f>, <&audma1 0x10>;
  2001. dma-names = "rx", "tx";
  2002. };
  2003. ssi8: ssi-8 {
  2004. interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
  2005. dmas = <&audma0 0x11>, <&audma1 0x12>;
  2006. dma-names = "rx", "tx";
  2007. };
  2008. ssi9: ssi-9 {
  2009. interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
  2010. dmas = <&audma0 0x13>, <&audma1 0x14>;
  2011. dma-names = "rx", "tx";
  2012. };
  2013. };
  2014. };
  2015. audma0: dma-controller@ec700000 {
  2016. compatible = "renesas,dmac-r8a774e1",
  2017. "renesas,rcar-dmac";
  2018. reg = <0 0xec700000 0 0x10000>;
  2019. interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>,
  2020. <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
  2021. <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
  2022. <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
  2023. <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
  2024. <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
  2025. <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
  2026. <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
  2027. <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
  2028. <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
  2029. <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
  2030. <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
  2031. <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
  2032. <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
  2033. <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
  2034. <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
  2035. <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
  2036. interrupt-names = "error",
  2037. "ch0", "ch1", "ch2", "ch3",
  2038. "ch4", "ch5", "ch6", "ch7",
  2039. "ch8", "ch9", "ch10", "ch11",
  2040. "ch12", "ch13", "ch14", "ch15";
  2041. clocks = <&cpg CPG_MOD 502>;
  2042. clock-names = "fck";
  2043. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2044. resets = <&cpg 502>;
  2045. #dma-cells = <1>;
  2046. dma-channels = <16>;
  2047. iommus = <&ipmmu_mp0 0>, <&ipmmu_mp0 1>,
  2048. <&ipmmu_mp0 2>, <&ipmmu_mp0 3>,
  2049. <&ipmmu_mp0 4>, <&ipmmu_mp0 5>,
  2050. <&ipmmu_mp0 6>, <&ipmmu_mp0 7>,
  2051. <&ipmmu_mp0 8>, <&ipmmu_mp0 9>,
  2052. <&ipmmu_mp0 10>, <&ipmmu_mp0 11>,
  2053. <&ipmmu_mp0 12>, <&ipmmu_mp0 13>,
  2054. <&ipmmu_mp0 14>, <&ipmmu_mp0 15>;
  2055. };
  2056. audma1: dma-controller@ec720000 {
  2057. compatible = "renesas,dmac-r8a774e1",
  2058. "renesas,rcar-dmac";
  2059. reg = <0 0xec720000 0 0x10000>;
  2060. interrupts = <GIC_SPI 351 IRQ_TYPE_LEVEL_HIGH>,
  2061. <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
  2062. <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
  2063. <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
  2064. <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
  2065. <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
  2066. <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
  2067. <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
  2068. <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>,
  2069. <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
  2070. <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>,
  2071. <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>,
  2072. <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
  2073. <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH>,
  2074. <GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH>,
  2075. <GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH>,
  2076. <GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>;
  2077. interrupt-names = "error",
  2078. "ch0", "ch1", "ch2", "ch3",
  2079. "ch4", "ch5", "ch6", "ch7",
  2080. "ch8", "ch9", "ch10", "ch11",
  2081. "ch12", "ch13", "ch14", "ch15";
  2082. clocks = <&cpg CPG_MOD 501>;
  2083. clock-names = "fck";
  2084. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2085. resets = <&cpg 501>;
  2086. #dma-cells = <1>;
  2087. dma-channels = <16>;
  2088. iommus = <&ipmmu_mp0 16>, <&ipmmu_mp0 17>,
  2089. <&ipmmu_mp0 18>, <&ipmmu_mp0 19>,
  2090. <&ipmmu_mp0 20>, <&ipmmu_mp0 21>,
  2091. <&ipmmu_mp0 22>, <&ipmmu_mp0 23>,
  2092. <&ipmmu_mp0 24>, <&ipmmu_mp0 25>,
  2093. <&ipmmu_mp0 26>, <&ipmmu_mp0 27>,
  2094. <&ipmmu_mp0 28>, <&ipmmu_mp0 29>,
  2095. <&ipmmu_mp0 30>, <&ipmmu_mp0 31>;
  2096. };
  2097. xhci0: usb@ee000000 {
  2098. compatible = "renesas,xhci-r8a774e1",
  2099. "renesas,rcar-gen3-xhci";
  2100. reg = <0 0xee000000 0 0xc00>;
  2101. interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
  2102. clocks = <&cpg CPG_MOD 328>;
  2103. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2104. resets = <&cpg 328>;
  2105. status = "disabled";
  2106. };
  2107. usb3_peri0: usb@ee020000 {
  2108. compatible = "renesas,r8a774e1-usb3-peri",
  2109. "renesas,rcar-gen3-usb3-peri";
  2110. reg = <0 0xee020000 0 0x400>;
  2111. interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
  2112. clocks = <&cpg CPG_MOD 328>;
  2113. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2114. resets = <&cpg 328>;
  2115. status = "disabled";
  2116. };
  2117. ohci0: usb@ee080000 {
  2118. compatible = "generic-ohci";
  2119. reg = <0 0xee080000 0 0x100>;
  2120. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  2121. clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
  2122. phys = <&usb2_phy0 1>;
  2123. phy-names = "usb";
  2124. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2125. resets = <&cpg 703>, <&cpg 704>;
  2126. status = "disabled";
  2127. };
  2128. ohci1: usb@ee0a0000 {
  2129. compatible = "generic-ohci";
  2130. reg = <0 0xee0a0000 0 0x100>;
  2131. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  2132. clocks = <&cpg CPG_MOD 702>;
  2133. phys = <&usb2_phy1 1>;
  2134. phy-names = "usb";
  2135. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2136. resets = <&cpg 702>;
  2137. status = "disabled";
  2138. };
  2139. ehci0: usb@ee080100 {
  2140. compatible = "generic-ehci";
  2141. reg = <0 0xee080100 0 0x100>;
  2142. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  2143. clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
  2144. phys = <&usb2_phy0 2>;
  2145. phy-names = "usb";
  2146. companion = <&ohci0>;
  2147. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2148. resets = <&cpg 703>, <&cpg 704>;
  2149. status = "disabled";
  2150. };
  2151. ehci1: usb@ee0a0100 {
  2152. compatible = "generic-ehci";
  2153. reg = <0 0xee0a0100 0 0x100>;
  2154. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  2155. clocks = <&cpg CPG_MOD 702>;
  2156. phys = <&usb2_phy1 2>;
  2157. phy-names = "usb";
  2158. companion = <&ohci1>;
  2159. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2160. resets = <&cpg 702>;
  2161. status = "disabled";
  2162. };
  2163. usb2_phy0: usb-phy@ee080200 {
  2164. compatible = "renesas,usb2-phy-r8a774e1",
  2165. "renesas,rcar-gen3-usb2-phy";
  2166. reg = <0 0xee080200 0 0x700>;
  2167. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  2168. clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
  2169. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2170. resets = <&cpg 703>, <&cpg 704>;
  2171. #phy-cells = <1>;
  2172. status = "disabled";
  2173. };
  2174. usb2_phy1: usb-phy@ee0a0200 {
  2175. compatible = "renesas,usb2-phy-r8a774e1",
  2176. "renesas,rcar-gen3-usb2-phy";
  2177. reg = <0 0xee0a0200 0 0x700>;
  2178. clocks = <&cpg CPG_MOD 702>;
  2179. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2180. resets = <&cpg 702>;
  2181. #phy-cells = <1>;
  2182. status = "disabled";
  2183. };
  2184. sdhi0: mmc@ee100000 {
  2185. compatible = "renesas,sdhi-r8a774e1",
  2186. "renesas,rcar-gen3-sdhi";
  2187. reg = <0 0xee100000 0 0x2000>;
  2188. interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
  2189. clocks = <&cpg CPG_MOD 314>, <&cpg CPG_CORE R8A774E1_CLK_SD0H>;
  2190. clock-names = "core", "clkh";
  2191. max-frequency = <200000000>;
  2192. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2193. resets = <&cpg 314>;
  2194. iommus = <&ipmmu_ds1 32>;
  2195. status = "disabled";
  2196. };
  2197. sdhi1: mmc@ee120000 {
  2198. compatible = "renesas,sdhi-r8a774e1",
  2199. "renesas,rcar-gen3-sdhi";
  2200. reg = <0 0xee120000 0 0x2000>;
  2201. interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
  2202. clocks = <&cpg CPG_MOD 313>, <&cpg CPG_CORE R8A774E1_CLK_SD1H>;
  2203. clock-names = "core", "clkh";
  2204. max-frequency = <200000000>;
  2205. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2206. resets = <&cpg 313>;
  2207. iommus = <&ipmmu_ds1 33>;
  2208. status = "disabled";
  2209. };
  2210. sdhi2: mmc@ee140000 {
  2211. compatible = "renesas,sdhi-r8a774e1",
  2212. "renesas,rcar-gen3-sdhi";
  2213. reg = <0 0xee140000 0 0x2000>;
  2214. interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
  2215. clocks = <&cpg CPG_MOD 312>, <&cpg CPG_CORE R8A774E1_CLK_SD2H>;
  2216. clock-names = "core", "clkh";
  2217. max-frequency = <200000000>;
  2218. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2219. resets = <&cpg 312>;
  2220. iommus = <&ipmmu_ds1 34>;
  2221. status = "disabled";
  2222. };
  2223. sdhi3: mmc@ee160000 {
  2224. compatible = "renesas,sdhi-r8a774e1",
  2225. "renesas,rcar-gen3-sdhi";
  2226. reg = <0 0xee160000 0 0x2000>;
  2227. interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
  2228. clocks = <&cpg CPG_MOD 311>, <&cpg CPG_CORE R8A774E1_CLK_SD3H>;
  2229. clock-names = "core", "clkh";
  2230. max-frequency = <200000000>;
  2231. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2232. resets = <&cpg 311>;
  2233. iommus = <&ipmmu_ds1 35>;
  2234. status = "disabled";
  2235. };
  2236. rpc: spi@ee200000 {
  2237. compatible = "renesas,r8a774e1-rpc-if",
  2238. "renesas,rcar-gen3-rpc-if";
  2239. reg = <0 0xee200000 0 0x200>,
  2240. <0 0x08000000 0 0x4000000>,
  2241. <0 0xee208000 0 0x100>;
  2242. reg-names = "regs", "dirmap", "wbuf";
  2243. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  2244. clocks = <&cpg CPG_MOD 917>;
  2245. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2246. resets = <&cpg 917>;
  2247. #address-cells = <1>;
  2248. #size-cells = <0>;
  2249. status = "disabled";
  2250. };
  2251. sata: sata@ee300000 {
  2252. compatible = "renesas,sata-r8a774e1",
  2253. "renesas,rcar-gen3-sata";
  2254. reg = <0 0xee300000 0 0x200000>;
  2255. interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
  2256. clocks = <&cpg CPG_MOD 815>;
  2257. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2258. resets = <&cpg 815>;
  2259. iommus = <&ipmmu_hc 2>;
  2260. status = "disabled";
  2261. };
  2262. gic: interrupt-controller@f1010000 {
  2263. compatible = "arm,gic-400";
  2264. #interrupt-cells = <3>;
  2265. #address-cells = <0>;
  2266. interrupt-controller;
  2267. reg = <0x0 0xf1010000 0 0x1000>,
  2268. <0x0 0xf1020000 0 0x20000>,
  2269. <0x0 0xf1040000 0 0x20000>,
  2270. <0x0 0xf1060000 0 0x20000>;
  2271. interrupts = <GIC_PPI 9
  2272. (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
  2273. clocks = <&cpg CPG_MOD 408>;
  2274. clock-names = "clk";
  2275. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2276. resets = <&cpg 408>;
  2277. };
  2278. pciec0: pcie@fe000000 {
  2279. compatible = "renesas,pcie-r8a774e1",
  2280. "renesas,pcie-rcar-gen3";
  2281. reg = <0 0xfe000000 0 0x80000>;
  2282. #address-cells = <3>;
  2283. #size-cells = <2>;
  2284. bus-range = <0x00 0xff>;
  2285. device_type = "pci";
  2286. ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>,
  2287. <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>,
  2288. <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>,
  2289. <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
  2290. /* Map all possible DDR as inbound ranges */
  2291. dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>;
  2292. interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
  2293. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
  2294. <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
  2295. #interrupt-cells = <1>;
  2296. interrupt-map-mask = <0 0 0 0>;
  2297. interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
  2298. clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
  2299. clock-names = "pcie", "pcie_bus";
  2300. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2301. resets = <&cpg 319>;
  2302. status = "disabled";
  2303. };
  2304. pciec1: pcie@ee800000 {
  2305. compatible = "renesas,pcie-r8a774e1",
  2306. "renesas,pcie-rcar-gen3";
  2307. reg = <0 0xee800000 0 0x80000>;
  2308. #address-cells = <3>;
  2309. #size-cells = <2>;
  2310. bus-range = <0x00 0xff>;
  2311. device_type = "pci";
  2312. ranges = <0x01000000 0 0x00000000 0 0xee900000 0 0x00100000>,
  2313. <0x02000000 0 0xeea00000 0 0xeea00000 0 0x00200000>,
  2314. <0x02000000 0 0xc0000000 0 0xc0000000 0 0x08000000>,
  2315. <0x42000000 0 0xc8000000 0 0xc8000000 0 0x08000000>;
  2316. /* Map all possible DDR as inbound ranges */
  2317. dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>;
  2318. interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
  2319. <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
  2320. <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
  2321. #interrupt-cells = <1>;
  2322. interrupt-map-mask = <0 0 0 0>;
  2323. interrupt-map = <0 0 0 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
  2324. clocks = <&cpg CPG_MOD 318>, <&pcie_bus_clk>;
  2325. clock-names = "pcie", "pcie_bus";
  2326. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2327. resets = <&cpg 318>;
  2328. status = "disabled";
  2329. };
  2330. pciec0_ep: pcie-ep@fe000000 {
  2331. compatible = "renesas,r8a774e1-pcie-ep",
  2332. "renesas,rcar-gen3-pcie-ep";
  2333. reg = <0x0 0xfe000000 0 0x80000>,
  2334. <0x0 0xfe100000 0 0x100000>,
  2335. <0x0 0xfe200000 0 0x200000>,
  2336. <0x0 0x30000000 0 0x8000000>,
  2337. <0x0 0x38000000 0 0x8000000>;
  2338. reg-names = "apb-base", "memory0", "memory1", "memory2", "memory3";
  2339. interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
  2340. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
  2341. <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
  2342. clocks = <&cpg CPG_MOD 319>;
  2343. clock-names = "pcie";
  2344. resets = <&cpg 319>;
  2345. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2346. status = "disabled";
  2347. };
  2348. pciec1_ep: pcie-ep@ee800000 {
  2349. compatible = "renesas,r8a774e1-pcie-ep",
  2350. "renesas,rcar-gen3-pcie-ep";
  2351. reg = <0x0 0xee800000 0 0x80000>,
  2352. <0x0 0xee900000 0 0x100000>,
  2353. <0x0 0xeea00000 0 0x200000>,
  2354. <0x0 0xc0000000 0 0x8000000>,
  2355. <0x0 0xc8000000 0 0x8000000>;
  2356. reg-names = "apb-base", "memory0", "memory1", "memory2", "memory3";
  2357. interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
  2358. <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
  2359. <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
  2360. clocks = <&cpg CPG_MOD 318>;
  2361. clock-names = "pcie";
  2362. resets = <&cpg 318>;
  2363. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2364. status = "disabled";
  2365. };
  2366. vspbc: vsp@fe920000 {
  2367. compatible = "renesas,vsp2";
  2368. reg = <0 0xfe920000 0 0x8000>;
  2369. interrupts = <GIC_SPI 465 IRQ_TYPE_LEVEL_HIGH>;
  2370. clocks = <&cpg CPG_MOD 624>;
  2371. power-domains = <&sysc R8A774E1_PD_A3VP>;
  2372. resets = <&cpg 624>;
  2373. renesas,fcp = <&fcpvb1>;
  2374. };
  2375. vspbd: vsp@fe960000 {
  2376. compatible = "renesas,vsp2";
  2377. reg = <0 0xfe960000 0 0x8000>;
  2378. interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
  2379. clocks = <&cpg CPG_MOD 626>;
  2380. power-domains = <&sysc R8A774E1_PD_A3VP>;
  2381. resets = <&cpg 626>;
  2382. renesas,fcp = <&fcpvb0>;
  2383. };
  2384. vspd0: vsp@fea20000 {
  2385. compatible = "renesas,vsp2";
  2386. reg = <0 0xfea20000 0 0x5000>;
  2387. interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>;
  2388. clocks = <&cpg CPG_MOD 623>;
  2389. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2390. resets = <&cpg 623>;
  2391. renesas,fcp = <&fcpvd0>;
  2392. };
  2393. vspd1: vsp@fea28000 {
  2394. compatible = "renesas,vsp2";
  2395. reg = <0 0xfea28000 0 0x5000>;
  2396. interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>;
  2397. clocks = <&cpg CPG_MOD 622>;
  2398. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2399. resets = <&cpg 622>;
  2400. renesas,fcp = <&fcpvd1>;
  2401. };
  2402. vspi0: vsp@fe9a0000 {
  2403. compatible = "renesas,vsp2";
  2404. reg = <0 0xfe9a0000 0 0x8000>;
  2405. interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>;
  2406. clocks = <&cpg CPG_MOD 631>;
  2407. power-domains = <&sysc R8A774E1_PD_A3VP>;
  2408. resets = <&cpg 631>;
  2409. renesas,fcp = <&fcpvi0>;
  2410. };
  2411. vspi1: vsp@fe9b0000 {
  2412. compatible = "renesas,vsp2";
  2413. reg = <0 0xfe9b0000 0 0x8000>;
  2414. interrupts = <GIC_SPI 445 IRQ_TYPE_LEVEL_HIGH>;
  2415. clocks = <&cpg CPG_MOD 630>;
  2416. power-domains = <&sysc R8A774E1_PD_A3VP>;
  2417. resets = <&cpg 630>;
  2418. renesas,fcp = <&fcpvi1>;
  2419. };
  2420. fdp1@fe940000 {
  2421. compatible = "renesas,fdp1";
  2422. reg = <0 0xfe940000 0 0x2400>;
  2423. interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>;
  2424. clocks = <&cpg CPG_MOD 119>;
  2425. power-domains = <&sysc R8A774E1_PD_A3VP>;
  2426. resets = <&cpg 119>;
  2427. renesas,fcp = <&fcpf0>;
  2428. };
  2429. fdp1@fe944000 {
  2430. compatible = "renesas,fdp1";
  2431. reg = <0 0xfe944000 0 0x2400>;
  2432. interrupts = <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
  2433. clocks = <&cpg CPG_MOD 118>;
  2434. power-domains = <&sysc R8A774E1_PD_A3VP>;
  2435. resets = <&cpg 118>;
  2436. renesas,fcp = <&fcpf1>;
  2437. };
  2438. fcpf0: fcp@fe950000 {
  2439. compatible = "renesas,fcpf";
  2440. reg = <0 0xfe950000 0 0x200>;
  2441. clocks = <&cpg CPG_MOD 615>;
  2442. power-domains = <&sysc R8A774E1_PD_A3VP>;
  2443. resets = <&cpg 615>;
  2444. };
  2445. fcpf1: fcp@fe951000 {
  2446. compatible = "renesas,fcpf";
  2447. reg = <0 0xfe951000 0 0x200>;
  2448. clocks = <&cpg CPG_MOD 614>;
  2449. power-domains = <&sysc R8A774E1_PD_A3VP>;
  2450. resets = <&cpg 614>;
  2451. };
  2452. fcpvb0: fcp@fe96f000 {
  2453. compatible = "renesas,fcpv";
  2454. reg = <0 0xfe96f000 0 0x200>;
  2455. clocks = <&cpg CPG_MOD 607>;
  2456. power-domains = <&sysc R8A774E1_PD_A3VP>;
  2457. resets = <&cpg 607>;
  2458. };
  2459. fcpvb1: fcp@fe92f000 {
  2460. compatible = "renesas,fcpv";
  2461. reg = <0 0xfe92f000 0 0x200>;
  2462. clocks = <&cpg CPG_MOD 606>;
  2463. power-domains = <&sysc R8A774E1_PD_A3VP>;
  2464. resets = <&cpg 606>;
  2465. };
  2466. fcpvi0: fcp@fe9af000 {
  2467. compatible = "renesas,fcpv";
  2468. reg = <0 0xfe9af000 0 0x200>;
  2469. clocks = <&cpg CPG_MOD 611>;
  2470. power-domains = <&sysc R8A774E1_PD_A3VP>;
  2471. resets = <&cpg 611>;
  2472. };
  2473. fcpvi1: fcp@fe9bf000 {
  2474. compatible = "renesas,fcpv";
  2475. reg = <0 0xfe9bf000 0 0x200>;
  2476. clocks = <&cpg CPG_MOD 610>;
  2477. power-domains = <&sysc R8A774E1_PD_A3VP>;
  2478. resets = <&cpg 610>;
  2479. };
  2480. fcpvd0: fcp@fea27000 {
  2481. compatible = "renesas,fcpv";
  2482. reg = <0 0xfea27000 0 0x200>;
  2483. clocks = <&cpg CPG_MOD 603>;
  2484. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2485. resets = <&cpg 603>;
  2486. };
  2487. fcpvd1: fcp@fea2f000 {
  2488. compatible = "renesas,fcpv";
  2489. reg = <0 0xfea2f000 0 0x200>;
  2490. clocks = <&cpg CPG_MOD 602>;
  2491. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2492. resets = <&cpg 602>;
  2493. };
  2494. csi20: csi2@fea80000 {
  2495. compatible = "renesas,r8a774e1-csi2";
  2496. reg = <0 0xfea80000 0 0x10000>;
  2497. interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
  2498. clocks = <&cpg CPG_MOD 714>;
  2499. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2500. resets = <&cpg 714>;
  2501. status = "disabled";
  2502. ports {
  2503. #address-cells = <1>;
  2504. #size-cells = <0>;
  2505. port@0 {
  2506. reg = <0>;
  2507. };
  2508. port@1 {
  2509. #address-cells = <1>;
  2510. #size-cells = <0>;
  2511. reg = <1>;
  2512. csi20vin0: endpoint@0 {
  2513. reg = <0>;
  2514. remote-endpoint = <&vin0csi20>;
  2515. };
  2516. csi20vin1: endpoint@1 {
  2517. reg = <1>;
  2518. remote-endpoint = <&vin1csi20>;
  2519. };
  2520. csi20vin2: endpoint@2 {
  2521. reg = <2>;
  2522. remote-endpoint = <&vin2csi20>;
  2523. };
  2524. csi20vin3: endpoint@3 {
  2525. reg = <3>;
  2526. remote-endpoint = <&vin3csi20>;
  2527. };
  2528. csi20vin4: endpoint@4 {
  2529. reg = <4>;
  2530. remote-endpoint = <&vin4csi20>;
  2531. };
  2532. csi20vin5: endpoint@5 {
  2533. reg = <5>;
  2534. remote-endpoint = <&vin5csi20>;
  2535. };
  2536. csi20vin6: endpoint@6 {
  2537. reg = <6>;
  2538. remote-endpoint = <&vin6csi20>;
  2539. };
  2540. csi20vin7: endpoint@7 {
  2541. reg = <7>;
  2542. remote-endpoint = <&vin7csi20>;
  2543. };
  2544. };
  2545. };
  2546. };
  2547. csi40: csi2@feaa0000 {
  2548. compatible = "renesas,r8a774e1-csi2";
  2549. reg = <0 0xfeaa0000 0 0x10000>;
  2550. interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
  2551. clocks = <&cpg CPG_MOD 716>;
  2552. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2553. resets = <&cpg 716>;
  2554. status = "disabled";
  2555. ports {
  2556. #address-cells = <1>;
  2557. #size-cells = <0>;
  2558. port@0 {
  2559. reg = <0>;
  2560. };
  2561. port@1 {
  2562. #address-cells = <1>;
  2563. #size-cells = <0>;
  2564. reg = <1>;
  2565. csi40vin0: endpoint@0 {
  2566. reg = <0>;
  2567. remote-endpoint = <&vin0csi40>;
  2568. };
  2569. csi40vin1: endpoint@1 {
  2570. reg = <1>;
  2571. remote-endpoint = <&vin1csi40>;
  2572. };
  2573. csi40vin2: endpoint@2 {
  2574. reg = <2>;
  2575. remote-endpoint = <&vin2csi40>;
  2576. };
  2577. csi40vin3: endpoint@3 {
  2578. reg = <3>;
  2579. remote-endpoint = <&vin3csi40>;
  2580. };
  2581. };
  2582. };
  2583. };
  2584. hdmi0: hdmi@fead0000 {
  2585. compatible = "renesas,r8a774e1-hdmi",
  2586. "renesas,rcar-gen3-hdmi";
  2587. reg = <0 0xfead0000 0 0x10000>;
  2588. interrupts = <GIC_SPI 389 IRQ_TYPE_LEVEL_HIGH>;
  2589. clocks = <&cpg CPG_MOD 729>,
  2590. <&cpg CPG_CORE R8A774E1_CLK_HDMI>;
  2591. clock-names = "iahb", "isfr";
  2592. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2593. resets = <&cpg 729>;
  2594. status = "disabled";
  2595. ports {
  2596. #address-cells = <1>;
  2597. #size-cells = <0>;
  2598. port@0 {
  2599. reg = <0>;
  2600. dw_hdmi0_in: endpoint {
  2601. remote-endpoint = <&du_out_hdmi0>;
  2602. };
  2603. };
  2604. port@1 {
  2605. reg = <1>;
  2606. };
  2607. port@2 {
  2608. /* HDMI sound */
  2609. reg = <2>;
  2610. };
  2611. };
  2612. };
  2613. du: display@feb00000 {
  2614. compatible = "renesas,du-r8a774e1";
  2615. reg = <0 0xfeb00000 0 0x80000>;
  2616. interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
  2617. <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
  2618. <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>;
  2619. clocks = <&cpg CPG_MOD 724>,
  2620. <&cpg CPG_MOD 723>,
  2621. <&cpg CPG_MOD 721>;
  2622. clock-names = "du.0", "du.1", "du.3";
  2623. resets = <&cpg 724>, <&cpg 722>;
  2624. reset-names = "du.0", "du.3";
  2625. status = "disabled";
  2626. renesas,vsps = <&vspd0 0>, <&vspd1 0>, <&vspd0 1>;
  2627. ports {
  2628. #address-cells = <1>;
  2629. #size-cells = <0>;
  2630. port@0 {
  2631. reg = <0>;
  2632. };
  2633. port@1 {
  2634. reg = <1>;
  2635. du_out_hdmi0: endpoint {
  2636. remote-endpoint = <&dw_hdmi0_in>;
  2637. };
  2638. };
  2639. port@2 {
  2640. reg = <2>;
  2641. du_out_lvds0: endpoint {
  2642. remote-endpoint = <&lvds0_in>;
  2643. };
  2644. };
  2645. };
  2646. };
  2647. lvds0: lvds@feb90000 {
  2648. compatible = "renesas,r8a774e1-lvds";
  2649. reg = <0 0xfeb90000 0 0x14>;
  2650. clocks = <&cpg CPG_MOD 727>;
  2651. power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
  2652. resets = <&cpg 727>;
  2653. status = "disabled";
  2654. ports {
  2655. #address-cells = <1>;
  2656. #size-cells = <0>;
  2657. port@0 {
  2658. reg = <0>;
  2659. lvds0_in: endpoint {
  2660. remote-endpoint = <&du_out_lvds0>;
  2661. };
  2662. };
  2663. port@1 {
  2664. reg = <1>;
  2665. };
  2666. };
  2667. };
  2668. prr: chipid@fff00044 {
  2669. compatible = "renesas,prr";
  2670. reg = <0 0xfff00044 0 4>;
  2671. };
  2672. };
  2673. thermal-zones {
  2674. sensor1_thermal: sensor1-thermal {
  2675. polling-delay-passive = <250>;
  2676. polling-delay = <1000>;
  2677. thermal-sensors = <&tsc 0>;
  2678. sustainable-power = <6313>;
  2679. trips {
  2680. sensor1_crit: sensor1-crit {
  2681. temperature = <120000>;
  2682. hysteresis = <1000>;
  2683. type = "critical";
  2684. };
  2685. };
  2686. };
  2687. sensor2_thermal: sensor2-thermal {
  2688. polling-delay-passive = <250>;
  2689. polling-delay = <1000>;
  2690. thermal-sensors = <&tsc 1>;
  2691. sustainable-power = <6313>;
  2692. trips {
  2693. sensor2_crit: sensor2-crit {
  2694. temperature = <120000>;
  2695. hysteresis = <1000>;
  2696. type = "critical";
  2697. };
  2698. };
  2699. };
  2700. sensor3_thermal: sensor3-thermal {
  2701. polling-delay-passive = <250>;
  2702. polling-delay = <1000>;
  2703. thermal-sensors = <&tsc 2>;
  2704. sustainable-power = <6313>;
  2705. trips {
  2706. target: trip-point1 {
  2707. temperature = <100000>;
  2708. hysteresis = <1000>;
  2709. type = "passive";
  2710. };
  2711. sensor3_crit: sensor3-crit {
  2712. temperature = <120000>;
  2713. hysteresis = <1000>;
  2714. type = "critical";
  2715. };
  2716. };
  2717. cooling-maps {
  2718. map0 {
  2719. trip = <&target>;
  2720. cooling-device = <&a57_0 0 2>;
  2721. contribution = <1024>;
  2722. };
  2723. map1 {
  2724. trip = <&target>;
  2725. cooling-device = <&a53_0 0 2>;
  2726. contribution = <1024>;
  2727. };
  2728. };
  2729. };
  2730. };
  2731. timer {
  2732. compatible = "arm,armv8-timer";
  2733. interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  2734. <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  2735. <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  2736. <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
  2737. };
  2738. /* External USB clocks - can be overridden by the board */
  2739. usb3s0_clk: usb3s0 {
  2740. compatible = "fixed-clock";
  2741. #clock-cells = <0>;
  2742. clock-frequency = <0>;
  2743. };
  2744. usb_extal_clk: usb_extal {
  2745. compatible = "fixed-clock";
  2746. #clock-cells = <0>;
  2747. clock-frequency = <0>;
  2748. };
  2749. };