r8a774a1.dtsi 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Device Tree Source for the r8a774a1 SoC
  4. *
  5. * Copyright (C) 2018 Renesas Electronics Corp.
  6. */
  7. #include <dt-bindings/interrupt-controller/irq.h>
  8. #include <dt-bindings/interrupt-controller/arm-gic.h>
  9. #include <dt-bindings/clock/r8a774a1-cpg-mssr.h>
  10. #include <dt-bindings/power/r8a774a1-sysc.h>
  11. #define CPG_AUDIO_CLK_I R8A774A1_CLK_S0D4
  12. / {
  13. compatible = "renesas,r8a774a1";
  14. #address-cells = <2>;
  15. #size-cells = <2>;
  16. /*
  17. * The external audio clocks are configured as 0 Hz fixed frequency
  18. * clocks by default.
  19. * Boards that provide audio clocks should override them.
  20. */
  21. audio_clk_a: audio_clk_a {
  22. compatible = "fixed-clock";
  23. #clock-cells = <0>;
  24. clock-frequency = <0>;
  25. };
  26. audio_clk_b: audio_clk_b {
  27. compatible = "fixed-clock";
  28. #clock-cells = <0>;
  29. clock-frequency = <0>;
  30. };
  31. audio_clk_c: audio_clk_c {
  32. compatible = "fixed-clock";
  33. #clock-cells = <0>;
  34. clock-frequency = <0>;
  35. };
  36. /* External CAN clock - to be overridden by boards that provide it */
  37. can_clk: can {
  38. compatible = "fixed-clock";
  39. #clock-cells = <0>;
  40. clock-frequency = <0>;
  41. };
  42. cluster0_opp: opp-table-0 {
  43. compatible = "operating-points-v2";
  44. opp-shared;
  45. opp-500000000 {
  46. opp-hz = /bits/ 64 <500000000>;
  47. opp-microvolt = <820000>;
  48. clock-latency-ns = <300000>;
  49. };
  50. opp-1000000000 {
  51. opp-hz = /bits/ 64 <1000000000>;
  52. opp-microvolt = <820000>;
  53. clock-latency-ns = <300000>;
  54. };
  55. opp-1500000000 {
  56. opp-hz = /bits/ 64 <1500000000>;
  57. opp-microvolt = <820000>;
  58. clock-latency-ns = <300000>;
  59. opp-suspend;
  60. };
  61. };
  62. cluster1_opp: opp-table-1 {
  63. compatible = "operating-points-v2";
  64. opp-shared;
  65. opp-800000000 {
  66. opp-hz = /bits/ 64 <800000000>;
  67. opp-microvolt = <820000>;
  68. clock-latency-ns = <300000>;
  69. };
  70. opp-1000000000 {
  71. opp-hz = /bits/ 64 <1000000000>;
  72. opp-microvolt = <820000>;
  73. clock-latency-ns = <300000>;
  74. };
  75. opp-1200000000 {
  76. opp-hz = /bits/ 64 <1200000000>;
  77. opp-microvolt = <820000>;
  78. clock-latency-ns = <300000>;
  79. };
  80. };
  81. cpus {
  82. #address-cells = <1>;
  83. #size-cells = <0>;
  84. cpu-map {
  85. cluster0 {
  86. core0 {
  87. cpu = <&a57_0>;
  88. };
  89. core1 {
  90. cpu = <&a57_1>;
  91. };
  92. };
  93. cluster1 {
  94. core0 {
  95. cpu = <&a53_0>;
  96. };
  97. core1 {
  98. cpu = <&a53_1>;
  99. };
  100. core2 {
  101. cpu = <&a53_2>;
  102. };
  103. core3 {
  104. cpu = <&a53_3>;
  105. };
  106. };
  107. };
  108. a57_0: cpu@0 {
  109. compatible = "arm,cortex-a57";
  110. reg = <0x0>;
  111. device_type = "cpu";
  112. power-domains = <&sysc R8A774A1_PD_CA57_CPU0>;
  113. next-level-cache = <&L2_CA57>;
  114. enable-method = "psci";
  115. dynamic-power-coefficient = <854>;
  116. clocks = <&cpg CPG_CORE R8A774A1_CLK_Z>;
  117. operating-points-v2 = <&cluster0_opp>;
  118. capacity-dmips-mhz = <1024>;
  119. #cooling-cells = <2>;
  120. };
  121. a57_1: cpu@1 {
  122. compatible = "arm,cortex-a57";
  123. reg = <0x1>;
  124. device_type = "cpu";
  125. power-domains = <&sysc R8A774A1_PD_CA57_CPU1>;
  126. next-level-cache = <&L2_CA57>;
  127. enable-method = "psci";
  128. clocks = <&cpg CPG_CORE R8A774A1_CLK_Z>;
  129. operating-points-v2 = <&cluster0_opp>;
  130. capacity-dmips-mhz = <1024>;
  131. #cooling-cells = <2>;
  132. };
  133. a53_0: cpu@100 {
  134. compatible = "arm,cortex-a53";
  135. reg = <0x100>;
  136. device_type = "cpu";
  137. power-domains = <&sysc R8A774A1_PD_CA53_CPU0>;
  138. next-level-cache = <&L2_CA53>;
  139. enable-method = "psci";
  140. #cooling-cells = <2>;
  141. dynamic-power-coefficient = <277>;
  142. clocks = <&cpg CPG_CORE R8A774A1_CLK_Z2>;
  143. operating-points-v2 = <&cluster1_opp>;
  144. capacity-dmips-mhz = <560>;
  145. };
  146. a53_1: cpu@101 {
  147. compatible = "arm,cortex-a53";
  148. reg = <0x101>;
  149. device_type = "cpu";
  150. power-domains = <&sysc R8A774A1_PD_CA53_CPU1>;
  151. next-level-cache = <&L2_CA53>;
  152. enable-method = "psci";
  153. clocks = <&cpg CPG_CORE R8A774A1_CLK_Z2>;
  154. operating-points-v2 = <&cluster1_opp>;
  155. capacity-dmips-mhz = <560>;
  156. };
  157. a53_2: cpu@102 {
  158. compatible = "arm,cortex-a53";
  159. reg = <0x102>;
  160. device_type = "cpu";
  161. power-domains = <&sysc R8A774A1_PD_CA53_CPU2>;
  162. next-level-cache = <&L2_CA53>;
  163. enable-method = "psci";
  164. clocks = <&cpg CPG_CORE R8A774A1_CLK_Z2>;
  165. operating-points-v2 = <&cluster1_opp>;
  166. capacity-dmips-mhz = <560>;
  167. };
  168. a53_3: cpu@103 {
  169. compatible = "arm,cortex-a53";
  170. reg = <0x103>;
  171. device_type = "cpu";
  172. power-domains = <&sysc R8A774A1_PD_CA53_CPU3>;
  173. next-level-cache = <&L2_CA53>;
  174. enable-method = "psci";
  175. clocks = <&cpg CPG_CORE R8A774A1_CLK_Z2>;
  176. operating-points-v2 = <&cluster1_opp>;
  177. capacity-dmips-mhz = <560>;
  178. };
  179. L2_CA57: cache-controller-0 {
  180. compatible = "cache";
  181. power-domains = <&sysc R8A774A1_PD_CA57_SCU>;
  182. cache-unified;
  183. cache-level = <2>;
  184. };
  185. L2_CA53: cache-controller-1 {
  186. compatible = "cache";
  187. power-domains = <&sysc R8A774A1_PD_CA53_SCU>;
  188. cache-unified;
  189. cache-level = <2>;
  190. };
  191. };
  192. extal_clk: extal {
  193. compatible = "fixed-clock";
  194. #clock-cells = <0>;
  195. /* This value must be overridden by the board */
  196. clock-frequency = <0>;
  197. };
  198. extalr_clk: extalr {
  199. compatible = "fixed-clock";
  200. #clock-cells = <0>;
  201. /* This value must be overridden by the board */
  202. clock-frequency = <0>;
  203. };
  204. /* External PCIe clock - can be overridden by the board */
  205. pcie_bus_clk: pcie_bus {
  206. compatible = "fixed-clock";
  207. #clock-cells = <0>;
  208. clock-frequency = <0>;
  209. };
  210. pmu_a53 {
  211. compatible = "arm,cortex-a53-pmu";
  212. interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
  213. <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
  214. <&gic GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
  215. <&gic GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
  216. interrupt-affinity = <&a53_0>, <&a53_1>, <&a53_2>, <&a53_3>;
  217. };
  218. pmu_a57 {
  219. compatible = "arm,cortex-a57-pmu";
  220. interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
  221. <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  222. interrupt-affinity = <&a57_0>, <&a57_1>;
  223. };
  224. psci {
  225. compatible = "arm,psci-1.0", "arm,psci-0.2";
  226. method = "smc";
  227. };
  228. /* External SCIF clock - to be overridden by boards that provide it */
  229. scif_clk: scif {
  230. compatible = "fixed-clock";
  231. #clock-cells = <0>;
  232. clock-frequency = <0>;
  233. };
  234. soc {
  235. compatible = "simple-bus";
  236. interrupt-parent = <&gic>;
  237. #address-cells = <2>;
  238. #size-cells = <2>;
  239. ranges;
  240. rwdt: watchdog@e6020000 {
  241. compatible = "renesas,r8a774a1-wdt",
  242. "renesas,rcar-gen3-wdt";
  243. reg = <0 0xe6020000 0 0x0c>;
  244. interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
  245. clocks = <&cpg CPG_MOD 402>;
  246. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  247. resets = <&cpg 402>;
  248. status = "disabled";
  249. };
  250. gpio0: gpio@e6050000 {
  251. compatible = "renesas,gpio-r8a774a1",
  252. "renesas,rcar-gen3-gpio";
  253. reg = <0 0xe6050000 0 0x50>;
  254. interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
  255. #gpio-cells = <2>;
  256. gpio-controller;
  257. gpio-ranges = <&pfc 0 0 16>;
  258. #interrupt-cells = <2>;
  259. interrupt-controller;
  260. clocks = <&cpg CPG_MOD 912>;
  261. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  262. resets = <&cpg 912>;
  263. };
  264. gpio1: gpio@e6051000 {
  265. compatible = "renesas,gpio-r8a774a1",
  266. "renesas,rcar-gen3-gpio";
  267. reg = <0 0xe6051000 0 0x50>;
  268. interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
  269. #gpio-cells = <2>;
  270. gpio-controller;
  271. gpio-ranges = <&pfc 0 32 29>;
  272. #interrupt-cells = <2>;
  273. interrupt-controller;
  274. clocks = <&cpg CPG_MOD 911>;
  275. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  276. resets = <&cpg 911>;
  277. };
  278. gpio2: gpio@e6052000 {
  279. compatible = "renesas,gpio-r8a774a1",
  280. "renesas,rcar-gen3-gpio";
  281. reg = <0 0xe6052000 0 0x50>;
  282. interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
  283. #gpio-cells = <2>;
  284. gpio-controller;
  285. gpio-ranges = <&pfc 0 64 15>;
  286. #interrupt-cells = <2>;
  287. interrupt-controller;
  288. clocks = <&cpg CPG_MOD 910>;
  289. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  290. resets = <&cpg 910>;
  291. };
  292. gpio3: gpio@e6053000 {
  293. compatible = "renesas,gpio-r8a774a1",
  294. "renesas,rcar-gen3-gpio";
  295. reg = <0 0xe6053000 0 0x50>;
  296. interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
  297. #gpio-cells = <2>;
  298. gpio-controller;
  299. gpio-ranges = <&pfc 0 96 16>;
  300. #interrupt-cells = <2>;
  301. interrupt-controller;
  302. clocks = <&cpg CPG_MOD 909>;
  303. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  304. resets = <&cpg 909>;
  305. };
  306. gpio4: gpio@e6054000 {
  307. compatible = "renesas,gpio-r8a774a1",
  308. "renesas,rcar-gen3-gpio";
  309. reg = <0 0xe6054000 0 0x50>;
  310. interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
  311. #gpio-cells = <2>;
  312. gpio-controller;
  313. gpio-ranges = <&pfc 0 128 18>;
  314. #interrupt-cells = <2>;
  315. interrupt-controller;
  316. clocks = <&cpg CPG_MOD 908>;
  317. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  318. resets = <&cpg 908>;
  319. };
  320. gpio5: gpio@e6055000 {
  321. compatible = "renesas,gpio-r8a774a1",
  322. "renesas,rcar-gen3-gpio";
  323. reg = <0 0xe6055000 0 0x50>;
  324. interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
  325. #gpio-cells = <2>;
  326. gpio-controller;
  327. gpio-ranges = <&pfc 0 160 26>;
  328. #interrupt-cells = <2>;
  329. interrupt-controller;
  330. clocks = <&cpg CPG_MOD 907>;
  331. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  332. resets = <&cpg 907>;
  333. };
  334. gpio6: gpio@e6055400 {
  335. compatible = "renesas,gpio-r8a774a1",
  336. "renesas,rcar-gen3-gpio";
  337. reg = <0 0xe6055400 0 0x50>;
  338. interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  339. #gpio-cells = <2>;
  340. gpio-controller;
  341. gpio-ranges = <&pfc 0 192 32>;
  342. #interrupt-cells = <2>;
  343. interrupt-controller;
  344. clocks = <&cpg CPG_MOD 906>;
  345. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  346. resets = <&cpg 906>;
  347. };
  348. gpio7: gpio@e6055800 {
  349. compatible = "renesas,gpio-r8a774a1",
  350. "renesas,rcar-gen3-gpio";
  351. reg = <0 0xe6055800 0 0x50>;
  352. interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
  353. #gpio-cells = <2>;
  354. gpio-controller;
  355. gpio-ranges = <&pfc 0 224 4>;
  356. #interrupt-cells = <2>;
  357. interrupt-controller;
  358. clocks = <&cpg CPG_MOD 905>;
  359. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  360. resets = <&cpg 905>;
  361. };
  362. pfc: pinctrl@e6060000 {
  363. compatible = "renesas,pfc-r8a774a1";
  364. reg = <0 0xe6060000 0 0x50c>;
  365. };
  366. cmt0: timer@e60f0000 {
  367. compatible = "renesas,r8a774a1-cmt0",
  368. "renesas,rcar-gen3-cmt0";
  369. reg = <0 0xe60f0000 0 0x1004>;
  370. interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
  371. <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
  372. clocks = <&cpg CPG_MOD 303>;
  373. clock-names = "fck";
  374. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  375. resets = <&cpg 303>;
  376. status = "disabled";
  377. };
  378. cmt1: timer@e6130000 {
  379. compatible = "renesas,r8a774a1-cmt1",
  380. "renesas,rcar-gen3-cmt1";
  381. reg = <0 0xe6130000 0 0x1004>;
  382. interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
  383. <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
  384. <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
  385. <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
  386. <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
  387. <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
  388. <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
  389. <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
  390. clocks = <&cpg CPG_MOD 302>;
  391. clock-names = "fck";
  392. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  393. resets = <&cpg 302>;
  394. status = "disabled";
  395. };
  396. cmt2: timer@e6140000 {
  397. compatible = "renesas,r8a774a1-cmt1",
  398. "renesas,rcar-gen3-cmt1";
  399. reg = <0 0xe6140000 0 0x1004>;
  400. interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>,
  401. <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>,
  402. <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>,
  403. <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>,
  404. <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>,
  405. <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>,
  406. <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>,
  407. <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>;
  408. clocks = <&cpg CPG_MOD 301>;
  409. clock-names = "fck";
  410. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  411. resets = <&cpg 301>;
  412. status = "disabled";
  413. };
  414. cmt3: timer@e6148000 {
  415. compatible = "renesas,r8a774a1-cmt1",
  416. "renesas,rcar-gen3-cmt1";
  417. reg = <0 0xe6148000 0 0x1004>;
  418. interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>,
  419. <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>,
  420. <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>,
  421. <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>,
  422. <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>,
  423. <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>,
  424. <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>,
  425. <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>;
  426. clocks = <&cpg CPG_MOD 300>;
  427. clock-names = "fck";
  428. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  429. resets = <&cpg 300>;
  430. status = "disabled";
  431. };
  432. cpg: clock-controller@e6150000 {
  433. compatible = "renesas,r8a774a1-cpg-mssr";
  434. reg = <0 0xe6150000 0 0x0bb0>;
  435. clocks = <&extal_clk>, <&extalr_clk>;
  436. clock-names = "extal", "extalr";
  437. #clock-cells = <2>;
  438. #power-domain-cells = <0>;
  439. #reset-cells = <1>;
  440. };
  441. rst: reset-controller@e6160000 {
  442. compatible = "renesas,r8a774a1-rst";
  443. reg = <0 0xe6160000 0 0x018c>;
  444. };
  445. sysc: system-controller@e6180000 {
  446. compatible = "renesas,r8a774a1-sysc";
  447. reg = <0 0xe6180000 0 0x0400>;
  448. #power-domain-cells = <1>;
  449. };
  450. tsc: thermal@e6198000 {
  451. compatible = "renesas,r8a774a1-thermal";
  452. reg = <0 0xe6198000 0 0x100>,
  453. <0 0xe61a0000 0 0x100>,
  454. <0 0xe61a8000 0 0x100>;
  455. interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
  456. <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
  457. <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
  458. clocks = <&cpg CPG_MOD 522>;
  459. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  460. resets = <&cpg 522>;
  461. #thermal-sensor-cells = <1>;
  462. };
  463. intc_ex: interrupt-controller@e61c0000 {
  464. compatible = "renesas,intc-ex-r8a774a1", "renesas,irqc";
  465. #interrupt-cells = <2>;
  466. interrupt-controller;
  467. reg = <0 0xe61c0000 0 0x200>;
  468. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  469. <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  470. <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  471. <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  472. <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
  473. <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
  474. clocks = <&cpg CPG_MOD 407>;
  475. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  476. resets = <&cpg 407>;
  477. };
  478. tmu0: timer@e61e0000 {
  479. compatible = "renesas,tmu-r8a774a1", "renesas,tmu";
  480. reg = <0 0xe61e0000 0 0x30>;
  481. interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
  482. <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
  483. <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
  484. clocks = <&cpg CPG_MOD 125>;
  485. clock-names = "fck";
  486. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  487. resets = <&cpg 125>;
  488. status = "disabled";
  489. };
  490. tmu1: timer@e6fc0000 {
  491. compatible = "renesas,tmu-r8a774a1", "renesas,tmu";
  492. reg = <0 0xe6fc0000 0 0x30>;
  493. interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
  494. <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
  495. <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
  496. clocks = <&cpg CPG_MOD 124>;
  497. clock-names = "fck";
  498. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  499. resets = <&cpg 124>;
  500. status = "disabled";
  501. };
  502. tmu2: timer@e6fd0000 {
  503. compatible = "renesas,tmu-r8a774a1", "renesas,tmu";
  504. reg = <0 0xe6fd0000 0 0x30>;
  505. interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>,
  506. <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
  507. <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>;
  508. clocks = <&cpg CPG_MOD 123>;
  509. clock-names = "fck";
  510. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  511. resets = <&cpg 123>;
  512. status = "disabled";
  513. };
  514. tmu3: timer@e6fe0000 {
  515. compatible = "renesas,tmu-r8a774a1", "renesas,tmu";
  516. reg = <0 0xe6fe0000 0 0x30>;
  517. interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
  518. <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
  519. <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
  520. clocks = <&cpg CPG_MOD 122>;
  521. clock-names = "fck";
  522. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  523. resets = <&cpg 122>;
  524. status = "disabled";
  525. };
  526. tmu4: timer@ffc00000 {
  527. compatible = "renesas,tmu-r8a774a1", "renesas,tmu";
  528. reg = <0 0xffc00000 0 0x30>;
  529. interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>,
  530. <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>,
  531. <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>;
  532. clocks = <&cpg CPG_MOD 121>;
  533. clock-names = "fck";
  534. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  535. resets = <&cpg 121>;
  536. status = "disabled";
  537. };
  538. i2c0: i2c@e6500000 {
  539. #address-cells = <1>;
  540. #size-cells = <0>;
  541. compatible = "renesas,i2c-r8a774a1",
  542. "renesas,rcar-gen3-i2c";
  543. reg = <0 0xe6500000 0 0x40>;
  544. interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
  545. clocks = <&cpg CPG_MOD 931>;
  546. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  547. resets = <&cpg 931>;
  548. dmas = <&dmac1 0x91>, <&dmac1 0x90>,
  549. <&dmac2 0x91>, <&dmac2 0x90>;
  550. dma-names = "tx", "rx", "tx", "rx";
  551. i2c-scl-internal-delay-ns = <110>;
  552. status = "disabled";
  553. };
  554. i2c1: i2c@e6508000 {
  555. #address-cells = <1>;
  556. #size-cells = <0>;
  557. compatible = "renesas,i2c-r8a774a1",
  558. "renesas,rcar-gen3-i2c";
  559. reg = <0 0xe6508000 0 0x40>;
  560. interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
  561. clocks = <&cpg CPG_MOD 930>;
  562. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  563. resets = <&cpg 930>;
  564. dmas = <&dmac1 0x93>, <&dmac1 0x92>,
  565. <&dmac2 0x93>, <&dmac2 0x92>;
  566. dma-names = "tx", "rx", "tx", "rx";
  567. i2c-scl-internal-delay-ns = <6>;
  568. status = "disabled";
  569. };
  570. i2c2: i2c@e6510000 {
  571. #address-cells = <1>;
  572. #size-cells = <0>;
  573. compatible = "renesas,i2c-r8a774a1",
  574. "renesas,rcar-gen3-i2c";
  575. reg = <0 0xe6510000 0 0x40>;
  576. interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
  577. clocks = <&cpg CPG_MOD 929>;
  578. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  579. resets = <&cpg 929>;
  580. dmas = <&dmac1 0x95>, <&dmac1 0x94>,
  581. <&dmac2 0x95>, <&dmac2 0x94>;
  582. dma-names = "tx", "rx", "tx", "rx";
  583. i2c-scl-internal-delay-ns = <6>;
  584. status = "disabled";
  585. };
  586. i2c3: i2c@e66d0000 {
  587. #address-cells = <1>;
  588. #size-cells = <0>;
  589. compatible = "renesas,i2c-r8a774a1",
  590. "renesas,rcar-gen3-i2c";
  591. reg = <0 0xe66d0000 0 0x40>;
  592. interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
  593. clocks = <&cpg CPG_MOD 928>;
  594. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  595. resets = <&cpg 928>;
  596. dmas = <&dmac0 0x97>, <&dmac0 0x96>;
  597. dma-names = "tx", "rx";
  598. i2c-scl-internal-delay-ns = <110>;
  599. status = "disabled";
  600. };
  601. i2c4: i2c@e66d8000 {
  602. #address-cells = <1>;
  603. #size-cells = <0>;
  604. compatible = "renesas,i2c-r8a774a1",
  605. "renesas,rcar-gen3-i2c";
  606. reg = <0 0xe66d8000 0 0x40>;
  607. interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
  608. clocks = <&cpg CPG_MOD 927>;
  609. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  610. resets = <&cpg 927>;
  611. dmas = <&dmac0 0x99>, <&dmac0 0x98>;
  612. dma-names = "tx", "rx";
  613. i2c-scl-internal-delay-ns = <110>;
  614. status = "disabled";
  615. };
  616. i2c5: i2c@e66e0000 {
  617. #address-cells = <1>;
  618. #size-cells = <0>;
  619. compatible = "renesas,i2c-r8a774a1",
  620. "renesas,rcar-gen3-i2c";
  621. reg = <0 0xe66e0000 0 0x40>;
  622. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  623. clocks = <&cpg CPG_MOD 919>;
  624. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  625. resets = <&cpg 919>;
  626. dmas = <&dmac0 0x9b>, <&dmac0 0x9a>;
  627. dma-names = "tx", "rx";
  628. i2c-scl-internal-delay-ns = <110>;
  629. status = "disabled";
  630. };
  631. i2c6: i2c@e66e8000 {
  632. #address-cells = <1>;
  633. #size-cells = <0>;
  634. compatible = "renesas,i2c-r8a774a1",
  635. "renesas,rcar-gen3-i2c";
  636. reg = <0 0xe66e8000 0 0x40>;
  637. interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
  638. clocks = <&cpg CPG_MOD 918>;
  639. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  640. resets = <&cpg 918>;
  641. dmas = <&dmac0 0x9d>, <&dmac0 0x9c>;
  642. dma-names = "tx", "rx";
  643. i2c-scl-internal-delay-ns = <6>;
  644. status = "disabled";
  645. };
  646. iic_pmic: i2c@e60b0000 {
  647. #address-cells = <1>;
  648. #size-cells = <0>;
  649. compatible = "renesas,iic-r8a774a1",
  650. "renesas,rcar-gen3-iic",
  651. "renesas,rmobile-iic";
  652. reg = <0 0xe60b0000 0 0x425>;
  653. interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
  654. clocks = <&cpg CPG_MOD 926>;
  655. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  656. resets = <&cpg 926>;
  657. dmas = <&dmac0 0x11>, <&dmac0 0x10>;
  658. dma-names = "tx", "rx";
  659. status = "disabled";
  660. };
  661. hscif0: serial@e6540000 {
  662. compatible = "renesas,hscif-r8a774a1",
  663. "renesas,rcar-gen3-hscif",
  664. "renesas,hscif";
  665. reg = <0 0xe6540000 0 0x60>;
  666. interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
  667. clocks = <&cpg CPG_MOD 520>,
  668. <&cpg CPG_CORE R8A774A1_CLK_S3D1>,
  669. <&scif_clk>;
  670. clock-names = "fck", "brg_int", "scif_clk";
  671. dmas = <&dmac1 0x31>, <&dmac1 0x30>,
  672. <&dmac2 0x31>, <&dmac2 0x30>;
  673. dma-names = "tx", "rx", "tx", "rx";
  674. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  675. resets = <&cpg 520>;
  676. status = "disabled";
  677. };
  678. hscif1: serial@e6550000 {
  679. compatible = "renesas,hscif-r8a774a1",
  680. "renesas,rcar-gen3-hscif",
  681. "renesas,hscif";
  682. reg = <0 0xe6550000 0 0x60>;
  683. interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
  684. clocks = <&cpg CPG_MOD 519>,
  685. <&cpg CPG_CORE R8A774A1_CLK_S3D1>,
  686. <&scif_clk>;
  687. clock-names = "fck", "brg_int", "scif_clk";
  688. dmas = <&dmac1 0x33>, <&dmac1 0x32>,
  689. <&dmac2 0x33>, <&dmac2 0x32>;
  690. dma-names = "tx", "rx", "tx", "rx";
  691. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  692. resets = <&cpg 519>;
  693. status = "disabled";
  694. };
  695. hscif2: serial@e6560000 {
  696. compatible = "renesas,hscif-r8a774a1",
  697. "renesas,rcar-gen3-hscif",
  698. "renesas,hscif";
  699. reg = <0 0xe6560000 0 0x60>;
  700. interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
  701. clocks = <&cpg CPG_MOD 518>,
  702. <&cpg CPG_CORE R8A774A1_CLK_S3D1>,
  703. <&scif_clk>;
  704. clock-names = "fck", "brg_int", "scif_clk";
  705. dmas = <&dmac1 0x35>, <&dmac1 0x34>,
  706. <&dmac2 0x35>, <&dmac2 0x34>;
  707. dma-names = "tx", "rx", "tx", "rx";
  708. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  709. resets = <&cpg 518>;
  710. status = "disabled";
  711. };
  712. hscif3: serial@e66a0000 {
  713. compatible = "renesas,hscif-r8a774a1",
  714. "renesas,rcar-gen3-hscif",
  715. "renesas,hscif";
  716. reg = <0 0xe66a0000 0 0x60>;
  717. interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
  718. clocks = <&cpg CPG_MOD 517>,
  719. <&cpg CPG_CORE R8A774A1_CLK_S3D1>,
  720. <&scif_clk>;
  721. clock-names = "fck", "brg_int", "scif_clk";
  722. dmas = <&dmac0 0x37>, <&dmac0 0x36>;
  723. dma-names = "tx", "rx";
  724. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  725. resets = <&cpg 517>;
  726. status = "disabled";
  727. };
  728. hscif4: serial@e66b0000 {
  729. compatible = "renesas,hscif-r8a774a1",
  730. "renesas,rcar-gen3-hscif",
  731. "renesas,hscif";
  732. reg = <0 0xe66b0000 0 0x60>;
  733. interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
  734. clocks = <&cpg CPG_MOD 516>,
  735. <&cpg CPG_CORE R8A774A1_CLK_S3D1>,
  736. <&scif_clk>;
  737. clock-names = "fck", "brg_int", "scif_clk";
  738. dmas = <&dmac0 0x39>, <&dmac0 0x38>;
  739. dma-names = "tx", "rx";
  740. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  741. resets = <&cpg 516>;
  742. status = "disabled";
  743. };
  744. hsusb: usb@e6590000 {
  745. compatible = "renesas,usbhs-r8a774a1",
  746. "renesas,rcar-gen3-usbhs";
  747. reg = <0 0xe6590000 0 0x200>;
  748. interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
  749. clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>;
  750. dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
  751. <&usb_dmac1 0>, <&usb_dmac1 1>;
  752. dma-names = "ch0", "ch1", "ch2", "ch3";
  753. renesas,buswait = <11>;
  754. phys = <&usb2_phy0 3>;
  755. phy-names = "usb";
  756. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  757. resets = <&cpg 704>, <&cpg 703>;
  758. status = "disabled";
  759. };
  760. usb2_clksel: clock-controller@e6590630 {
  761. compatible = "renesas,r8a774a1-rcar-usb2-clock-sel",
  762. "renesas,rcar-gen3-usb2-clock-sel";
  763. reg = <0 0xe6590630 0 0x02>;
  764. clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>,
  765. <&usb_extal_clk>, <&usb3s0_clk>;
  766. clock-names = "ehci_ohci", "hs-usb-if",
  767. "usb_extal", "usb_xtal";
  768. #clock-cells = <0>;
  769. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  770. resets = <&cpg 703>, <&cpg 704>;
  771. reset-names = "ehci_ohci", "hs-usb-if";
  772. status = "disabled";
  773. };
  774. usb_dmac0: dma-controller@e65a0000 {
  775. compatible = "renesas,r8a774a1-usb-dmac",
  776. "renesas,usb-dmac";
  777. reg = <0 0xe65a0000 0 0x100>;
  778. interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
  779. <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
  780. interrupt-names = "ch0", "ch1";
  781. clocks = <&cpg CPG_MOD 330>;
  782. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  783. resets = <&cpg 330>;
  784. #dma-cells = <1>;
  785. dma-channels = <2>;
  786. };
  787. usb_dmac1: dma-controller@e65b0000 {
  788. compatible = "renesas,r8a774a1-usb-dmac",
  789. "renesas,usb-dmac";
  790. reg = <0 0xe65b0000 0 0x100>;
  791. interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
  792. <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
  793. interrupt-names = "ch0", "ch1";
  794. clocks = <&cpg CPG_MOD 331>;
  795. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  796. resets = <&cpg 331>;
  797. #dma-cells = <1>;
  798. dma-channels = <2>;
  799. };
  800. usb3_phy0: usb-phy@e65ee000 {
  801. compatible = "renesas,r8a774a1-usb3-phy",
  802. "renesas,rcar-gen3-usb3-phy";
  803. reg = <0 0xe65ee000 0 0x90>;
  804. clocks = <&cpg CPG_MOD 328>, <&usb3s0_clk>,
  805. <&usb_extal_clk>;
  806. clock-names = "usb3-if", "usb3s_clk", "usb_extal";
  807. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  808. resets = <&cpg 328>;
  809. #phy-cells = <0>;
  810. status = "disabled";
  811. };
  812. dmac0: dma-controller@e6700000 {
  813. compatible = "renesas,dmac-r8a774a1",
  814. "renesas,rcar-dmac";
  815. reg = <0 0xe6700000 0 0x10000>;
  816. interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
  817. <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
  818. <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
  819. <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
  820. <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
  821. <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
  822. <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
  823. <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
  824. <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
  825. <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
  826. <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
  827. <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
  828. <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
  829. <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
  830. <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
  831. <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
  832. <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
  833. interrupt-names = "error",
  834. "ch0", "ch1", "ch2", "ch3",
  835. "ch4", "ch5", "ch6", "ch7",
  836. "ch8", "ch9", "ch10", "ch11",
  837. "ch12", "ch13", "ch14", "ch15";
  838. clocks = <&cpg CPG_MOD 219>;
  839. clock-names = "fck";
  840. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  841. resets = <&cpg 219>;
  842. #dma-cells = <1>;
  843. dma-channels = <16>;
  844. iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>,
  845. <&ipmmu_ds0 2>, <&ipmmu_ds0 3>,
  846. <&ipmmu_ds0 4>, <&ipmmu_ds0 5>,
  847. <&ipmmu_ds0 6>, <&ipmmu_ds0 7>,
  848. <&ipmmu_ds0 8>, <&ipmmu_ds0 9>,
  849. <&ipmmu_ds0 10>, <&ipmmu_ds0 11>,
  850. <&ipmmu_ds0 12>, <&ipmmu_ds0 13>,
  851. <&ipmmu_ds0 14>, <&ipmmu_ds0 15>;
  852. };
  853. dmac1: dma-controller@e7300000 {
  854. compatible = "renesas,dmac-r8a774a1",
  855. "renesas,rcar-dmac";
  856. reg = <0 0xe7300000 0 0x10000>;
  857. interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
  858. <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
  859. <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
  860. <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
  861. <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
  862. <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
  863. <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
  864. <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
  865. <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
  866. <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
  867. <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
  868. <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
  869. <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
  870. <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
  871. <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
  872. <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
  873. <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
  874. interrupt-names = "error",
  875. "ch0", "ch1", "ch2", "ch3",
  876. "ch4", "ch5", "ch6", "ch7",
  877. "ch8", "ch9", "ch10", "ch11",
  878. "ch12", "ch13", "ch14", "ch15";
  879. clocks = <&cpg CPG_MOD 218>;
  880. clock-names = "fck";
  881. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  882. resets = <&cpg 218>;
  883. #dma-cells = <1>;
  884. dma-channels = <16>;
  885. iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>,
  886. <&ipmmu_ds1 2>, <&ipmmu_ds1 3>,
  887. <&ipmmu_ds1 4>, <&ipmmu_ds1 5>,
  888. <&ipmmu_ds1 6>, <&ipmmu_ds1 7>,
  889. <&ipmmu_ds1 8>, <&ipmmu_ds1 9>,
  890. <&ipmmu_ds1 10>, <&ipmmu_ds1 11>,
  891. <&ipmmu_ds1 12>, <&ipmmu_ds1 13>,
  892. <&ipmmu_ds1 14>, <&ipmmu_ds1 15>;
  893. };
  894. dmac2: dma-controller@e7310000 {
  895. compatible = "renesas,dmac-r8a774a1",
  896. "renesas,rcar-dmac";
  897. reg = <0 0xe7310000 0 0x10000>;
  898. interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
  899. <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>,
  900. <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>,
  901. <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>,
  902. <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>,
  903. <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>,
  904. <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>,
  905. <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
  906. <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>,
  907. <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>,
  908. <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>,
  909. <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>,
  910. <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>,
  911. <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>,
  912. <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>,
  913. <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>,
  914. <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
  915. interrupt-names = "error",
  916. "ch0", "ch1", "ch2", "ch3",
  917. "ch4", "ch5", "ch6", "ch7",
  918. "ch8", "ch9", "ch10", "ch11",
  919. "ch12", "ch13", "ch14", "ch15";
  920. clocks = <&cpg CPG_MOD 217>;
  921. clock-names = "fck";
  922. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  923. resets = <&cpg 217>;
  924. #dma-cells = <1>;
  925. dma-channels = <16>;
  926. iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>,
  927. <&ipmmu_ds1 18>, <&ipmmu_ds1 19>,
  928. <&ipmmu_ds1 20>, <&ipmmu_ds1 21>,
  929. <&ipmmu_ds1 22>, <&ipmmu_ds1 23>,
  930. <&ipmmu_ds1 24>, <&ipmmu_ds1 25>,
  931. <&ipmmu_ds1 26>, <&ipmmu_ds1 27>,
  932. <&ipmmu_ds1 28>, <&ipmmu_ds1 29>,
  933. <&ipmmu_ds1 30>, <&ipmmu_ds1 31>;
  934. };
  935. ipmmu_ds0: iommu@e6740000 {
  936. compatible = "renesas,ipmmu-r8a774a1";
  937. reg = <0 0xe6740000 0 0x1000>;
  938. renesas,ipmmu-main = <&ipmmu_mm 0>;
  939. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  940. #iommu-cells = <1>;
  941. };
  942. ipmmu_ds1: iommu@e7740000 {
  943. compatible = "renesas,ipmmu-r8a774a1";
  944. reg = <0 0xe7740000 0 0x1000>;
  945. renesas,ipmmu-main = <&ipmmu_mm 1>;
  946. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  947. #iommu-cells = <1>;
  948. };
  949. ipmmu_hc: iommu@e6570000 {
  950. compatible = "renesas,ipmmu-r8a774a1";
  951. reg = <0 0xe6570000 0 0x1000>;
  952. renesas,ipmmu-main = <&ipmmu_mm 2>;
  953. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  954. #iommu-cells = <1>;
  955. };
  956. ipmmu_mm: iommu@e67b0000 {
  957. compatible = "renesas,ipmmu-r8a774a1";
  958. reg = <0 0xe67b0000 0 0x1000>;
  959. interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
  960. <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
  961. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  962. #iommu-cells = <1>;
  963. };
  964. ipmmu_mp: iommu@ec670000 {
  965. compatible = "renesas,ipmmu-r8a774a1";
  966. reg = <0 0xec670000 0 0x1000>;
  967. renesas,ipmmu-main = <&ipmmu_mm 4>;
  968. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  969. #iommu-cells = <1>;
  970. };
  971. ipmmu_pv0: iommu@fd800000 {
  972. compatible = "renesas,ipmmu-r8a774a1";
  973. reg = <0 0xfd800000 0 0x1000>;
  974. renesas,ipmmu-main = <&ipmmu_mm 5>;
  975. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  976. #iommu-cells = <1>;
  977. };
  978. ipmmu_pv1: iommu@fd950000 {
  979. compatible = "renesas,ipmmu-r8a774a1";
  980. reg = <0 0xfd950000 0 0x1000>;
  981. renesas,ipmmu-main = <&ipmmu_mm 6>;
  982. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  983. #iommu-cells = <1>;
  984. };
  985. ipmmu_vc0: iommu@fe6b0000 {
  986. compatible = "renesas,ipmmu-r8a774a1";
  987. reg = <0 0xfe6b0000 0 0x1000>;
  988. renesas,ipmmu-main = <&ipmmu_mm 8>;
  989. power-domains = <&sysc R8A774A1_PD_A3VC>;
  990. #iommu-cells = <1>;
  991. };
  992. ipmmu_vi0: iommu@febd0000 {
  993. compatible = "renesas,ipmmu-r8a774a1";
  994. reg = <0 0xfebd0000 0 0x1000>;
  995. renesas,ipmmu-main = <&ipmmu_mm 9>;
  996. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  997. #iommu-cells = <1>;
  998. };
  999. avb: ethernet@e6800000 {
  1000. compatible = "renesas,etheravb-r8a774a1",
  1001. "renesas,etheravb-rcar-gen3";
  1002. reg = <0 0xe6800000 0 0x800>;
  1003. interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
  1004. <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
  1005. <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
  1006. <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
  1007. <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
  1008. <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
  1009. <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
  1010. <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
  1011. <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
  1012. <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
  1013. <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
  1014. <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
  1015. <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
  1016. <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
  1017. <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
  1018. <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
  1019. <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
  1020. <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
  1021. <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
  1022. <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
  1023. <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
  1024. <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
  1025. <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
  1026. <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
  1027. <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
  1028. interrupt-names = "ch0", "ch1", "ch2", "ch3",
  1029. "ch4", "ch5", "ch6", "ch7",
  1030. "ch8", "ch9", "ch10", "ch11",
  1031. "ch12", "ch13", "ch14", "ch15",
  1032. "ch16", "ch17", "ch18", "ch19",
  1033. "ch20", "ch21", "ch22", "ch23",
  1034. "ch24";
  1035. clocks = <&cpg CPG_MOD 812>;
  1036. clock-names = "fck";
  1037. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1038. resets = <&cpg 812>;
  1039. phy-mode = "rgmii";
  1040. rx-internal-delay-ps = <0>;
  1041. tx-internal-delay-ps = <0>;
  1042. iommus = <&ipmmu_ds0 16>;
  1043. #address-cells = <1>;
  1044. #size-cells = <0>;
  1045. status = "disabled";
  1046. };
  1047. can0: can@e6c30000 {
  1048. compatible = "renesas,can-r8a774a1",
  1049. "renesas,rcar-gen3-can";
  1050. reg = <0 0xe6c30000 0 0x1000>;
  1051. interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
  1052. clocks = <&cpg CPG_MOD 916>,
  1053. <&cpg CPG_CORE R8A774A1_CLK_CANFD>,
  1054. <&can_clk>;
  1055. clock-names = "clkp1", "clkp2", "can_clk";
  1056. assigned-clocks = <&cpg CPG_CORE R8A774A1_CLK_CANFD>;
  1057. assigned-clock-rates = <40000000>;
  1058. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1059. resets = <&cpg 916>;
  1060. status = "disabled";
  1061. };
  1062. can1: can@e6c38000 {
  1063. compatible = "renesas,can-r8a774a1",
  1064. "renesas,rcar-gen3-can";
  1065. reg = <0 0xe6c38000 0 0x1000>;
  1066. interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
  1067. clocks = <&cpg CPG_MOD 915>,
  1068. <&cpg CPG_CORE R8A774A1_CLK_CANFD>,
  1069. <&can_clk>;
  1070. clock-names = "clkp1", "clkp2", "can_clk";
  1071. assigned-clocks = <&cpg CPG_CORE R8A774A1_CLK_CANFD>;
  1072. assigned-clock-rates = <40000000>;
  1073. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1074. resets = <&cpg 915>;
  1075. status = "disabled";
  1076. };
  1077. canfd: can@e66c0000 {
  1078. compatible = "renesas,r8a774a1-canfd",
  1079. "renesas,rcar-gen3-canfd";
  1080. reg = <0 0xe66c0000 0 0x8000>;
  1081. interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
  1082. <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  1083. interrupt-names = "ch_int", "g_int";
  1084. clocks = <&cpg CPG_MOD 914>,
  1085. <&cpg CPG_CORE R8A774A1_CLK_CANFD>,
  1086. <&can_clk>;
  1087. clock-names = "fck", "canfd", "can_clk";
  1088. assigned-clocks = <&cpg CPG_CORE R8A774A1_CLK_CANFD>;
  1089. assigned-clock-rates = <40000000>;
  1090. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1091. resets = <&cpg 914>;
  1092. status = "disabled";
  1093. channel0 {
  1094. status = "disabled";
  1095. };
  1096. channel1 {
  1097. status = "disabled";
  1098. };
  1099. };
  1100. pwm0: pwm@e6e30000 {
  1101. compatible = "renesas,pwm-r8a774a1", "renesas,pwm-rcar";
  1102. reg = <0 0xe6e30000 0 0x8>;
  1103. #pwm-cells = <2>;
  1104. clocks = <&cpg CPG_MOD 523>;
  1105. resets = <&cpg 523>;
  1106. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1107. status = "disabled";
  1108. };
  1109. pwm1: pwm@e6e31000 {
  1110. compatible = "renesas,pwm-r8a774a1", "renesas,pwm-rcar";
  1111. reg = <0 0xe6e31000 0 0x8>;
  1112. #pwm-cells = <2>;
  1113. clocks = <&cpg CPG_MOD 523>;
  1114. resets = <&cpg 523>;
  1115. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1116. status = "disabled";
  1117. };
  1118. pwm2: pwm@e6e32000 {
  1119. compatible = "renesas,pwm-r8a774a1", "renesas,pwm-rcar";
  1120. reg = <0 0xe6e32000 0 0x8>;
  1121. #pwm-cells = <2>;
  1122. clocks = <&cpg CPG_MOD 523>;
  1123. resets = <&cpg 523>;
  1124. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1125. status = "disabled";
  1126. };
  1127. pwm3: pwm@e6e33000 {
  1128. compatible = "renesas,pwm-r8a774a1", "renesas,pwm-rcar";
  1129. reg = <0 0xe6e33000 0 0x8>;
  1130. #pwm-cells = <2>;
  1131. clocks = <&cpg CPG_MOD 523>;
  1132. resets = <&cpg 523>;
  1133. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1134. status = "disabled";
  1135. };
  1136. pwm4: pwm@e6e34000 {
  1137. compatible = "renesas,pwm-r8a774a1", "renesas,pwm-rcar";
  1138. reg = <0 0xe6e34000 0 0x8>;
  1139. #pwm-cells = <2>;
  1140. clocks = <&cpg CPG_MOD 523>;
  1141. resets = <&cpg 523>;
  1142. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1143. status = "disabled";
  1144. };
  1145. pwm5: pwm@e6e35000 {
  1146. compatible = "renesas,pwm-r8a774a1", "renesas,pwm-rcar";
  1147. reg = <0 0xe6e35000 0 0x8>;
  1148. #pwm-cells = <2>;
  1149. clocks = <&cpg CPG_MOD 523>;
  1150. resets = <&cpg 523>;
  1151. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1152. status = "disabled";
  1153. };
  1154. pwm6: pwm@e6e36000 {
  1155. compatible = "renesas,pwm-r8a774a1", "renesas,pwm-rcar";
  1156. reg = <0 0xe6e36000 0 0x8>;
  1157. #pwm-cells = <2>;
  1158. clocks = <&cpg CPG_MOD 523>;
  1159. resets = <&cpg 523>;
  1160. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1161. status = "disabled";
  1162. };
  1163. scif0: serial@e6e60000 {
  1164. compatible = "renesas,scif-r8a774a1",
  1165. "renesas,rcar-gen3-scif", "renesas,scif";
  1166. reg = <0 0xe6e60000 0 0x40>;
  1167. interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
  1168. clocks = <&cpg CPG_MOD 207>,
  1169. <&cpg CPG_CORE R8A774A1_CLK_S3D1>,
  1170. <&scif_clk>;
  1171. clock-names = "fck", "brg_int", "scif_clk";
  1172. dmas = <&dmac1 0x51>, <&dmac1 0x50>,
  1173. <&dmac2 0x51>, <&dmac2 0x50>;
  1174. dma-names = "tx", "rx", "tx", "rx";
  1175. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1176. resets = <&cpg 207>;
  1177. status = "disabled";
  1178. };
  1179. scif1: serial@e6e68000 {
  1180. compatible = "renesas,scif-r8a774a1",
  1181. "renesas,rcar-gen3-scif", "renesas,scif";
  1182. reg = <0 0xe6e68000 0 0x40>;
  1183. interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
  1184. clocks = <&cpg CPG_MOD 206>,
  1185. <&cpg CPG_CORE R8A774A1_CLK_S3D1>,
  1186. <&scif_clk>;
  1187. clock-names = "fck", "brg_int", "scif_clk";
  1188. dmas = <&dmac1 0x53>, <&dmac1 0x52>,
  1189. <&dmac2 0x53>, <&dmac2 0x52>;
  1190. dma-names = "tx", "rx", "tx", "rx";
  1191. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1192. resets = <&cpg 206>;
  1193. status = "disabled";
  1194. };
  1195. scif2: serial@e6e88000 {
  1196. compatible = "renesas,scif-r8a774a1",
  1197. "renesas,rcar-gen3-scif", "renesas,scif";
  1198. reg = <0 0xe6e88000 0 0x40>;
  1199. interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
  1200. clocks = <&cpg CPG_MOD 310>,
  1201. <&cpg CPG_CORE R8A774A1_CLK_S3D1>,
  1202. <&scif_clk>;
  1203. clock-names = "fck", "brg_int", "scif_clk";
  1204. dmas = <&dmac1 0x13>, <&dmac1 0x12>,
  1205. <&dmac2 0x13>, <&dmac2 0x12>;
  1206. dma-names = "tx", "rx", "tx", "rx";
  1207. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1208. resets = <&cpg 310>;
  1209. status = "disabled";
  1210. };
  1211. scif3: serial@e6c50000 {
  1212. compatible = "renesas,scif-r8a774a1",
  1213. "renesas,rcar-gen3-scif", "renesas,scif";
  1214. reg = <0 0xe6c50000 0 0x40>;
  1215. interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  1216. clocks = <&cpg CPG_MOD 204>,
  1217. <&cpg CPG_CORE R8A774A1_CLK_S3D1>,
  1218. <&scif_clk>;
  1219. clock-names = "fck", "brg_int", "scif_clk";
  1220. dmas = <&dmac0 0x57>, <&dmac0 0x56>;
  1221. dma-names = "tx", "rx";
  1222. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1223. resets = <&cpg 204>;
  1224. status = "disabled";
  1225. };
  1226. scif4: serial@e6c40000 {
  1227. compatible = "renesas,scif-r8a774a1",
  1228. "renesas,rcar-gen3-scif", "renesas,scif";
  1229. reg = <0 0xe6c40000 0 0x40>;
  1230. interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
  1231. clocks = <&cpg CPG_MOD 203>,
  1232. <&cpg CPG_CORE R8A774A1_CLK_S3D1>,
  1233. <&scif_clk>;
  1234. clock-names = "fck", "brg_int", "scif_clk";
  1235. dmas = <&dmac0 0x59>, <&dmac0 0x58>;
  1236. dma-names = "tx", "rx";
  1237. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1238. resets = <&cpg 203>;
  1239. status = "disabled";
  1240. };
  1241. scif5: serial@e6f30000 {
  1242. compatible = "renesas,scif-r8a774a1",
  1243. "renesas,rcar-gen3-scif", "renesas,scif";
  1244. reg = <0 0xe6f30000 0 0x40>;
  1245. interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
  1246. clocks = <&cpg CPG_MOD 202>,
  1247. <&cpg CPG_CORE R8A774A1_CLK_S3D1>,
  1248. <&scif_clk>;
  1249. clock-names = "fck", "brg_int", "scif_clk";
  1250. dmas = <&dmac1 0x5b>, <&dmac1 0x5a>,
  1251. <&dmac2 0x5b>, <&dmac2 0x5a>;
  1252. dma-names = "tx", "rx", "tx", "rx";
  1253. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1254. resets = <&cpg 202>;
  1255. status = "disabled";
  1256. };
  1257. msiof0: spi@e6e90000 {
  1258. compatible = "renesas,msiof-r8a774a1",
  1259. "renesas,rcar-gen3-msiof";
  1260. reg = <0 0xe6e90000 0 0x0064>;
  1261. interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
  1262. clocks = <&cpg CPG_MOD 211>;
  1263. dmas = <&dmac1 0x41>, <&dmac1 0x40>,
  1264. <&dmac2 0x41>, <&dmac2 0x40>;
  1265. dma-names = "tx", "rx", "tx", "rx";
  1266. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1267. resets = <&cpg 211>;
  1268. #address-cells = <1>;
  1269. #size-cells = <0>;
  1270. status = "disabled";
  1271. };
  1272. msiof1: spi@e6ea0000 {
  1273. compatible = "renesas,msiof-r8a774a1",
  1274. "renesas,rcar-gen3-msiof";
  1275. reg = <0 0xe6ea0000 0 0x0064>;
  1276. interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
  1277. clocks = <&cpg CPG_MOD 210>;
  1278. dmas = <&dmac1 0x43>, <&dmac1 0x42>,
  1279. <&dmac2 0x43>, <&dmac2 0x42>;
  1280. dma-names = "tx", "rx", "tx", "rx";
  1281. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1282. resets = <&cpg 210>;
  1283. #address-cells = <1>;
  1284. #size-cells = <0>;
  1285. status = "disabled";
  1286. };
  1287. msiof2: spi@e6c00000 {
  1288. compatible = "renesas,msiof-r8a774a1",
  1289. "renesas,rcar-gen3-msiof";
  1290. reg = <0 0xe6c00000 0 0x0064>;
  1291. interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
  1292. clocks = <&cpg CPG_MOD 209>;
  1293. dmas = <&dmac0 0x45>, <&dmac0 0x44>;
  1294. dma-names = "tx", "rx";
  1295. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1296. resets = <&cpg 209>;
  1297. #address-cells = <1>;
  1298. #size-cells = <0>;
  1299. status = "disabled";
  1300. };
  1301. msiof3: spi@e6c10000 {
  1302. compatible = "renesas,msiof-r8a774a1",
  1303. "renesas,rcar-gen3-msiof";
  1304. reg = <0 0xe6c10000 0 0x0064>;
  1305. interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
  1306. clocks = <&cpg CPG_MOD 208>;
  1307. dmas = <&dmac0 0x47>, <&dmac0 0x46>;
  1308. dma-names = "tx", "rx";
  1309. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1310. resets = <&cpg 208>;
  1311. #address-cells = <1>;
  1312. #size-cells = <0>;
  1313. status = "disabled";
  1314. };
  1315. vin0: video@e6ef0000 {
  1316. compatible = "renesas,vin-r8a774a1";
  1317. reg = <0 0xe6ef0000 0 0x1000>;
  1318. interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
  1319. clocks = <&cpg CPG_MOD 811>;
  1320. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1321. resets = <&cpg 811>;
  1322. renesas,id = <0>;
  1323. status = "disabled";
  1324. ports {
  1325. #address-cells = <1>;
  1326. #size-cells = <0>;
  1327. port@1 {
  1328. #address-cells = <1>;
  1329. #size-cells = <0>;
  1330. reg = <1>;
  1331. vin0csi20: endpoint@0 {
  1332. reg = <0>;
  1333. remote-endpoint = <&csi20vin0>;
  1334. };
  1335. vin0csi40: endpoint@2 {
  1336. reg = <2>;
  1337. remote-endpoint = <&csi40vin0>;
  1338. };
  1339. };
  1340. };
  1341. };
  1342. vin1: video@e6ef1000 {
  1343. compatible = "renesas,vin-r8a774a1";
  1344. reg = <0 0xe6ef1000 0 0x1000>;
  1345. interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
  1346. clocks = <&cpg CPG_MOD 810>;
  1347. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1348. resets = <&cpg 810>;
  1349. renesas,id = <1>;
  1350. status = "disabled";
  1351. ports {
  1352. #address-cells = <1>;
  1353. #size-cells = <0>;
  1354. port@1 {
  1355. #address-cells = <1>;
  1356. #size-cells = <0>;
  1357. reg = <1>;
  1358. vin1csi20: endpoint@0 {
  1359. reg = <0>;
  1360. remote-endpoint = <&csi20vin1>;
  1361. };
  1362. vin1csi40: endpoint@2 {
  1363. reg = <2>;
  1364. remote-endpoint = <&csi40vin1>;
  1365. };
  1366. };
  1367. };
  1368. };
  1369. vin2: video@e6ef2000 {
  1370. compatible = "renesas,vin-r8a774a1";
  1371. reg = <0 0xe6ef2000 0 0x1000>;
  1372. interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
  1373. clocks = <&cpg CPG_MOD 809>;
  1374. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1375. resets = <&cpg 809>;
  1376. renesas,id = <2>;
  1377. status = "disabled";
  1378. ports {
  1379. #address-cells = <1>;
  1380. #size-cells = <0>;
  1381. port@1 {
  1382. #address-cells = <1>;
  1383. #size-cells = <0>;
  1384. reg = <1>;
  1385. vin2csi20: endpoint@0 {
  1386. reg = <0>;
  1387. remote-endpoint = <&csi20vin2>;
  1388. };
  1389. vin2csi40: endpoint@2 {
  1390. reg = <2>;
  1391. remote-endpoint = <&csi40vin2>;
  1392. };
  1393. };
  1394. };
  1395. };
  1396. vin3: video@e6ef3000 {
  1397. compatible = "renesas,vin-r8a774a1";
  1398. reg = <0 0xe6ef3000 0 0x1000>;
  1399. interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
  1400. clocks = <&cpg CPG_MOD 808>;
  1401. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1402. resets = <&cpg 808>;
  1403. renesas,id = <3>;
  1404. status = "disabled";
  1405. ports {
  1406. #address-cells = <1>;
  1407. #size-cells = <0>;
  1408. port@1 {
  1409. #address-cells = <1>;
  1410. #size-cells = <0>;
  1411. reg = <1>;
  1412. vin3csi20: endpoint@0 {
  1413. reg = <0>;
  1414. remote-endpoint = <&csi20vin3>;
  1415. };
  1416. vin3csi40: endpoint@2 {
  1417. reg = <2>;
  1418. remote-endpoint = <&csi40vin3>;
  1419. };
  1420. };
  1421. };
  1422. };
  1423. vin4: video@e6ef4000 {
  1424. compatible = "renesas,vin-r8a774a1";
  1425. reg = <0 0xe6ef4000 0 0x1000>;
  1426. interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
  1427. clocks = <&cpg CPG_MOD 807>;
  1428. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1429. resets = <&cpg 807>;
  1430. renesas,id = <4>;
  1431. status = "disabled";
  1432. ports {
  1433. #address-cells = <1>;
  1434. #size-cells = <0>;
  1435. port@1 {
  1436. #address-cells = <1>;
  1437. #size-cells = <0>;
  1438. reg = <1>;
  1439. vin4csi20: endpoint@0 {
  1440. reg = <0>;
  1441. remote-endpoint = <&csi20vin4>;
  1442. };
  1443. vin4csi40: endpoint@2 {
  1444. reg = <2>;
  1445. remote-endpoint = <&csi40vin4>;
  1446. };
  1447. };
  1448. };
  1449. };
  1450. vin5: video@e6ef5000 {
  1451. compatible = "renesas,vin-r8a774a1";
  1452. reg = <0 0xe6ef5000 0 0x1000>;
  1453. interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
  1454. clocks = <&cpg CPG_MOD 806>;
  1455. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1456. resets = <&cpg 806>;
  1457. renesas,id = <5>;
  1458. status = "disabled";
  1459. ports {
  1460. #address-cells = <1>;
  1461. #size-cells = <0>;
  1462. port@1 {
  1463. #address-cells = <1>;
  1464. #size-cells = <0>;
  1465. reg = <1>;
  1466. vin5csi20: endpoint@0 {
  1467. reg = <0>;
  1468. remote-endpoint = <&csi20vin5>;
  1469. };
  1470. vin5csi40: endpoint@2 {
  1471. reg = <2>;
  1472. remote-endpoint = <&csi40vin5>;
  1473. };
  1474. };
  1475. };
  1476. };
  1477. vin6: video@e6ef6000 {
  1478. compatible = "renesas,vin-r8a774a1";
  1479. reg = <0 0xe6ef6000 0 0x1000>;
  1480. interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
  1481. clocks = <&cpg CPG_MOD 805>;
  1482. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1483. resets = <&cpg 805>;
  1484. renesas,id = <6>;
  1485. status = "disabled";
  1486. ports {
  1487. #address-cells = <1>;
  1488. #size-cells = <0>;
  1489. port@1 {
  1490. #address-cells = <1>;
  1491. #size-cells = <0>;
  1492. reg = <1>;
  1493. vin6csi20: endpoint@0 {
  1494. reg = <0>;
  1495. remote-endpoint = <&csi20vin6>;
  1496. };
  1497. vin6csi40: endpoint@2 {
  1498. reg = <2>;
  1499. remote-endpoint = <&csi40vin6>;
  1500. };
  1501. };
  1502. };
  1503. };
  1504. vin7: video@e6ef7000 {
  1505. compatible = "renesas,vin-r8a774a1";
  1506. reg = <0 0xe6ef7000 0 0x1000>;
  1507. interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>;
  1508. clocks = <&cpg CPG_MOD 804>;
  1509. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1510. resets = <&cpg 804>;
  1511. renesas,id = <7>;
  1512. status = "disabled";
  1513. ports {
  1514. #address-cells = <1>;
  1515. #size-cells = <0>;
  1516. port@1 {
  1517. #address-cells = <1>;
  1518. #size-cells = <0>;
  1519. reg = <1>;
  1520. vin7csi20: endpoint@0 {
  1521. reg = <0>;
  1522. remote-endpoint = <&csi20vin7>;
  1523. };
  1524. vin7csi40: endpoint@2 {
  1525. reg = <2>;
  1526. remote-endpoint = <&csi40vin7>;
  1527. };
  1528. };
  1529. };
  1530. };
  1531. rcar_sound: sound@ec500000 {
  1532. /*
  1533. * #sound-dai-cells is required
  1534. *
  1535. * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
  1536. * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
  1537. */
  1538. /*
  1539. * #clock-cells is required for audio_clkout0/1/2/3
  1540. *
  1541. * clkout : #clock-cells = <0>; <&rcar_sound>;
  1542. * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>;
  1543. */
  1544. compatible = "renesas,rcar_sound-r8a774a1", "renesas,rcar_sound-gen3";
  1545. reg = <0 0xec500000 0 0x1000>, /* SCU */
  1546. <0 0xec5a0000 0 0x100>, /* ADG */
  1547. <0 0xec540000 0 0x1000>, /* SSIU */
  1548. <0 0xec541000 0 0x280>, /* SSI */
  1549. <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/
  1550. reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
  1551. clocks = <&cpg CPG_MOD 1005>,
  1552. <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
  1553. <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
  1554. <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
  1555. <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
  1556. <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
  1557. <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
  1558. <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
  1559. <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
  1560. <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
  1561. <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
  1562. <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
  1563. <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
  1564. <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
  1565. <&audio_clk_a>, <&audio_clk_b>,
  1566. <&audio_clk_c>,
  1567. <&cpg CPG_CORE R8A774A1_CLK_S0D4>;
  1568. clock-names = "ssi-all",
  1569. "ssi.9", "ssi.8", "ssi.7", "ssi.6",
  1570. "ssi.5", "ssi.4", "ssi.3", "ssi.2",
  1571. "ssi.1", "ssi.0",
  1572. "src.9", "src.8", "src.7", "src.6",
  1573. "src.5", "src.4", "src.3", "src.2",
  1574. "src.1", "src.0",
  1575. "mix.1", "mix.0",
  1576. "ctu.1", "ctu.0",
  1577. "dvc.0", "dvc.1",
  1578. "clk_a", "clk_b", "clk_c", "clk_i";
  1579. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1580. resets = <&cpg 1005>,
  1581. <&cpg 1006>, <&cpg 1007>,
  1582. <&cpg 1008>, <&cpg 1009>,
  1583. <&cpg 1010>, <&cpg 1011>,
  1584. <&cpg 1012>, <&cpg 1013>,
  1585. <&cpg 1014>, <&cpg 1015>;
  1586. reset-names = "ssi-all",
  1587. "ssi.9", "ssi.8", "ssi.7", "ssi.6",
  1588. "ssi.5", "ssi.4", "ssi.3", "ssi.2",
  1589. "ssi.1", "ssi.0";
  1590. status = "disabled";
  1591. rcar_sound,ctu {
  1592. ctu00: ctu-0 { };
  1593. ctu01: ctu-1 { };
  1594. ctu02: ctu-2 { };
  1595. ctu03: ctu-3 { };
  1596. ctu10: ctu-4 { };
  1597. ctu11: ctu-5 { };
  1598. ctu12: ctu-6 { };
  1599. ctu13: ctu-7 { };
  1600. };
  1601. rcar_sound,dvc {
  1602. dvc0: dvc-0 {
  1603. dmas = <&audma1 0xbc>;
  1604. dma-names = "tx";
  1605. };
  1606. dvc1: dvc-1 {
  1607. dmas = <&audma1 0xbe>;
  1608. dma-names = "tx";
  1609. };
  1610. };
  1611. rcar_sound,mix {
  1612. mix0: mix-0 { };
  1613. mix1: mix-1 { };
  1614. };
  1615. rcar_sound,src {
  1616. src0: src-0 {
  1617. interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
  1618. dmas = <&audma0 0x85>, <&audma1 0x9a>;
  1619. dma-names = "rx", "tx";
  1620. };
  1621. src1: src-1 {
  1622. interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
  1623. dmas = <&audma0 0x87>, <&audma1 0x9c>;
  1624. dma-names = "rx", "tx";
  1625. };
  1626. src2: src-2 {
  1627. interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
  1628. dmas = <&audma0 0x89>, <&audma1 0x9e>;
  1629. dma-names = "rx", "tx";
  1630. };
  1631. src3: src-3 {
  1632. interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
  1633. dmas = <&audma0 0x8b>, <&audma1 0xa0>;
  1634. dma-names = "rx", "tx";
  1635. };
  1636. src4: src-4 {
  1637. interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
  1638. dmas = <&audma0 0x8d>, <&audma1 0xb0>;
  1639. dma-names = "rx", "tx";
  1640. };
  1641. src5: src-5 {
  1642. interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
  1643. dmas = <&audma0 0x8f>, <&audma1 0xb2>;
  1644. dma-names = "rx", "tx";
  1645. };
  1646. src6: src-6 {
  1647. interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
  1648. dmas = <&audma0 0x91>, <&audma1 0xb4>;
  1649. dma-names = "rx", "tx";
  1650. };
  1651. src7: src-7 {
  1652. interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
  1653. dmas = <&audma0 0x93>, <&audma1 0xb6>;
  1654. dma-names = "rx", "tx";
  1655. };
  1656. src8: src-8 {
  1657. interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
  1658. dmas = <&audma0 0x95>, <&audma1 0xb8>;
  1659. dma-names = "rx", "tx";
  1660. };
  1661. src9: src-9 {
  1662. interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
  1663. dmas = <&audma0 0x97>, <&audma1 0xba>;
  1664. dma-names = "rx", "tx";
  1665. };
  1666. };
  1667. rcar_sound,ssi {
  1668. ssi0: ssi-0 {
  1669. interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
  1670. dmas = <&audma0 0x01>, <&audma1 0x02>;
  1671. dma-names = "rx", "tx";
  1672. };
  1673. ssi1: ssi-1 {
  1674. interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
  1675. dmas = <&audma0 0x03>, <&audma1 0x04>;
  1676. dma-names = "rx", "tx";
  1677. };
  1678. ssi2: ssi-2 {
  1679. interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
  1680. dmas = <&audma0 0x05>, <&audma1 0x06>;
  1681. dma-names = "rx", "tx";
  1682. };
  1683. ssi3: ssi-3 {
  1684. interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
  1685. dmas = <&audma0 0x07>, <&audma1 0x08>;
  1686. dma-names = "rx", "tx";
  1687. };
  1688. ssi4: ssi-4 {
  1689. interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
  1690. dmas = <&audma0 0x09>, <&audma1 0x0a>;
  1691. dma-names = "rx", "tx";
  1692. };
  1693. ssi5: ssi-5 {
  1694. interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
  1695. dmas = <&audma0 0x0b>, <&audma1 0x0c>;
  1696. dma-names = "rx", "tx";
  1697. };
  1698. ssi6: ssi-6 {
  1699. interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
  1700. dmas = <&audma0 0x0d>, <&audma1 0x0e>;
  1701. dma-names = "rx", "tx";
  1702. };
  1703. ssi7: ssi-7 {
  1704. interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
  1705. dmas = <&audma0 0x0f>, <&audma1 0x10>;
  1706. dma-names = "rx", "tx";
  1707. };
  1708. ssi8: ssi-8 {
  1709. interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
  1710. dmas = <&audma0 0x11>, <&audma1 0x12>;
  1711. dma-names = "rx", "tx";
  1712. };
  1713. ssi9: ssi-9 {
  1714. interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
  1715. dmas = <&audma0 0x13>, <&audma1 0x14>;
  1716. dma-names = "rx", "tx";
  1717. };
  1718. };
  1719. rcar_sound,ssiu {
  1720. ssiu00: ssiu-0 {
  1721. dmas = <&audma0 0x15>, <&audma1 0x16>;
  1722. dma-names = "rx", "tx";
  1723. };
  1724. ssiu01: ssiu-1 {
  1725. dmas = <&audma0 0x35>, <&audma1 0x36>;
  1726. dma-names = "rx", "tx";
  1727. };
  1728. ssiu02: ssiu-2 {
  1729. dmas = <&audma0 0x37>, <&audma1 0x38>;
  1730. dma-names = "rx", "tx";
  1731. };
  1732. ssiu03: ssiu-3 {
  1733. dmas = <&audma0 0x47>, <&audma1 0x48>;
  1734. dma-names = "rx", "tx";
  1735. };
  1736. ssiu04: ssiu-4 {
  1737. dmas = <&audma0 0x3F>, <&audma1 0x40>;
  1738. dma-names = "rx", "tx";
  1739. };
  1740. ssiu05: ssiu-5 {
  1741. dmas = <&audma0 0x43>, <&audma1 0x44>;
  1742. dma-names = "rx", "tx";
  1743. };
  1744. ssiu06: ssiu-6 {
  1745. dmas = <&audma0 0x4F>, <&audma1 0x50>;
  1746. dma-names = "rx", "tx";
  1747. };
  1748. ssiu07: ssiu-7 {
  1749. dmas = <&audma0 0x53>, <&audma1 0x54>;
  1750. dma-names = "rx", "tx";
  1751. };
  1752. ssiu10: ssiu-8 {
  1753. dmas = <&audma0 0x49>, <&audma1 0x4a>;
  1754. dma-names = "rx", "tx";
  1755. };
  1756. ssiu11: ssiu-9 {
  1757. dmas = <&audma0 0x4B>, <&audma1 0x4C>;
  1758. dma-names = "rx", "tx";
  1759. };
  1760. ssiu12: ssiu-10 {
  1761. dmas = <&audma0 0x57>, <&audma1 0x58>;
  1762. dma-names = "rx", "tx";
  1763. };
  1764. ssiu13: ssiu-11 {
  1765. dmas = <&audma0 0x59>, <&audma1 0x5A>;
  1766. dma-names = "rx", "tx";
  1767. };
  1768. ssiu14: ssiu-12 {
  1769. dmas = <&audma0 0x5F>, <&audma1 0x60>;
  1770. dma-names = "rx", "tx";
  1771. };
  1772. ssiu15: ssiu-13 {
  1773. dmas = <&audma0 0xC3>, <&audma1 0xC4>;
  1774. dma-names = "rx", "tx";
  1775. };
  1776. ssiu16: ssiu-14 {
  1777. dmas = <&audma0 0xC7>, <&audma1 0xC8>;
  1778. dma-names = "rx", "tx";
  1779. };
  1780. ssiu17: ssiu-15 {
  1781. dmas = <&audma0 0xCB>, <&audma1 0xCC>;
  1782. dma-names = "rx", "tx";
  1783. };
  1784. ssiu20: ssiu-16 {
  1785. dmas = <&audma0 0x63>, <&audma1 0x64>;
  1786. dma-names = "rx", "tx";
  1787. };
  1788. ssiu21: ssiu-17 {
  1789. dmas = <&audma0 0x67>, <&audma1 0x68>;
  1790. dma-names = "rx", "tx";
  1791. };
  1792. ssiu22: ssiu-18 {
  1793. dmas = <&audma0 0x6B>, <&audma1 0x6C>;
  1794. dma-names = "rx", "tx";
  1795. };
  1796. ssiu23: ssiu-19 {
  1797. dmas = <&audma0 0x6D>, <&audma1 0x6E>;
  1798. dma-names = "rx", "tx";
  1799. };
  1800. ssiu24: ssiu-20 {
  1801. dmas = <&audma0 0xCF>, <&audma1 0xCE>;
  1802. dma-names = "rx", "tx";
  1803. };
  1804. ssiu25: ssiu-21 {
  1805. dmas = <&audma0 0xEB>, <&audma1 0xEC>;
  1806. dma-names = "rx", "tx";
  1807. };
  1808. ssiu26: ssiu-22 {
  1809. dmas = <&audma0 0xED>, <&audma1 0xEE>;
  1810. dma-names = "rx", "tx";
  1811. };
  1812. ssiu27: ssiu-23 {
  1813. dmas = <&audma0 0xEF>, <&audma1 0xF0>;
  1814. dma-names = "rx", "tx";
  1815. };
  1816. ssiu30: ssiu-24 {
  1817. dmas = <&audma0 0x6f>, <&audma1 0x70>;
  1818. dma-names = "rx", "tx";
  1819. };
  1820. ssiu31: ssiu-25 {
  1821. dmas = <&audma0 0x21>, <&audma1 0x22>;
  1822. dma-names = "rx", "tx";
  1823. };
  1824. ssiu32: ssiu-26 {
  1825. dmas = <&audma0 0x23>, <&audma1 0x24>;
  1826. dma-names = "rx", "tx";
  1827. };
  1828. ssiu33: ssiu-27 {
  1829. dmas = <&audma0 0x25>, <&audma1 0x26>;
  1830. dma-names = "rx", "tx";
  1831. };
  1832. ssiu34: ssiu-28 {
  1833. dmas = <&audma0 0x27>, <&audma1 0x28>;
  1834. dma-names = "rx", "tx";
  1835. };
  1836. ssiu35: ssiu-29 {
  1837. dmas = <&audma0 0x29>, <&audma1 0x2A>;
  1838. dma-names = "rx", "tx";
  1839. };
  1840. ssiu36: ssiu-30 {
  1841. dmas = <&audma0 0x2B>, <&audma1 0x2C>;
  1842. dma-names = "rx", "tx";
  1843. };
  1844. ssiu37: ssiu-31 {
  1845. dmas = <&audma0 0x2D>, <&audma1 0x2E>;
  1846. dma-names = "rx", "tx";
  1847. };
  1848. ssiu40: ssiu-32 {
  1849. dmas = <&audma0 0x71>, <&audma1 0x72>;
  1850. dma-names = "rx", "tx";
  1851. };
  1852. ssiu41: ssiu-33 {
  1853. dmas = <&audma0 0x17>, <&audma1 0x18>;
  1854. dma-names = "rx", "tx";
  1855. };
  1856. ssiu42: ssiu-34 {
  1857. dmas = <&audma0 0x19>, <&audma1 0x1A>;
  1858. dma-names = "rx", "tx";
  1859. };
  1860. ssiu43: ssiu-35 {
  1861. dmas = <&audma0 0x1B>, <&audma1 0x1C>;
  1862. dma-names = "rx", "tx";
  1863. };
  1864. ssiu44: ssiu-36 {
  1865. dmas = <&audma0 0x1D>, <&audma1 0x1E>;
  1866. dma-names = "rx", "tx";
  1867. };
  1868. ssiu45: ssiu-37 {
  1869. dmas = <&audma0 0x1F>, <&audma1 0x20>;
  1870. dma-names = "rx", "tx";
  1871. };
  1872. ssiu46: ssiu-38 {
  1873. dmas = <&audma0 0x31>, <&audma1 0x32>;
  1874. dma-names = "rx", "tx";
  1875. };
  1876. ssiu47: ssiu-39 {
  1877. dmas = <&audma0 0x33>, <&audma1 0x34>;
  1878. dma-names = "rx", "tx";
  1879. };
  1880. ssiu50: ssiu-40 {
  1881. dmas = <&audma0 0x73>, <&audma1 0x74>;
  1882. dma-names = "rx", "tx";
  1883. };
  1884. ssiu60: ssiu-41 {
  1885. dmas = <&audma0 0x75>, <&audma1 0x76>;
  1886. dma-names = "rx", "tx";
  1887. };
  1888. ssiu70: ssiu-42 {
  1889. dmas = <&audma0 0x79>, <&audma1 0x7a>;
  1890. dma-names = "rx", "tx";
  1891. };
  1892. ssiu80: ssiu-43 {
  1893. dmas = <&audma0 0x7b>, <&audma1 0x7c>;
  1894. dma-names = "rx", "tx";
  1895. };
  1896. ssiu90: ssiu-44 {
  1897. dmas = <&audma0 0x7d>, <&audma1 0x7e>;
  1898. dma-names = "rx", "tx";
  1899. };
  1900. ssiu91: ssiu-45 {
  1901. dmas = <&audma0 0x7F>, <&audma1 0x80>;
  1902. dma-names = "rx", "tx";
  1903. };
  1904. ssiu92: ssiu-46 {
  1905. dmas = <&audma0 0x81>, <&audma1 0x82>;
  1906. dma-names = "rx", "tx";
  1907. };
  1908. ssiu93: ssiu-47 {
  1909. dmas = <&audma0 0x83>, <&audma1 0x84>;
  1910. dma-names = "rx", "tx";
  1911. };
  1912. ssiu94: ssiu-48 {
  1913. dmas = <&audma0 0xA3>, <&audma1 0xA4>;
  1914. dma-names = "rx", "tx";
  1915. };
  1916. ssiu95: ssiu-49 {
  1917. dmas = <&audma0 0xA5>, <&audma1 0xA6>;
  1918. dma-names = "rx", "tx";
  1919. };
  1920. ssiu96: ssiu-50 {
  1921. dmas = <&audma0 0xA7>, <&audma1 0xA8>;
  1922. dma-names = "rx", "tx";
  1923. };
  1924. ssiu97: ssiu-51 {
  1925. dmas = <&audma0 0xA9>, <&audma1 0xAA>;
  1926. dma-names = "rx", "tx";
  1927. };
  1928. };
  1929. };
  1930. audma0: dma-controller@ec700000 {
  1931. compatible = "renesas,dmac-r8a774a1",
  1932. "renesas,rcar-dmac";
  1933. reg = <0 0xec700000 0 0x10000>;
  1934. interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>,
  1935. <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
  1936. <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
  1937. <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
  1938. <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
  1939. <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
  1940. <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
  1941. <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
  1942. <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
  1943. <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
  1944. <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
  1945. <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
  1946. <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
  1947. <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
  1948. <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
  1949. <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
  1950. <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
  1951. interrupt-names = "error",
  1952. "ch0", "ch1", "ch2", "ch3",
  1953. "ch4", "ch5", "ch6", "ch7",
  1954. "ch8", "ch9", "ch10", "ch11",
  1955. "ch12", "ch13", "ch14", "ch15";
  1956. clocks = <&cpg CPG_MOD 502>;
  1957. clock-names = "fck";
  1958. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  1959. resets = <&cpg 502>;
  1960. #dma-cells = <1>;
  1961. dma-channels = <16>;
  1962. iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>,
  1963. <&ipmmu_mp 2>, <&ipmmu_mp 3>,
  1964. <&ipmmu_mp 4>, <&ipmmu_mp 5>,
  1965. <&ipmmu_mp 6>, <&ipmmu_mp 7>,
  1966. <&ipmmu_mp 8>, <&ipmmu_mp 9>,
  1967. <&ipmmu_mp 10>, <&ipmmu_mp 11>,
  1968. <&ipmmu_mp 12>, <&ipmmu_mp 13>,
  1969. <&ipmmu_mp 14>, <&ipmmu_mp 15>;
  1970. };
  1971. audma1: dma-controller@ec720000 {
  1972. compatible = "renesas,dmac-r8a774a1",
  1973. "renesas,rcar-dmac";
  1974. reg = <0 0xec720000 0 0x10000>;
  1975. interrupts = <GIC_SPI 351 IRQ_TYPE_LEVEL_HIGH>,
  1976. <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
  1977. <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
  1978. <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
  1979. <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
  1980. <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
  1981. <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
  1982. <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
  1983. <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>,
  1984. <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
  1985. <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>,
  1986. <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>,
  1987. <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
  1988. <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH>,
  1989. <GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH>,
  1990. <GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH>,
  1991. <GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>;
  1992. interrupt-names = "error",
  1993. "ch0", "ch1", "ch2", "ch3",
  1994. "ch4", "ch5", "ch6", "ch7",
  1995. "ch8", "ch9", "ch10", "ch11",
  1996. "ch12", "ch13", "ch14", "ch15";
  1997. clocks = <&cpg CPG_MOD 501>;
  1998. clock-names = "fck";
  1999. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2000. resets = <&cpg 501>;
  2001. #dma-cells = <1>;
  2002. dma-channels = <16>;
  2003. iommus = <&ipmmu_mp 16>, <&ipmmu_mp 17>,
  2004. <&ipmmu_mp 18>, <&ipmmu_mp 19>,
  2005. <&ipmmu_mp 20>, <&ipmmu_mp 21>,
  2006. <&ipmmu_mp 22>, <&ipmmu_mp 23>,
  2007. <&ipmmu_mp 24>, <&ipmmu_mp 25>,
  2008. <&ipmmu_mp 26>, <&ipmmu_mp 27>,
  2009. <&ipmmu_mp 28>, <&ipmmu_mp 29>,
  2010. <&ipmmu_mp 30>, <&ipmmu_mp 31>;
  2011. };
  2012. xhci0: usb@ee000000 {
  2013. compatible = "renesas,xhci-r8a774a1",
  2014. "renesas,rcar-gen3-xhci";
  2015. reg = <0 0xee000000 0 0xc00>;
  2016. interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
  2017. clocks = <&cpg CPG_MOD 328>;
  2018. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2019. resets = <&cpg 328>;
  2020. status = "disabled";
  2021. };
  2022. usb3_peri0: usb@ee020000 {
  2023. compatible = "renesas,r8a774a1-usb3-peri",
  2024. "renesas,rcar-gen3-usb3-peri";
  2025. reg = <0 0xee020000 0 0x400>;
  2026. interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
  2027. clocks = <&cpg CPG_MOD 328>;
  2028. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2029. resets = <&cpg 328>;
  2030. status = "disabled";
  2031. };
  2032. ohci0: usb@ee080000 {
  2033. compatible = "generic-ohci";
  2034. reg = <0 0xee080000 0 0x100>;
  2035. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  2036. clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
  2037. phys = <&usb2_phy0 1>;
  2038. phy-names = "usb";
  2039. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2040. resets = <&cpg 703>, <&cpg 704>;
  2041. status = "disabled";
  2042. };
  2043. ohci1: usb@ee0a0000 {
  2044. compatible = "generic-ohci";
  2045. reg = <0 0xee0a0000 0 0x100>;
  2046. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  2047. clocks = <&cpg CPG_MOD 702>;
  2048. phys = <&usb2_phy1 1>;
  2049. phy-names = "usb";
  2050. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2051. resets = <&cpg 702>;
  2052. status = "disabled";
  2053. };
  2054. ehci0: usb@ee080100 {
  2055. compatible = "generic-ehci";
  2056. reg = <0 0xee080100 0 0x100>;
  2057. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  2058. clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
  2059. phys = <&usb2_phy0 2>;
  2060. phy-names = "usb";
  2061. companion = <&ohci0>;
  2062. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2063. resets = <&cpg 703>, <&cpg 704>;
  2064. status = "disabled";
  2065. };
  2066. ehci1: usb@ee0a0100 {
  2067. compatible = "generic-ehci";
  2068. reg = <0 0xee0a0100 0 0x100>;
  2069. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  2070. clocks = <&cpg CPG_MOD 702>;
  2071. phys = <&usb2_phy1 2>;
  2072. phy-names = "usb";
  2073. companion = <&ohci1>;
  2074. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2075. resets = <&cpg 702>;
  2076. status = "disabled";
  2077. };
  2078. usb2_phy0: usb-phy@ee080200 {
  2079. compatible = "renesas,usb2-phy-r8a774a1",
  2080. "renesas,rcar-gen3-usb2-phy";
  2081. reg = <0 0xee080200 0 0x700>;
  2082. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  2083. clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
  2084. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2085. resets = <&cpg 703>, <&cpg 704>;
  2086. #phy-cells = <1>;
  2087. status = "disabled";
  2088. };
  2089. usb2_phy1: usb-phy@ee0a0200 {
  2090. compatible = "renesas,usb2-phy-r8a774a1",
  2091. "renesas,rcar-gen3-usb2-phy";
  2092. reg = <0 0xee0a0200 0 0x700>;
  2093. clocks = <&cpg CPG_MOD 702>;
  2094. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2095. resets = <&cpg 702>;
  2096. #phy-cells = <1>;
  2097. status = "disabled";
  2098. };
  2099. sdhi0: mmc@ee100000 {
  2100. compatible = "renesas,sdhi-r8a774a1",
  2101. "renesas,rcar-gen3-sdhi";
  2102. reg = <0 0xee100000 0 0x2000>;
  2103. interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
  2104. clocks = <&cpg CPG_MOD 314>, <&cpg CPG_CORE R8A774A1_CLK_SD0H>;
  2105. clock-names = "core", "clkh";
  2106. max-frequency = <200000000>;
  2107. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2108. resets = <&cpg 314>;
  2109. status = "disabled";
  2110. };
  2111. sdhi1: mmc@ee120000 {
  2112. compatible = "renesas,sdhi-r8a774a1",
  2113. "renesas,rcar-gen3-sdhi";
  2114. reg = <0 0xee120000 0 0x2000>;
  2115. interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
  2116. clocks = <&cpg CPG_MOD 313>, <&cpg CPG_CORE R8A774A1_CLK_SD1H>;
  2117. clock-names = "core", "clkh";
  2118. max-frequency = <200000000>;
  2119. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2120. resets = <&cpg 313>;
  2121. status = "disabled";
  2122. };
  2123. sdhi2: mmc@ee140000 {
  2124. compatible = "renesas,sdhi-r8a774a1",
  2125. "renesas,rcar-gen3-sdhi";
  2126. reg = <0 0xee140000 0 0x2000>;
  2127. interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
  2128. clocks = <&cpg CPG_MOD 312>, <&cpg CPG_CORE R8A774A1_CLK_SD2H>;
  2129. clock-names = "core", "clkh";
  2130. max-frequency = <200000000>;
  2131. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2132. resets = <&cpg 312>;
  2133. status = "disabled";
  2134. };
  2135. sdhi3: mmc@ee160000 {
  2136. compatible = "renesas,sdhi-r8a774a1",
  2137. "renesas,rcar-gen3-sdhi";
  2138. reg = <0 0xee160000 0 0x2000>;
  2139. interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
  2140. clocks = <&cpg CPG_MOD 311>, <&cpg CPG_CORE R8A774A1_CLK_SD3H>;
  2141. clock-names = "core", "clkh";
  2142. max-frequency = <200000000>;
  2143. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2144. resets = <&cpg 311>;
  2145. status = "disabled";
  2146. };
  2147. rpc: spi@ee200000 {
  2148. compatible = "renesas,r8a774a1-rpc-if",
  2149. "renesas,rcar-gen3-rpc-if";
  2150. reg = <0 0xee200000 0 0x200>,
  2151. <0 0x08000000 0 0x4000000>,
  2152. <0 0xee208000 0 0x100>;
  2153. reg-names = "regs", "dirmap", "wbuf";
  2154. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  2155. clocks = <&cpg CPG_MOD 917>;
  2156. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2157. resets = <&cpg 917>;
  2158. #address-cells = <1>;
  2159. #size-cells = <0>;
  2160. status = "disabled";
  2161. };
  2162. gic: interrupt-controller@f1010000 {
  2163. compatible = "arm,gic-400";
  2164. #interrupt-cells = <3>;
  2165. #address-cells = <0>;
  2166. interrupt-controller;
  2167. reg = <0x0 0xf1010000 0 0x1000>,
  2168. <0x0 0xf1020000 0 0x20000>,
  2169. <0x0 0xf1040000 0 0x20000>,
  2170. <0x0 0xf1060000 0 0x20000>;
  2171. interrupts = <GIC_PPI 9
  2172. (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_HIGH)>;
  2173. clocks = <&cpg CPG_MOD 408>;
  2174. clock-names = "clk";
  2175. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2176. resets = <&cpg 408>;
  2177. };
  2178. pciec0: pcie@fe000000 {
  2179. compatible = "renesas,pcie-r8a774a1",
  2180. "renesas,pcie-rcar-gen3";
  2181. reg = <0 0xfe000000 0 0x80000>;
  2182. #address-cells = <3>;
  2183. #size-cells = <2>;
  2184. bus-range = <0x00 0xff>;
  2185. device_type = "pci";
  2186. ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>,
  2187. <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>,
  2188. <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>,
  2189. <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
  2190. /* Map all possible DDR as inbound ranges */
  2191. dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>;
  2192. interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
  2193. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
  2194. <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
  2195. #interrupt-cells = <1>;
  2196. interrupt-map-mask = <0 0 0 0>;
  2197. interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
  2198. clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
  2199. clock-names = "pcie", "pcie_bus";
  2200. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2201. resets = <&cpg 319>;
  2202. status = "disabled";
  2203. };
  2204. pciec1: pcie@ee800000 {
  2205. compatible = "renesas,pcie-r8a774a1",
  2206. "renesas,pcie-rcar-gen3";
  2207. reg = <0 0xee800000 0 0x80000>;
  2208. #address-cells = <3>;
  2209. #size-cells = <2>;
  2210. bus-range = <0x00 0xff>;
  2211. device_type = "pci";
  2212. ranges = <0x01000000 0 0x00000000 0 0xee900000 0 0x00100000>,
  2213. <0x02000000 0 0xeea00000 0 0xeea00000 0 0x00200000>,
  2214. <0x02000000 0 0xc0000000 0 0xc0000000 0 0x08000000>,
  2215. <0x42000000 0 0xc8000000 0 0xc8000000 0 0x08000000>;
  2216. /* Map all possible DDR as inbound ranges */
  2217. dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>;
  2218. interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
  2219. <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
  2220. <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
  2221. #interrupt-cells = <1>;
  2222. interrupt-map-mask = <0 0 0 0>;
  2223. interrupt-map = <0 0 0 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
  2224. clocks = <&cpg CPG_MOD 318>, <&pcie_bus_clk>;
  2225. clock-names = "pcie", "pcie_bus";
  2226. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2227. resets = <&cpg 318>;
  2228. status = "disabled";
  2229. };
  2230. pciec0_ep: pcie-ep@fe000000 {
  2231. compatible = "renesas,r8a774a1-pcie-ep",
  2232. "renesas,rcar-gen3-pcie-ep";
  2233. reg = <0x0 0xfe000000 0 0x80000>,
  2234. <0x0 0xfe100000 0 0x100000>,
  2235. <0x0 0xfe200000 0 0x200000>,
  2236. <0x0 0x30000000 0 0x8000000>,
  2237. <0x0 0x38000000 0 0x8000000>;
  2238. reg-names = "apb-base", "memory0", "memory1", "memory2", "memory3";
  2239. interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
  2240. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
  2241. <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
  2242. clocks = <&cpg CPG_MOD 319>;
  2243. clock-names = "pcie";
  2244. resets = <&cpg 319>;
  2245. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2246. status = "disabled";
  2247. };
  2248. pciec1_ep: pcie-ep@ee800000 {
  2249. compatible = "renesas,r8a774a1-pcie-ep",
  2250. "renesas,rcar-gen3-pcie-ep";
  2251. reg = <0x0 0xee800000 0 0x80000>,
  2252. <0x0 0xee900000 0 0x100000>,
  2253. <0x0 0xeea00000 0 0x200000>,
  2254. <0x0 0xc0000000 0 0x8000000>,
  2255. <0x0 0xc8000000 0 0x8000000>;
  2256. reg-names = "apb-base", "memory0", "memory1", "memory2", "memory3";
  2257. interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
  2258. <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
  2259. <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
  2260. clocks = <&cpg CPG_MOD 318>;
  2261. clock-names = "pcie";
  2262. resets = <&cpg 318>;
  2263. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2264. status = "disabled";
  2265. };
  2266. fdp1@fe940000 {
  2267. compatible = "renesas,fdp1";
  2268. reg = <0 0xfe940000 0 0x2400>;
  2269. interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>;
  2270. clocks = <&cpg CPG_MOD 119>;
  2271. power-domains = <&sysc R8A774A1_PD_A3VC>;
  2272. resets = <&cpg 119>;
  2273. renesas,fcp = <&fcpf0>;
  2274. };
  2275. fcpf0: fcp@fe950000 {
  2276. compatible = "renesas,fcpf";
  2277. reg = <0 0xfe950000 0 0x200>;
  2278. clocks = <&cpg CPG_MOD 615>;
  2279. power-domains = <&sysc R8A774A1_PD_A3VC>;
  2280. resets = <&cpg 615>;
  2281. };
  2282. fcpvb0: fcp@fe96f000 {
  2283. compatible = "renesas,fcpv";
  2284. reg = <0 0xfe96f000 0 0x200>;
  2285. clocks = <&cpg CPG_MOD 607>;
  2286. power-domains = <&sysc R8A774A1_PD_A3VC>;
  2287. resets = <&cpg 607>;
  2288. };
  2289. fcpvd0: fcp@fea27000 {
  2290. compatible = "renesas,fcpv";
  2291. reg = <0 0xfea27000 0 0x200>;
  2292. clocks = <&cpg CPG_MOD 603>;
  2293. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2294. resets = <&cpg 603>;
  2295. iommus = <&ipmmu_vi0 8>;
  2296. };
  2297. fcpvd1: fcp@fea2f000 {
  2298. compatible = "renesas,fcpv";
  2299. reg = <0 0xfea2f000 0 0x200>;
  2300. clocks = <&cpg CPG_MOD 602>;
  2301. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2302. resets = <&cpg 602>;
  2303. iommus = <&ipmmu_vi0 9>;
  2304. };
  2305. fcpvd2: fcp@fea37000 {
  2306. compatible = "renesas,fcpv";
  2307. reg = <0 0xfea37000 0 0x200>;
  2308. clocks = <&cpg CPG_MOD 601>;
  2309. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2310. resets = <&cpg 601>;
  2311. iommus = <&ipmmu_vi0 10>;
  2312. };
  2313. fcpvi0: fcp@fe9af000 {
  2314. compatible = "renesas,fcpv";
  2315. reg = <0 0xfe9af000 0 0x200>;
  2316. clocks = <&cpg CPG_MOD 611>;
  2317. power-domains = <&sysc R8A774A1_PD_A3VC>;
  2318. resets = <&cpg 611>;
  2319. iommus = <&ipmmu_vc0 19>;
  2320. };
  2321. vspb: vsp@fe960000 {
  2322. compatible = "renesas,vsp2";
  2323. reg = <0 0xfe960000 0 0x8000>;
  2324. interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
  2325. clocks = <&cpg CPG_MOD 626>;
  2326. power-domains = <&sysc R8A774A1_PD_A3VC>;
  2327. resets = <&cpg 626>;
  2328. renesas,fcp = <&fcpvb0>;
  2329. };
  2330. vspd0: vsp@fea20000 {
  2331. compatible = "renesas,vsp2";
  2332. reg = <0 0xfea20000 0 0x5000>;
  2333. interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>;
  2334. clocks = <&cpg CPG_MOD 623>;
  2335. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2336. resets = <&cpg 623>;
  2337. renesas,fcp = <&fcpvd0>;
  2338. };
  2339. vspd1: vsp@fea28000 {
  2340. compatible = "renesas,vsp2";
  2341. reg = <0 0xfea28000 0 0x5000>;
  2342. interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>;
  2343. clocks = <&cpg CPG_MOD 622>;
  2344. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2345. resets = <&cpg 622>;
  2346. renesas,fcp = <&fcpvd1>;
  2347. };
  2348. vspd2: vsp@fea30000 {
  2349. compatible = "renesas,vsp2";
  2350. reg = <0 0xfea30000 0 0x5000>;
  2351. interrupts = <GIC_SPI 468 IRQ_TYPE_LEVEL_HIGH>;
  2352. clocks = <&cpg CPG_MOD 621>;
  2353. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2354. resets = <&cpg 621>;
  2355. renesas,fcp = <&fcpvd2>;
  2356. };
  2357. vspi0: vsp@fe9a0000 {
  2358. compatible = "renesas,vsp2";
  2359. reg = <0 0xfe9a0000 0 0x8000>;
  2360. interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>;
  2361. clocks = <&cpg CPG_MOD 631>;
  2362. power-domains = <&sysc R8A774A1_PD_A3VC>;
  2363. resets = <&cpg 631>;
  2364. renesas,fcp = <&fcpvi0>;
  2365. };
  2366. csi20: csi2@fea80000 {
  2367. compatible = "renesas,r8a774a1-csi2";
  2368. reg = <0 0xfea80000 0 0x10000>;
  2369. interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
  2370. clocks = <&cpg CPG_MOD 714>;
  2371. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2372. resets = <&cpg 714>;
  2373. status = "disabled";
  2374. ports {
  2375. #address-cells = <1>;
  2376. #size-cells = <0>;
  2377. port@0 {
  2378. reg = <0>;
  2379. };
  2380. port@1 {
  2381. #address-cells = <1>;
  2382. #size-cells = <0>;
  2383. reg = <1>;
  2384. csi20vin0: endpoint@0 {
  2385. reg = <0>;
  2386. remote-endpoint = <&vin0csi20>;
  2387. };
  2388. csi20vin1: endpoint@1 {
  2389. reg = <1>;
  2390. remote-endpoint = <&vin1csi20>;
  2391. };
  2392. csi20vin2: endpoint@2 {
  2393. reg = <2>;
  2394. remote-endpoint = <&vin2csi20>;
  2395. };
  2396. csi20vin3: endpoint@3 {
  2397. reg = <3>;
  2398. remote-endpoint = <&vin3csi20>;
  2399. };
  2400. csi20vin4: endpoint@4 {
  2401. reg = <4>;
  2402. remote-endpoint = <&vin4csi20>;
  2403. };
  2404. csi20vin5: endpoint@5 {
  2405. reg = <5>;
  2406. remote-endpoint = <&vin5csi20>;
  2407. };
  2408. csi20vin6: endpoint@6 {
  2409. reg = <6>;
  2410. remote-endpoint = <&vin6csi20>;
  2411. };
  2412. csi20vin7: endpoint@7 {
  2413. reg = <7>;
  2414. remote-endpoint = <&vin7csi20>;
  2415. };
  2416. };
  2417. };
  2418. };
  2419. csi40: csi2@feaa0000 {
  2420. compatible = "renesas,r8a774a1-csi2";
  2421. reg = <0 0xfeaa0000 0 0x10000>;
  2422. interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
  2423. clocks = <&cpg CPG_MOD 716>;
  2424. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2425. resets = <&cpg 716>;
  2426. status = "disabled";
  2427. ports {
  2428. #address-cells = <1>;
  2429. #size-cells = <0>;
  2430. port@0 {
  2431. reg = <0>;
  2432. };
  2433. port@1 {
  2434. #address-cells = <1>;
  2435. #size-cells = <0>;
  2436. reg = <1>;
  2437. csi40vin0: endpoint@0 {
  2438. reg = <0>;
  2439. remote-endpoint = <&vin0csi40>;
  2440. };
  2441. csi40vin1: endpoint@1 {
  2442. reg = <1>;
  2443. remote-endpoint = <&vin1csi40>;
  2444. };
  2445. csi40vin2: endpoint@2 {
  2446. reg = <2>;
  2447. remote-endpoint = <&vin2csi40>;
  2448. };
  2449. csi40vin3: endpoint@3 {
  2450. reg = <3>;
  2451. remote-endpoint = <&vin3csi40>;
  2452. };
  2453. csi40vin4: endpoint@4 {
  2454. reg = <4>;
  2455. remote-endpoint = <&vin4csi40>;
  2456. };
  2457. csi40vin5: endpoint@5 {
  2458. reg = <5>;
  2459. remote-endpoint = <&vin5csi40>;
  2460. };
  2461. csi40vin6: endpoint@6 {
  2462. reg = <6>;
  2463. remote-endpoint = <&vin6csi40>;
  2464. };
  2465. csi40vin7: endpoint@7 {
  2466. reg = <7>;
  2467. remote-endpoint = <&vin7csi40>;
  2468. };
  2469. };
  2470. };
  2471. };
  2472. hdmi0: hdmi@fead0000 {
  2473. compatible = "renesas,r8a774a1-hdmi",
  2474. "renesas,rcar-gen3-hdmi";
  2475. reg = <0 0xfead0000 0 0x10000>;
  2476. interrupts = <GIC_SPI 389 IRQ_TYPE_LEVEL_HIGH>;
  2477. clocks = <&cpg CPG_MOD 729>,
  2478. <&cpg CPG_CORE R8A774A1_CLK_HDMI>;
  2479. clock-names = "iahb", "isfr";
  2480. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2481. resets = <&cpg 729>;
  2482. status = "disabled";
  2483. ports {
  2484. #address-cells = <1>;
  2485. #size-cells = <0>;
  2486. port@0 {
  2487. reg = <0>;
  2488. dw_hdmi0_in: endpoint {
  2489. remote-endpoint = <&du_out_hdmi0>;
  2490. };
  2491. };
  2492. port@1 {
  2493. reg = <1>;
  2494. };
  2495. port@2 {
  2496. /* HDMI sound */
  2497. reg = <2>;
  2498. };
  2499. };
  2500. };
  2501. du: display@feb00000 {
  2502. compatible = "renesas,du-r8a774a1";
  2503. reg = <0 0xfeb00000 0 0x70000>;
  2504. interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
  2505. <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
  2506. <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>;
  2507. clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>,
  2508. <&cpg CPG_MOD 722>;
  2509. clock-names = "du.0", "du.1", "du.2";
  2510. resets = <&cpg 724>, <&cpg 722>;
  2511. reset-names = "du.0", "du.2";
  2512. status = "disabled";
  2513. renesas,vsps = <&vspd0 0>, <&vspd1 0>, <&vspd2 0>;
  2514. ports {
  2515. #address-cells = <1>;
  2516. #size-cells = <0>;
  2517. port@0 {
  2518. reg = <0>;
  2519. };
  2520. port@1 {
  2521. reg = <1>;
  2522. du_out_hdmi0: endpoint {
  2523. remote-endpoint = <&dw_hdmi0_in>;
  2524. };
  2525. };
  2526. port@2 {
  2527. reg = <2>;
  2528. du_out_lvds0: endpoint {
  2529. remote-endpoint = <&lvds0_in>;
  2530. };
  2531. };
  2532. };
  2533. };
  2534. lvds0: lvds@feb90000 {
  2535. compatible = "renesas,r8a774a1-lvds";
  2536. reg = <0 0xfeb90000 0 0x14>;
  2537. clocks = <&cpg CPG_MOD 727>;
  2538. power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>;
  2539. resets = <&cpg 727>;
  2540. status = "disabled";
  2541. ports {
  2542. #address-cells = <1>;
  2543. #size-cells = <0>;
  2544. port@0 {
  2545. reg = <0>;
  2546. lvds0_in: endpoint {
  2547. remote-endpoint = <&du_out_lvds0>;
  2548. };
  2549. };
  2550. port@1 {
  2551. reg = <1>;
  2552. };
  2553. };
  2554. };
  2555. prr: chipid@fff00044 {
  2556. compatible = "renesas,prr";
  2557. reg = <0 0xfff00044 0 4>;
  2558. };
  2559. };
  2560. thermal-zones {
  2561. sensor1_thermal: sensor1-thermal {
  2562. polling-delay-passive = <250>;
  2563. polling-delay = <1000>;
  2564. thermal-sensors = <&tsc 0>;
  2565. sustainable-power = <3874>;
  2566. trips {
  2567. sensor1_crit: sensor1-crit {
  2568. temperature = <120000>;
  2569. hysteresis = <1000>;
  2570. type = "critical";
  2571. };
  2572. };
  2573. };
  2574. sensor2_thermal: sensor2-thermal {
  2575. polling-delay-passive = <250>;
  2576. polling-delay = <1000>;
  2577. thermal-sensors = <&tsc 1>;
  2578. sustainable-power = <3874>;
  2579. trips {
  2580. sensor2_crit: sensor2-crit {
  2581. temperature = <120000>;
  2582. hysteresis = <1000>;
  2583. type = "critical";
  2584. };
  2585. };
  2586. };
  2587. sensor3_thermal: sensor3-thermal {
  2588. polling-delay-passive = <250>;
  2589. polling-delay = <1000>;
  2590. thermal-sensors = <&tsc 2>;
  2591. sustainable-power = <3874>;
  2592. cooling-maps {
  2593. map0 {
  2594. trip = <&target>;
  2595. cooling-device = <&a57_0 0 2>;
  2596. contribution = <1024>;
  2597. };
  2598. map1 {
  2599. trip = <&target>;
  2600. cooling-device = <&a53_0 0 2>;
  2601. contribution = <1024>;
  2602. };
  2603. };
  2604. trips {
  2605. target: trip-point1 {
  2606. temperature = <100000>;
  2607. hysteresis = <1000>;
  2608. type = "passive";
  2609. };
  2610. sensor3_crit: sensor3-crit {
  2611. temperature = <120000>;
  2612. hysteresis = <1000>;
  2613. type = "critical";
  2614. };
  2615. };
  2616. };
  2617. };
  2618. timer {
  2619. compatible = "arm,armv8-timer";
  2620. interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
  2621. <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
  2622. <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
  2623. <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>;
  2624. };
  2625. /* External USB clocks - can be overridden by the board */
  2626. usb3s0_clk: usb3s0 {
  2627. compatible = "fixed-clock";
  2628. #clock-cells = <0>;
  2629. clock-frequency = <0>;
  2630. };
  2631. usb_extal_clk: usb_extal {
  2632. compatible = "fixed-clock";
  2633. #clock-cells = <0>;
  2634. clock-frequency = <0>;
  2635. };
  2636. };