sdm630.dtsi 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544
  1. // SPDX-License-Identifier: BSD-3-Clause
  2. /*
  3. * Copyright (c) 2020, Konrad Dybcio <[email protected]>
  4. * Copyright (c) 2020, AngeloGioacchino Del Regno <[email protected]>
  5. */
  6. #include <dt-bindings/clock/qcom,gcc-sdm660.h>
  7. #include <dt-bindings/clock/qcom,gpucc-sdm660.h>
  8. #include <dt-bindings/clock/qcom,mmcc-sdm660.h>
  9. #include <dt-bindings/clock/qcom,rpmcc.h>
  10. #include <dt-bindings/interconnect/qcom,sdm660.h>
  11. #include <dt-bindings/power/qcom-rpmpd.h>
  12. #include <dt-bindings/gpio/gpio.h>
  13. #include <dt-bindings/interrupt-controller/arm-gic.h>
  14. #include <dt-bindings/soc/qcom,apr.h>
  15. / {
  16. interrupt-parent = <&intc>;
  17. #address-cells = <2>;
  18. #size-cells = <2>;
  19. aliases {
  20. mmc1 = &sdhc_1;
  21. mmc2 = &sdhc_2;
  22. };
  23. chosen { };
  24. clocks {
  25. xo_board: xo-board {
  26. compatible = "fixed-clock";
  27. #clock-cells = <0>;
  28. clock-frequency = <19200000>;
  29. clock-output-names = "xo_board";
  30. };
  31. sleep_clk: sleep-clk {
  32. compatible = "fixed-clock";
  33. #clock-cells = <0>;
  34. clock-frequency = <32764>;
  35. clock-output-names = "sleep_clk";
  36. };
  37. };
  38. cpus {
  39. #address-cells = <2>;
  40. #size-cells = <0>;
  41. CPU0: cpu@100 {
  42. device_type = "cpu";
  43. compatible = "arm,cortex-a53";
  44. reg = <0x0 0x100>;
  45. enable-method = "psci";
  46. cpu-idle-states = <&PERF_CPU_SLEEP_0
  47. &PERF_CPU_SLEEP_1
  48. &PERF_CLUSTER_SLEEP_0
  49. &PERF_CLUSTER_SLEEP_1
  50. &PERF_CLUSTER_SLEEP_2>;
  51. capacity-dmips-mhz = <1126>;
  52. #cooling-cells = <2>;
  53. next-level-cache = <&L2_1>;
  54. L2_1: l2-cache {
  55. compatible = "cache";
  56. cache-level = <2>;
  57. };
  58. };
  59. CPU1: cpu@101 {
  60. device_type = "cpu";
  61. compatible = "arm,cortex-a53";
  62. reg = <0x0 0x101>;
  63. enable-method = "psci";
  64. cpu-idle-states = <&PERF_CPU_SLEEP_0
  65. &PERF_CPU_SLEEP_1
  66. &PERF_CLUSTER_SLEEP_0
  67. &PERF_CLUSTER_SLEEP_1
  68. &PERF_CLUSTER_SLEEP_2>;
  69. capacity-dmips-mhz = <1126>;
  70. #cooling-cells = <2>;
  71. next-level-cache = <&L2_1>;
  72. };
  73. CPU2: cpu@102 {
  74. device_type = "cpu";
  75. compatible = "arm,cortex-a53";
  76. reg = <0x0 0x102>;
  77. enable-method = "psci";
  78. cpu-idle-states = <&PERF_CPU_SLEEP_0
  79. &PERF_CPU_SLEEP_1
  80. &PERF_CLUSTER_SLEEP_0
  81. &PERF_CLUSTER_SLEEP_1
  82. &PERF_CLUSTER_SLEEP_2>;
  83. capacity-dmips-mhz = <1126>;
  84. #cooling-cells = <2>;
  85. next-level-cache = <&L2_1>;
  86. };
  87. CPU3: cpu@103 {
  88. device_type = "cpu";
  89. compatible = "arm,cortex-a53";
  90. reg = <0x0 0x103>;
  91. enable-method = "psci";
  92. cpu-idle-states = <&PERF_CPU_SLEEP_0
  93. &PERF_CPU_SLEEP_1
  94. &PERF_CLUSTER_SLEEP_0
  95. &PERF_CLUSTER_SLEEP_1
  96. &PERF_CLUSTER_SLEEP_2>;
  97. capacity-dmips-mhz = <1126>;
  98. #cooling-cells = <2>;
  99. next-level-cache = <&L2_1>;
  100. };
  101. CPU4: cpu@0 {
  102. device_type = "cpu";
  103. compatible = "arm,cortex-a53";
  104. reg = <0x0 0x0>;
  105. enable-method = "psci";
  106. cpu-idle-states = <&PWR_CPU_SLEEP_0
  107. &PWR_CPU_SLEEP_1
  108. &PWR_CLUSTER_SLEEP_0
  109. &PWR_CLUSTER_SLEEP_1
  110. &PWR_CLUSTER_SLEEP_2>;
  111. capacity-dmips-mhz = <1024>;
  112. #cooling-cells = <2>;
  113. next-level-cache = <&L2_0>;
  114. L2_0: l2-cache {
  115. compatible = "cache";
  116. cache-level = <2>;
  117. };
  118. };
  119. CPU5: cpu@1 {
  120. device_type = "cpu";
  121. compatible = "arm,cortex-a53";
  122. reg = <0x0 0x1>;
  123. enable-method = "psci";
  124. cpu-idle-states = <&PWR_CPU_SLEEP_0
  125. &PWR_CPU_SLEEP_1
  126. &PWR_CLUSTER_SLEEP_0
  127. &PWR_CLUSTER_SLEEP_1
  128. &PWR_CLUSTER_SLEEP_2>;
  129. capacity-dmips-mhz = <1024>;
  130. #cooling-cells = <2>;
  131. next-level-cache = <&L2_0>;
  132. };
  133. CPU6: cpu@2 {
  134. device_type = "cpu";
  135. compatible = "arm,cortex-a53";
  136. reg = <0x0 0x2>;
  137. enable-method = "psci";
  138. cpu-idle-states = <&PWR_CPU_SLEEP_0
  139. &PWR_CPU_SLEEP_1
  140. &PWR_CLUSTER_SLEEP_0
  141. &PWR_CLUSTER_SLEEP_1
  142. &PWR_CLUSTER_SLEEP_2>;
  143. capacity-dmips-mhz = <1024>;
  144. #cooling-cells = <2>;
  145. next-level-cache = <&L2_0>;
  146. };
  147. CPU7: cpu@3 {
  148. device_type = "cpu";
  149. compatible = "arm,cortex-a53";
  150. reg = <0x0 0x3>;
  151. enable-method = "psci";
  152. cpu-idle-states = <&PWR_CPU_SLEEP_0
  153. &PWR_CPU_SLEEP_1
  154. &PWR_CLUSTER_SLEEP_0
  155. &PWR_CLUSTER_SLEEP_1
  156. &PWR_CLUSTER_SLEEP_2>;
  157. capacity-dmips-mhz = <1024>;
  158. #cooling-cells = <2>;
  159. next-level-cache = <&L2_0>;
  160. };
  161. cpu-map {
  162. cluster0 {
  163. core0 {
  164. cpu = <&CPU4>;
  165. };
  166. core1 {
  167. cpu = <&CPU5>;
  168. };
  169. core2 {
  170. cpu = <&CPU6>;
  171. };
  172. core3 {
  173. cpu = <&CPU7>;
  174. };
  175. };
  176. cluster1 {
  177. core0 {
  178. cpu = <&CPU0>;
  179. };
  180. core1 {
  181. cpu = <&CPU1>;
  182. };
  183. core2 {
  184. cpu = <&CPU2>;
  185. };
  186. core3 {
  187. cpu = <&CPU3>;
  188. };
  189. };
  190. };
  191. idle-states {
  192. entry-method = "psci";
  193. PWR_CPU_SLEEP_0: cpu-sleep-0-0 {
  194. compatible = "arm,idle-state";
  195. idle-state-name = "pwr-retention";
  196. arm,psci-suspend-param = <0x40000002>;
  197. entry-latency-us = <338>;
  198. exit-latency-us = <423>;
  199. min-residency-us = <200>;
  200. };
  201. PWR_CPU_SLEEP_1: cpu-sleep-0-1 {
  202. compatible = "arm,idle-state";
  203. idle-state-name = "pwr-power-collapse";
  204. arm,psci-suspend-param = <0x40000003>;
  205. entry-latency-us = <515>;
  206. exit-latency-us = <1821>;
  207. min-residency-us = <1000>;
  208. local-timer-stop;
  209. };
  210. PERF_CPU_SLEEP_0: cpu-sleep-1-0 {
  211. compatible = "arm,idle-state";
  212. idle-state-name = "perf-retention";
  213. arm,psci-suspend-param = <0x40000002>;
  214. entry-latency-us = <154>;
  215. exit-latency-us = <87>;
  216. min-residency-us = <200>;
  217. };
  218. PERF_CPU_SLEEP_1: cpu-sleep-1-1 {
  219. compatible = "arm,idle-state";
  220. idle-state-name = "perf-power-collapse";
  221. arm,psci-suspend-param = <0x40000003>;
  222. entry-latency-us = <262>;
  223. exit-latency-us = <301>;
  224. min-residency-us = <1000>;
  225. local-timer-stop;
  226. };
  227. PWR_CLUSTER_SLEEP_0: cluster-sleep-0-0 {
  228. compatible = "arm,idle-state";
  229. idle-state-name = "pwr-cluster-dynamic-retention";
  230. arm,psci-suspend-param = <0x400000F2>;
  231. entry-latency-us = <284>;
  232. exit-latency-us = <384>;
  233. min-residency-us = <9987>;
  234. local-timer-stop;
  235. };
  236. PWR_CLUSTER_SLEEP_1: cluster-sleep-0-1 {
  237. compatible = "arm,idle-state";
  238. idle-state-name = "pwr-cluster-retention";
  239. arm,psci-suspend-param = <0x400000F3>;
  240. entry-latency-us = <338>;
  241. exit-latency-us = <423>;
  242. min-residency-us = <9987>;
  243. local-timer-stop;
  244. };
  245. PWR_CLUSTER_SLEEP_2: cluster-sleep-0-2 {
  246. compatible = "arm,idle-state";
  247. idle-state-name = "pwr-cluster-retention";
  248. arm,psci-suspend-param = <0x400000F4>;
  249. entry-latency-us = <515>;
  250. exit-latency-us = <1821>;
  251. min-residency-us = <9987>;
  252. local-timer-stop;
  253. };
  254. PERF_CLUSTER_SLEEP_0: cluster-sleep-1-0 {
  255. compatible = "arm,idle-state";
  256. idle-state-name = "perf-cluster-dynamic-retention";
  257. arm,psci-suspend-param = <0x400000F2>;
  258. entry-latency-us = <272>;
  259. exit-latency-us = <329>;
  260. min-residency-us = <9987>;
  261. local-timer-stop;
  262. };
  263. PERF_CLUSTER_SLEEP_1: cluster-sleep-1-1 {
  264. compatible = "arm,idle-state";
  265. idle-state-name = "perf-cluster-retention";
  266. arm,psci-suspend-param = <0x400000F3>;
  267. entry-latency-us = <332>;
  268. exit-latency-us = <368>;
  269. min-residency-us = <9987>;
  270. local-timer-stop;
  271. };
  272. PERF_CLUSTER_SLEEP_2: cluster-sleep-1-2 {
  273. compatible = "arm,idle-state";
  274. idle-state-name = "perf-cluster-retention";
  275. arm,psci-suspend-param = <0x400000F4>;
  276. entry-latency-us = <545>;
  277. exit-latency-us = <1609>;
  278. min-residency-us = <9987>;
  279. local-timer-stop;
  280. };
  281. };
  282. };
  283. firmware {
  284. scm {
  285. compatible = "qcom,scm-msm8998", "qcom,scm";
  286. };
  287. };
  288. memory@80000000 {
  289. device_type = "memory";
  290. /* We expect the bootloader to fill in the reg */
  291. reg = <0x0 0x80000000 0x0 0x0>;
  292. };
  293. pmu {
  294. compatible = "arm,armv8-pmuv3";
  295. interrupts = <GIC_PPI 6 IRQ_TYPE_LEVEL_HIGH>;
  296. };
  297. psci {
  298. compatible = "arm,psci-1.0";
  299. method = "smc";
  300. };
  301. reserved-memory {
  302. #address-cells = <2>;
  303. #size-cells = <2>;
  304. ranges;
  305. wlan_msa_guard: wlan-msa-guard@85600000 {
  306. reg = <0x0 0x85600000 0x0 0x100000>;
  307. no-map;
  308. };
  309. wlan_msa_mem: wlan-msa-mem@85700000 {
  310. reg = <0x0 0x85700000 0x0 0x100000>;
  311. no-map;
  312. };
  313. qhee_code: qhee-code@85800000 {
  314. reg = <0x0 0x85800000 0x0 0x600000>;
  315. no-map;
  316. };
  317. rmtfs_mem: memory@85e00000 {
  318. compatible = "qcom,rmtfs-mem";
  319. reg = <0x0 0x85e00000 0x0 0x200000>;
  320. no-map;
  321. qcom,client-id = <1>;
  322. qcom,vmid = <15>;
  323. };
  324. smem_region: smem-mem@86000000 {
  325. reg = <0 0x86000000 0 0x200000>;
  326. no-map;
  327. };
  328. tz_mem: memory@86200000 {
  329. reg = <0x0 0x86200000 0x0 0x3300000>;
  330. no-map;
  331. };
  332. mpss_region: mpss@8ac00000 {
  333. reg = <0x0 0x8ac00000 0x0 0x7e00000>;
  334. no-map;
  335. };
  336. adsp_region: adsp@92a00000 {
  337. reg = <0x0 0x92a00000 0x0 0x1e00000>;
  338. no-map;
  339. };
  340. mba_region: mba@94800000 {
  341. reg = <0x0 0x94800000 0x0 0x200000>;
  342. no-map;
  343. };
  344. buffer_mem: tzbuffer@94a00000 {
  345. reg = <0x0 0x94a00000 0x0 0x100000>;
  346. no-map;
  347. };
  348. venus_region: venus@9f800000 {
  349. reg = <0x0 0x9f800000 0x0 0x800000>;
  350. no-map;
  351. };
  352. adsp_mem: adsp-region@f6000000 {
  353. reg = <0x0 0xf6000000 0x0 0x800000>;
  354. no-map;
  355. };
  356. qseecom_mem: qseecom-region@f6800000 {
  357. reg = <0x0 0xf6800000 0x0 0x1400000>;
  358. no-map;
  359. };
  360. zap_shader_region: gpu@fed00000 {
  361. compatible = "shared-dma-pool";
  362. reg = <0x0 0xfed00000 0x0 0xa00000>;
  363. no-map;
  364. };
  365. };
  366. rpm-glink {
  367. compatible = "qcom,glink-rpm";
  368. interrupts = <GIC_SPI 168 IRQ_TYPE_EDGE_RISING>;
  369. qcom,rpm-msg-ram = <&rpm_msg_ram>;
  370. mboxes = <&apcs_glb 0>;
  371. rpm_requests: rpm-requests {
  372. compatible = "qcom,rpm-sdm660";
  373. qcom,glink-channels = "rpm_requests";
  374. rpmcc: clock-controller {
  375. compatible = "qcom,rpmcc-sdm660", "qcom,rpmcc";
  376. #clock-cells = <1>;
  377. };
  378. rpmpd: power-controller {
  379. compatible = "qcom,sdm660-rpmpd";
  380. #power-domain-cells = <1>;
  381. operating-points-v2 = <&rpmpd_opp_table>;
  382. rpmpd_opp_table: opp-table {
  383. compatible = "operating-points-v2";
  384. rpmpd_opp_ret: opp1 {
  385. opp-level = <RPM_SMD_LEVEL_RETENTION>;
  386. };
  387. rpmpd_opp_ret_plus: opp2 {
  388. opp-level = <RPM_SMD_LEVEL_RETENTION_PLUS>;
  389. };
  390. rpmpd_opp_min_svs: opp3 {
  391. opp-level = <RPM_SMD_LEVEL_MIN_SVS>;
  392. };
  393. rpmpd_opp_low_svs: opp4 {
  394. opp-level = <RPM_SMD_LEVEL_LOW_SVS>;
  395. };
  396. rpmpd_opp_svs: opp5 {
  397. opp-level = <RPM_SMD_LEVEL_SVS>;
  398. };
  399. rpmpd_opp_svs_plus: opp6 {
  400. opp-level = <RPM_SMD_LEVEL_SVS_PLUS>;
  401. };
  402. rpmpd_opp_nom: opp7 {
  403. opp-level = <RPM_SMD_LEVEL_NOM>;
  404. };
  405. rpmpd_opp_nom_plus: opp8 {
  406. opp-level = <RPM_SMD_LEVEL_NOM_PLUS>;
  407. };
  408. rpmpd_opp_turbo: opp9 {
  409. opp-level = <RPM_SMD_LEVEL_TURBO>;
  410. };
  411. };
  412. };
  413. };
  414. };
  415. smem: smem {
  416. compatible = "qcom,smem";
  417. memory-region = <&smem_region>;
  418. hwlocks = <&tcsr_mutex 3>;
  419. };
  420. smp2p-adsp {
  421. compatible = "qcom,smp2p";
  422. qcom,smem = <443>, <429>;
  423. interrupts = <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>;
  424. mboxes = <&apcs_glb 10>;
  425. qcom,local-pid = <0>;
  426. qcom,remote-pid = <2>;
  427. adsp_smp2p_out: master-kernel {
  428. qcom,entry-name = "master-kernel";
  429. #qcom,smem-state-cells = <1>;
  430. };
  431. adsp_smp2p_in: slave-kernel {
  432. qcom,entry-name = "slave-kernel";
  433. interrupt-controller;
  434. #interrupt-cells = <2>;
  435. };
  436. };
  437. smp2p-mpss {
  438. compatible = "qcom,smp2p";
  439. qcom,smem = <435>, <428>;
  440. interrupts = <GIC_SPI 451 IRQ_TYPE_EDGE_RISING>;
  441. mboxes = <&apcs_glb 14>;
  442. qcom,local-pid = <0>;
  443. qcom,remote-pid = <1>;
  444. modem_smp2p_out: master-kernel {
  445. qcom,entry-name = "master-kernel";
  446. #qcom,smem-state-cells = <1>;
  447. };
  448. modem_smp2p_in: slave-kernel {
  449. qcom,entry-name = "slave-kernel";
  450. interrupt-controller;
  451. #interrupt-cells = <2>;
  452. };
  453. };
  454. soc {
  455. #address-cells = <1>;
  456. #size-cells = <1>;
  457. ranges = <0 0 0 0xffffffff>;
  458. compatible = "simple-bus";
  459. gcc: clock-controller@100000 {
  460. compatible = "qcom,gcc-sdm630";
  461. #clock-cells = <1>;
  462. #reset-cells = <1>;
  463. #power-domain-cells = <1>;
  464. reg = <0x00100000 0x94000>;
  465. clock-names = "xo", "sleep_clk";
  466. clocks = <&xo_board>,
  467. <&sleep_clk>;
  468. };
  469. rpm_msg_ram: sram@778000 {
  470. compatible = "qcom,rpm-msg-ram";
  471. reg = <0x00778000 0x7000>;
  472. };
  473. qfprom: qfprom@780000 {
  474. compatible = "qcom,sdm630-qfprom", "qcom,qfprom";
  475. reg = <0x00780000 0x621c>;
  476. #address-cells = <1>;
  477. #size-cells = <1>;
  478. qusb2_hstx_trim: hstx-trim@240 {
  479. reg = <0x243 0x1>;
  480. bits = <1 3>;
  481. };
  482. gpu_speed_bin: gpu-speed-bin@41a0 {
  483. reg = <0x41a2 0x1>;
  484. bits = <5 7>;
  485. };
  486. };
  487. rng: rng@793000 {
  488. compatible = "qcom,prng-ee";
  489. reg = <0x00793000 0x1000>;
  490. clocks = <&gcc GCC_PRNG_AHB_CLK>;
  491. clock-names = "core";
  492. };
  493. bimc: interconnect@1008000 {
  494. compatible = "qcom,sdm660-bimc";
  495. reg = <0x01008000 0x78000>;
  496. #interconnect-cells = <1>;
  497. clock-names = "bus", "bus_a";
  498. clocks = <&rpmcc RPM_SMD_BIMC_CLK>,
  499. <&rpmcc RPM_SMD_BIMC_A_CLK>;
  500. };
  501. restart@10ac000 {
  502. compatible = "qcom,pshold";
  503. reg = <0x010ac000 0x4>;
  504. };
  505. cnoc: interconnect@1500000 {
  506. compatible = "qcom,sdm660-cnoc";
  507. reg = <0x01500000 0x10000>;
  508. #interconnect-cells = <1>;
  509. clock-names = "bus", "bus_a";
  510. clocks = <&rpmcc RPM_SMD_CNOC_CLK>,
  511. <&rpmcc RPM_SMD_CNOC_A_CLK>;
  512. };
  513. snoc: interconnect@1626000 {
  514. compatible = "qcom,sdm660-snoc";
  515. reg = <0x01626000 0x7090>;
  516. #interconnect-cells = <1>;
  517. clock-names = "bus", "bus_a";
  518. clocks = <&rpmcc RPM_SMD_SNOC_CLK>,
  519. <&rpmcc RPM_SMD_SNOC_A_CLK>;
  520. };
  521. anoc2_smmu: iommu@16c0000 {
  522. compatible = "qcom,sdm630-smmu-v2", "qcom,smmu-v2";
  523. reg = <0x016c0000 0x40000>;
  524. assigned-clocks = <&rpmcc RPM_SMD_AGGR2_NOC_CLK>;
  525. assigned-clock-rates = <1000>;
  526. clocks = <&rpmcc RPM_SMD_AGGR2_NOC_CLK>;
  527. clock-names = "bus";
  528. #global-interrupts = <2>;
  529. #iommu-cells = <1>;
  530. interrupts =
  531. <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
  532. <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
  533. <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>,
  534. <GIC_SPI 374 IRQ_TYPE_LEVEL_LOW>,
  535. <GIC_SPI 375 IRQ_TYPE_LEVEL_LOW>,
  536. <GIC_SPI 376 IRQ_TYPE_LEVEL_LOW>,
  537. <GIC_SPI 377 IRQ_TYPE_LEVEL_LOW>,
  538. <GIC_SPI 378 IRQ_TYPE_LEVEL_LOW>,
  539. <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH>,
  540. <GIC_SPI 463 IRQ_TYPE_LEVEL_HIGH>,
  541. <GIC_SPI 464 IRQ_TYPE_LEVEL_HIGH>,
  542. <GIC_SPI 465 IRQ_TYPE_LEVEL_HIGH>,
  543. <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>,
  544. <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>,
  545. <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>,
  546. <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>,
  547. <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>,
  548. <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>,
  549. <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>,
  550. <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>,
  551. <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>,
  552. <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>,
  553. <GIC_SPI 442 IRQ_TYPE_LEVEL_HIGH>,
  554. <GIC_SPI 443 IRQ_TYPE_LEVEL_HIGH>,
  555. <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>,
  556. <GIC_SPI 447 IRQ_TYPE_LEVEL_HIGH>,
  557. <GIC_SPI 468 IRQ_TYPE_LEVEL_HIGH>,
  558. <GIC_SPI 469 IRQ_TYPE_LEVEL_HIGH>,
  559. <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>,
  560. <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>,
  561. <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>;
  562. status = "disabled";
  563. };
  564. a2noc: interconnect@1704000 {
  565. compatible = "qcom,sdm660-a2noc";
  566. reg = <0x01704000 0xc100>;
  567. #interconnect-cells = <1>;
  568. clock-names = "bus",
  569. "bus_a",
  570. "ipa",
  571. "ufs_axi",
  572. "aggre2_ufs_axi",
  573. "aggre2_usb3_axi",
  574. "cfg_noc_usb2_axi";
  575. clocks = <&rpmcc RPM_SMD_AGGR2_NOC_CLK>,
  576. <&rpmcc RPM_SMD_AGGR2_NOC_A_CLK>,
  577. <&rpmcc RPM_SMD_IPA_CLK>,
  578. <&gcc GCC_UFS_AXI_CLK>,
  579. <&gcc GCC_AGGRE2_UFS_AXI_CLK>,
  580. <&gcc GCC_AGGRE2_USB3_AXI_CLK>,
  581. <&gcc GCC_CFG_NOC_USB2_AXI_CLK>;
  582. };
  583. mnoc: interconnect@1745000 {
  584. compatible = "qcom,sdm660-mnoc";
  585. reg = <0x01745000 0xA010>;
  586. #interconnect-cells = <1>;
  587. clock-names = "bus", "bus_a", "iface";
  588. clocks = <&rpmcc RPM_SMD_MMSSNOC_AXI_CLK>,
  589. <&rpmcc RPM_SMD_MMSSNOC_AXI_CLK_A>,
  590. <&mmcc AHB_CLK_SRC>;
  591. };
  592. tsens: thermal-sensor@10ae000 {
  593. compatible = "qcom,sdm630-tsens", "qcom,tsens-v2";
  594. reg = <0x010ae000 0x1000>, /* TM */
  595. <0x010ad000 0x1000>; /* SROT */
  596. #qcom,sensors = <12>;
  597. interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
  598. <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>;
  599. interrupt-names = "uplow", "critical";
  600. #thermal-sensor-cells = <1>;
  601. };
  602. tcsr_mutex: hwlock@1f40000 {
  603. compatible = "qcom,tcsr-mutex";
  604. reg = <0x01f40000 0x20000>;
  605. #hwlock-cells = <1>;
  606. };
  607. tcsr_regs_1: syscon@1f60000 {
  608. compatible = "qcom,sdm630-tcsr", "syscon";
  609. reg = <0x01f60000 0x20000>;
  610. };
  611. tlmm: pinctrl@3100000 {
  612. compatible = "qcom,sdm630-pinctrl";
  613. reg = <0x03100000 0x400000>,
  614. <0x03500000 0x400000>,
  615. <0x03900000 0x400000>;
  616. reg-names = "south", "center", "north";
  617. interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
  618. gpio-controller;
  619. gpio-ranges = <&tlmm 0 0 114>;
  620. #gpio-cells = <2>;
  621. interrupt-controller;
  622. #interrupt-cells = <2>;
  623. blsp1_uart1_default: blsp1-uart1-default {
  624. pins = "gpio0", "gpio1", "gpio2", "gpio3";
  625. drive-strength = <2>;
  626. bias-disable;
  627. };
  628. blsp1_uart1_sleep: blsp1-uart1-sleep {
  629. pins = "gpio0", "gpio1", "gpio2", "gpio3";
  630. drive-strength = <2>;
  631. bias-disable;
  632. };
  633. blsp1_uart2_default: blsp1-uart2-default {
  634. pins = "gpio4", "gpio5";
  635. drive-strength = <2>;
  636. bias-disable;
  637. };
  638. blsp2_uart1_default: blsp2-uart1-active {
  639. tx-rts {
  640. pins = "gpio16", "gpio19";
  641. function = "blsp_uart5";
  642. drive-strength = <2>;
  643. bias-disable;
  644. };
  645. rx {
  646. /*
  647. * Avoid garbage data while BT module
  648. * is powered off or not driving signal
  649. */
  650. pins = "gpio17";
  651. function = "blsp_uart5";
  652. drive-strength = <2>;
  653. bias-pull-up;
  654. };
  655. cts {
  656. /* Match the pull of the BT module */
  657. pins = "gpio18";
  658. function = "blsp_uart5";
  659. drive-strength = <2>;
  660. bias-pull-down;
  661. };
  662. };
  663. blsp2_uart1_sleep: blsp2-uart1-sleep {
  664. tx {
  665. pins = "gpio16";
  666. function = "gpio";
  667. drive-strength = <2>;
  668. bias-pull-up;
  669. };
  670. rx-cts-rts {
  671. pins = "gpio17", "gpio18", "gpio19";
  672. function = "gpio";
  673. drive-strength = <2>;
  674. bias-disable;
  675. };
  676. };
  677. i2c1_default: i2c1-default {
  678. pins = "gpio2", "gpio3";
  679. function = "blsp_i2c1";
  680. drive-strength = <2>;
  681. bias-disable;
  682. };
  683. i2c1_sleep: i2c1-sleep {
  684. pins = "gpio2", "gpio3";
  685. function = "blsp_i2c1";
  686. drive-strength = <2>;
  687. bias-pull-up;
  688. };
  689. i2c2_default: i2c2-default {
  690. pins = "gpio6", "gpio7";
  691. function = "blsp_i2c2";
  692. drive-strength = <2>;
  693. bias-disable;
  694. };
  695. i2c2_sleep: i2c2-sleep {
  696. pins = "gpio6", "gpio7";
  697. function = "blsp_i2c2";
  698. drive-strength = <2>;
  699. bias-pull-up;
  700. };
  701. i2c3_default: i2c3-default {
  702. pins = "gpio10", "gpio11";
  703. function = "blsp_i2c3";
  704. drive-strength = <2>;
  705. bias-disable;
  706. };
  707. i2c3_sleep: i2c3-sleep {
  708. pins = "gpio10", "gpio11";
  709. function = "blsp_i2c3";
  710. drive-strength = <2>;
  711. bias-pull-up;
  712. };
  713. i2c4_default: i2c4-default {
  714. pins = "gpio14", "gpio15";
  715. function = "blsp_i2c4";
  716. drive-strength = <2>;
  717. bias-disable;
  718. };
  719. i2c4_sleep: i2c4-sleep {
  720. pins = "gpio14", "gpio15";
  721. function = "blsp_i2c4";
  722. drive-strength = <2>;
  723. bias-pull-up;
  724. };
  725. i2c5_default: i2c5-default {
  726. pins = "gpio18", "gpio19";
  727. function = "blsp_i2c5";
  728. drive-strength = <2>;
  729. bias-disable;
  730. };
  731. i2c5_sleep: i2c5-sleep {
  732. pins = "gpio18", "gpio19";
  733. function = "blsp_i2c5";
  734. drive-strength = <2>;
  735. bias-pull-up;
  736. };
  737. i2c6_default: i2c6-default {
  738. pins = "gpio22", "gpio23";
  739. function = "blsp_i2c6";
  740. drive-strength = <2>;
  741. bias-disable;
  742. };
  743. i2c6_sleep: i2c6-sleep {
  744. pins = "gpio22", "gpio23";
  745. function = "blsp_i2c6";
  746. drive-strength = <2>;
  747. bias-pull-up;
  748. };
  749. i2c7_default: i2c7-default {
  750. pins = "gpio26", "gpio27";
  751. function = "blsp_i2c7";
  752. drive-strength = <2>;
  753. bias-disable;
  754. };
  755. i2c7_sleep: i2c7-sleep {
  756. pins = "gpio26", "gpio27";
  757. function = "blsp_i2c7";
  758. drive-strength = <2>;
  759. bias-pull-up;
  760. };
  761. i2c8_default: i2c8-default {
  762. pins = "gpio30", "gpio31";
  763. function = "blsp_i2c8";
  764. drive-strength = <2>;
  765. bias-disable;
  766. };
  767. i2c8_sleep: i2c8-sleep {
  768. pins = "gpio30", "gpio31";
  769. function = "blsp_i2c8";
  770. drive-strength = <2>;
  771. bias-pull-up;
  772. };
  773. cci0_default: cci0_default {
  774. pinmux {
  775. pins = "gpio36","gpio37";
  776. function = "cci_i2c";
  777. };
  778. pinconf {
  779. pins = "gpio36","gpio37";
  780. bias-pull-up;
  781. drive-strength = <2>;
  782. };
  783. };
  784. cci1_default: cci1_default {
  785. pinmux {
  786. pins = "gpio38","gpio39";
  787. function = "cci_i2c";
  788. };
  789. pinconf {
  790. pins = "gpio38","gpio39";
  791. bias-pull-up;
  792. drive-strength = <2>;
  793. };
  794. };
  795. sdc1_state_on: sdc1-on {
  796. clk {
  797. pins = "sdc1_clk";
  798. bias-disable;
  799. drive-strength = <16>;
  800. };
  801. cmd {
  802. pins = "sdc1_cmd";
  803. bias-pull-up;
  804. drive-strength = <10>;
  805. };
  806. data {
  807. pins = "sdc1_data";
  808. bias-pull-up;
  809. drive-strength = <10>;
  810. };
  811. rclk {
  812. pins = "sdc1_rclk";
  813. bias-pull-down;
  814. };
  815. };
  816. sdc1_state_off: sdc1-off {
  817. clk {
  818. pins = "sdc1_clk";
  819. bias-disable;
  820. drive-strength = <2>;
  821. };
  822. cmd {
  823. pins = "sdc1_cmd";
  824. bias-pull-up;
  825. drive-strength = <2>;
  826. };
  827. data {
  828. pins = "sdc1_data";
  829. bias-pull-up;
  830. drive-strength = <2>;
  831. };
  832. rclk {
  833. pins = "sdc1_rclk";
  834. bias-pull-down;
  835. };
  836. };
  837. sdc2_state_on: sdc2-on {
  838. clk {
  839. pins = "sdc2_clk";
  840. bias-disable;
  841. drive-strength = <16>;
  842. };
  843. cmd {
  844. pins = "sdc2_cmd";
  845. bias-pull-up;
  846. drive-strength = <10>;
  847. };
  848. data {
  849. pins = "sdc2_data";
  850. bias-pull-up;
  851. drive-strength = <10>;
  852. };
  853. };
  854. sdc2_state_off: sdc2-off {
  855. clk {
  856. pins = "sdc2_clk";
  857. bias-disable;
  858. drive-strength = <2>;
  859. };
  860. cmd {
  861. pins = "sdc2_cmd";
  862. bias-pull-up;
  863. drive-strength = <2>;
  864. };
  865. data {
  866. pins = "sdc2_data";
  867. bias-pull-up;
  868. drive-strength = <2>;
  869. };
  870. };
  871. };
  872. adreno_gpu: gpu@5000000 {
  873. compatible = "qcom,adreno-508.0", "qcom,adreno";
  874. reg = <0x05000000 0x40000>;
  875. reg-names = "kgsl_3d0_reg_memory";
  876. interrupts = <0 300 IRQ_TYPE_LEVEL_HIGH>;
  877. clocks = <&gcc GCC_GPU_CFG_AHB_CLK>,
  878. <&gpucc GPUCC_RBBMTIMER_CLK>,
  879. <&gcc GCC_BIMC_GFX_CLK>,
  880. <&gcc GCC_GPU_BIMC_GFX_CLK>,
  881. <&gpucc GPUCC_RBCPR_CLK>,
  882. <&gpucc GPUCC_GFX3D_CLK>;
  883. clock-names = "iface",
  884. "rbbmtimer",
  885. "mem",
  886. "mem_iface",
  887. "rbcpr",
  888. "core";
  889. power-domains = <&rpmpd SDM660_VDDMX>;
  890. iommus = <&kgsl_smmu 0>;
  891. nvmem-cells = <&gpu_speed_bin>;
  892. nvmem-cell-names = "speed_bin";
  893. interconnects = <&bimc MASTER_OXILI &bimc SLAVE_EBI>;
  894. interconnect-names = "gfx-mem";
  895. operating-points-v2 = <&gpu_sdm630_opp_table>;
  896. status = "disabled";
  897. gpu_sdm630_opp_table: opp-table {
  898. compatible = "operating-points-v2";
  899. opp-775000000 {
  900. opp-hz = /bits/ 64 <775000000>;
  901. opp-level = <RPM_SMD_LEVEL_TURBO>;
  902. opp-peak-kBps = <5412000>;
  903. opp-supported-hw = <0xA2>;
  904. };
  905. opp-647000000 {
  906. opp-hz = /bits/ 64 <647000000>;
  907. opp-level = <RPM_SMD_LEVEL_NOM_PLUS>;
  908. opp-peak-kBps = <4068000>;
  909. opp-supported-hw = <0xFF>;
  910. };
  911. opp-588000000 {
  912. opp-hz = /bits/ 64 <588000000>;
  913. opp-level = <RPM_SMD_LEVEL_NOM>;
  914. opp-peak-kBps = <3072000>;
  915. opp-supported-hw = <0xFF>;
  916. };
  917. opp-465000000 {
  918. opp-hz = /bits/ 64 <465000000>;
  919. opp-level = <RPM_SMD_LEVEL_SVS_PLUS>;
  920. opp-peak-kBps = <2724000>;
  921. opp-supported-hw = <0xFF>;
  922. };
  923. opp-370000000 {
  924. opp-hz = /bits/ 64 <370000000>;
  925. opp-level = <RPM_SMD_LEVEL_SVS>;
  926. opp-peak-kBps = <2188000>;
  927. opp-supported-hw = <0xFF>;
  928. };
  929. opp-240000000 {
  930. opp-hz = /bits/ 64 <240000000>;
  931. opp-level = <RPM_SMD_LEVEL_LOW_SVS>;
  932. opp-peak-kBps = <1648000>;
  933. opp-supported-hw = <0xFF>;
  934. };
  935. opp-160000000 {
  936. opp-hz = /bits/ 64 <160000000>;
  937. opp-level = <RPM_SMD_LEVEL_MIN_SVS>;
  938. opp-peak-kBps = <1200000>;
  939. opp-supported-hw = <0xFF>;
  940. };
  941. };
  942. };
  943. kgsl_smmu: iommu@5040000 {
  944. compatible = "qcom,sdm630-smmu-v2",
  945. "qcom,adreno-smmu", "qcom,smmu-v2";
  946. reg = <0x05040000 0x10000>;
  947. /*
  948. * GX GDSC parent is CX. We need to bring up CX for SMMU
  949. * but we need both up for Adreno. On the other hand, we
  950. * need to manage the GX rpmpd domain in the adreno driver.
  951. * Enable CX/GX GDSCs here so that we can manage just the GX
  952. * RPM Power Domain in the Adreno driver.
  953. */
  954. power-domains = <&gpucc GPU_GX_GDSC>;
  955. clocks = <&gcc GCC_GPU_CFG_AHB_CLK>,
  956. <&gcc GCC_BIMC_GFX_CLK>,
  957. <&gcc GCC_GPU_BIMC_GFX_CLK>;
  958. clock-names = "iface", "mem", "mem_iface";
  959. #global-interrupts = <2>;
  960. #iommu-cells = <1>;
  961. interrupts =
  962. <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
  963. <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
  964. <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
  965. <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
  966. <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
  967. <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
  968. <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
  969. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
  970. <GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH>,
  971. <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>;
  972. status = "disabled";
  973. };
  974. gpucc: clock-controller@5065000 {
  975. compatible = "qcom,gpucc-sdm630";
  976. #clock-cells = <1>;
  977. #reset-cells = <1>;
  978. #power-domain-cells = <1>;
  979. reg = <0x05065000 0x9038>;
  980. clocks = <&xo_board>,
  981. <&gcc GCC_GPU_GPLL0_CLK>,
  982. <&gcc GCC_GPU_GPLL0_DIV_CLK>;
  983. clock-names = "xo",
  984. "gcc_gpu_gpll0_clk",
  985. "gcc_gpu_gpll0_div_clk";
  986. status = "disabled";
  987. };
  988. lpass_smmu: iommu@5100000 {
  989. compatible = "qcom,sdm630-smmu-v2", "qcom,smmu-v2";
  990. reg = <0x05100000 0x40000>;
  991. #iommu-cells = <1>;
  992. #global-interrupts = <2>;
  993. interrupts =
  994. <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
  995. <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
  996. <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>,
  997. <GIC_SPI 393 IRQ_TYPE_LEVEL_HIGH>,
  998. <GIC_SPI 394 IRQ_TYPE_LEVEL_HIGH>,
  999. <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>,
  1000. <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>,
  1001. <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>,
  1002. <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>,
  1003. <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>,
  1004. <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>,
  1005. <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>,
  1006. <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>,
  1007. <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>,
  1008. <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
  1009. <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>,
  1010. <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>,
  1011. <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
  1012. <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>;
  1013. status = "disabled";
  1014. };
  1015. sram@290000 {
  1016. compatible = "qcom,rpm-stats";
  1017. reg = <0x00290000 0x10000>;
  1018. };
  1019. spmi_bus: spmi@800f000 {
  1020. compatible = "qcom,spmi-pmic-arb";
  1021. reg = <0x0800f000 0x1000>,
  1022. <0x08400000 0x1000000>,
  1023. <0x09400000 0x1000000>,
  1024. <0x0a400000 0x220000>,
  1025. <0x0800a000 0x3000>;
  1026. reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
  1027. interrupt-names = "periph_irq";
  1028. interrupts = <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>;
  1029. qcom,ee = <0>;
  1030. qcom,channel = <0>;
  1031. #address-cells = <2>;
  1032. #size-cells = <0>;
  1033. interrupt-controller;
  1034. #interrupt-cells = <4>;
  1035. cell-index = <0>;
  1036. };
  1037. usb3: usb@a8f8800 {
  1038. compatible = "qcom,sdm660-dwc3", "qcom,dwc3";
  1039. reg = <0x0a8f8800 0x400>;
  1040. status = "disabled";
  1041. #address-cells = <1>;
  1042. #size-cells = <1>;
  1043. ranges;
  1044. clocks = <&gcc GCC_CFG_NOC_USB3_AXI_CLK>,
  1045. <&gcc GCC_USB30_MASTER_CLK>,
  1046. <&gcc GCC_AGGRE2_USB3_AXI_CLK>,
  1047. <&gcc GCC_USB30_SLEEP_CLK>,
  1048. <&gcc GCC_USB30_MOCK_UTMI_CLK>,
  1049. <&rpmcc RPM_SMD_AGGR2_NOC_CLK>;
  1050. clock-names = "cfg_noc",
  1051. "core",
  1052. "iface",
  1053. "sleep",
  1054. "mock_utmi",
  1055. "bus";
  1056. assigned-clocks = <&gcc GCC_USB30_MOCK_UTMI_CLK>,
  1057. <&gcc GCC_USB30_MASTER_CLK>,
  1058. <&rpmcc RPM_SMD_AGGR2_NOC_CLK>;
  1059. assigned-clock-rates = <19200000>, <120000000>,
  1060. <19200000>;
  1061. interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
  1062. <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
  1063. interrupt-names = "hs_phy_irq", "ss_phy_irq";
  1064. power-domains = <&gcc USB_30_GDSC>;
  1065. qcom,select-utmi-as-pipe-clk;
  1066. resets = <&gcc GCC_USB_30_BCR>;
  1067. usb3_dwc3: usb@a800000 {
  1068. compatible = "snps,dwc3";
  1069. reg = <0x0a800000 0xc8d0>;
  1070. interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
  1071. snps,dis_u2_susphy_quirk;
  1072. snps,dis_enblslpm_quirk;
  1073. /*
  1074. * SDM630 technically supports USB3 but I
  1075. * haven't seen any devices making use of it.
  1076. */
  1077. maximum-speed = "high-speed";
  1078. phys = <&qusb2phy0>;
  1079. phy-names = "usb2-phy";
  1080. snps,hird-threshold = /bits/ 8 <0>;
  1081. };
  1082. };
  1083. qusb2phy0: phy@c012000 {
  1084. compatible = "qcom,sdm660-qusb2-phy";
  1085. reg = <0x0c012000 0x180>;
  1086. #phy-cells = <0>;
  1087. clocks = <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
  1088. <&gcc GCC_RX0_USB2_CLKREF_CLK>;
  1089. clock-names = "cfg_ahb", "ref";
  1090. resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>;
  1091. nvmem-cells = <&qusb2_hstx_trim>;
  1092. status = "disabled";
  1093. };
  1094. qusb2phy1: phy@c014000 {
  1095. compatible = "qcom,sdm660-qusb2-phy";
  1096. reg = <0x0c014000 0x180>;
  1097. #phy-cells = <0>;
  1098. clocks = <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
  1099. <&gcc GCC_RX1_USB2_CLKREF_CLK>;
  1100. clock-names = "cfg_ahb", "ref";
  1101. resets = <&gcc GCC_QUSB2PHY_SEC_BCR>;
  1102. nvmem-cells = <&qusb2_hstx_trim>;
  1103. status = "disabled";
  1104. };
  1105. sdhc_2: mmc@c084000 {
  1106. compatible = "qcom,sdm630-sdhci", "qcom,sdhci-msm-v5";
  1107. reg = <0x0c084000 0x1000>;
  1108. reg-names = "hc";
  1109. interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
  1110. <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
  1111. interrupt-names = "hc_irq", "pwr_irq";
  1112. bus-width = <4>;
  1113. clocks = <&gcc GCC_SDCC2_AHB_CLK>,
  1114. <&gcc GCC_SDCC2_APPS_CLK>,
  1115. <&xo_board>;
  1116. clock-names = "iface", "core", "xo";
  1117. interconnects = <&a2noc 3 &a2noc 10>,
  1118. <&gnoc 0 &cnoc 28>;
  1119. interconnect-names = "sdhc-ddr","cpu-sdhc";
  1120. operating-points-v2 = <&sdhc2_opp_table>;
  1121. pinctrl-names = "default", "sleep";
  1122. pinctrl-0 = <&sdc2_state_on>;
  1123. pinctrl-1 = <&sdc2_state_off>;
  1124. power-domains = <&rpmpd SDM660_VDDCX>;
  1125. status = "disabled";
  1126. sdhc2_opp_table: opp-table {
  1127. compatible = "operating-points-v2";
  1128. opp-50000000 {
  1129. opp-hz = /bits/ 64 <50000000>;
  1130. required-opps = <&rpmpd_opp_low_svs>;
  1131. opp-peak-kBps = <200000 140000>;
  1132. opp-avg-kBps = <130718 133320>;
  1133. };
  1134. opp-100000000 {
  1135. opp-hz = /bits/ 64 <100000000>;
  1136. required-opps = <&rpmpd_opp_svs>;
  1137. opp-peak-kBps = <250000 160000>;
  1138. opp-avg-kBps = <196078 150000>;
  1139. };
  1140. opp-200000000 {
  1141. opp-hz = /bits/ 64 <200000000>;
  1142. required-opps = <&rpmpd_opp_nom>;
  1143. opp-peak-kBps = <4096000 4096000>;
  1144. opp-avg-kBps = <1338562 1338562>;
  1145. };
  1146. };
  1147. };
  1148. sdhc_1: mmc@c0c4000 {
  1149. compatible = "qcom,sdm630-sdhci", "qcom,sdhci-msm-v5";
  1150. reg = <0x0c0c4000 0x1000>,
  1151. <0x0c0c5000 0x1000>,
  1152. <0x0c0c8000 0x8000>;
  1153. reg-names = "hc", "cqhci", "ice";
  1154. interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
  1155. <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  1156. interrupt-names = "hc_irq", "pwr_irq";
  1157. clocks = <&gcc GCC_SDCC1_AHB_CLK>,
  1158. <&gcc GCC_SDCC1_APPS_CLK>,
  1159. <&xo_board>,
  1160. <&gcc GCC_SDCC1_ICE_CORE_CLK>;
  1161. clock-names = "iface", "core", "xo", "ice";
  1162. interconnects = <&a2noc 2 &a2noc 10>,
  1163. <&gnoc 0 &cnoc 27>;
  1164. interconnect-names = "sdhc-ddr", "cpu-sdhc";
  1165. operating-points-v2 = <&sdhc1_opp_table>;
  1166. pinctrl-names = "default", "sleep";
  1167. pinctrl-0 = <&sdc1_state_on>;
  1168. pinctrl-1 = <&sdc1_state_off>;
  1169. power-domains = <&rpmpd SDM660_VDDCX>;
  1170. bus-width = <8>;
  1171. non-removable;
  1172. status = "disabled";
  1173. sdhc1_opp_table: opp-table {
  1174. compatible = "operating-points-v2";
  1175. opp-50000000 {
  1176. opp-hz = /bits/ 64 <50000000>;
  1177. required-opps = <&rpmpd_opp_low_svs>;
  1178. opp-peak-kBps = <200000 140000>;
  1179. opp-avg-kBps = <130718 133320>;
  1180. };
  1181. opp-100000000 {
  1182. opp-hz = /bits/ 64 <100000000>;
  1183. required-opps = <&rpmpd_opp_svs>;
  1184. opp-peak-kBps = <250000 160000>;
  1185. opp-avg-kBps = <196078 150000>;
  1186. };
  1187. opp-384000000 {
  1188. opp-hz = /bits/ 64 <384000000>;
  1189. required-opps = <&rpmpd_opp_nom>;
  1190. opp-peak-kBps = <4096000 4096000>;
  1191. opp-avg-kBps = <1338562 1338562>;
  1192. };
  1193. };
  1194. };
  1195. usb2: usb@c2f8800 {
  1196. compatible = "qcom,sdm660-dwc3", "qcom,dwc3";
  1197. reg = <0x0c2f8800 0x400>;
  1198. status = "disabled";
  1199. #address-cells = <1>;
  1200. #size-cells = <1>;
  1201. ranges;
  1202. clocks = <&gcc GCC_CFG_NOC_USB2_AXI_CLK>,
  1203. <&gcc GCC_USB20_MASTER_CLK>,
  1204. <&gcc GCC_USB20_MOCK_UTMI_CLK>,
  1205. <&gcc GCC_USB20_SLEEP_CLK>;
  1206. clock-names = "cfg_noc", "core",
  1207. "mock_utmi", "sleep";
  1208. assigned-clocks = <&gcc GCC_USB20_MOCK_UTMI_CLK>,
  1209. <&gcc GCC_USB20_MASTER_CLK>;
  1210. assigned-clock-rates = <19200000>, <60000000>;
  1211. interrupts = <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH>;
  1212. interrupt-names = "hs_phy_irq";
  1213. qcom,select-utmi-as-pipe-clk;
  1214. resets = <&gcc GCC_USB_20_BCR>;
  1215. usb2_dwc3: usb@c200000 {
  1216. compatible = "snps,dwc3";
  1217. reg = <0x0c200000 0xc8d0>;
  1218. interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
  1219. snps,dis_u2_susphy_quirk;
  1220. snps,dis_enblslpm_quirk;
  1221. /* This is the HS-only host */
  1222. maximum-speed = "high-speed";
  1223. phys = <&qusb2phy1>;
  1224. phy-names = "usb2-phy";
  1225. snps,hird-threshold = /bits/ 8 <0>;
  1226. };
  1227. };
  1228. mmcc: clock-controller@c8c0000 {
  1229. compatible = "qcom,mmcc-sdm630";
  1230. reg = <0x0c8c0000 0x40000>;
  1231. #clock-cells = <1>;
  1232. #reset-cells = <1>;
  1233. #power-domain-cells = <1>;
  1234. clock-names = "xo",
  1235. "sleep_clk",
  1236. "gpll0",
  1237. "gpll0_div",
  1238. "dsi0pll",
  1239. "dsi0pllbyte",
  1240. "dsi1pll",
  1241. "dsi1pllbyte",
  1242. "dp_link_2x_clk_divsel_five",
  1243. "dp_vco_divided_clk_src_mux";
  1244. clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>,
  1245. <&sleep_clk>,
  1246. <&gcc GCC_MMSS_GPLL0_CLK>,
  1247. <&gcc GCC_MMSS_GPLL0_DIV_CLK>,
  1248. <&dsi0_phy 1>,
  1249. <&dsi0_phy 0>,
  1250. <0>,
  1251. <0>,
  1252. <0>,
  1253. <0>;
  1254. };
  1255. dsi_opp_table: opp-table-dsi {
  1256. compatible = "operating-points-v2";
  1257. opp-131250000 {
  1258. opp-hz = /bits/ 64 <131250000>;
  1259. required-opps = <&rpmpd_opp_svs>;
  1260. };
  1261. opp-210000000 {
  1262. opp-hz = /bits/ 64 <210000000>;
  1263. required-opps = <&rpmpd_opp_svs_plus>;
  1264. };
  1265. opp-262500000 {
  1266. opp-hz = /bits/ 64 <262500000>;
  1267. required-opps = <&rpmpd_opp_nom>;
  1268. };
  1269. };
  1270. mdss: mdss@c900000 {
  1271. compatible = "qcom,mdss";
  1272. reg = <0x0c900000 0x1000>,
  1273. <0x0c9b0000 0x1040>;
  1274. reg-names = "mdss_phys", "vbif_phys";
  1275. power-domains = <&mmcc MDSS_GDSC>;
  1276. clocks = <&mmcc MDSS_AHB_CLK>,
  1277. <&mmcc MDSS_AXI_CLK>,
  1278. <&mmcc MDSS_VSYNC_CLK>,
  1279. <&mmcc MDSS_MDP_CLK>;
  1280. clock-names = "iface",
  1281. "bus",
  1282. "vsync",
  1283. "core";
  1284. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  1285. interrupt-controller;
  1286. #interrupt-cells = <1>;
  1287. #address-cells = <1>;
  1288. #size-cells = <1>;
  1289. ranges;
  1290. status = "disabled";
  1291. mdp: mdp@c901000 {
  1292. compatible = "qcom,mdp5";
  1293. reg = <0x0c901000 0x89000>;
  1294. reg-names = "mdp_phys";
  1295. interrupt-parent = <&mdss>;
  1296. interrupts = <0>;
  1297. assigned-clocks = <&mmcc MDSS_MDP_CLK>,
  1298. <&mmcc MDSS_VSYNC_CLK>;
  1299. assigned-clock-rates = <300000000>,
  1300. <19200000>;
  1301. clocks = <&mmcc MDSS_AHB_CLK>,
  1302. <&mmcc MDSS_AXI_CLK>,
  1303. <&mmcc MDSS_MDP_CLK>,
  1304. <&mmcc MDSS_VSYNC_CLK>;
  1305. clock-names = "iface",
  1306. "bus",
  1307. "core",
  1308. "vsync";
  1309. interconnects = <&mnoc 2 &bimc 5>,
  1310. <&mnoc 3 &bimc 5>,
  1311. <&gnoc 0 &mnoc 17>;
  1312. interconnect-names = "mdp0-mem",
  1313. "mdp1-mem",
  1314. "rotator-mem";
  1315. iommus = <&mmss_smmu 0>;
  1316. operating-points-v2 = <&mdp_opp_table>;
  1317. power-domains = <&rpmpd SDM660_VDDCX>;
  1318. ports {
  1319. #address-cells = <1>;
  1320. #size-cells = <0>;
  1321. port@0 {
  1322. reg = <0>;
  1323. mdp5_intf1_out: endpoint {
  1324. remote-endpoint = <&dsi0_in>;
  1325. };
  1326. };
  1327. };
  1328. mdp_opp_table: opp-table {
  1329. compatible = "operating-points-v2";
  1330. opp-150000000 {
  1331. opp-hz = /bits/ 64 <150000000>;
  1332. opp-peak-kBps = <320000 320000 76800>;
  1333. required-opps = <&rpmpd_opp_low_svs>;
  1334. };
  1335. opp-275000000 {
  1336. opp-hz = /bits/ 64 <275000000>;
  1337. opp-peak-kBps = <6400000 6400000 160000>;
  1338. required-opps = <&rpmpd_opp_svs>;
  1339. };
  1340. opp-300000000 {
  1341. opp-hz = /bits/ 64 <300000000>;
  1342. opp-peak-kBps = <6400000 6400000 190000>;
  1343. required-opps = <&rpmpd_opp_svs_plus>;
  1344. };
  1345. opp-330000000 {
  1346. opp-hz = /bits/ 64 <330000000>;
  1347. opp-peak-kBps = <6400000 6400000 240000>;
  1348. required-opps = <&rpmpd_opp_nom>;
  1349. };
  1350. opp-412500000 {
  1351. opp-hz = /bits/ 64 <412500000>;
  1352. opp-peak-kBps = <6400000 6400000 320000>;
  1353. required-opps = <&rpmpd_opp_turbo>;
  1354. };
  1355. };
  1356. };
  1357. dsi0: dsi@c994000 {
  1358. compatible = "qcom,mdss-dsi-ctrl";
  1359. reg = <0x0c994000 0x400>;
  1360. reg-names = "dsi_ctrl";
  1361. operating-points-v2 = <&dsi_opp_table>;
  1362. power-domains = <&rpmpd SDM660_VDDCX>;
  1363. interrupt-parent = <&mdss>;
  1364. interrupts = <4>;
  1365. assigned-clocks = <&mmcc BYTE0_CLK_SRC>,
  1366. <&mmcc PCLK0_CLK_SRC>;
  1367. assigned-clock-parents = <&dsi0_phy 0>,
  1368. <&dsi0_phy 1>;
  1369. clocks = <&mmcc MDSS_MDP_CLK>,
  1370. <&mmcc MDSS_BYTE0_CLK>,
  1371. <&mmcc MDSS_BYTE0_INTF_CLK>,
  1372. <&mmcc MNOC_AHB_CLK>,
  1373. <&mmcc MDSS_AHB_CLK>,
  1374. <&mmcc MDSS_AXI_CLK>,
  1375. <&mmcc MISC_AHB_CLK>,
  1376. <&mmcc MDSS_PCLK0_CLK>,
  1377. <&mmcc MDSS_ESC0_CLK>;
  1378. clock-names = "mdp_core",
  1379. "byte",
  1380. "byte_intf",
  1381. "mnoc",
  1382. "iface",
  1383. "bus",
  1384. "core_mmss",
  1385. "pixel",
  1386. "core";
  1387. phys = <&dsi0_phy>;
  1388. phy-names = "dsi";
  1389. status = "disabled";
  1390. ports {
  1391. #address-cells = <1>;
  1392. #size-cells = <0>;
  1393. port@0 {
  1394. reg = <0>;
  1395. dsi0_in: endpoint {
  1396. remote-endpoint = <&mdp5_intf1_out>;
  1397. };
  1398. };
  1399. port@1 {
  1400. reg = <1>;
  1401. dsi0_out: endpoint {
  1402. };
  1403. };
  1404. };
  1405. };
  1406. dsi0_phy: dsi-phy@c994400 {
  1407. compatible = "qcom,dsi-phy-14nm-660";
  1408. reg = <0x0c994400 0x100>,
  1409. <0x0c994500 0x300>,
  1410. <0x0c994800 0x188>;
  1411. reg-names = "dsi_phy",
  1412. "dsi_phy_lane",
  1413. "dsi_pll";
  1414. #clock-cells = <1>;
  1415. #phy-cells = <0>;
  1416. clocks = <&mmcc MDSS_AHB_CLK>, <&xo_board>;
  1417. clock-names = "iface", "ref";
  1418. status = "disabled";
  1419. };
  1420. };
  1421. blsp1_dma: dma-controller@c144000 {
  1422. compatible = "qcom,bam-v1.7.0";
  1423. reg = <0x0c144000 0x1f000>;
  1424. interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
  1425. clocks = <&gcc GCC_BLSP1_AHB_CLK>;
  1426. clock-names = "bam_clk";
  1427. #dma-cells = <1>;
  1428. qcom,ee = <0>;
  1429. qcom,controlled-remotely;
  1430. num-channels = <18>;
  1431. qcom,num-ees = <4>;
  1432. };
  1433. blsp1_uart1: serial@c16f000 {
  1434. compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
  1435. reg = <0x0c16f000 0x200>;
  1436. interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
  1437. clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>,
  1438. <&gcc GCC_BLSP1_AHB_CLK>;
  1439. clock-names = "core", "iface";
  1440. dmas = <&blsp1_dma 0>, <&blsp1_dma 1>;
  1441. dma-names = "tx", "rx";
  1442. pinctrl-names = "default", "sleep";
  1443. pinctrl-0 = <&blsp1_uart1_default>;
  1444. pinctrl-1 = <&blsp1_uart1_sleep>;
  1445. status = "disabled";
  1446. };
  1447. blsp1_uart2: serial@c170000 {
  1448. compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
  1449. reg = <0x0c170000 0x1000>;
  1450. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  1451. clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>,
  1452. <&gcc GCC_BLSP1_AHB_CLK>;
  1453. clock-names = "core", "iface";
  1454. dmas = <&blsp1_dma 2>, <&blsp1_dma 3>;
  1455. dma-names = "tx", "rx";
  1456. pinctrl-names = "default";
  1457. pinctrl-0 = <&blsp1_uart2_default>;
  1458. status = "disabled";
  1459. };
  1460. blsp_i2c1: i2c@c175000 {
  1461. compatible = "qcom,i2c-qup-v2.2.1";
  1462. reg = <0x0c175000 0x600>;
  1463. interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
  1464. clocks = <&gcc GCC_BLSP1_QUP1_I2C_APPS_CLK>,
  1465. <&gcc GCC_BLSP1_AHB_CLK>;
  1466. clock-names = "core", "iface";
  1467. clock-frequency = <400000>;
  1468. dmas = <&blsp1_dma 4>, <&blsp1_dma 5>;
  1469. dma-names = "tx", "rx";
  1470. pinctrl-names = "default", "sleep";
  1471. pinctrl-0 = <&i2c1_default>;
  1472. pinctrl-1 = <&i2c1_sleep>;
  1473. #address-cells = <1>;
  1474. #size-cells = <0>;
  1475. status = "disabled";
  1476. };
  1477. blsp_i2c2: i2c@c176000 {
  1478. compatible = "qcom,i2c-qup-v2.2.1";
  1479. reg = <0x0c176000 0x600>;
  1480. interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
  1481. clocks = <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>,
  1482. <&gcc GCC_BLSP1_AHB_CLK>;
  1483. clock-names = "core", "iface";
  1484. clock-frequency = <400000>;
  1485. dmas = <&blsp1_dma 6>, <&blsp1_dma 7>;
  1486. dma-names = "tx", "rx";
  1487. pinctrl-names = "default", "sleep";
  1488. pinctrl-0 = <&i2c2_default>;
  1489. pinctrl-1 = <&i2c2_sleep>;
  1490. #address-cells = <1>;
  1491. #size-cells = <0>;
  1492. status = "disabled";
  1493. };
  1494. blsp_i2c3: i2c@c177000 {
  1495. compatible = "qcom,i2c-qup-v2.2.1";
  1496. reg = <0x0c177000 0x600>;
  1497. interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
  1498. clocks = <&gcc GCC_BLSP1_QUP3_I2C_APPS_CLK>,
  1499. <&gcc GCC_BLSP1_AHB_CLK>;
  1500. clock-names = "core", "iface";
  1501. clock-frequency = <400000>;
  1502. dmas = <&blsp1_dma 8>, <&blsp1_dma 9>;
  1503. dma-names = "tx", "rx";
  1504. pinctrl-names = "default", "sleep";
  1505. pinctrl-0 = <&i2c3_default>;
  1506. pinctrl-1 = <&i2c3_sleep>;
  1507. #address-cells = <1>;
  1508. #size-cells = <0>;
  1509. status = "disabled";
  1510. };
  1511. blsp_i2c4: i2c@c178000 {
  1512. compatible = "qcom,i2c-qup-v2.2.1";
  1513. reg = <0x0c178000 0x600>;
  1514. interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
  1515. clocks = <&gcc GCC_BLSP1_QUP4_I2C_APPS_CLK>,
  1516. <&gcc GCC_BLSP1_AHB_CLK>;
  1517. clock-names = "core", "iface";
  1518. clock-frequency = <400000>;
  1519. dmas = <&blsp1_dma 10>, <&blsp1_dma 11>;
  1520. dma-names = "tx", "rx";
  1521. pinctrl-names = "default", "sleep";
  1522. pinctrl-0 = <&i2c4_default>;
  1523. pinctrl-1 = <&i2c4_sleep>;
  1524. #address-cells = <1>;
  1525. #size-cells = <0>;
  1526. status = "disabled";
  1527. };
  1528. blsp2_dma: dma-controller@c184000 {
  1529. compatible = "qcom,bam-v1.7.0";
  1530. reg = <0x0c184000 0x1f000>;
  1531. interrupts = <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>;
  1532. clocks = <&gcc GCC_BLSP2_AHB_CLK>;
  1533. clock-names = "bam_clk";
  1534. #dma-cells = <1>;
  1535. qcom,ee = <0>;
  1536. qcom,controlled-remotely;
  1537. num-channels = <18>;
  1538. qcom,num-ees = <4>;
  1539. };
  1540. blsp2_uart1: serial@c1af000 {
  1541. compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
  1542. reg = <0x0c1af000 0x200>;
  1543. interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
  1544. clocks = <&gcc GCC_BLSP2_UART1_APPS_CLK>,
  1545. <&gcc GCC_BLSP2_AHB_CLK>;
  1546. clock-names = "core", "iface";
  1547. dmas = <&blsp2_dma 0>, <&blsp2_dma 1>;
  1548. dma-names = "tx", "rx";
  1549. pinctrl-names = "default", "sleep";
  1550. pinctrl-0 = <&blsp2_uart1_default>;
  1551. pinctrl-1 = <&blsp2_uart1_sleep>;
  1552. status = "disabled";
  1553. };
  1554. blsp_i2c5: i2c@c1b5000 {
  1555. compatible = "qcom,i2c-qup-v2.2.1";
  1556. reg = <0x0c1b5000 0x600>;
  1557. interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
  1558. clocks = <&gcc GCC_BLSP2_QUP1_I2C_APPS_CLK>,
  1559. <&gcc GCC_BLSP2_AHB_CLK>;
  1560. clock-names = "core", "iface";
  1561. clock-frequency = <400000>;
  1562. dmas = <&blsp2_dma 4>, <&blsp2_dma 5>;
  1563. dma-names = "tx", "rx";
  1564. pinctrl-names = "default", "sleep";
  1565. pinctrl-0 = <&i2c5_default>;
  1566. pinctrl-1 = <&i2c5_sleep>;
  1567. #address-cells = <1>;
  1568. #size-cells = <0>;
  1569. status = "disabled";
  1570. };
  1571. blsp_i2c6: i2c@c1b6000 {
  1572. compatible = "qcom,i2c-qup-v2.2.1";
  1573. reg = <0x0c1b6000 0x600>;
  1574. interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
  1575. clocks = <&gcc GCC_BLSP2_QUP2_I2C_APPS_CLK>,
  1576. <&gcc GCC_BLSP2_AHB_CLK>;
  1577. clock-names = "core", "iface";
  1578. clock-frequency = <400000>;
  1579. dmas = <&blsp2_dma 6>, <&blsp2_dma 7>;
  1580. dma-names = "tx", "rx";
  1581. pinctrl-names = "default", "sleep";
  1582. pinctrl-0 = <&i2c6_default>;
  1583. pinctrl-1 = <&i2c6_sleep>;
  1584. #address-cells = <1>;
  1585. #size-cells = <0>;
  1586. status = "disabled";
  1587. };
  1588. blsp_i2c7: i2c@c1b7000 {
  1589. compatible = "qcom,i2c-qup-v2.2.1";
  1590. reg = <0x0c1b7000 0x600>;
  1591. interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
  1592. clocks = <&gcc GCC_BLSP2_QUP3_I2C_APPS_CLK>,
  1593. <&gcc GCC_BLSP2_AHB_CLK>;
  1594. clock-names = "core", "iface";
  1595. clock-frequency = <400000>;
  1596. dmas = <&blsp2_dma 8>, <&blsp2_dma 9>;
  1597. dma-names = "tx", "rx";
  1598. pinctrl-names = "default", "sleep";
  1599. pinctrl-0 = <&i2c7_default>;
  1600. pinctrl-1 = <&i2c7_sleep>;
  1601. #address-cells = <1>;
  1602. #size-cells = <0>;
  1603. status = "disabled";
  1604. };
  1605. blsp_i2c8: i2c@c1b8000 {
  1606. compatible = "qcom,i2c-qup-v2.2.1";
  1607. reg = <0x0c1b8000 0x600>;
  1608. interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
  1609. clocks = <&gcc GCC_BLSP2_QUP4_I2C_APPS_CLK>,
  1610. <&gcc GCC_BLSP2_AHB_CLK>;
  1611. clock-names = "core", "iface";
  1612. clock-frequency = <400000>;
  1613. dmas = <&blsp2_dma 10>, <&blsp2_dma 11>;
  1614. dma-names = "tx", "rx";
  1615. pinctrl-names = "default", "sleep";
  1616. pinctrl-0 = <&i2c8_default>;
  1617. pinctrl-1 = <&i2c8_sleep>;
  1618. #address-cells = <1>;
  1619. #size-cells = <0>;
  1620. status = "disabled";
  1621. };
  1622. sram@146bf000 {
  1623. compatible = "qcom,sdm630-imem", "syscon", "simple-mfd";
  1624. reg = <0x146bf000 0x1000>;
  1625. #address-cells = <1>;
  1626. #size-cells = <1>;
  1627. ranges = <0 0x146bf000 0x1000>;
  1628. pil-reloc@94c {
  1629. compatible = "qcom,pil-reloc-info";
  1630. reg = <0x94c 0xc8>;
  1631. };
  1632. };
  1633. camss: camss@ca00020 {
  1634. compatible = "qcom,sdm660-camss";
  1635. reg = <0x0ca00020 0x10>,
  1636. <0x0ca30000 0x100>,
  1637. <0x0ca30400 0x100>,
  1638. <0x0ca30800 0x100>,
  1639. <0x0ca30c00 0x100>,
  1640. <0x0c824000 0x1000>,
  1641. <0x0ca00120 0x4>,
  1642. <0x0c825000 0x1000>,
  1643. <0x0ca00124 0x4>,
  1644. <0x0c826000 0x1000>,
  1645. <0x0ca00128 0x4>,
  1646. <0x0ca31000 0x500>,
  1647. <0x0ca10000 0x1000>,
  1648. <0x0ca14000 0x1000>;
  1649. reg-names = "csi_clk_mux",
  1650. "csid0",
  1651. "csid1",
  1652. "csid2",
  1653. "csid3",
  1654. "csiphy0",
  1655. "csiphy0_clk_mux",
  1656. "csiphy1",
  1657. "csiphy1_clk_mux",
  1658. "csiphy2",
  1659. "csiphy2_clk_mux",
  1660. "ispif",
  1661. "vfe0",
  1662. "vfe1";
  1663. interrupts = <GIC_SPI 296 IRQ_TYPE_EDGE_RISING>,
  1664. <GIC_SPI 297 IRQ_TYPE_EDGE_RISING>,
  1665. <GIC_SPI 298 IRQ_TYPE_EDGE_RISING>,
  1666. <GIC_SPI 299 IRQ_TYPE_EDGE_RISING>,
  1667. <GIC_SPI 78 IRQ_TYPE_EDGE_RISING>,
  1668. <GIC_SPI 79 IRQ_TYPE_EDGE_RISING>,
  1669. <GIC_SPI 80 IRQ_TYPE_EDGE_RISING>,
  1670. <GIC_SPI 309 IRQ_TYPE_EDGE_RISING>,
  1671. <GIC_SPI 314 IRQ_TYPE_EDGE_RISING>,
  1672. <GIC_SPI 315 IRQ_TYPE_EDGE_RISING>;
  1673. interrupt-names = "csid0",
  1674. "csid1",
  1675. "csid2",
  1676. "csid3",
  1677. "csiphy0",
  1678. "csiphy1",
  1679. "csiphy2",
  1680. "ispif",
  1681. "vfe0",
  1682. "vfe1";
  1683. clocks = <&mmcc CAMSS_AHB_CLK>,
  1684. <&mmcc CAMSS_CPHY_CSID0_CLK>,
  1685. <&mmcc CAMSS_CPHY_CSID1_CLK>,
  1686. <&mmcc CAMSS_CPHY_CSID2_CLK>,
  1687. <&mmcc CAMSS_CPHY_CSID3_CLK>,
  1688. <&mmcc CAMSS_CSI0_AHB_CLK>,
  1689. <&mmcc CAMSS_CSI0_CLK>,
  1690. <&mmcc CAMSS_CPHY_CSID0_CLK>,
  1691. <&mmcc CAMSS_CSI0PIX_CLK>,
  1692. <&mmcc CAMSS_CSI0RDI_CLK>,
  1693. <&mmcc CAMSS_CSI1_AHB_CLK>,
  1694. <&mmcc CAMSS_CSI1_CLK>,
  1695. <&mmcc CAMSS_CPHY_CSID1_CLK>,
  1696. <&mmcc CAMSS_CSI1PIX_CLK>,
  1697. <&mmcc CAMSS_CSI1RDI_CLK>,
  1698. <&mmcc CAMSS_CSI2_AHB_CLK>,
  1699. <&mmcc CAMSS_CSI2_CLK>,
  1700. <&mmcc CAMSS_CPHY_CSID2_CLK>,
  1701. <&mmcc CAMSS_CSI2PIX_CLK>,
  1702. <&mmcc CAMSS_CSI2RDI_CLK>,
  1703. <&mmcc CAMSS_CSI3_AHB_CLK>,
  1704. <&mmcc CAMSS_CSI3_CLK>,
  1705. <&mmcc CAMSS_CPHY_CSID3_CLK>,
  1706. <&mmcc CAMSS_CSI3PIX_CLK>,
  1707. <&mmcc CAMSS_CSI3RDI_CLK>,
  1708. <&mmcc CAMSS_CSI0PHYTIMER_CLK>,
  1709. <&mmcc CAMSS_CSI1PHYTIMER_CLK>,
  1710. <&mmcc CAMSS_CSI2PHYTIMER_CLK>,
  1711. <&mmcc CSIPHY_AHB2CRIF_CLK>,
  1712. <&mmcc CAMSS_CSI_VFE0_CLK>,
  1713. <&mmcc CAMSS_CSI_VFE1_CLK>,
  1714. <&mmcc CAMSS_ISPIF_AHB_CLK>,
  1715. <&mmcc THROTTLE_CAMSS_AXI_CLK>,
  1716. <&mmcc CAMSS_TOP_AHB_CLK>,
  1717. <&mmcc CAMSS_VFE0_AHB_CLK>,
  1718. <&mmcc CAMSS_VFE0_CLK>,
  1719. <&mmcc CAMSS_VFE0_STREAM_CLK>,
  1720. <&mmcc CAMSS_VFE1_AHB_CLK>,
  1721. <&mmcc CAMSS_VFE1_CLK>,
  1722. <&mmcc CAMSS_VFE1_STREAM_CLK>,
  1723. <&mmcc CAMSS_VFE_VBIF_AHB_CLK>,
  1724. <&mmcc CAMSS_VFE_VBIF_AXI_CLK>;
  1725. clock-names = "ahb",
  1726. "cphy_csid0",
  1727. "cphy_csid1",
  1728. "cphy_csid2",
  1729. "cphy_csid3",
  1730. "csi0_ahb",
  1731. "csi0",
  1732. "csi0_phy",
  1733. "csi0_pix",
  1734. "csi0_rdi",
  1735. "csi1_ahb",
  1736. "csi1",
  1737. "csi1_phy",
  1738. "csi1_pix",
  1739. "csi1_rdi",
  1740. "csi2_ahb",
  1741. "csi2",
  1742. "csi2_phy",
  1743. "csi2_pix",
  1744. "csi2_rdi",
  1745. "csi3_ahb",
  1746. "csi3",
  1747. "csi3_phy",
  1748. "csi3_pix",
  1749. "csi3_rdi",
  1750. "csiphy0_timer",
  1751. "csiphy1_timer",
  1752. "csiphy2_timer",
  1753. "csiphy_ahb2crif",
  1754. "csi_vfe0",
  1755. "csi_vfe1",
  1756. "ispif_ahb",
  1757. "throttle_axi",
  1758. "top_ahb",
  1759. "vfe0_ahb",
  1760. "vfe0",
  1761. "vfe0_stream",
  1762. "vfe1_ahb",
  1763. "vfe1",
  1764. "vfe1_stream",
  1765. "vfe_ahb",
  1766. "vfe_axi";
  1767. interconnects = <&mnoc 5 &bimc 5>;
  1768. interconnect-names = "vfe-mem";
  1769. iommus = <&mmss_smmu 0xc00>,
  1770. <&mmss_smmu 0xc01>,
  1771. <&mmss_smmu 0xc02>,
  1772. <&mmss_smmu 0xc03>;
  1773. power-domains = <&mmcc CAMSS_VFE0_GDSC>,
  1774. <&mmcc CAMSS_VFE1_GDSC>;
  1775. status = "disabled";
  1776. ports {
  1777. #address-cells = <1>;
  1778. #size-cells = <0>;
  1779. };
  1780. };
  1781. cci: cci@ca0c000 {
  1782. compatible = "qcom,msm8996-cci";
  1783. #address-cells = <1>;
  1784. #size-cells = <0>;
  1785. reg = <0x0ca0c000 0x1000>;
  1786. interrupts = <GIC_SPI 295 IRQ_TYPE_EDGE_RISING>;
  1787. assigned-clocks = <&mmcc CAMSS_CCI_AHB_CLK>,
  1788. <&mmcc CAMSS_CCI_CLK>;
  1789. assigned-clock-rates = <80800000>, <37500000>;
  1790. clocks = <&mmcc CAMSS_TOP_AHB_CLK>,
  1791. <&mmcc CAMSS_CCI_AHB_CLK>,
  1792. <&mmcc CAMSS_CCI_CLK>,
  1793. <&mmcc CAMSS_AHB_CLK>;
  1794. clock-names = "camss_top_ahb",
  1795. "cci_ahb",
  1796. "cci",
  1797. "camss_ahb";
  1798. pinctrl-names = "default";
  1799. pinctrl-0 = <&cci0_default &cci1_default>;
  1800. power-domains = <&mmcc CAMSS_TOP_GDSC>;
  1801. status = "disabled";
  1802. cci_i2c0: i2c-bus@0 {
  1803. reg = <0>;
  1804. clock-frequency = <400000>;
  1805. #address-cells = <1>;
  1806. #size-cells = <0>;
  1807. };
  1808. cci_i2c1: i2c-bus@1 {
  1809. reg = <1>;
  1810. clock-frequency = <400000>;
  1811. #address-cells = <1>;
  1812. #size-cells = <0>;
  1813. };
  1814. };
  1815. venus: video-codec@cc00000 {
  1816. compatible = "qcom,sdm660-venus";
  1817. reg = <0x0cc00000 0xff000>;
  1818. clocks = <&mmcc VIDEO_CORE_CLK>,
  1819. <&mmcc VIDEO_AHB_CLK>,
  1820. <&mmcc VIDEO_AXI_CLK>,
  1821. <&mmcc THROTTLE_VIDEO_AXI_CLK>;
  1822. clock-names = "core", "iface", "bus", "bus_throttle";
  1823. interconnects = <&gnoc 0 &mnoc 13>,
  1824. <&mnoc 4 &bimc 5>;
  1825. interconnect-names = "cpu-cfg", "video-mem";
  1826. interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
  1827. iommus = <&mmss_smmu 0x400>,
  1828. <&mmss_smmu 0x401>,
  1829. <&mmss_smmu 0x40a>,
  1830. <&mmss_smmu 0x407>,
  1831. <&mmss_smmu 0x40e>,
  1832. <&mmss_smmu 0x40f>,
  1833. <&mmss_smmu 0x408>,
  1834. <&mmss_smmu 0x409>,
  1835. <&mmss_smmu 0x40b>,
  1836. <&mmss_smmu 0x40c>,
  1837. <&mmss_smmu 0x40d>,
  1838. <&mmss_smmu 0x410>,
  1839. <&mmss_smmu 0x421>,
  1840. <&mmss_smmu 0x428>,
  1841. <&mmss_smmu 0x429>,
  1842. <&mmss_smmu 0x42b>,
  1843. <&mmss_smmu 0x42c>,
  1844. <&mmss_smmu 0x42d>,
  1845. <&mmss_smmu 0x411>,
  1846. <&mmss_smmu 0x431>;
  1847. memory-region = <&venus_region>;
  1848. power-domains = <&mmcc VENUS_GDSC>;
  1849. status = "disabled";
  1850. video-decoder {
  1851. compatible = "venus-decoder";
  1852. clocks = <&mmcc VIDEO_SUBCORE0_CLK>;
  1853. clock-names = "vcodec0_core";
  1854. power-domains = <&mmcc VENUS_CORE0_GDSC>;
  1855. };
  1856. video-encoder {
  1857. compatible = "venus-encoder";
  1858. clocks = <&mmcc VIDEO_SUBCORE0_CLK>;
  1859. clock-names = "vcodec0_core";
  1860. power-domains = <&mmcc VENUS_CORE0_GDSC>;
  1861. };
  1862. };
  1863. mmss_smmu: iommu@cd00000 {
  1864. compatible = "qcom,sdm630-smmu-v2", "qcom,smmu-v2";
  1865. reg = <0x0cd00000 0x40000>;
  1866. clocks = <&mmcc MNOC_AHB_CLK>,
  1867. <&mmcc BIMC_SMMU_AHB_CLK>,
  1868. <&rpmcc RPM_SMD_MMSSNOC_AXI_CLK>,
  1869. <&mmcc BIMC_SMMU_AXI_CLK>;
  1870. clock-names = "iface-mm", "iface-smmu",
  1871. "bus-mm", "bus-smmu";
  1872. #global-interrupts = <2>;
  1873. #iommu-cells = <1>;
  1874. interrupts =
  1875. <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
  1876. <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
  1877. <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>,
  1878. <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>,
  1879. <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>,
  1880. <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
  1881. <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>,
  1882. <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>,
  1883. <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>,
  1884. <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>,
  1885. <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>,
  1886. <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>,
  1887. <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
  1888. <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>,
  1889. <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
  1890. <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
  1891. <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>,
  1892. <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
  1893. <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
  1894. <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
  1895. <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>,
  1896. <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>,
  1897. <GIC_SPI 273 IRQ_TYPE_LEVEL_HIGH>,
  1898. <GIC_SPI 274 IRQ_TYPE_LEVEL_HIGH>,
  1899. <GIC_SPI 275 IRQ_TYPE_LEVEL_HIGH>,
  1900. <GIC_SPI 276 IRQ_TYPE_LEVEL_HIGH>;
  1901. status = "disabled";
  1902. };
  1903. adsp_pil: remoteproc@15700000 {
  1904. compatible = "qcom,sdm660-adsp-pas";
  1905. reg = <0x15700000 0x4040>;
  1906. interrupts-extended =
  1907. <&intc GIC_SPI 162 IRQ_TYPE_EDGE_RISING>,
  1908. <&adsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
  1909. <&adsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
  1910. <&adsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
  1911. <&adsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
  1912. interrupt-names = "wdog", "fatal", "ready",
  1913. "handover", "stop-ack";
  1914. clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>;
  1915. clock-names = "xo";
  1916. memory-region = <&adsp_region>;
  1917. power-domains = <&rpmpd SDM660_VDDCX>;
  1918. power-domain-names = "cx";
  1919. qcom,smem-states = <&adsp_smp2p_out 0>;
  1920. qcom,smem-state-names = "stop";
  1921. glink-edge {
  1922. interrupts = <GIC_SPI 157 IRQ_TYPE_EDGE_RISING>;
  1923. label = "lpass";
  1924. mboxes = <&apcs_glb 9>;
  1925. qcom,remote-pid = <2>;
  1926. apr {
  1927. compatible = "qcom,apr-v2";
  1928. qcom,glink-channels = "apr_audio_svc";
  1929. qcom,domain = <APR_DOMAIN_ADSP>;
  1930. #address-cells = <1>;
  1931. #size-cells = <0>;
  1932. q6core {
  1933. reg = <APR_SVC_ADSP_CORE>;
  1934. compatible = "qcom,q6core";
  1935. };
  1936. q6afe: apr-service@4 {
  1937. compatible = "qcom,q6afe";
  1938. reg = <APR_SVC_AFE>;
  1939. q6afedai: dais {
  1940. compatible = "qcom,q6afe-dais";
  1941. #address-cells = <1>;
  1942. #size-cells = <0>;
  1943. #sound-dai-cells = <1>;
  1944. };
  1945. };
  1946. q6asm: apr-service@7 {
  1947. compatible = "qcom,q6asm";
  1948. reg = <APR_SVC_ASM>;
  1949. q6asmdai: dais {
  1950. compatible = "qcom,q6asm-dais";
  1951. #address-cells = <1>;
  1952. #size-cells = <0>;
  1953. #sound-dai-cells = <1>;
  1954. iommus = <&lpass_smmu 1>;
  1955. };
  1956. };
  1957. q6adm: apr-service@8 {
  1958. compatible = "qcom,q6adm";
  1959. reg = <APR_SVC_ADM>;
  1960. q6routing: routing {
  1961. compatible = "qcom,q6adm-routing";
  1962. #sound-dai-cells = <0>;
  1963. };
  1964. };
  1965. };
  1966. };
  1967. };
  1968. gnoc: interconnect@17900000 {
  1969. compatible = "qcom,sdm660-gnoc";
  1970. reg = <0x17900000 0xe000>;
  1971. #interconnect-cells = <1>;
  1972. /*
  1973. * This one apparently features no clocks,
  1974. * so let's not mess with the driver needlessly
  1975. */
  1976. clock-names = "bus", "bus_a";
  1977. clocks = <&xo_board>, <&xo_board>;
  1978. };
  1979. apcs_glb: mailbox@17911000 {
  1980. compatible = "qcom,sdm660-apcs-hmss-global";
  1981. reg = <0x17911000 0x1000>;
  1982. #mbox-cells = <1>;
  1983. };
  1984. timer@17920000 {
  1985. #address-cells = <1>;
  1986. #size-cells = <1>;
  1987. ranges;
  1988. compatible = "arm,armv7-timer-mem";
  1989. reg = <0x17920000 0x1000>;
  1990. clock-frequency = <19200000>;
  1991. frame@17921000 {
  1992. frame-number = <0>;
  1993. interrupts = <0 8 0x4>,
  1994. <0 7 0x4>;
  1995. reg = <0x17921000 0x1000>,
  1996. <0x17922000 0x1000>;
  1997. };
  1998. frame@17923000 {
  1999. frame-number = <1>;
  2000. interrupts = <0 9 0x4>;
  2001. reg = <0x17923000 0x1000>;
  2002. status = "disabled";
  2003. };
  2004. frame@17924000 {
  2005. frame-number = <2>;
  2006. interrupts = <0 10 0x4>;
  2007. reg = <0x17924000 0x1000>;
  2008. status = "disabled";
  2009. };
  2010. frame@17925000 {
  2011. frame-number = <3>;
  2012. interrupts = <0 11 0x4>;
  2013. reg = <0x17925000 0x1000>;
  2014. status = "disabled";
  2015. };
  2016. frame@17926000 {
  2017. frame-number = <4>;
  2018. interrupts = <0 12 0x4>;
  2019. reg = <0x17926000 0x1000>;
  2020. status = "disabled";
  2021. };
  2022. frame@17927000 {
  2023. frame-number = <5>;
  2024. interrupts = <0 13 0x4>;
  2025. reg = <0x17927000 0x1000>;
  2026. status = "disabled";
  2027. };
  2028. frame@17928000 {
  2029. frame-number = <6>;
  2030. interrupts = <0 14 0x4>;
  2031. reg = <0x17928000 0x1000>;
  2032. status = "disabled";
  2033. };
  2034. };
  2035. intc: interrupt-controller@17a00000 {
  2036. compatible = "arm,gic-v3";
  2037. reg = <0x17a00000 0x10000>, /* GICD */
  2038. <0x17b00000 0x100000>; /* GICR * 8 */
  2039. #interrupt-cells = <3>;
  2040. #address-cells = <1>;
  2041. #size-cells = <1>;
  2042. ranges;
  2043. interrupt-controller;
  2044. #redistributor-regions = <1>;
  2045. redistributor-stride = <0x0 0x20000>;
  2046. interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
  2047. };
  2048. };
  2049. sound: sound {
  2050. };
  2051. thermal-zones {
  2052. aoss-thermal {
  2053. polling-delay-passive = <250>;
  2054. polling-delay = <1000>;
  2055. thermal-sensors = <&tsens 0>;
  2056. trips {
  2057. aoss_alert0: trip-point0 {
  2058. temperature = <105000>;
  2059. hysteresis = <1000>;
  2060. type = "hot";
  2061. };
  2062. };
  2063. };
  2064. cpuss0-thermal {
  2065. polling-delay-passive = <250>;
  2066. polling-delay = <1000>;
  2067. thermal-sensors = <&tsens 1>;
  2068. trips {
  2069. cpuss0_alert0: trip-point0 {
  2070. temperature = <125000>;
  2071. hysteresis = <1000>;
  2072. type = "hot";
  2073. };
  2074. };
  2075. };
  2076. cpuss1-thermal {
  2077. polling-delay-passive = <250>;
  2078. polling-delay = <1000>;
  2079. thermal-sensors = <&tsens 2>;
  2080. trips {
  2081. cpuss1_alert0: trip-point0 {
  2082. temperature = <125000>;
  2083. hysteresis = <1000>;
  2084. type = "hot";
  2085. };
  2086. };
  2087. };
  2088. cpu0-thermal {
  2089. polling-delay-passive = <250>;
  2090. polling-delay = <1000>;
  2091. thermal-sensors = <&tsens 3>;
  2092. trips {
  2093. cpu0_alert0: trip-point0 {
  2094. temperature = <70000>;
  2095. hysteresis = <1000>;
  2096. type = "passive";
  2097. };
  2098. cpu0_crit: cpu_crit {
  2099. temperature = <110000>;
  2100. hysteresis = <1000>;
  2101. type = "critical";
  2102. };
  2103. };
  2104. };
  2105. cpu1-thermal {
  2106. polling-delay-passive = <250>;
  2107. polling-delay = <1000>;
  2108. thermal-sensors = <&tsens 4>;
  2109. trips {
  2110. cpu1_alert0: trip-point0 {
  2111. temperature = <70000>;
  2112. hysteresis = <1000>;
  2113. type = "passive";
  2114. };
  2115. cpu1_crit: cpu_crit {
  2116. temperature = <110000>;
  2117. hysteresis = <1000>;
  2118. type = "critical";
  2119. };
  2120. };
  2121. };
  2122. cpu2-thermal {
  2123. polling-delay-passive = <250>;
  2124. polling-delay = <1000>;
  2125. thermal-sensors = <&tsens 5>;
  2126. trips {
  2127. cpu2_alert0: trip-point0 {
  2128. temperature = <70000>;
  2129. hysteresis = <1000>;
  2130. type = "passive";
  2131. };
  2132. cpu2_crit: cpu_crit {
  2133. temperature = <110000>;
  2134. hysteresis = <1000>;
  2135. type = "critical";
  2136. };
  2137. };
  2138. };
  2139. cpu3-thermal {
  2140. polling-delay-passive = <250>;
  2141. polling-delay = <1000>;
  2142. thermal-sensors = <&tsens 6>;
  2143. trips {
  2144. cpu3_alert0: trip-point0 {
  2145. temperature = <70000>;
  2146. hysteresis = <1000>;
  2147. type = "passive";
  2148. };
  2149. cpu3_crit: cpu_crit {
  2150. temperature = <110000>;
  2151. hysteresis = <1000>;
  2152. type = "critical";
  2153. };
  2154. };
  2155. };
  2156. /*
  2157. * According to what downstream DTS says,
  2158. * the entire power efficient cluster has
  2159. * only a single thermal sensor.
  2160. */
  2161. pwr-cluster-thermal {
  2162. polling-delay-passive = <250>;
  2163. polling-delay = <1000>;
  2164. thermal-sensors = <&tsens 7>;
  2165. trips {
  2166. pwr_cluster_alert0: trip-point0 {
  2167. temperature = <70000>;
  2168. hysteresis = <1000>;
  2169. type = "passive";
  2170. };
  2171. pwr_cluster_crit: cpu_crit {
  2172. temperature = <110000>;
  2173. hysteresis = <1000>;
  2174. type = "critical";
  2175. };
  2176. };
  2177. };
  2178. gpu-thermal {
  2179. polling-delay-passive = <250>;
  2180. polling-delay = <1000>;
  2181. thermal-sensors = <&tsens 8>;
  2182. trips {
  2183. gpu_alert0: trip-point0 {
  2184. temperature = <90000>;
  2185. hysteresis = <1000>;
  2186. type = "hot";
  2187. };
  2188. };
  2189. };
  2190. };
  2191. timer {
  2192. compatible = "arm,armv8-timer";
  2193. interrupts = <GIC_PPI 1 0xf08>,
  2194. <GIC_PPI 2 0xf08>,
  2195. <GIC_PPI 3 0xf08>,
  2196. <GIC_PPI 0 0xf08>;
  2197. };
  2198. };