123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544 |
- // SPDX-License-Identifier: BSD-3-Clause
- /*
- * Copyright (c) 2020, Konrad Dybcio <[email protected]>
- * Copyright (c) 2020, AngeloGioacchino Del Regno <[email protected]>
- */
- #include <dt-bindings/clock/qcom,gcc-sdm660.h>
- #include <dt-bindings/clock/qcom,gpucc-sdm660.h>
- #include <dt-bindings/clock/qcom,mmcc-sdm660.h>
- #include <dt-bindings/clock/qcom,rpmcc.h>
- #include <dt-bindings/interconnect/qcom,sdm660.h>
- #include <dt-bindings/power/qcom-rpmpd.h>
- #include <dt-bindings/gpio/gpio.h>
- #include <dt-bindings/interrupt-controller/arm-gic.h>
- #include <dt-bindings/soc/qcom,apr.h>
- / {
- interrupt-parent = <&intc>;
- #address-cells = <2>;
- #size-cells = <2>;
- aliases {
- mmc1 = &sdhc_1;
- mmc2 = &sdhc_2;
- };
- chosen { };
- clocks {
- xo_board: xo-board {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-frequency = <19200000>;
- clock-output-names = "xo_board";
- };
- sleep_clk: sleep-clk {
- compatible = "fixed-clock";
- #clock-cells = <0>;
- clock-frequency = <32764>;
- clock-output-names = "sleep_clk";
- };
- };
- cpus {
- #address-cells = <2>;
- #size-cells = <0>;
- CPU0: cpu@100 {
- device_type = "cpu";
- compatible = "arm,cortex-a53";
- reg = <0x0 0x100>;
- enable-method = "psci";
- cpu-idle-states = <&PERF_CPU_SLEEP_0
- &PERF_CPU_SLEEP_1
- &PERF_CLUSTER_SLEEP_0
- &PERF_CLUSTER_SLEEP_1
- &PERF_CLUSTER_SLEEP_2>;
- capacity-dmips-mhz = <1126>;
- #cooling-cells = <2>;
- next-level-cache = <&L2_1>;
- L2_1: l2-cache {
- compatible = "cache";
- cache-level = <2>;
- };
- };
- CPU1: cpu@101 {
- device_type = "cpu";
- compatible = "arm,cortex-a53";
- reg = <0x0 0x101>;
- enable-method = "psci";
- cpu-idle-states = <&PERF_CPU_SLEEP_0
- &PERF_CPU_SLEEP_1
- &PERF_CLUSTER_SLEEP_0
- &PERF_CLUSTER_SLEEP_1
- &PERF_CLUSTER_SLEEP_2>;
- capacity-dmips-mhz = <1126>;
- #cooling-cells = <2>;
- next-level-cache = <&L2_1>;
- };
- CPU2: cpu@102 {
- device_type = "cpu";
- compatible = "arm,cortex-a53";
- reg = <0x0 0x102>;
- enable-method = "psci";
- cpu-idle-states = <&PERF_CPU_SLEEP_0
- &PERF_CPU_SLEEP_1
- &PERF_CLUSTER_SLEEP_0
- &PERF_CLUSTER_SLEEP_1
- &PERF_CLUSTER_SLEEP_2>;
- capacity-dmips-mhz = <1126>;
- #cooling-cells = <2>;
- next-level-cache = <&L2_1>;
- };
- CPU3: cpu@103 {
- device_type = "cpu";
- compatible = "arm,cortex-a53";
- reg = <0x0 0x103>;
- enable-method = "psci";
- cpu-idle-states = <&PERF_CPU_SLEEP_0
- &PERF_CPU_SLEEP_1
- &PERF_CLUSTER_SLEEP_0
- &PERF_CLUSTER_SLEEP_1
- &PERF_CLUSTER_SLEEP_2>;
- capacity-dmips-mhz = <1126>;
- #cooling-cells = <2>;
- next-level-cache = <&L2_1>;
- };
- CPU4: cpu@0 {
- device_type = "cpu";
- compatible = "arm,cortex-a53";
- reg = <0x0 0x0>;
- enable-method = "psci";
- cpu-idle-states = <&PWR_CPU_SLEEP_0
- &PWR_CPU_SLEEP_1
- &PWR_CLUSTER_SLEEP_0
- &PWR_CLUSTER_SLEEP_1
- &PWR_CLUSTER_SLEEP_2>;
- capacity-dmips-mhz = <1024>;
- #cooling-cells = <2>;
- next-level-cache = <&L2_0>;
- L2_0: l2-cache {
- compatible = "cache";
- cache-level = <2>;
- };
- };
- CPU5: cpu@1 {
- device_type = "cpu";
- compatible = "arm,cortex-a53";
- reg = <0x0 0x1>;
- enable-method = "psci";
- cpu-idle-states = <&PWR_CPU_SLEEP_0
- &PWR_CPU_SLEEP_1
- &PWR_CLUSTER_SLEEP_0
- &PWR_CLUSTER_SLEEP_1
- &PWR_CLUSTER_SLEEP_2>;
- capacity-dmips-mhz = <1024>;
- #cooling-cells = <2>;
- next-level-cache = <&L2_0>;
- };
- CPU6: cpu@2 {
- device_type = "cpu";
- compatible = "arm,cortex-a53";
- reg = <0x0 0x2>;
- enable-method = "psci";
- cpu-idle-states = <&PWR_CPU_SLEEP_0
- &PWR_CPU_SLEEP_1
- &PWR_CLUSTER_SLEEP_0
- &PWR_CLUSTER_SLEEP_1
- &PWR_CLUSTER_SLEEP_2>;
- capacity-dmips-mhz = <1024>;
- #cooling-cells = <2>;
- next-level-cache = <&L2_0>;
- };
- CPU7: cpu@3 {
- device_type = "cpu";
- compatible = "arm,cortex-a53";
- reg = <0x0 0x3>;
- enable-method = "psci";
- cpu-idle-states = <&PWR_CPU_SLEEP_0
- &PWR_CPU_SLEEP_1
- &PWR_CLUSTER_SLEEP_0
- &PWR_CLUSTER_SLEEP_1
- &PWR_CLUSTER_SLEEP_2>;
- capacity-dmips-mhz = <1024>;
- #cooling-cells = <2>;
- next-level-cache = <&L2_0>;
- };
- cpu-map {
- cluster0 {
- core0 {
- cpu = <&CPU4>;
- };
- core1 {
- cpu = <&CPU5>;
- };
- core2 {
- cpu = <&CPU6>;
- };
- core3 {
- cpu = <&CPU7>;
- };
- };
- cluster1 {
- core0 {
- cpu = <&CPU0>;
- };
- core1 {
- cpu = <&CPU1>;
- };
- core2 {
- cpu = <&CPU2>;
- };
- core3 {
- cpu = <&CPU3>;
- };
- };
- };
- idle-states {
- entry-method = "psci";
- PWR_CPU_SLEEP_0: cpu-sleep-0-0 {
- compatible = "arm,idle-state";
- idle-state-name = "pwr-retention";
- arm,psci-suspend-param = <0x40000002>;
- entry-latency-us = <338>;
- exit-latency-us = <423>;
- min-residency-us = <200>;
- };
- PWR_CPU_SLEEP_1: cpu-sleep-0-1 {
- compatible = "arm,idle-state";
- idle-state-name = "pwr-power-collapse";
- arm,psci-suspend-param = <0x40000003>;
- entry-latency-us = <515>;
- exit-latency-us = <1821>;
- min-residency-us = <1000>;
- local-timer-stop;
- };
- PERF_CPU_SLEEP_0: cpu-sleep-1-0 {
- compatible = "arm,idle-state";
- idle-state-name = "perf-retention";
- arm,psci-suspend-param = <0x40000002>;
- entry-latency-us = <154>;
- exit-latency-us = <87>;
- min-residency-us = <200>;
- };
- PERF_CPU_SLEEP_1: cpu-sleep-1-1 {
- compatible = "arm,idle-state";
- idle-state-name = "perf-power-collapse";
- arm,psci-suspend-param = <0x40000003>;
- entry-latency-us = <262>;
- exit-latency-us = <301>;
- min-residency-us = <1000>;
- local-timer-stop;
- };
- PWR_CLUSTER_SLEEP_0: cluster-sleep-0-0 {
- compatible = "arm,idle-state";
- idle-state-name = "pwr-cluster-dynamic-retention";
- arm,psci-suspend-param = <0x400000F2>;
- entry-latency-us = <284>;
- exit-latency-us = <384>;
- min-residency-us = <9987>;
- local-timer-stop;
- };
- PWR_CLUSTER_SLEEP_1: cluster-sleep-0-1 {
- compatible = "arm,idle-state";
- idle-state-name = "pwr-cluster-retention";
- arm,psci-suspend-param = <0x400000F3>;
- entry-latency-us = <338>;
- exit-latency-us = <423>;
- min-residency-us = <9987>;
- local-timer-stop;
- };
- PWR_CLUSTER_SLEEP_2: cluster-sleep-0-2 {
- compatible = "arm,idle-state";
- idle-state-name = "pwr-cluster-retention";
- arm,psci-suspend-param = <0x400000F4>;
- entry-latency-us = <515>;
- exit-latency-us = <1821>;
- min-residency-us = <9987>;
- local-timer-stop;
- };
- PERF_CLUSTER_SLEEP_0: cluster-sleep-1-0 {
- compatible = "arm,idle-state";
- idle-state-name = "perf-cluster-dynamic-retention";
- arm,psci-suspend-param = <0x400000F2>;
- entry-latency-us = <272>;
- exit-latency-us = <329>;
- min-residency-us = <9987>;
- local-timer-stop;
- };
- PERF_CLUSTER_SLEEP_1: cluster-sleep-1-1 {
- compatible = "arm,idle-state";
- idle-state-name = "perf-cluster-retention";
- arm,psci-suspend-param = <0x400000F3>;
- entry-latency-us = <332>;
- exit-latency-us = <368>;
- min-residency-us = <9987>;
- local-timer-stop;
- };
- PERF_CLUSTER_SLEEP_2: cluster-sleep-1-2 {
- compatible = "arm,idle-state";
- idle-state-name = "perf-cluster-retention";
- arm,psci-suspend-param = <0x400000F4>;
- entry-latency-us = <545>;
- exit-latency-us = <1609>;
- min-residency-us = <9987>;
- local-timer-stop;
- };
- };
- };
- firmware {
- scm {
- compatible = "qcom,scm-msm8998", "qcom,scm";
- };
- };
- memory@80000000 {
- device_type = "memory";
- /* We expect the bootloader to fill in the reg */
- reg = <0x0 0x80000000 0x0 0x0>;
- };
- pmu {
- compatible = "arm,armv8-pmuv3";
- interrupts = <GIC_PPI 6 IRQ_TYPE_LEVEL_HIGH>;
- };
- psci {
- compatible = "arm,psci-1.0";
- method = "smc";
- };
- reserved-memory {
- #address-cells = <2>;
- #size-cells = <2>;
- ranges;
- wlan_msa_guard: wlan-msa-guard@85600000 {
- reg = <0x0 0x85600000 0x0 0x100000>;
- no-map;
- };
- wlan_msa_mem: wlan-msa-mem@85700000 {
- reg = <0x0 0x85700000 0x0 0x100000>;
- no-map;
- };
- qhee_code: qhee-code@85800000 {
- reg = <0x0 0x85800000 0x0 0x600000>;
- no-map;
- };
- rmtfs_mem: memory@85e00000 {
- compatible = "qcom,rmtfs-mem";
- reg = <0x0 0x85e00000 0x0 0x200000>;
- no-map;
- qcom,client-id = <1>;
- qcom,vmid = <15>;
- };
- smem_region: smem-mem@86000000 {
- reg = <0 0x86000000 0 0x200000>;
- no-map;
- };
- tz_mem: memory@86200000 {
- reg = <0x0 0x86200000 0x0 0x3300000>;
- no-map;
- };
- mpss_region: mpss@8ac00000 {
- reg = <0x0 0x8ac00000 0x0 0x7e00000>;
- no-map;
- };
- adsp_region: adsp@92a00000 {
- reg = <0x0 0x92a00000 0x0 0x1e00000>;
- no-map;
- };
- mba_region: mba@94800000 {
- reg = <0x0 0x94800000 0x0 0x200000>;
- no-map;
- };
- buffer_mem: tzbuffer@94a00000 {
- reg = <0x0 0x94a00000 0x0 0x100000>;
- no-map;
- };
- venus_region: venus@9f800000 {
- reg = <0x0 0x9f800000 0x0 0x800000>;
- no-map;
- };
- adsp_mem: adsp-region@f6000000 {
- reg = <0x0 0xf6000000 0x0 0x800000>;
- no-map;
- };
- qseecom_mem: qseecom-region@f6800000 {
- reg = <0x0 0xf6800000 0x0 0x1400000>;
- no-map;
- };
- zap_shader_region: gpu@fed00000 {
- compatible = "shared-dma-pool";
- reg = <0x0 0xfed00000 0x0 0xa00000>;
- no-map;
- };
- };
- rpm-glink {
- compatible = "qcom,glink-rpm";
- interrupts = <GIC_SPI 168 IRQ_TYPE_EDGE_RISING>;
- qcom,rpm-msg-ram = <&rpm_msg_ram>;
- mboxes = <&apcs_glb 0>;
- rpm_requests: rpm-requests {
- compatible = "qcom,rpm-sdm660";
- qcom,glink-channels = "rpm_requests";
- rpmcc: clock-controller {
- compatible = "qcom,rpmcc-sdm660", "qcom,rpmcc";
- #clock-cells = <1>;
- };
- rpmpd: power-controller {
- compatible = "qcom,sdm660-rpmpd";
- #power-domain-cells = <1>;
- operating-points-v2 = <&rpmpd_opp_table>;
- rpmpd_opp_table: opp-table {
- compatible = "operating-points-v2";
- rpmpd_opp_ret: opp1 {
- opp-level = <RPM_SMD_LEVEL_RETENTION>;
- };
- rpmpd_opp_ret_plus: opp2 {
- opp-level = <RPM_SMD_LEVEL_RETENTION_PLUS>;
- };
- rpmpd_opp_min_svs: opp3 {
- opp-level = <RPM_SMD_LEVEL_MIN_SVS>;
- };
- rpmpd_opp_low_svs: opp4 {
- opp-level = <RPM_SMD_LEVEL_LOW_SVS>;
- };
- rpmpd_opp_svs: opp5 {
- opp-level = <RPM_SMD_LEVEL_SVS>;
- };
- rpmpd_opp_svs_plus: opp6 {
- opp-level = <RPM_SMD_LEVEL_SVS_PLUS>;
- };
- rpmpd_opp_nom: opp7 {
- opp-level = <RPM_SMD_LEVEL_NOM>;
- };
- rpmpd_opp_nom_plus: opp8 {
- opp-level = <RPM_SMD_LEVEL_NOM_PLUS>;
- };
- rpmpd_opp_turbo: opp9 {
- opp-level = <RPM_SMD_LEVEL_TURBO>;
- };
- };
- };
- };
- };
- smem: smem {
- compatible = "qcom,smem";
- memory-region = <&smem_region>;
- hwlocks = <&tcsr_mutex 3>;
- };
- smp2p-adsp {
- compatible = "qcom,smp2p";
- qcom,smem = <443>, <429>;
- interrupts = <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>;
- mboxes = <&apcs_glb 10>;
- qcom,local-pid = <0>;
- qcom,remote-pid = <2>;
- adsp_smp2p_out: master-kernel {
- qcom,entry-name = "master-kernel";
- #qcom,smem-state-cells = <1>;
- };
- adsp_smp2p_in: slave-kernel {
- qcom,entry-name = "slave-kernel";
- interrupt-controller;
- #interrupt-cells = <2>;
- };
- };
- smp2p-mpss {
- compatible = "qcom,smp2p";
- qcom,smem = <435>, <428>;
- interrupts = <GIC_SPI 451 IRQ_TYPE_EDGE_RISING>;
- mboxes = <&apcs_glb 14>;
- qcom,local-pid = <0>;
- qcom,remote-pid = <1>;
- modem_smp2p_out: master-kernel {
- qcom,entry-name = "master-kernel";
- #qcom,smem-state-cells = <1>;
- };
- modem_smp2p_in: slave-kernel {
- qcom,entry-name = "slave-kernel";
- interrupt-controller;
- #interrupt-cells = <2>;
- };
- };
- soc {
- #address-cells = <1>;
- #size-cells = <1>;
- ranges = <0 0 0 0xffffffff>;
- compatible = "simple-bus";
- gcc: clock-controller@100000 {
- compatible = "qcom,gcc-sdm630";
- #clock-cells = <1>;
- #reset-cells = <1>;
- #power-domain-cells = <1>;
- reg = <0x00100000 0x94000>;
- clock-names = "xo", "sleep_clk";
- clocks = <&xo_board>,
- <&sleep_clk>;
- };
- rpm_msg_ram: sram@778000 {
- compatible = "qcom,rpm-msg-ram";
- reg = <0x00778000 0x7000>;
- };
- qfprom: qfprom@780000 {
- compatible = "qcom,sdm630-qfprom", "qcom,qfprom";
- reg = <0x00780000 0x621c>;
- #address-cells = <1>;
- #size-cells = <1>;
- qusb2_hstx_trim: hstx-trim@240 {
- reg = <0x243 0x1>;
- bits = <1 3>;
- };
- gpu_speed_bin: gpu-speed-bin@41a0 {
- reg = <0x41a2 0x1>;
- bits = <5 7>;
- };
- };
- rng: rng@793000 {
- compatible = "qcom,prng-ee";
- reg = <0x00793000 0x1000>;
- clocks = <&gcc GCC_PRNG_AHB_CLK>;
- clock-names = "core";
- };
- bimc: interconnect@1008000 {
- compatible = "qcom,sdm660-bimc";
- reg = <0x01008000 0x78000>;
- #interconnect-cells = <1>;
- clock-names = "bus", "bus_a";
- clocks = <&rpmcc RPM_SMD_BIMC_CLK>,
- <&rpmcc RPM_SMD_BIMC_A_CLK>;
- };
- restart@10ac000 {
- compatible = "qcom,pshold";
- reg = <0x010ac000 0x4>;
- };
- cnoc: interconnect@1500000 {
- compatible = "qcom,sdm660-cnoc";
- reg = <0x01500000 0x10000>;
- #interconnect-cells = <1>;
- clock-names = "bus", "bus_a";
- clocks = <&rpmcc RPM_SMD_CNOC_CLK>,
- <&rpmcc RPM_SMD_CNOC_A_CLK>;
- };
- snoc: interconnect@1626000 {
- compatible = "qcom,sdm660-snoc";
- reg = <0x01626000 0x7090>;
- #interconnect-cells = <1>;
- clock-names = "bus", "bus_a";
- clocks = <&rpmcc RPM_SMD_SNOC_CLK>,
- <&rpmcc RPM_SMD_SNOC_A_CLK>;
- };
- anoc2_smmu: iommu@16c0000 {
- compatible = "qcom,sdm630-smmu-v2", "qcom,smmu-v2";
- reg = <0x016c0000 0x40000>;
- assigned-clocks = <&rpmcc RPM_SMD_AGGR2_NOC_CLK>;
- assigned-clock-rates = <1000>;
- clocks = <&rpmcc RPM_SMD_AGGR2_NOC_CLK>;
- clock-names = "bus";
- #global-interrupts = <2>;
- #iommu-cells = <1>;
- interrupts =
- <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 374 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 375 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 376 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 377 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 378 IRQ_TYPE_LEVEL_LOW>,
- <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 463 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 464 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 465 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 442 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 443 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 447 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 468 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 469 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>;
- status = "disabled";
- };
- a2noc: interconnect@1704000 {
- compatible = "qcom,sdm660-a2noc";
- reg = <0x01704000 0xc100>;
- #interconnect-cells = <1>;
- clock-names = "bus",
- "bus_a",
- "ipa",
- "ufs_axi",
- "aggre2_ufs_axi",
- "aggre2_usb3_axi",
- "cfg_noc_usb2_axi";
- clocks = <&rpmcc RPM_SMD_AGGR2_NOC_CLK>,
- <&rpmcc RPM_SMD_AGGR2_NOC_A_CLK>,
- <&rpmcc RPM_SMD_IPA_CLK>,
- <&gcc GCC_UFS_AXI_CLK>,
- <&gcc GCC_AGGRE2_UFS_AXI_CLK>,
- <&gcc GCC_AGGRE2_USB3_AXI_CLK>,
- <&gcc GCC_CFG_NOC_USB2_AXI_CLK>;
- };
- mnoc: interconnect@1745000 {
- compatible = "qcom,sdm660-mnoc";
- reg = <0x01745000 0xA010>;
- #interconnect-cells = <1>;
- clock-names = "bus", "bus_a", "iface";
- clocks = <&rpmcc RPM_SMD_MMSSNOC_AXI_CLK>,
- <&rpmcc RPM_SMD_MMSSNOC_AXI_CLK_A>,
- <&mmcc AHB_CLK_SRC>;
- };
- tsens: thermal-sensor@10ae000 {
- compatible = "qcom,sdm630-tsens", "qcom,tsens-v2";
- reg = <0x010ae000 0x1000>, /* TM */
- <0x010ad000 0x1000>; /* SROT */
- #qcom,sensors = <12>;
- interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>;
- interrupt-names = "uplow", "critical";
- #thermal-sensor-cells = <1>;
- };
- tcsr_mutex: hwlock@1f40000 {
- compatible = "qcom,tcsr-mutex";
- reg = <0x01f40000 0x20000>;
- #hwlock-cells = <1>;
- };
- tcsr_regs_1: syscon@1f60000 {
- compatible = "qcom,sdm630-tcsr", "syscon";
- reg = <0x01f60000 0x20000>;
- };
- tlmm: pinctrl@3100000 {
- compatible = "qcom,sdm630-pinctrl";
- reg = <0x03100000 0x400000>,
- <0x03500000 0x400000>,
- <0x03900000 0x400000>;
- reg-names = "south", "center", "north";
- interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
- gpio-controller;
- gpio-ranges = <&tlmm 0 0 114>;
- #gpio-cells = <2>;
- interrupt-controller;
- #interrupt-cells = <2>;
- blsp1_uart1_default: blsp1-uart1-default {
- pins = "gpio0", "gpio1", "gpio2", "gpio3";
- drive-strength = <2>;
- bias-disable;
- };
- blsp1_uart1_sleep: blsp1-uart1-sleep {
- pins = "gpio0", "gpio1", "gpio2", "gpio3";
- drive-strength = <2>;
- bias-disable;
- };
- blsp1_uart2_default: blsp1-uart2-default {
- pins = "gpio4", "gpio5";
- drive-strength = <2>;
- bias-disable;
- };
- blsp2_uart1_default: blsp2-uart1-active {
- tx-rts {
- pins = "gpio16", "gpio19";
- function = "blsp_uart5";
- drive-strength = <2>;
- bias-disable;
- };
- rx {
- /*
- * Avoid garbage data while BT module
- * is powered off or not driving signal
- */
- pins = "gpio17";
- function = "blsp_uart5";
- drive-strength = <2>;
- bias-pull-up;
- };
- cts {
- /* Match the pull of the BT module */
- pins = "gpio18";
- function = "blsp_uart5";
- drive-strength = <2>;
- bias-pull-down;
- };
- };
- blsp2_uart1_sleep: blsp2-uart1-sleep {
- tx {
- pins = "gpio16";
- function = "gpio";
- drive-strength = <2>;
- bias-pull-up;
- };
- rx-cts-rts {
- pins = "gpio17", "gpio18", "gpio19";
- function = "gpio";
- drive-strength = <2>;
- bias-disable;
- };
- };
- i2c1_default: i2c1-default {
- pins = "gpio2", "gpio3";
- function = "blsp_i2c1";
- drive-strength = <2>;
- bias-disable;
- };
- i2c1_sleep: i2c1-sleep {
- pins = "gpio2", "gpio3";
- function = "blsp_i2c1";
- drive-strength = <2>;
- bias-pull-up;
- };
- i2c2_default: i2c2-default {
- pins = "gpio6", "gpio7";
- function = "blsp_i2c2";
- drive-strength = <2>;
- bias-disable;
- };
- i2c2_sleep: i2c2-sleep {
- pins = "gpio6", "gpio7";
- function = "blsp_i2c2";
- drive-strength = <2>;
- bias-pull-up;
- };
- i2c3_default: i2c3-default {
- pins = "gpio10", "gpio11";
- function = "blsp_i2c3";
- drive-strength = <2>;
- bias-disable;
- };
- i2c3_sleep: i2c3-sleep {
- pins = "gpio10", "gpio11";
- function = "blsp_i2c3";
- drive-strength = <2>;
- bias-pull-up;
- };
- i2c4_default: i2c4-default {
- pins = "gpio14", "gpio15";
- function = "blsp_i2c4";
- drive-strength = <2>;
- bias-disable;
- };
- i2c4_sleep: i2c4-sleep {
- pins = "gpio14", "gpio15";
- function = "blsp_i2c4";
- drive-strength = <2>;
- bias-pull-up;
- };
- i2c5_default: i2c5-default {
- pins = "gpio18", "gpio19";
- function = "blsp_i2c5";
- drive-strength = <2>;
- bias-disable;
- };
- i2c5_sleep: i2c5-sleep {
- pins = "gpio18", "gpio19";
- function = "blsp_i2c5";
- drive-strength = <2>;
- bias-pull-up;
- };
- i2c6_default: i2c6-default {
- pins = "gpio22", "gpio23";
- function = "blsp_i2c6";
- drive-strength = <2>;
- bias-disable;
- };
- i2c6_sleep: i2c6-sleep {
- pins = "gpio22", "gpio23";
- function = "blsp_i2c6";
- drive-strength = <2>;
- bias-pull-up;
- };
- i2c7_default: i2c7-default {
- pins = "gpio26", "gpio27";
- function = "blsp_i2c7";
- drive-strength = <2>;
- bias-disable;
- };
- i2c7_sleep: i2c7-sleep {
- pins = "gpio26", "gpio27";
- function = "blsp_i2c7";
- drive-strength = <2>;
- bias-pull-up;
- };
- i2c8_default: i2c8-default {
- pins = "gpio30", "gpio31";
- function = "blsp_i2c8";
- drive-strength = <2>;
- bias-disable;
- };
- i2c8_sleep: i2c8-sleep {
- pins = "gpio30", "gpio31";
- function = "blsp_i2c8";
- drive-strength = <2>;
- bias-pull-up;
- };
- cci0_default: cci0_default {
- pinmux {
- pins = "gpio36","gpio37";
- function = "cci_i2c";
- };
- pinconf {
- pins = "gpio36","gpio37";
- bias-pull-up;
- drive-strength = <2>;
- };
- };
- cci1_default: cci1_default {
- pinmux {
- pins = "gpio38","gpio39";
- function = "cci_i2c";
- };
- pinconf {
- pins = "gpio38","gpio39";
- bias-pull-up;
- drive-strength = <2>;
- };
- };
- sdc1_state_on: sdc1-on {
- clk {
- pins = "sdc1_clk";
- bias-disable;
- drive-strength = <16>;
- };
- cmd {
- pins = "sdc1_cmd";
- bias-pull-up;
- drive-strength = <10>;
- };
- data {
- pins = "sdc1_data";
- bias-pull-up;
- drive-strength = <10>;
- };
- rclk {
- pins = "sdc1_rclk";
- bias-pull-down;
- };
- };
- sdc1_state_off: sdc1-off {
- clk {
- pins = "sdc1_clk";
- bias-disable;
- drive-strength = <2>;
- };
- cmd {
- pins = "sdc1_cmd";
- bias-pull-up;
- drive-strength = <2>;
- };
- data {
- pins = "sdc1_data";
- bias-pull-up;
- drive-strength = <2>;
- };
- rclk {
- pins = "sdc1_rclk";
- bias-pull-down;
- };
- };
- sdc2_state_on: sdc2-on {
- clk {
- pins = "sdc2_clk";
- bias-disable;
- drive-strength = <16>;
- };
- cmd {
- pins = "sdc2_cmd";
- bias-pull-up;
- drive-strength = <10>;
- };
- data {
- pins = "sdc2_data";
- bias-pull-up;
- drive-strength = <10>;
- };
- };
- sdc2_state_off: sdc2-off {
- clk {
- pins = "sdc2_clk";
- bias-disable;
- drive-strength = <2>;
- };
- cmd {
- pins = "sdc2_cmd";
- bias-pull-up;
- drive-strength = <2>;
- };
- data {
- pins = "sdc2_data";
- bias-pull-up;
- drive-strength = <2>;
- };
- };
- };
- adreno_gpu: gpu@5000000 {
- compatible = "qcom,adreno-508.0", "qcom,adreno";
- reg = <0x05000000 0x40000>;
- reg-names = "kgsl_3d0_reg_memory";
- interrupts = <0 300 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&gcc GCC_GPU_CFG_AHB_CLK>,
- <&gpucc GPUCC_RBBMTIMER_CLK>,
- <&gcc GCC_BIMC_GFX_CLK>,
- <&gcc GCC_GPU_BIMC_GFX_CLK>,
- <&gpucc GPUCC_RBCPR_CLK>,
- <&gpucc GPUCC_GFX3D_CLK>;
- clock-names = "iface",
- "rbbmtimer",
- "mem",
- "mem_iface",
- "rbcpr",
- "core";
- power-domains = <&rpmpd SDM660_VDDMX>;
- iommus = <&kgsl_smmu 0>;
- nvmem-cells = <&gpu_speed_bin>;
- nvmem-cell-names = "speed_bin";
- interconnects = <&bimc MASTER_OXILI &bimc SLAVE_EBI>;
- interconnect-names = "gfx-mem";
- operating-points-v2 = <&gpu_sdm630_opp_table>;
- status = "disabled";
- gpu_sdm630_opp_table: opp-table {
- compatible = "operating-points-v2";
- opp-775000000 {
- opp-hz = /bits/ 64 <775000000>;
- opp-level = <RPM_SMD_LEVEL_TURBO>;
- opp-peak-kBps = <5412000>;
- opp-supported-hw = <0xA2>;
- };
- opp-647000000 {
- opp-hz = /bits/ 64 <647000000>;
- opp-level = <RPM_SMD_LEVEL_NOM_PLUS>;
- opp-peak-kBps = <4068000>;
- opp-supported-hw = <0xFF>;
- };
- opp-588000000 {
- opp-hz = /bits/ 64 <588000000>;
- opp-level = <RPM_SMD_LEVEL_NOM>;
- opp-peak-kBps = <3072000>;
- opp-supported-hw = <0xFF>;
- };
- opp-465000000 {
- opp-hz = /bits/ 64 <465000000>;
- opp-level = <RPM_SMD_LEVEL_SVS_PLUS>;
- opp-peak-kBps = <2724000>;
- opp-supported-hw = <0xFF>;
- };
- opp-370000000 {
- opp-hz = /bits/ 64 <370000000>;
- opp-level = <RPM_SMD_LEVEL_SVS>;
- opp-peak-kBps = <2188000>;
- opp-supported-hw = <0xFF>;
- };
- opp-240000000 {
- opp-hz = /bits/ 64 <240000000>;
- opp-level = <RPM_SMD_LEVEL_LOW_SVS>;
- opp-peak-kBps = <1648000>;
- opp-supported-hw = <0xFF>;
- };
- opp-160000000 {
- opp-hz = /bits/ 64 <160000000>;
- opp-level = <RPM_SMD_LEVEL_MIN_SVS>;
- opp-peak-kBps = <1200000>;
- opp-supported-hw = <0xFF>;
- };
- };
- };
- kgsl_smmu: iommu@5040000 {
- compatible = "qcom,sdm630-smmu-v2",
- "qcom,adreno-smmu", "qcom,smmu-v2";
- reg = <0x05040000 0x10000>;
- /*
- * GX GDSC parent is CX. We need to bring up CX for SMMU
- * but we need both up for Adreno. On the other hand, we
- * need to manage the GX rpmpd domain in the adreno driver.
- * Enable CX/GX GDSCs here so that we can manage just the GX
- * RPM Power Domain in the Adreno driver.
- */
- power-domains = <&gpucc GPU_GX_GDSC>;
- clocks = <&gcc GCC_GPU_CFG_AHB_CLK>,
- <&gcc GCC_BIMC_GFX_CLK>,
- <&gcc GCC_GPU_BIMC_GFX_CLK>;
- clock-names = "iface", "mem", "mem_iface";
- #global-interrupts = <2>;
- #iommu-cells = <1>;
- interrupts =
- <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>;
- status = "disabled";
- };
- gpucc: clock-controller@5065000 {
- compatible = "qcom,gpucc-sdm630";
- #clock-cells = <1>;
- #reset-cells = <1>;
- #power-domain-cells = <1>;
- reg = <0x05065000 0x9038>;
- clocks = <&xo_board>,
- <&gcc GCC_GPU_GPLL0_CLK>,
- <&gcc GCC_GPU_GPLL0_DIV_CLK>;
- clock-names = "xo",
- "gcc_gpu_gpll0_clk",
- "gcc_gpu_gpll0_div_clk";
- status = "disabled";
- };
- lpass_smmu: iommu@5100000 {
- compatible = "qcom,sdm630-smmu-v2", "qcom,smmu-v2";
- reg = <0x05100000 0x40000>;
- #iommu-cells = <1>;
- #global-interrupts = <2>;
- interrupts =
- <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 393 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 394 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>;
- status = "disabled";
- };
- sram@290000 {
- compatible = "qcom,rpm-stats";
- reg = <0x00290000 0x10000>;
- };
- spmi_bus: spmi@800f000 {
- compatible = "qcom,spmi-pmic-arb";
- reg = <0x0800f000 0x1000>,
- <0x08400000 0x1000000>,
- <0x09400000 0x1000000>,
- <0x0a400000 0x220000>,
- <0x0800a000 0x3000>;
- reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
- interrupt-names = "periph_irq";
- interrupts = <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>;
- qcom,ee = <0>;
- qcom,channel = <0>;
- #address-cells = <2>;
- #size-cells = <0>;
- interrupt-controller;
- #interrupt-cells = <4>;
- cell-index = <0>;
- };
- usb3: usb@a8f8800 {
- compatible = "qcom,sdm660-dwc3", "qcom,dwc3";
- reg = <0x0a8f8800 0x400>;
- status = "disabled";
- #address-cells = <1>;
- #size-cells = <1>;
- ranges;
- clocks = <&gcc GCC_CFG_NOC_USB3_AXI_CLK>,
- <&gcc GCC_USB30_MASTER_CLK>,
- <&gcc GCC_AGGRE2_USB3_AXI_CLK>,
- <&gcc GCC_USB30_SLEEP_CLK>,
- <&gcc GCC_USB30_MOCK_UTMI_CLK>,
- <&rpmcc RPM_SMD_AGGR2_NOC_CLK>;
- clock-names = "cfg_noc",
- "core",
- "iface",
- "sleep",
- "mock_utmi",
- "bus";
- assigned-clocks = <&gcc GCC_USB30_MOCK_UTMI_CLK>,
- <&gcc GCC_USB30_MASTER_CLK>,
- <&rpmcc RPM_SMD_AGGR2_NOC_CLK>;
- assigned-clock-rates = <19200000>, <120000000>,
- <19200000>;
- interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
- interrupt-names = "hs_phy_irq", "ss_phy_irq";
- power-domains = <&gcc USB_30_GDSC>;
- qcom,select-utmi-as-pipe-clk;
- resets = <&gcc GCC_USB_30_BCR>;
- usb3_dwc3: usb@a800000 {
- compatible = "snps,dwc3";
- reg = <0x0a800000 0xc8d0>;
- interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
- snps,dis_u2_susphy_quirk;
- snps,dis_enblslpm_quirk;
- /*
- * SDM630 technically supports USB3 but I
- * haven't seen any devices making use of it.
- */
- maximum-speed = "high-speed";
- phys = <&qusb2phy0>;
- phy-names = "usb2-phy";
- snps,hird-threshold = /bits/ 8 <0>;
- };
- };
- qusb2phy0: phy@c012000 {
- compatible = "qcom,sdm660-qusb2-phy";
- reg = <0x0c012000 0x180>;
- #phy-cells = <0>;
- clocks = <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
- <&gcc GCC_RX0_USB2_CLKREF_CLK>;
- clock-names = "cfg_ahb", "ref";
- resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>;
- nvmem-cells = <&qusb2_hstx_trim>;
- status = "disabled";
- };
- qusb2phy1: phy@c014000 {
- compatible = "qcom,sdm660-qusb2-phy";
- reg = <0x0c014000 0x180>;
- #phy-cells = <0>;
- clocks = <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
- <&gcc GCC_RX1_USB2_CLKREF_CLK>;
- clock-names = "cfg_ahb", "ref";
- resets = <&gcc GCC_QUSB2PHY_SEC_BCR>;
- nvmem-cells = <&qusb2_hstx_trim>;
- status = "disabled";
- };
- sdhc_2: mmc@c084000 {
- compatible = "qcom,sdm630-sdhci", "qcom,sdhci-msm-v5";
- reg = <0x0c084000 0x1000>;
- reg-names = "hc";
- interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
- interrupt-names = "hc_irq", "pwr_irq";
- bus-width = <4>;
- clocks = <&gcc GCC_SDCC2_AHB_CLK>,
- <&gcc GCC_SDCC2_APPS_CLK>,
- <&xo_board>;
- clock-names = "iface", "core", "xo";
- interconnects = <&a2noc 3 &a2noc 10>,
- <&gnoc 0 &cnoc 28>;
- interconnect-names = "sdhc-ddr","cpu-sdhc";
- operating-points-v2 = <&sdhc2_opp_table>;
- pinctrl-names = "default", "sleep";
- pinctrl-0 = <&sdc2_state_on>;
- pinctrl-1 = <&sdc2_state_off>;
- power-domains = <&rpmpd SDM660_VDDCX>;
- status = "disabled";
- sdhc2_opp_table: opp-table {
- compatible = "operating-points-v2";
- opp-50000000 {
- opp-hz = /bits/ 64 <50000000>;
- required-opps = <&rpmpd_opp_low_svs>;
- opp-peak-kBps = <200000 140000>;
- opp-avg-kBps = <130718 133320>;
- };
- opp-100000000 {
- opp-hz = /bits/ 64 <100000000>;
- required-opps = <&rpmpd_opp_svs>;
- opp-peak-kBps = <250000 160000>;
- opp-avg-kBps = <196078 150000>;
- };
- opp-200000000 {
- opp-hz = /bits/ 64 <200000000>;
- required-opps = <&rpmpd_opp_nom>;
- opp-peak-kBps = <4096000 4096000>;
- opp-avg-kBps = <1338562 1338562>;
- };
- };
- };
- sdhc_1: mmc@c0c4000 {
- compatible = "qcom,sdm630-sdhci", "qcom,sdhci-msm-v5";
- reg = <0x0c0c4000 0x1000>,
- <0x0c0c5000 0x1000>,
- <0x0c0c8000 0x8000>;
- reg-names = "hc", "cqhci", "ice";
- interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
- interrupt-names = "hc_irq", "pwr_irq";
- clocks = <&gcc GCC_SDCC1_AHB_CLK>,
- <&gcc GCC_SDCC1_APPS_CLK>,
- <&xo_board>,
- <&gcc GCC_SDCC1_ICE_CORE_CLK>;
- clock-names = "iface", "core", "xo", "ice";
- interconnects = <&a2noc 2 &a2noc 10>,
- <&gnoc 0 &cnoc 27>;
- interconnect-names = "sdhc-ddr", "cpu-sdhc";
- operating-points-v2 = <&sdhc1_opp_table>;
- pinctrl-names = "default", "sleep";
- pinctrl-0 = <&sdc1_state_on>;
- pinctrl-1 = <&sdc1_state_off>;
- power-domains = <&rpmpd SDM660_VDDCX>;
- bus-width = <8>;
- non-removable;
- status = "disabled";
- sdhc1_opp_table: opp-table {
- compatible = "operating-points-v2";
- opp-50000000 {
- opp-hz = /bits/ 64 <50000000>;
- required-opps = <&rpmpd_opp_low_svs>;
- opp-peak-kBps = <200000 140000>;
- opp-avg-kBps = <130718 133320>;
- };
- opp-100000000 {
- opp-hz = /bits/ 64 <100000000>;
- required-opps = <&rpmpd_opp_svs>;
- opp-peak-kBps = <250000 160000>;
- opp-avg-kBps = <196078 150000>;
- };
- opp-384000000 {
- opp-hz = /bits/ 64 <384000000>;
- required-opps = <&rpmpd_opp_nom>;
- opp-peak-kBps = <4096000 4096000>;
- opp-avg-kBps = <1338562 1338562>;
- };
- };
- };
- usb2: usb@c2f8800 {
- compatible = "qcom,sdm660-dwc3", "qcom,dwc3";
- reg = <0x0c2f8800 0x400>;
- status = "disabled";
- #address-cells = <1>;
- #size-cells = <1>;
- ranges;
- clocks = <&gcc GCC_CFG_NOC_USB2_AXI_CLK>,
- <&gcc GCC_USB20_MASTER_CLK>,
- <&gcc GCC_USB20_MOCK_UTMI_CLK>,
- <&gcc GCC_USB20_SLEEP_CLK>;
- clock-names = "cfg_noc", "core",
- "mock_utmi", "sleep";
- assigned-clocks = <&gcc GCC_USB20_MOCK_UTMI_CLK>,
- <&gcc GCC_USB20_MASTER_CLK>;
- assigned-clock-rates = <19200000>, <60000000>;
- interrupts = <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH>;
- interrupt-names = "hs_phy_irq";
- qcom,select-utmi-as-pipe-clk;
- resets = <&gcc GCC_USB_20_BCR>;
- usb2_dwc3: usb@c200000 {
- compatible = "snps,dwc3";
- reg = <0x0c200000 0xc8d0>;
- interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
- snps,dis_u2_susphy_quirk;
- snps,dis_enblslpm_quirk;
- /* This is the HS-only host */
- maximum-speed = "high-speed";
- phys = <&qusb2phy1>;
- phy-names = "usb2-phy";
- snps,hird-threshold = /bits/ 8 <0>;
- };
- };
- mmcc: clock-controller@c8c0000 {
- compatible = "qcom,mmcc-sdm630";
- reg = <0x0c8c0000 0x40000>;
- #clock-cells = <1>;
- #reset-cells = <1>;
- #power-domain-cells = <1>;
- clock-names = "xo",
- "sleep_clk",
- "gpll0",
- "gpll0_div",
- "dsi0pll",
- "dsi0pllbyte",
- "dsi1pll",
- "dsi1pllbyte",
- "dp_link_2x_clk_divsel_five",
- "dp_vco_divided_clk_src_mux";
- clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>,
- <&sleep_clk>,
- <&gcc GCC_MMSS_GPLL0_CLK>,
- <&gcc GCC_MMSS_GPLL0_DIV_CLK>,
- <&dsi0_phy 1>,
- <&dsi0_phy 0>,
- <0>,
- <0>,
- <0>,
- <0>;
- };
- dsi_opp_table: opp-table-dsi {
- compatible = "operating-points-v2";
- opp-131250000 {
- opp-hz = /bits/ 64 <131250000>;
- required-opps = <&rpmpd_opp_svs>;
- };
- opp-210000000 {
- opp-hz = /bits/ 64 <210000000>;
- required-opps = <&rpmpd_opp_svs_plus>;
- };
- opp-262500000 {
- opp-hz = /bits/ 64 <262500000>;
- required-opps = <&rpmpd_opp_nom>;
- };
- };
- mdss: mdss@c900000 {
- compatible = "qcom,mdss";
- reg = <0x0c900000 0x1000>,
- <0x0c9b0000 0x1040>;
- reg-names = "mdss_phys", "vbif_phys";
- power-domains = <&mmcc MDSS_GDSC>;
- clocks = <&mmcc MDSS_AHB_CLK>,
- <&mmcc MDSS_AXI_CLK>,
- <&mmcc MDSS_VSYNC_CLK>,
- <&mmcc MDSS_MDP_CLK>;
- clock-names = "iface",
- "bus",
- "vsync",
- "core";
- interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
- interrupt-controller;
- #interrupt-cells = <1>;
- #address-cells = <1>;
- #size-cells = <1>;
- ranges;
- status = "disabled";
- mdp: mdp@c901000 {
- compatible = "qcom,mdp5";
- reg = <0x0c901000 0x89000>;
- reg-names = "mdp_phys";
- interrupt-parent = <&mdss>;
- interrupts = <0>;
- assigned-clocks = <&mmcc MDSS_MDP_CLK>,
- <&mmcc MDSS_VSYNC_CLK>;
- assigned-clock-rates = <300000000>,
- <19200000>;
- clocks = <&mmcc MDSS_AHB_CLK>,
- <&mmcc MDSS_AXI_CLK>,
- <&mmcc MDSS_MDP_CLK>,
- <&mmcc MDSS_VSYNC_CLK>;
- clock-names = "iface",
- "bus",
- "core",
- "vsync";
- interconnects = <&mnoc 2 &bimc 5>,
- <&mnoc 3 &bimc 5>,
- <&gnoc 0 &mnoc 17>;
- interconnect-names = "mdp0-mem",
- "mdp1-mem",
- "rotator-mem";
- iommus = <&mmss_smmu 0>;
- operating-points-v2 = <&mdp_opp_table>;
- power-domains = <&rpmpd SDM660_VDDCX>;
- ports {
- #address-cells = <1>;
- #size-cells = <0>;
- port@0 {
- reg = <0>;
- mdp5_intf1_out: endpoint {
- remote-endpoint = <&dsi0_in>;
- };
- };
- };
- mdp_opp_table: opp-table {
- compatible = "operating-points-v2";
- opp-150000000 {
- opp-hz = /bits/ 64 <150000000>;
- opp-peak-kBps = <320000 320000 76800>;
- required-opps = <&rpmpd_opp_low_svs>;
- };
- opp-275000000 {
- opp-hz = /bits/ 64 <275000000>;
- opp-peak-kBps = <6400000 6400000 160000>;
- required-opps = <&rpmpd_opp_svs>;
- };
- opp-300000000 {
- opp-hz = /bits/ 64 <300000000>;
- opp-peak-kBps = <6400000 6400000 190000>;
- required-opps = <&rpmpd_opp_svs_plus>;
- };
- opp-330000000 {
- opp-hz = /bits/ 64 <330000000>;
- opp-peak-kBps = <6400000 6400000 240000>;
- required-opps = <&rpmpd_opp_nom>;
- };
- opp-412500000 {
- opp-hz = /bits/ 64 <412500000>;
- opp-peak-kBps = <6400000 6400000 320000>;
- required-opps = <&rpmpd_opp_turbo>;
- };
- };
- };
- dsi0: dsi@c994000 {
- compatible = "qcom,mdss-dsi-ctrl";
- reg = <0x0c994000 0x400>;
- reg-names = "dsi_ctrl";
- operating-points-v2 = <&dsi_opp_table>;
- power-domains = <&rpmpd SDM660_VDDCX>;
- interrupt-parent = <&mdss>;
- interrupts = <4>;
- assigned-clocks = <&mmcc BYTE0_CLK_SRC>,
- <&mmcc PCLK0_CLK_SRC>;
- assigned-clock-parents = <&dsi0_phy 0>,
- <&dsi0_phy 1>;
- clocks = <&mmcc MDSS_MDP_CLK>,
- <&mmcc MDSS_BYTE0_CLK>,
- <&mmcc MDSS_BYTE0_INTF_CLK>,
- <&mmcc MNOC_AHB_CLK>,
- <&mmcc MDSS_AHB_CLK>,
- <&mmcc MDSS_AXI_CLK>,
- <&mmcc MISC_AHB_CLK>,
- <&mmcc MDSS_PCLK0_CLK>,
- <&mmcc MDSS_ESC0_CLK>;
- clock-names = "mdp_core",
- "byte",
- "byte_intf",
- "mnoc",
- "iface",
- "bus",
- "core_mmss",
- "pixel",
- "core";
- phys = <&dsi0_phy>;
- phy-names = "dsi";
- status = "disabled";
- ports {
- #address-cells = <1>;
- #size-cells = <0>;
- port@0 {
- reg = <0>;
- dsi0_in: endpoint {
- remote-endpoint = <&mdp5_intf1_out>;
- };
- };
- port@1 {
- reg = <1>;
- dsi0_out: endpoint {
- };
- };
- };
- };
- dsi0_phy: dsi-phy@c994400 {
- compatible = "qcom,dsi-phy-14nm-660";
- reg = <0x0c994400 0x100>,
- <0x0c994500 0x300>,
- <0x0c994800 0x188>;
- reg-names = "dsi_phy",
- "dsi_phy_lane",
- "dsi_pll";
- #clock-cells = <1>;
- #phy-cells = <0>;
- clocks = <&mmcc MDSS_AHB_CLK>, <&xo_board>;
- clock-names = "iface", "ref";
- status = "disabled";
- };
- };
- blsp1_dma: dma-controller@c144000 {
- compatible = "qcom,bam-v1.7.0";
- reg = <0x0c144000 0x1f000>;
- interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&gcc GCC_BLSP1_AHB_CLK>;
- clock-names = "bam_clk";
- #dma-cells = <1>;
- qcom,ee = <0>;
- qcom,controlled-remotely;
- num-channels = <18>;
- qcom,num-ees = <4>;
- };
- blsp1_uart1: serial@c16f000 {
- compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
- reg = <0x0c16f000 0x200>;
- interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>,
- <&gcc GCC_BLSP1_AHB_CLK>;
- clock-names = "core", "iface";
- dmas = <&blsp1_dma 0>, <&blsp1_dma 1>;
- dma-names = "tx", "rx";
- pinctrl-names = "default", "sleep";
- pinctrl-0 = <&blsp1_uart1_default>;
- pinctrl-1 = <&blsp1_uart1_sleep>;
- status = "disabled";
- };
- blsp1_uart2: serial@c170000 {
- compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
- reg = <0x0c170000 0x1000>;
- interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>,
- <&gcc GCC_BLSP1_AHB_CLK>;
- clock-names = "core", "iface";
- dmas = <&blsp1_dma 2>, <&blsp1_dma 3>;
- dma-names = "tx", "rx";
- pinctrl-names = "default";
- pinctrl-0 = <&blsp1_uart2_default>;
- status = "disabled";
- };
- blsp_i2c1: i2c@c175000 {
- compatible = "qcom,i2c-qup-v2.2.1";
- reg = <0x0c175000 0x600>;
- interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&gcc GCC_BLSP1_QUP1_I2C_APPS_CLK>,
- <&gcc GCC_BLSP1_AHB_CLK>;
- clock-names = "core", "iface";
- clock-frequency = <400000>;
- dmas = <&blsp1_dma 4>, <&blsp1_dma 5>;
- dma-names = "tx", "rx";
- pinctrl-names = "default", "sleep";
- pinctrl-0 = <&i2c1_default>;
- pinctrl-1 = <&i2c1_sleep>;
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
- blsp_i2c2: i2c@c176000 {
- compatible = "qcom,i2c-qup-v2.2.1";
- reg = <0x0c176000 0x600>;
- interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>,
- <&gcc GCC_BLSP1_AHB_CLK>;
- clock-names = "core", "iface";
- clock-frequency = <400000>;
- dmas = <&blsp1_dma 6>, <&blsp1_dma 7>;
- dma-names = "tx", "rx";
- pinctrl-names = "default", "sleep";
- pinctrl-0 = <&i2c2_default>;
- pinctrl-1 = <&i2c2_sleep>;
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
- blsp_i2c3: i2c@c177000 {
- compatible = "qcom,i2c-qup-v2.2.1";
- reg = <0x0c177000 0x600>;
- interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&gcc GCC_BLSP1_QUP3_I2C_APPS_CLK>,
- <&gcc GCC_BLSP1_AHB_CLK>;
- clock-names = "core", "iface";
- clock-frequency = <400000>;
- dmas = <&blsp1_dma 8>, <&blsp1_dma 9>;
- dma-names = "tx", "rx";
- pinctrl-names = "default", "sleep";
- pinctrl-0 = <&i2c3_default>;
- pinctrl-1 = <&i2c3_sleep>;
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
- blsp_i2c4: i2c@c178000 {
- compatible = "qcom,i2c-qup-v2.2.1";
- reg = <0x0c178000 0x600>;
- interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&gcc GCC_BLSP1_QUP4_I2C_APPS_CLK>,
- <&gcc GCC_BLSP1_AHB_CLK>;
- clock-names = "core", "iface";
- clock-frequency = <400000>;
- dmas = <&blsp1_dma 10>, <&blsp1_dma 11>;
- dma-names = "tx", "rx";
- pinctrl-names = "default", "sleep";
- pinctrl-0 = <&i2c4_default>;
- pinctrl-1 = <&i2c4_sleep>;
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
- blsp2_dma: dma-controller@c184000 {
- compatible = "qcom,bam-v1.7.0";
- reg = <0x0c184000 0x1f000>;
- interrupts = <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&gcc GCC_BLSP2_AHB_CLK>;
- clock-names = "bam_clk";
- #dma-cells = <1>;
- qcom,ee = <0>;
- qcom,controlled-remotely;
- num-channels = <18>;
- qcom,num-ees = <4>;
- };
- blsp2_uart1: serial@c1af000 {
- compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
- reg = <0x0c1af000 0x200>;
- interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&gcc GCC_BLSP2_UART1_APPS_CLK>,
- <&gcc GCC_BLSP2_AHB_CLK>;
- clock-names = "core", "iface";
- dmas = <&blsp2_dma 0>, <&blsp2_dma 1>;
- dma-names = "tx", "rx";
- pinctrl-names = "default", "sleep";
- pinctrl-0 = <&blsp2_uart1_default>;
- pinctrl-1 = <&blsp2_uart1_sleep>;
- status = "disabled";
- };
- blsp_i2c5: i2c@c1b5000 {
- compatible = "qcom,i2c-qup-v2.2.1";
- reg = <0x0c1b5000 0x600>;
- interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&gcc GCC_BLSP2_QUP1_I2C_APPS_CLK>,
- <&gcc GCC_BLSP2_AHB_CLK>;
- clock-names = "core", "iface";
- clock-frequency = <400000>;
- dmas = <&blsp2_dma 4>, <&blsp2_dma 5>;
- dma-names = "tx", "rx";
- pinctrl-names = "default", "sleep";
- pinctrl-0 = <&i2c5_default>;
- pinctrl-1 = <&i2c5_sleep>;
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
- blsp_i2c6: i2c@c1b6000 {
- compatible = "qcom,i2c-qup-v2.2.1";
- reg = <0x0c1b6000 0x600>;
- interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&gcc GCC_BLSP2_QUP2_I2C_APPS_CLK>,
- <&gcc GCC_BLSP2_AHB_CLK>;
- clock-names = "core", "iface";
- clock-frequency = <400000>;
- dmas = <&blsp2_dma 6>, <&blsp2_dma 7>;
- dma-names = "tx", "rx";
- pinctrl-names = "default", "sleep";
- pinctrl-0 = <&i2c6_default>;
- pinctrl-1 = <&i2c6_sleep>;
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
- blsp_i2c7: i2c@c1b7000 {
- compatible = "qcom,i2c-qup-v2.2.1";
- reg = <0x0c1b7000 0x600>;
- interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&gcc GCC_BLSP2_QUP3_I2C_APPS_CLK>,
- <&gcc GCC_BLSP2_AHB_CLK>;
- clock-names = "core", "iface";
- clock-frequency = <400000>;
- dmas = <&blsp2_dma 8>, <&blsp2_dma 9>;
- dma-names = "tx", "rx";
- pinctrl-names = "default", "sleep";
- pinctrl-0 = <&i2c7_default>;
- pinctrl-1 = <&i2c7_sleep>;
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
- blsp_i2c8: i2c@c1b8000 {
- compatible = "qcom,i2c-qup-v2.2.1";
- reg = <0x0c1b8000 0x600>;
- interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
- clocks = <&gcc GCC_BLSP2_QUP4_I2C_APPS_CLK>,
- <&gcc GCC_BLSP2_AHB_CLK>;
- clock-names = "core", "iface";
- clock-frequency = <400000>;
- dmas = <&blsp2_dma 10>, <&blsp2_dma 11>;
- dma-names = "tx", "rx";
- pinctrl-names = "default", "sleep";
- pinctrl-0 = <&i2c8_default>;
- pinctrl-1 = <&i2c8_sleep>;
- #address-cells = <1>;
- #size-cells = <0>;
- status = "disabled";
- };
- sram@146bf000 {
- compatible = "qcom,sdm630-imem", "syscon", "simple-mfd";
- reg = <0x146bf000 0x1000>;
- #address-cells = <1>;
- #size-cells = <1>;
- ranges = <0 0x146bf000 0x1000>;
- pil-reloc@94c {
- compatible = "qcom,pil-reloc-info";
- reg = <0x94c 0xc8>;
- };
- };
- camss: camss@ca00020 {
- compatible = "qcom,sdm660-camss";
- reg = <0x0ca00020 0x10>,
- <0x0ca30000 0x100>,
- <0x0ca30400 0x100>,
- <0x0ca30800 0x100>,
- <0x0ca30c00 0x100>,
- <0x0c824000 0x1000>,
- <0x0ca00120 0x4>,
- <0x0c825000 0x1000>,
- <0x0ca00124 0x4>,
- <0x0c826000 0x1000>,
- <0x0ca00128 0x4>,
- <0x0ca31000 0x500>,
- <0x0ca10000 0x1000>,
- <0x0ca14000 0x1000>;
- reg-names = "csi_clk_mux",
- "csid0",
- "csid1",
- "csid2",
- "csid3",
- "csiphy0",
- "csiphy0_clk_mux",
- "csiphy1",
- "csiphy1_clk_mux",
- "csiphy2",
- "csiphy2_clk_mux",
- "ispif",
- "vfe0",
- "vfe1";
- interrupts = <GIC_SPI 296 IRQ_TYPE_EDGE_RISING>,
- <GIC_SPI 297 IRQ_TYPE_EDGE_RISING>,
- <GIC_SPI 298 IRQ_TYPE_EDGE_RISING>,
- <GIC_SPI 299 IRQ_TYPE_EDGE_RISING>,
- <GIC_SPI 78 IRQ_TYPE_EDGE_RISING>,
- <GIC_SPI 79 IRQ_TYPE_EDGE_RISING>,
- <GIC_SPI 80 IRQ_TYPE_EDGE_RISING>,
- <GIC_SPI 309 IRQ_TYPE_EDGE_RISING>,
- <GIC_SPI 314 IRQ_TYPE_EDGE_RISING>,
- <GIC_SPI 315 IRQ_TYPE_EDGE_RISING>;
- interrupt-names = "csid0",
- "csid1",
- "csid2",
- "csid3",
- "csiphy0",
- "csiphy1",
- "csiphy2",
- "ispif",
- "vfe0",
- "vfe1";
- clocks = <&mmcc CAMSS_AHB_CLK>,
- <&mmcc CAMSS_CPHY_CSID0_CLK>,
- <&mmcc CAMSS_CPHY_CSID1_CLK>,
- <&mmcc CAMSS_CPHY_CSID2_CLK>,
- <&mmcc CAMSS_CPHY_CSID3_CLK>,
- <&mmcc CAMSS_CSI0_AHB_CLK>,
- <&mmcc CAMSS_CSI0_CLK>,
- <&mmcc CAMSS_CPHY_CSID0_CLK>,
- <&mmcc CAMSS_CSI0PIX_CLK>,
- <&mmcc CAMSS_CSI0RDI_CLK>,
- <&mmcc CAMSS_CSI1_AHB_CLK>,
- <&mmcc CAMSS_CSI1_CLK>,
- <&mmcc CAMSS_CPHY_CSID1_CLK>,
- <&mmcc CAMSS_CSI1PIX_CLK>,
- <&mmcc CAMSS_CSI1RDI_CLK>,
- <&mmcc CAMSS_CSI2_AHB_CLK>,
- <&mmcc CAMSS_CSI2_CLK>,
- <&mmcc CAMSS_CPHY_CSID2_CLK>,
- <&mmcc CAMSS_CSI2PIX_CLK>,
- <&mmcc CAMSS_CSI2RDI_CLK>,
- <&mmcc CAMSS_CSI3_AHB_CLK>,
- <&mmcc CAMSS_CSI3_CLK>,
- <&mmcc CAMSS_CPHY_CSID3_CLK>,
- <&mmcc CAMSS_CSI3PIX_CLK>,
- <&mmcc CAMSS_CSI3RDI_CLK>,
- <&mmcc CAMSS_CSI0PHYTIMER_CLK>,
- <&mmcc CAMSS_CSI1PHYTIMER_CLK>,
- <&mmcc CAMSS_CSI2PHYTIMER_CLK>,
- <&mmcc CSIPHY_AHB2CRIF_CLK>,
- <&mmcc CAMSS_CSI_VFE0_CLK>,
- <&mmcc CAMSS_CSI_VFE1_CLK>,
- <&mmcc CAMSS_ISPIF_AHB_CLK>,
- <&mmcc THROTTLE_CAMSS_AXI_CLK>,
- <&mmcc CAMSS_TOP_AHB_CLK>,
- <&mmcc CAMSS_VFE0_AHB_CLK>,
- <&mmcc CAMSS_VFE0_CLK>,
- <&mmcc CAMSS_VFE0_STREAM_CLK>,
- <&mmcc CAMSS_VFE1_AHB_CLK>,
- <&mmcc CAMSS_VFE1_CLK>,
- <&mmcc CAMSS_VFE1_STREAM_CLK>,
- <&mmcc CAMSS_VFE_VBIF_AHB_CLK>,
- <&mmcc CAMSS_VFE_VBIF_AXI_CLK>;
- clock-names = "ahb",
- "cphy_csid0",
- "cphy_csid1",
- "cphy_csid2",
- "cphy_csid3",
- "csi0_ahb",
- "csi0",
- "csi0_phy",
- "csi0_pix",
- "csi0_rdi",
- "csi1_ahb",
- "csi1",
- "csi1_phy",
- "csi1_pix",
- "csi1_rdi",
- "csi2_ahb",
- "csi2",
- "csi2_phy",
- "csi2_pix",
- "csi2_rdi",
- "csi3_ahb",
- "csi3",
- "csi3_phy",
- "csi3_pix",
- "csi3_rdi",
- "csiphy0_timer",
- "csiphy1_timer",
- "csiphy2_timer",
- "csiphy_ahb2crif",
- "csi_vfe0",
- "csi_vfe1",
- "ispif_ahb",
- "throttle_axi",
- "top_ahb",
- "vfe0_ahb",
- "vfe0",
- "vfe0_stream",
- "vfe1_ahb",
- "vfe1",
- "vfe1_stream",
- "vfe_ahb",
- "vfe_axi";
- interconnects = <&mnoc 5 &bimc 5>;
- interconnect-names = "vfe-mem";
- iommus = <&mmss_smmu 0xc00>,
- <&mmss_smmu 0xc01>,
- <&mmss_smmu 0xc02>,
- <&mmss_smmu 0xc03>;
- power-domains = <&mmcc CAMSS_VFE0_GDSC>,
- <&mmcc CAMSS_VFE1_GDSC>;
- status = "disabled";
- ports {
- #address-cells = <1>;
- #size-cells = <0>;
- };
- };
- cci: cci@ca0c000 {
- compatible = "qcom,msm8996-cci";
- #address-cells = <1>;
- #size-cells = <0>;
- reg = <0x0ca0c000 0x1000>;
- interrupts = <GIC_SPI 295 IRQ_TYPE_EDGE_RISING>;
- assigned-clocks = <&mmcc CAMSS_CCI_AHB_CLK>,
- <&mmcc CAMSS_CCI_CLK>;
- assigned-clock-rates = <80800000>, <37500000>;
- clocks = <&mmcc CAMSS_TOP_AHB_CLK>,
- <&mmcc CAMSS_CCI_AHB_CLK>,
- <&mmcc CAMSS_CCI_CLK>,
- <&mmcc CAMSS_AHB_CLK>;
- clock-names = "camss_top_ahb",
- "cci_ahb",
- "cci",
- "camss_ahb";
- pinctrl-names = "default";
- pinctrl-0 = <&cci0_default &cci1_default>;
- power-domains = <&mmcc CAMSS_TOP_GDSC>;
- status = "disabled";
- cci_i2c0: i2c-bus@0 {
- reg = <0>;
- clock-frequency = <400000>;
- #address-cells = <1>;
- #size-cells = <0>;
- };
- cci_i2c1: i2c-bus@1 {
- reg = <1>;
- clock-frequency = <400000>;
- #address-cells = <1>;
- #size-cells = <0>;
- };
- };
- venus: video-codec@cc00000 {
- compatible = "qcom,sdm660-venus";
- reg = <0x0cc00000 0xff000>;
- clocks = <&mmcc VIDEO_CORE_CLK>,
- <&mmcc VIDEO_AHB_CLK>,
- <&mmcc VIDEO_AXI_CLK>,
- <&mmcc THROTTLE_VIDEO_AXI_CLK>;
- clock-names = "core", "iface", "bus", "bus_throttle";
- interconnects = <&gnoc 0 &mnoc 13>,
- <&mnoc 4 &bimc 5>;
- interconnect-names = "cpu-cfg", "video-mem";
- interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
- iommus = <&mmss_smmu 0x400>,
- <&mmss_smmu 0x401>,
- <&mmss_smmu 0x40a>,
- <&mmss_smmu 0x407>,
- <&mmss_smmu 0x40e>,
- <&mmss_smmu 0x40f>,
- <&mmss_smmu 0x408>,
- <&mmss_smmu 0x409>,
- <&mmss_smmu 0x40b>,
- <&mmss_smmu 0x40c>,
- <&mmss_smmu 0x40d>,
- <&mmss_smmu 0x410>,
- <&mmss_smmu 0x421>,
- <&mmss_smmu 0x428>,
- <&mmss_smmu 0x429>,
- <&mmss_smmu 0x42b>,
- <&mmss_smmu 0x42c>,
- <&mmss_smmu 0x42d>,
- <&mmss_smmu 0x411>,
- <&mmss_smmu 0x431>;
- memory-region = <&venus_region>;
- power-domains = <&mmcc VENUS_GDSC>;
- status = "disabled";
- video-decoder {
- compatible = "venus-decoder";
- clocks = <&mmcc VIDEO_SUBCORE0_CLK>;
- clock-names = "vcodec0_core";
- power-domains = <&mmcc VENUS_CORE0_GDSC>;
- };
- video-encoder {
- compatible = "venus-encoder";
- clocks = <&mmcc VIDEO_SUBCORE0_CLK>;
- clock-names = "vcodec0_core";
- power-domains = <&mmcc VENUS_CORE0_GDSC>;
- };
- };
- mmss_smmu: iommu@cd00000 {
- compatible = "qcom,sdm630-smmu-v2", "qcom,smmu-v2";
- reg = <0x0cd00000 0x40000>;
- clocks = <&mmcc MNOC_AHB_CLK>,
- <&mmcc BIMC_SMMU_AHB_CLK>,
- <&rpmcc RPM_SMD_MMSSNOC_AXI_CLK>,
- <&mmcc BIMC_SMMU_AXI_CLK>;
- clock-names = "iface-mm", "iface-smmu",
- "bus-mm", "bus-smmu";
- #global-interrupts = <2>;
- #iommu-cells = <1>;
- interrupts =
- <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 273 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 274 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 275 IRQ_TYPE_LEVEL_HIGH>,
- <GIC_SPI 276 IRQ_TYPE_LEVEL_HIGH>;
- status = "disabled";
- };
- adsp_pil: remoteproc@15700000 {
- compatible = "qcom,sdm660-adsp-pas";
- reg = <0x15700000 0x4040>;
- interrupts-extended =
- <&intc GIC_SPI 162 IRQ_TYPE_EDGE_RISING>,
- <&adsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
- <&adsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
- <&adsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
- <&adsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
- interrupt-names = "wdog", "fatal", "ready",
- "handover", "stop-ack";
- clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>;
- clock-names = "xo";
- memory-region = <&adsp_region>;
- power-domains = <&rpmpd SDM660_VDDCX>;
- power-domain-names = "cx";
- qcom,smem-states = <&adsp_smp2p_out 0>;
- qcom,smem-state-names = "stop";
- glink-edge {
- interrupts = <GIC_SPI 157 IRQ_TYPE_EDGE_RISING>;
- label = "lpass";
- mboxes = <&apcs_glb 9>;
- qcom,remote-pid = <2>;
- apr {
- compatible = "qcom,apr-v2";
- qcom,glink-channels = "apr_audio_svc";
- qcom,domain = <APR_DOMAIN_ADSP>;
- #address-cells = <1>;
- #size-cells = <0>;
- q6core {
- reg = <APR_SVC_ADSP_CORE>;
- compatible = "qcom,q6core";
- };
- q6afe: apr-service@4 {
- compatible = "qcom,q6afe";
- reg = <APR_SVC_AFE>;
- q6afedai: dais {
- compatible = "qcom,q6afe-dais";
- #address-cells = <1>;
- #size-cells = <0>;
- #sound-dai-cells = <1>;
- };
- };
- q6asm: apr-service@7 {
- compatible = "qcom,q6asm";
- reg = <APR_SVC_ASM>;
- q6asmdai: dais {
- compatible = "qcom,q6asm-dais";
- #address-cells = <1>;
- #size-cells = <0>;
- #sound-dai-cells = <1>;
- iommus = <&lpass_smmu 1>;
- };
- };
- q6adm: apr-service@8 {
- compatible = "qcom,q6adm";
- reg = <APR_SVC_ADM>;
- q6routing: routing {
- compatible = "qcom,q6adm-routing";
- #sound-dai-cells = <0>;
- };
- };
- };
- };
- };
- gnoc: interconnect@17900000 {
- compatible = "qcom,sdm660-gnoc";
- reg = <0x17900000 0xe000>;
- #interconnect-cells = <1>;
- /*
- * This one apparently features no clocks,
- * so let's not mess with the driver needlessly
- */
- clock-names = "bus", "bus_a";
- clocks = <&xo_board>, <&xo_board>;
- };
- apcs_glb: mailbox@17911000 {
- compatible = "qcom,sdm660-apcs-hmss-global";
- reg = <0x17911000 0x1000>;
- #mbox-cells = <1>;
- };
- timer@17920000 {
- #address-cells = <1>;
- #size-cells = <1>;
- ranges;
- compatible = "arm,armv7-timer-mem";
- reg = <0x17920000 0x1000>;
- clock-frequency = <19200000>;
- frame@17921000 {
- frame-number = <0>;
- interrupts = <0 8 0x4>,
- <0 7 0x4>;
- reg = <0x17921000 0x1000>,
- <0x17922000 0x1000>;
- };
- frame@17923000 {
- frame-number = <1>;
- interrupts = <0 9 0x4>;
- reg = <0x17923000 0x1000>;
- status = "disabled";
- };
- frame@17924000 {
- frame-number = <2>;
- interrupts = <0 10 0x4>;
- reg = <0x17924000 0x1000>;
- status = "disabled";
- };
- frame@17925000 {
- frame-number = <3>;
- interrupts = <0 11 0x4>;
- reg = <0x17925000 0x1000>;
- status = "disabled";
- };
- frame@17926000 {
- frame-number = <4>;
- interrupts = <0 12 0x4>;
- reg = <0x17926000 0x1000>;
- status = "disabled";
- };
- frame@17927000 {
- frame-number = <5>;
- interrupts = <0 13 0x4>;
- reg = <0x17927000 0x1000>;
- status = "disabled";
- };
- frame@17928000 {
- frame-number = <6>;
- interrupts = <0 14 0x4>;
- reg = <0x17928000 0x1000>;
- status = "disabled";
- };
- };
- intc: interrupt-controller@17a00000 {
- compatible = "arm,gic-v3";
- reg = <0x17a00000 0x10000>, /* GICD */
- <0x17b00000 0x100000>; /* GICR * 8 */
- #interrupt-cells = <3>;
- #address-cells = <1>;
- #size-cells = <1>;
- ranges;
- interrupt-controller;
- #redistributor-regions = <1>;
- redistributor-stride = <0x0 0x20000>;
- interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
- };
- };
- sound: sound {
- };
- thermal-zones {
- aoss-thermal {
- polling-delay-passive = <250>;
- polling-delay = <1000>;
- thermal-sensors = <&tsens 0>;
- trips {
- aoss_alert0: trip-point0 {
- temperature = <105000>;
- hysteresis = <1000>;
- type = "hot";
- };
- };
- };
- cpuss0-thermal {
- polling-delay-passive = <250>;
- polling-delay = <1000>;
- thermal-sensors = <&tsens 1>;
- trips {
- cpuss0_alert0: trip-point0 {
- temperature = <125000>;
- hysteresis = <1000>;
- type = "hot";
- };
- };
- };
- cpuss1-thermal {
- polling-delay-passive = <250>;
- polling-delay = <1000>;
- thermal-sensors = <&tsens 2>;
- trips {
- cpuss1_alert0: trip-point0 {
- temperature = <125000>;
- hysteresis = <1000>;
- type = "hot";
- };
- };
- };
- cpu0-thermal {
- polling-delay-passive = <250>;
- polling-delay = <1000>;
- thermal-sensors = <&tsens 3>;
- trips {
- cpu0_alert0: trip-point0 {
- temperature = <70000>;
- hysteresis = <1000>;
- type = "passive";
- };
- cpu0_crit: cpu_crit {
- temperature = <110000>;
- hysteresis = <1000>;
- type = "critical";
- };
- };
- };
- cpu1-thermal {
- polling-delay-passive = <250>;
- polling-delay = <1000>;
- thermal-sensors = <&tsens 4>;
- trips {
- cpu1_alert0: trip-point0 {
- temperature = <70000>;
- hysteresis = <1000>;
- type = "passive";
- };
- cpu1_crit: cpu_crit {
- temperature = <110000>;
- hysteresis = <1000>;
- type = "critical";
- };
- };
- };
- cpu2-thermal {
- polling-delay-passive = <250>;
- polling-delay = <1000>;
- thermal-sensors = <&tsens 5>;
- trips {
- cpu2_alert0: trip-point0 {
- temperature = <70000>;
- hysteresis = <1000>;
- type = "passive";
- };
- cpu2_crit: cpu_crit {
- temperature = <110000>;
- hysteresis = <1000>;
- type = "critical";
- };
- };
- };
- cpu3-thermal {
- polling-delay-passive = <250>;
- polling-delay = <1000>;
- thermal-sensors = <&tsens 6>;
- trips {
- cpu3_alert0: trip-point0 {
- temperature = <70000>;
- hysteresis = <1000>;
- type = "passive";
- };
- cpu3_crit: cpu_crit {
- temperature = <110000>;
- hysteresis = <1000>;
- type = "critical";
- };
- };
- };
- /*
- * According to what downstream DTS says,
- * the entire power efficient cluster has
- * only a single thermal sensor.
- */
- pwr-cluster-thermal {
- polling-delay-passive = <250>;
- polling-delay = <1000>;
- thermal-sensors = <&tsens 7>;
- trips {
- pwr_cluster_alert0: trip-point0 {
- temperature = <70000>;
- hysteresis = <1000>;
- type = "passive";
- };
- pwr_cluster_crit: cpu_crit {
- temperature = <110000>;
- hysteresis = <1000>;
- type = "critical";
- };
- };
- };
- gpu-thermal {
- polling-delay-passive = <250>;
- polling-delay = <1000>;
- thermal-sensors = <&tsens 8>;
- trips {
- gpu_alert0: trip-point0 {
- temperature = <90000>;
- hysteresis = <1000>;
- type = "hot";
- };
- };
- };
- };
- timer {
- compatible = "arm,armv8-timer";
- interrupts = <GIC_PPI 1 0xf08>,
- <GIC_PPI 2 0xf08>,
- <GIC_PPI 3 0xf08>,
- <GIC_PPI 0 0xf08>;
- };
- };
|