sc7280.dtsi 155 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219
  1. // SPDX-License-Identifier: BSD-3-Clause
  2. /*
  3. * sc7280 SoC device tree source
  4. *
  5. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  6. */
  7. #include <dt-bindings/clock/qcom,camcc-sc7280.h>
  8. #include <dt-bindings/clock/qcom,dispcc-sc7280.h>
  9. #include <dt-bindings/clock/qcom,gcc-sc7280.h>
  10. #include <dt-bindings/clock/qcom,gpucc-sc7280.h>
  11. #include <dt-bindings/clock/qcom,lpassaudiocc-sc7280.h>
  12. #include <dt-bindings/clock/qcom,lpasscorecc-sc7280.h>
  13. #include <dt-bindings/clock/qcom,rpmh.h>
  14. #include <dt-bindings/clock/qcom,videocc-sc7280.h>
  15. #include <dt-bindings/dma/qcom-gpi.h>
  16. #include <dt-bindings/gpio/gpio.h>
  17. #include <dt-bindings/interconnect/qcom,osm-l3.h>
  18. #include <dt-bindings/interconnect/qcom,sc7280.h>
  19. #include <dt-bindings/interrupt-controller/arm-gic.h>
  20. #include <dt-bindings/mailbox/qcom-ipcc.h>
  21. #include <dt-bindings/power/qcom-rpmpd.h>
  22. #include <dt-bindings/reset/qcom,sdm845-aoss.h>
  23. #include <dt-bindings/reset/qcom,sdm845-pdc.h>
  24. #include <dt-bindings/soc/qcom,rpmh-rsc.h>
  25. #include <dt-bindings/sound/qcom,lpass.h>
  26. #include <dt-bindings/thermal/thermal.h>
  27. / {
  28. interrupt-parent = <&intc>;
  29. #address-cells = <2>;
  30. #size-cells = <2>;
  31. chosen { };
  32. aliases {
  33. i2c0 = &i2c0;
  34. i2c1 = &i2c1;
  35. i2c2 = &i2c2;
  36. i2c3 = &i2c3;
  37. i2c4 = &i2c4;
  38. i2c5 = &i2c5;
  39. i2c6 = &i2c6;
  40. i2c7 = &i2c7;
  41. i2c8 = &i2c8;
  42. i2c9 = &i2c9;
  43. i2c10 = &i2c10;
  44. i2c11 = &i2c11;
  45. i2c12 = &i2c12;
  46. i2c13 = &i2c13;
  47. i2c14 = &i2c14;
  48. i2c15 = &i2c15;
  49. mmc1 = &sdhc_1;
  50. mmc2 = &sdhc_2;
  51. spi0 = &spi0;
  52. spi1 = &spi1;
  53. spi2 = &spi2;
  54. spi3 = &spi3;
  55. spi4 = &spi4;
  56. spi5 = &spi5;
  57. spi6 = &spi6;
  58. spi7 = &spi7;
  59. spi8 = &spi8;
  60. spi9 = &spi9;
  61. spi10 = &spi10;
  62. spi11 = &spi11;
  63. spi12 = &spi12;
  64. spi13 = &spi13;
  65. spi14 = &spi14;
  66. spi15 = &spi15;
  67. };
  68. clocks {
  69. xo_board: xo-board {
  70. compatible = "fixed-clock";
  71. clock-frequency = <76800000>;
  72. #clock-cells = <0>;
  73. };
  74. sleep_clk: sleep-clk {
  75. compatible = "fixed-clock";
  76. clock-frequency = <32000>;
  77. #clock-cells = <0>;
  78. };
  79. };
  80. reserved-memory {
  81. #address-cells = <2>;
  82. #size-cells = <2>;
  83. ranges;
  84. wlan_ce_mem: memory@4cd000 {
  85. no-map;
  86. reg = <0x0 0x004cd000 0x0 0x1000>;
  87. };
  88. hyp_mem: memory@80000000 {
  89. reg = <0x0 0x80000000 0x0 0x600000>;
  90. no-map;
  91. };
  92. xbl_mem: memory@80600000 {
  93. reg = <0x0 0x80600000 0x0 0x200000>;
  94. no-map;
  95. };
  96. aop_mem: memory@80800000 {
  97. reg = <0x0 0x80800000 0x0 0x60000>;
  98. no-map;
  99. };
  100. aop_cmd_db_mem: memory@80860000 {
  101. reg = <0x0 0x80860000 0x0 0x20000>;
  102. compatible = "qcom,cmd-db";
  103. no-map;
  104. };
  105. reserved_xbl_uefi_log: memory@80880000 {
  106. reg = <0x0 0x80884000 0x0 0x10000>;
  107. no-map;
  108. };
  109. sec_apps_mem: memory@808ff000 {
  110. reg = <0x0 0x808ff000 0x0 0x1000>;
  111. no-map;
  112. };
  113. smem_mem: memory@80900000 {
  114. reg = <0x0 0x80900000 0x0 0x200000>;
  115. no-map;
  116. };
  117. cpucp_mem: memory@80b00000 {
  118. no-map;
  119. reg = <0x0 0x80b00000 0x0 0x100000>;
  120. };
  121. wlan_fw_mem: memory@80c00000 {
  122. reg = <0x0 0x80c00000 0x0 0xc00000>;
  123. no-map;
  124. };
  125. video_mem: memory@8b200000 {
  126. reg = <0x0 0x8b200000 0x0 0x500000>;
  127. no-map;
  128. };
  129. ipa_fw_mem: memory@8b700000 {
  130. reg = <0 0x8b700000 0 0x10000>;
  131. no-map;
  132. };
  133. rmtfs_mem: memory@9c900000 {
  134. compatible = "qcom,rmtfs-mem";
  135. reg = <0x0 0x9c900000 0x0 0x280000>;
  136. no-map;
  137. qcom,client-id = <1>;
  138. qcom,vmid = <15>;
  139. };
  140. };
  141. cpus {
  142. #address-cells = <2>;
  143. #size-cells = <0>;
  144. CPU0: cpu@0 {
  145. device_type = "cpu";
  146. compatible = "arm,kryo";
  147. reg = <0x0 0x0>;
  148. enable-method = "psci";
  149. cpu-idle-states = <&LITTLE_CPU_SLEEP_0
  150. &LITTLE_CPU_SLEEP_1
  151. &CLUSTER_SLEEP_0>;
  152. next-level-cache = <&L2_0>;
  153. operating-points-v2 = <&cpu0_opp_table>;
  154. interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
  155. <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>;
  156. qcom,freq-domain = <&cpufreq_hw 0>;
  157. #cooling-cells = <2>;
  158. L2_0: l2-cache {
  159. compatible = "cache";
  160. next-level-cache = <&L3_0>;
  161. L3_0: l3-cache {
  162. compatible = "cache";
  163. };
  164. };
  165. };
  166. CPU1: cpu@100 {
  167. device_type = "cpu";
  168. compatible = "arm,kryo";
  169. reg = <0x0 0x100>;
  170. enable-method = "psci";
  171. cpu-idle-states = <&LITTLE_CPU_SLEEP_0
  172. &LITTLE_CPU_SLEEP_1
  173. &CLUSTER_SLEEP_0>;
  174. next-level-cache = <&L2_100>;
  175. operating-points-v2 = <&cpu0_opp_table>;
  176. interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
  177. <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>;
  178. qcom,freq-domain = <&cpufreq_hw 0>;
  179. #cooling-cells = <2>;
  180. L2_100: l2-cache {
  181. compatible = "cache";
  182. next-level-cache = <&L3_0>;
  183. };
  184. };
  185. CPU2: cpu@200 {
  186. device_type = "cpu";
  187. compatible = "arm,kryo";
  188. reg = <0x0 0x200>;
  189. enable-method = "psci";
  190. cpu-idle-states = <&LITTLE_CPU_SLEEP_0
  191. &LITTLE_CPU_SLEEP_1
  192. &CLUSTER_SLEEP_0>;
  193. next-level-cache = <&L2_200>;
  194. operating-points-v2 = <&cpu0_opp_table>;
  195. interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
  196. <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>;
  197. qcom,freq-domain = <&cpufreq_hw 0>;
  198. #cooling-cells = <2>;
  199. L2_200: l2-cache {
  200. compatible = "cache";
  201. next-level-cache = <&L3_0>;
  202. };
  203. };
  204. CPU3: cpu@300 {
  205. device_type = "cpu";
  206. compatible = "arm,kryo";
  207. reg = <0x0 0x300>;
  208. enable-method = "psci";
  209. cpu-idle-states = <&LITTLE_CPU_SLEEP_0
  210. &LITTLE_CPU_SLEEP_1
  211. &CLUSTER_SLEEP_0>;
  212. next-level-cache = <&L2_300>;
  213. operating-points-v2 = <&cpu0_opp_table>;
  214. interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
  215. <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>;
  216. qcom,freq-domain = <&cpufreq_hw 0>;
  217. #cooling-cells = <2>;
  218. L2_300: l2-cache {
  219. compatible = "cache";
  220. next-level-cache = <&L3_0>;
  221. };
  222. };
  223. CPU4: cpu@400 {
  224. device_type = "cpu";
  225. compatible = "arm,kryo";
  226. reg = <0x0 0x400>;
  227. enable-method = "psci";
  228. cpu-idle-states = <&BIG_CPU_SLEEP_0
  229. &BIG_CPU_SLEEP_1
  230. &CLUSTER_SLEEP_0>;
  231. next-level-cache = <&L2_400>;
  232. operating-points-v2 = <&cpu4_opp_table>;
  233. interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
  234. <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>;
  235. qcom,freq-domain = <&cpufreq_hw 1>;
  236. #cooling-cells = <2>;
  237. L2_400: l2-cache {
  238. compatible = "cache";
  239. next-level-cache = <&L3_0>;
  240. };
  241. };
  242. CPU5: cpu@500 {
  243. device_type = "cpu";
  244. compatible = "arm,kryo";
  245. reg = <0x0 0x500>;
  246. enable-method = "psci";
  247. cpu-idle-states = <&BIG_CPU_SLEEP_0
  248. &BIG_CPU_SLEEP_1
  249. &CLUSTER_SLEEP_0>;
  250. next-level-cache = <&L2_500>;
  251. operating-points-v2 = <&cpu4_opp_table>;
  252. interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
  253. <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>;
  254. qcom,freq-domain = <&cpufreq_hw 1>;
  255. #cooling-cells = <2>;
  256. L2_500: l2-cache {
  257. compatible = "cache";
  258. next-level-cache = <&L3_0>;
  259. };
  260. };
  261. CPU6: cpu@600 {
  262. device_type = "cpu";
  263. compatible = "arm,kryo";
  264. reg = <0x0 0x600>;
  265. enable-method = "psci";
  266. cpu-idle-states = <&BIG_CPU_SLEEP_0
  267. &BIG_CPU_SLEEP_1
  268. &CLUSTER_SLEEP_0>;
  269. next-level-cache = <&L2_600>;
  270. operating-points-v2 = <&cpu4_opp_table>;
  271. interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
  272. <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>;
  273. qcom,freq-domain = <&cpufreq_hw 1>;
  274. #cooling-cells = <2>;
  275. L2_600: l2-cache {
  276. compatible = "cache";
  277. next-level-cache = <&L3_0>;
  278. };
  279. };
  280. CPU7: cpu@700 {
  281. device_type = "cpu";
  282. compatible = "arm,kryo";
  283. reg = <0x0 0x700>;
  284. enable-method = "psci";
  285. cpu-idle-states = <&BIG_CPU_SLEEP_0
  286. &BIG_CPU_SLEEP_1
  287. &CLUSTER_SLEEP_0>;
  288. next-level-cache = <&L2_700>;
  289. operating-points-v2 = <&cpu7_opp_table>;
  290. interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>,
  291. <&epss_l3 MASTER_EPSS_L3_APPS &epss_l3 SLAVE_EPSS_L3_SHARED>;
  292. qcom,freq-domain = <&cpufreq_hw 2>;
  293. #cooling-cells = <2>;
  294. L2_700: l2-cache {
  295. compatible = "cache";
  296. next-level-cache = <&L3_0>;
  297. };
  298. };
  299. cpu-map {
  300. cluster0 {
  301. core0 {
  302. cpu = <&CPU0>;
  303. };
  304. core1 {
  305. cpu = <&CPU1>;
  306. };
  307. core2 {
  308. cpu = <&CPU2>;
  309. };
  310. core3 {
  311. cpu = <&CPU3>;
  312. };
  313. core4 {
  314. cpu = <&CPU4>;
  315. };
  316. core5 {
  317. cpu = <&CPU5>;
  318. };
  319. core6 {
  320. cpu = <&CPU6>;
  321. };
  322. core7 {
  323. cpu = <&CPU7>;
  324. };
  325. };
  326. };
  327. idle-states {
  328. entry-method = "psci";
  329. LITTLE_CPU_SLEEP_0: cpu-sleep-0-0 {
  330. compatible = "arm,idle-state";
  331. idle-state-name = "little-power-down";
  332. arm,psci-suspend-param = <0x40000003>;
  333. entry-latency-us = <549>;
  334. exit-latency-us = <901>;
  335. min-residency-us = <1774>;
  336. local-timer-stop;
  337. };
  338. LITTLE_CPU_SLEEP_1: cpu-sleep-0-1 {
  339. compatible = "arm,idle-state";
  340. idle-state-name = "little-rail-power-down";
  341. arm,psci-suspend-param = <0x40000004>;
  342. entry-latency-us = <702>;
  343. exit-latency-us = <915>;
  344. min-residency-us = <4001>;
  345. local-timer-stop;
  346. };
  347. BIG_CPU_SLEEP_0: cpu-sleep-1-0 {
  348. compatible = "arm,idle-state";
  349. idle-state-name = "big-power-down";
  350. arm,psci-suspend-param = <0x40000003>;
  351. entry-latency-us = <523>;
  352. exit-latency-us = <1244>;
  353. min-residency-us = <2207>;
  354. local-timer-stop;
  355. };
  356. BIG_CPU_SLEEP_1: cpu-sleep-1-1 {
  357. compatible = "arm,idle-state";
  358. idle-state-name = "big-rail-power-down";
  359. arm,psci-suspend-param = <0x40000004>;
  360. entry-latency-us = <526>;
  361. exit-latency-us = <1854>;
  362. min-residency-us = <5555>;
  363. local-timer-stop;
  364. };
  365. CLUSTER_SLEEP_0: cluster-sleep-0 {
  366. compatible = "arm,idle-state";
  367. idle-state-name = "cluster-power-down";
  368. arm,psci-suspend-param = <0x40003444>;
  369. entry-latency-us = <3263>;
  370. exit-latency-us = <6562>;
  371. min-residency-us = <9926>;
  372. local-timer-stop;
  373. };
  374. };
  375. };
  376. cpu0_opp_table: opp-table-cpu0 {
  377. compatible = "operating-points-v2";
  378. opp-shared;
  379. cpu0_opp_300mhz: opp-300000000 {
  380. opp-hz = /bits/ 64 <300000000>;
  381. opp-peak-kBps = <800000 9600000>;
  382. };
  383. cpu0_opp_691mhz: opp-691200000 {
  384. opp-hz = /bits/ 64 <691200000>;
  385. opp-peak-kBps = <800000 17817600>;
  386. };
  387. cpu0_opp_806mhz: opp-806400000 {
  388. opp-hz = /bits/ 64 <806400000>;
  389. opp-peak-kBps = <800000 20889600>;
  390. };
  391. cpu0_opp_941mhz: opp-940800000 {
  392. opp-hz = /bits/ 64 <940800000>;
  393. opp-peak-kBps = <1804000 24576000>;
  394. };
  395. cpu0_opp_1152mhz: opp-1152000000 {
  396. opp-hz = /bits/ 64 <1152000000>;
  397. opp-peak-kBps = <2188000 27033600>;
  398. };
  399. cpu0_opp_1325mhz: opp-1324800000 {
  400. opp-hz = /bits/ 64 <1324800000>;
  401. opp-peak-kBps = <2188000 33792000>;
  402. };
  403. cpu0_opp_1517mhz: opp-1516800000 {
  404. opp-hz = /bits/ 64 <1516800000>;
  405. opp-peak-kBps = <3072000 38092800>;
  406. };
  407. cpu0_opp_1651mhz: opp-1651200000 {
  408. opp-hz = /bits/ 64 <1651200000>;
  409. opp-peak-kBps = <3072000 41779200>;
  410. };
  411. cpu0_opp_1805mhz: opp-1804800000 {
  412. opp-hz = /bits/ 64 <1804800000>;
  413. opp-peak-kBps = <4068000 48537600>;
  414. };
  415. cpu0_opp_1958mhz: opp-1958400000 {
  416. opp-hz = /bits/ 64 <1958400000>;
  417. opp-peak-kBps = <4068000 48537600>;
  418. };
  419. cpu0_opp_2016mhz: opp-2016000000 {
  420. opp-hz = /bits/ 64 <2016000000>;
  421. opp-peak-kBps = <6220000 48537600>;
  422. };
  423. };
  424. cpu4_opp_table: opp-table-cpu4 {
  425. compatible = "operating-points-v2";
  426. opp-shared;
  427. cpu4_opp_691mhz: opp-691200000 {
  428. opp-hz = /bits/ 64 <691200000>;
  429. opp-peak-kBps = <1804000 9600000>;
  430. };
  431. cpu4_opp_941mhz: opp-940800000 {
  432. opp-hz = /bits/ 64 <940800000>;
  433. opp-peak-kBps = <2188000 17817600>;
  434. };
  435. cpu4_opp_1229mhz: opp-1228800000 {
  436. opp-hz = /bits/ 64 <1228800000>;
  437. opp-peak-kBps = <4068000 24576000>;
  438. };
  439. cpu4_opp_1344mhz: opp-1344000000 {
  440. opp-hz = /bits/ 64 <1344000000>;
  441. opp-peak-kBps = <4068000 24576000>;
  442. };
  443. cpu4_opp_1517mhz: opp-1516800000 {
  444. opp-hz = /bits/ 64 <1516800000>;
  445. opp-peak-kBps = <4068000 24576000>;
  446. };
  447. cpu4_opp_1651mhz: opp-1651200000 {
  448. opp-hz = /bits/ 64 <1651200000>;
  449. opp-peak-kBps = <6220000 38092800>;
  450. };
  451. cpu4_opp_1901mhz: opp-1900800000 {
  452. opp-hz = /bits/ 64 <1900800000>;
  453. opp-peak-kBps = <6220000 44851200>;
  454. };
  455. cpu4_opp_2054mhz: opp-2054400000 {
  456. opp-hz = /bits/ 64 <2054400000>;
  457. opp-peak-kBps = <6220000 44851200>;
  458. };
  459. cpu4_opp_2112mhz: opp-2112000000 {
  460. opp-hz = /bits/ 64 <2112000000>;
  461. opp-peak-kBps = <6220000 44851200>;
  462. };
  463. cpu4_opp_2131mhz: opp-2131200000 {
  464. opp-hz = /bits/ 64 <2131200000>;
  465. opp-peak-kBps = <6220000 44851200>;
  466. };
  467. cpu4_opp_2208mhz: opp-2208000000 {
  468. opp-hz = /bits/ 64 <2208000000>;
  469. opp-peak-kBps = <6220000 44851200>;
  470. };
  471. cpu4_opp_2400mhz: opp-2400000000 {
  472. opp-hz = /bits/ 64 <2400000000>;
  473. opp-peak-kBps = <8532000 48537600>;
  474. };
  475. cpu4_opp_2611mhz: opp-2611200000 {
  476. opp-hz = /bits/ 64 <2611200000>;
  477. opp-peak-kBps = <8532000 48537600>;
  478. };
  479. };
  480. cpu7_opp_table: opp-table-cpu7 {
  481. compatible = "operating-points-v2";
  482. opp-shared;
  483. cpu7_opp_806mhz: opp-806400000 {
  484. opp-hz = /bits/ 64 <806400000>;
  485. opp-peak-kBps = <1804000 9600000>;
  486. };
  487. cpu7_opp_1056mhz: opp-1056000000 {
  488. opp-hz = /bits/ 64 <1056000000>;
  489. opp-peak-kBps = <2188000 17817600>;
  490. };
  491. cpu7_opp_1325mhz: opp-1324800000 {
  492. opp-hz = /bits/ 64 <1324800000>;
  493. opp-peak-kBps = <4068000 24576000>;
  494. };
  495. cpu7_opp_1517mhz: opp-1516800000 {
  496. opp-hz = /bits/ 64 <1516800000>;
  497. opp-peak-kBps = <4068000 24576000>;
  498. };
  499. cpu7_opp_1766mhz: opp-1766400000 {
  500. opp-hz = /bits/ 64 <1766400000>;
  501. opp-peak-kBps = <6220000 38092800>;
  502. };
  503. cpu7_opp_1862mhz: opp-1862400000 {
  504. opp-hz = /bits/ 64 <1862400000>;
  505. opp-peak-kBps = <6220000 38092800>;
  506. };
  507. cpu7_opp_2035mhz: opp-2035200000 {
  508. opp-hz = /bits/ 64 <2035200000>;
  509. opp-peak-kBps = <6220000 38092800>;
  510. };
  511. cpu7_opp_2112mhz: opp-2112000000 {
  512. opp-hz = /bits/ 64 <2112000000>;
  513. opp-peak-kBps = <6220000 44851200>;
  514. };
  515. cpu7_opp_2208mhz: opp-2208000000 {
  516. opp-hz = /bits/ 64 <2208000000>;
  517. opp-peak-kBps = <6220000 44851200>;
  518. };
  519. cpu7_opp_2381mhz: opp-2380800000 {
  520. opp-hz = /bits/ 64 <2380800000>;
  521. opp-peak-kBps = <6832000 44851200>;
  522. };
  523. cpu7_opp_2400mhz: opp-2400000000 {
  524. opp-hz = /bits/ 64 <2400000000>;
  525. opp-peak-kBps = <8532000 48537600>;
  526. };
  527. cpu7_opp_2515mhz: opp-2515200000 {
  528. opp-hz = /bits/ 64 <2515200000>;
  529. opp-peak-kBps = <8532000 48537600>;
  530. };
  531. cpu7_opp_2707mhz: opp-2707200000 {
  532. opp-hz = /bits/ 64 <2707200000>;
  533. opp-peak-kBps = <8532000 48537600>;
  534. };
  535. cpu7_opp_3014mhz: opp-3014400000 {
  536. opp-hz = /bits/ 64 <3014400000>;
  537. opp-peak-kBps = <8532000 48537600>;
  538. };
  539. };
  540. memory@80000000 {
  541. device_type = "memory";
  542. /* We expect the bootloader to fill in the size */
  543. reg = <0 0x80000000 0 0>;
  544. };
  545. firmware {
  546. scm {
  547. compatible = "qcom,scm-sc7280", "qcom,scm";
  548. };
  549. };
  550. clk_virt: interconnect {
  551. compatible = "qcom,sc7280-clk-virt";
  552. #interconnect-cells = <2>;
  553. qcom,bcm-voters = <&apps_bcm_voter>;
  554. };
  555. smem {
  556. compatible = "qcom,smem";
  557. memory-region = <&smem_mem>;
  558. hwlocks = <&tcsr_mutex 3>;
  559. };
  560. smp2p-adsp {
  561. compatible = "qcom,smp2p";
  562. qcom,smem = <443>, <429>;
  563. interrupts-extended = <&ipcc IPCC_CLIENT_LPASS
  564. IPCC_MPROC_SIGNAL_SMP2P
  565. IRQ_TYPE_EDGE_RISING>;
  566. mboxes = <&ipcc IPCC_CLIENT_LPASS
  567. IPCC_MPROC_SIGNAL_SMP2P>;
  568. qcom,local-pid = <0>;
  569. qcom,remote-pid = <2>;
  570. adsp_smp2p_out: master-kernel {
  571. qcom,entry-name = "master-kernel";
  572. #qcom,smem-state-cells = <1>;
  573. };
  574. adsp_smp2p_in: slave-kernel {
  575. qcom,entry-name = "slave-kernel";
  576. interrupt-controller;
  577. #interrupt-cells = <2>;
  578. };
  579. };
  580. smp2p-cdsp {
  581. compatible = "qcom,smp2p";
  582. qcom,smem = <94>, <432>;
  583. interrupts-extended = <&ipcc IPCC_CLIENT_CDSP
  584. IPCC_MPROC_SIGNAL_SMP2P
  585. IRQ_TYPE_EDGE_RISING>;
  586. mboxes = <&ipcc IPCC_CLIENT_CDSP
  587. IPCC_MPROC_SIGNAL_SMP2P>;
  588. qcom,local-pid = <0>;
  589. qcom,remote-pid = <5>;
  590. cdsp_smp2p_out: master-kernel {
  591. qcom,entry-name = "master-kernel";
  592. #qcom,smem-state-cells = <1>;
  593. };
  594. cdsp_smp2p_in: slave-kernel {
  595. qcom,entry-name = "slave-kernel";
  596. interrupt-controller;
  597. #interrupt-cells = <2>;
  598. };
  599. };
  600. smp2p-mpss {
  601. compatible = "qcom,smp2p";
  602. qcom,smem = <435>, <428>;
  603. interrupts-extended = <&ipcc IPCC_CLIENT_MPSS
  604. IPCC_MPROC_SIGNAL_SMP2P
  605. IRQ_TYPE_EDGE_RISING>;
  606. mboxes = <&ipcc IPCC_CLIENT_MPSS
  607. IPCC_MPROC_SIGNAL_SMP2P>;
  608. qcom,local-pid = <0>;
  609. qcom,remote-pid = <1>;
  610. modem_smp2p_out: master-kernel {
  611. qcom,entry-name = "master-kernel";
  612. #qcom,smem-state-cells = <1>;
  613. };
  614. modem_smp2p_in: slave-kernel {
  615. qcom,entry-name = "slave-kernel";
  616. interrupt-controller;
  617. #interrupt-cells = <2>;
  618. };
  619. ipa_smp2p_out: ipa-ap-to-modem {
  620. qcom,entry-name = "ipa";
  621. #qcom,smem-state-cells = <1>;
  622. };
  623. ipa_smp2p_in: ipa-modem-to-ap {
  624. qcom,entry-name = "ipa";
  625. interrupt-controller;
  626. #interrupt-cells = <2>;
  627. };
  628. };
  629. smp2p-wpss {
  630. compatible = "qcom,smp2p";
  631. qcom,smem = <617>, <616>;
  632. interrupts-extended = <&ipcc IPCC_CLIENT_WPSS
  633. IPCC_MPROC_SIGNAL_SMP2P
  634. IRQ_TYPE_EDGE_RISING>;
  635. mboxes = <&ipcc IPCC_CLIENT_WPSS
  636. IPCC_MPROC_SIGNAL_SMP2P>;
  637. qcom,local-pid = <0>;
  638. qcom,remote-pid = <13>;
  639. wpss_smp2p_out: master-kernel {
  640. qcom,entry-name = "master-kernel";
  641. #qcom,smem-state-cells = <1>;
  642. };
  643. wpss_smp2p_in: slave-kernel {
  644. qcom,entry-name = "slave-kernel";
  645. interrupt-controller;
  646. #interrupt-cells = <2>;
  647. };
  648. };
  649. pmu {
  650. compatible = "arm,armv8-pmuv3";
  651. interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW>;
  652. };
  653. psci {
  654. compatible = "arm,psci-1.0";
  655. method = "smc";
  656. };
  657. qspi_opp_table: opp-table-qspi {
  658. compatible = "operating-points-v2";
  659. opp-75000000 {
  660. opp-hz = /bits/ 64 <75000000>;
  661. required-opps = <&rpmhpd_opp_low_svs>;
  662. };
  663. opp-150000000 {
  664. opp-hz = /bits/ 64 <150000000>;
  665. required-opps = <&rpmhpd_opp_svs>;
  666. };
  667. opp-200000000 {
  668. opp-hz = /bits/ 64 <200000000>;
  669. required-opps = <&rpmhpd_opp_svs_l1>;
  670. };
  671. opp-300000000 {
  672. opp-hz = /bits/ 64 <300000000>;
  673. required-opps = <&rpmhpd_opp_nom>;
  674. };
  675. };
  676. qup_opp_table: opp-table-qup {
  677. compatible = "operating-points-v2";
  678. opp-75000000 {
  679. opp-hz = /bits/ 64 <75000000>;
  680. required-opps = <&rpmhpd_opp_low_svs>;
  681. };
  682. opp-100000000 {
  683. opp-hz = /bits/ 64 <100000000>;
  684. required-opps = <&rpmhpd_opp_svs>;
  685. };
  686. opp-128000000 {
  687. opp-hz = /bits/ 64 <128000000>;
  688. required-opps = <&rpmhpd_opp_nom>;
  689. };
  690. };
  691. soc: soc@0 {
  692. #address-cells = <2>;
  693. #size-cells = <2>;
  694. ranges = <0 0 0 0 0x10 0>;
  695. dma-ranges = <0 0 0 0 0x10 0>;
  696. compatible = "simple-bus";
  697. gcc: clock-controller@100000 {
  698. compatible = "qcom,gcc-sc7280";
  699. reg = <0 0x00100000 0 0x1f0000>;
  700. clocks = <&rpmhcc RPMH_CXO_CLK>,
  701. <&rpmhcc RPMH_CXO_CLK_A>, <&sleep_clk>,
  702. <0>, <&pcie1_lane>,
  703. <0>, <0>, <0>,
  704. <&usb_1_ssphy>;
  705. clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk",
  706. "pcie_0_pipe_clk", "pcie_1_pipe_clk",
  707. "ufs_phy_rx_symbol_0_clk", "ufs_phy_rx_symbol_1_clk",
  708. "ufs_phy_tx_symbol_0_clk",
  709. "usb3_phy_wrapper_gcc_usb30_pipe_clk";
  710. #clock-cells = <1>;
  711. #reset-cells = <1>;
  712. #power-domain-cells = <1>;
  713. power-domains = <&rpmhpd SC7280_CX>;
  714. };
  715. ipcc: mailbox@408000 {
  716. compatible = "qcom,sc7280-ipcc", "qcom,ipcc";
  717. reg = <0 0x00408000 0 0x1000>;
  718. interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>;
  719. interrupt-controller;
  720. #interrupt-cells = <3>;
  721. #mbox-cells = <2>;
  722. };
  723. qfprom: efuse@784000 {
  724. compatible = "qcom,sc7280-qfprom", "qcom,qfprom";
  725. reg = <0 0x00784000 0 0xa20>,
  726. <0 0x00780000 0 0xa20>,
  727. <0 0x00782000 0 0x120>,
  728. <0 0x00786000 0 0x1fff>;
  729. clocks = <&gcc GCC_SEC_CTRL_CLK_SRC>;
  730. clock-names = "core";
  731. power-domains = <&rpmhpd SC7280_MX>;
  732. #address-cells = <1>;
  733. #size-cells = <1>;
  734. gpu_speed_bin: gpu_speed_bin@1e9 {
  735. reg = <0x1e9 0x2>;
  736. bits = <5 8>;
  737. };
  738. };
  739. sdhc_1: mmc@7c4000 {
  740. compatible = "qcom,sc7280-sdhci", "qcom,sdhci-msm-v5";
  741. pinctrl-names = "default", "sleep";
  742. pinctrl-0 = <&sdc1_clk>, <&sdc1_cmd>, <&sdc1_data>, <&sdc1_rclk>;
  743. pinctrl-1 = <&sdc1_clk_sleep>, <&sdc1_cmd_sleep>, <&sdc1_data_sleep>, <&sdc1_rclk_sleep>;
  744. status = "disabled";
  745. reg = <0 0x007c4000 0 0x1000>,
  746. <0 0x007c5000 0 0x1000>;
  747. reg-names = "hc", "cqhci";
  748. iommus = <&apps_smmu 0xc0 0x0>;
  749. interrupts = <GIC_SPI 652 IRQ_TYPE_LEVEL_HIGH>,
  750. <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH>;
  751. interrupt-names = "hc_irq", "pwr_irq";
  752. clocks = <&gcc GCC_SDCC1_AHB_CLK>,
  753. <&gcc GCC_SDCC1_APPS_CLK>,
  754. <&rpmhcc RPMH_CXO_CLK>;
  755. clock-names = "iface", "core", "xo";
  756. interconnects = <&aggre1_noc MASTER_SDCC_1 0 &mc_virt SLAVE_EBI1 0>,
  757. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_SDCC_1 0>;
  758. interconnect-names = "sdhc-ddr","cpu-sdhc";
  759. power-domains = <&rpmhpd SC7280_CX>;
  760. operating-points-v2 = <&sdhc1_opp_table>;
  761. bus-width = <8>;
  762. supports-cqe;
  763. qcom,dll-config = <0x0007642c>;
  764. qcom,ddr-config = <0x80040868>;
  765. mmc-ddr-1_8v;
  766. mmc-hs200-1_8v;
  767. mmc-hs400-1_8v;
  768. mmc-hs400-enhanced-strobe;
  769. resets = <&gcc GCC_SDCC1_BCR>;
  770. sdhc1_opp_table: opp-table {
  771. compatible = "operating-points-v2";
  772. opp-100000000 {
  773. opp-hz = /bits/ 64 <100000000>;
  774. required-opps = <&rpmhpd_opp_low_svs>;
  775. opp-peak-kBps = <1800000 400000>;
  776. opp-avg-kBps = <100000 0>;
  777. };
  778. opp-384000000 {
  779. opp-hz = /bits/ 64 <384000000>;
  780. required-opps = <&rpmhpd_opp_nom>;
  781. opp-peak-kBps = <5400000 1600000>;
  782. opp-avg-kBps = <390000 0>;
  783. };
  784. };
  785. };
  786. gpi_dma0: dma-controller@900000 {
  787. #dma-cells = <3>;
  788. compatible = "qcom,sc7280-gpi-dma";
  789. reg = <0 0x00900000 0 0x60000>;
  790. interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>,
  791. <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>,
  792. <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>,
  793. <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>,
  794. <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>,
  795. <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>,
  796. <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>,
  797. <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
  798. <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>,
  799. <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
  800. <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
  801. <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>;
  802. dma-channels = <12>;
  803. dma-channel-mask = <0x7f>;
  804. iommus = <&apps_smmu 0x0136 0x0>;
  805. status = "disabled";
  806. };
  807. qupv3_id_0: geniqup@9c0000 {
  808. compatible = "qcom,geni-se-qup";
  809. reg = <0 0x009c0000 0 0x2000>;
  810. clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>,
  811. <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>;
  812. clock-names = "m-ahb", "s-ahb";
  813. #address-cells = <2>;
  814. #size-cells = <2>;
  815. ranges;
  816. iommus = <&apps_smmu 0x123 0x0>;
  817. status = "disabled";
  818. i2c0: i2c@980000 {
  819. compatible = "qcom,geni-i2c";
  820. reg = <0 0x00980000 0 0x4000>;
  821. clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
  822. clock-names = "se";
  823. pinctrl-names = "default";
  824. pinctrl-0 = <&qup_i2c0_data_clk>;
  825. interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
  826. #address-cells = <1>;
  827. #size-cells = <0>;
  828. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  829. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>,
  830. <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>;
  831. interconnect-names = "qup-core", "qup-config",
  832. "qup-memory";
  833. dmas = <&gpi_dma0 0 0 QCOM_GPI_I2C>,
  834. <&gpi_dma0 1 0 QCOM_GPI_I2C>;
  835. dma-names = "tx", "rx";
  836. status = "disabled";
  837. };
  838. spi0: spi@980000 {
  839. compatible = "qcom,geni-spi";
  840. reg = <0 0x00980000 0 0x4000>;
  841. clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
  842. clock-names = "se";
  843. pinctrl-names = "default";
  844. pinctrl-0 = <&qup_spi0_data_clk>, <&qup_spi0_cs>;
  845. interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
  846. #address-cells = <1>;
  847. #size-cells = <0>;
  848. power-domains = <&rpmhpd SC7280_CX>;
  849. operating-points-v2 = <&qup_opp_table>;
  850. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  851. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  852. interconnect-names = "qup-core", "qup-config";
  853. dmas = <&gpi_dma0 0 0 QCOM_GPI_SPI>,
  854. <&gpi_dma0 1 0 QCOM_GPI_SPI>;
  855. dma-names = "tx", "rx";
  856. status = "disabled";
  857. };
  858. uart0: serial@980000 {
  859. compatible = "qcom,geni-uart";
  860. reg = <0 0x00980000 0 0x4000>;
  861. clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
  862. clock-names = "se";
  863. pinctrl-names = "default";
  864. pinctrl-0 = <&qup_uart0_cts>, <&qup_uart0_rts>, <&qup_uart0_tx>, <&qup_uart0_rx>;
  865. interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
  866. power-domains = <&rpmhpd SC7280_CX>;
  867. operating-points-v2 = <&qup_opp_table>;
  868. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  869. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  870. interconnect-names = "qup-core", "qup-config";
  871. status = "disabled";
  872. };
  873. i2c1: i2c@984000 {
  874. compatible = "qcom,geni-i2c";
  875. reg = <0 0x00984000 0 0x4000>;
  876. clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
  877. clock-names = "se";
  878. pinctrl-names = "default";
  879. pinctrl-0 = <&qup_i2c1_data_clk>;
  880. interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
  881. #address-cells = <1>;
  882. #size-cells = <0>;
  883. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  884. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>,
  885. <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>;
  886. interconnect-names = "qup-core", "qup-config",
  887. "qup-memory";
  888. dmas = <&gpi_dma0 0 1 QCOM_GPI_I2C>,
  889. <&gpi_dma0 1 1 QCOM_GPI_I2C>;
  890. dma-names = "tx", "rx";
  891. status = "disabled";
  892. };
  893. spi1: spi@984000 {
  894. compatible = "qcom,geni-spi";
  895. reg = <0 0x00984000 0 0x4000>;
  896. clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
  897. clock-names = "se";
  898. pinctrl-names = "default";
  899. pinctrl-0 = <&qup_spi1_data_clk>, <&qup_spi1_cs>;
  900. interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
  901. #address-cells = <1>;
  902. #size-cells = <0>;
  903. power-domains = <&rpmhpd SC7280_CX>;
  904. operating-points-v2 = <&qup_opp_table>;
  905. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  906. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  907. interconnect-names = "qup-core", "qup-config";
  908. dmas = <&gpi_dma0 0 1 QCOM_GPI_SPI>,
  909. <&gpi_dma0 1 1 QCOM_GPI_SPI>;
  910. dma-names = "tx", "rx";
  911. status = "disabled";
  912. };
  913. uart1: serial@984000 {
  914. compatible = "qcom,geni-uart";
  915. reg = <0 0x00984000 0 0x4000>;
  916. clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
  917. clock-names = "se";
  918. pinctrl-names = "default";
  919. pinctrl-0 = <&qup_uart1_cts>, <&qup_uart1_rts>, <&qup_uart1_tx>, <&qup_uart1_rx>;
  920. interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
  921. power-domains = <&rpmhpd SC7280_CX>;
  922. operating-points-v2 = <&qup_opp_table>;
  923. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  924. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  925. interconnect-names = "qup-core", "qup-config";
  926. status = "disabled";
  927. };
  928. i2c2: i2c@988000 {
  929. compatible = "qcom,geni-i2c";
  930. reg = <0 0x00988000 0 0x4000>;
  931. clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
  932. clock-names = "se";
  933. pinctrl-names = "default";
  934. pinctrl-0 = <&qup_i2c2_data_clk>;
  935. interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>;
  936. #address-cells = <1>;
  937. #size-cells = <0>;
  938. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  939. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>,
  940. <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>;
  941. interconnect-names = "qup-core", "qup-config",
  942. "qup-memory";
  943. dmas = <&gpi_dma0 0 2 QCOM_GPI_I2C>,
  944. <&gpi_dma0 1 2 QCOM_GPI_I2C>;
  945. dma-names = "tx", "rx";
  946. status = "disabled";
  947. };
  948. spi2: spi@988000 {
  949. compatible = "qcom,geni-spi";
  950. reg = <0 0x00988000 0 0x4000>;
  951. clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
  952. clock-names = "se";
  953. pinctrl-names = "default";
  954. pinctrl-0 = <&qup_spi2_data_clk>, <&qup_spi2_cs>;
  955. interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>;
  956. #address-cells = <1>;
  957. #size-cells = <0>;
  958. power-domains = <&rpmhpd SC7280_CX>;
  959. operating-points-v2 = <&qup_opp_table>;
  960. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  961. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  962. interconnect-names = "qup-core", "qup-config";
  963. dmas = <&gpi_dma0 0 2 QCOM_GPI_SPI>,
  964. <&gpi_dma0 1 2 QCOM_GPI_SPI>;
  965. dma-names = "tx", "rx";
  966. status = "disabled";
  967. };
  968. uart2: serial@988000 {
  969. compatible = "qcom,geni-uart";
  970. reg = <0 0x00988000 0 0x4000>;
  971. clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
  972. clock-names = "se";
  973. pinctrl-names = "default";
  974. pinctrl-0 = <&qup_uart2_cts>, <&qup_uart2_rts>, <&qup_uart2_tx>, <&qup_uart2_rx>;
  975. interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>;
  976. power-domains = <&rpmhpd SC7280_CX>;
  977. operating-points-v2 = <&qup_opp_table>;
  978. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  979. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  980. interconnect-names = "qup-core", "qup-config";
  981. status = "disabled";
  982. };
  983. i2c3: i2c@98c000 {
  984. compatible = "qcom,geni-i2c";
  985. reg = <0 0x0098c000 0 0x4000>;
  986. clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
  987. clock-names = "se";
  988. pinctrl-names = "default";
  989. pinctrl-0 = <&qup_i2c3_data_clk>;
  990. interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>;
  991. #address-cells = <1>;
  992. #size-cells = <0>;
  993. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  994. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>,
  995. <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>;
  996. interconnect-names = "qup-core", "qup-config",
  997. "qup-memory";
  998. dmas = <&gpi_dma0 0 3 QCOM_GPI_I2C>,
  999. <&gpi_dma0 1 3 QCOM_GPI_I2C>;
  1000. dma-names = "tx", "rx";
  1001. status = "disabled";
  1002. };
  1003. spi3: spi@98c000 {
  1004. compatible = "qcom,geni-spi";
  1005. reg = <0 0x0098c000 0 0x4000>;
  1006. clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
  1007. clock-names = "se";
  1008. pinctrl-names = "default";
  1009. pinctrl-0 = <&qup_spi3_data_clk>, <&qup_spi3_cs>;
  1010. interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>;
  1011. #address-cells = <1>;
  1012. #size-cells = <0>;
  1013. power-domains = <&rpmhpd SC7280_CX>;
  1014. operating-points-v2 = <&qup_opp_table>;
  1015. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  1016. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  1017. interconnect-names = "qup-core", "qup-config";
  1018. dmas = <&gpi_dma0 0 3 QCOM_GPI_SPI>,
  1019. <&gpi_dma0 1 3 QCOM_GPI_SPI>;
  1020. dma-names = "tx", "rx";
  1021. status = "disabled";
  1022. };
  1023. uart3: serial@98c000 {
  1024. compatible = "qcom,geni-uart";
  1025. reg = <0 0x0098c000 0 0x4000>;
  1026. clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
  1027. clock-names = "se";
  1028. pinctrl-names = "default";
  1029. pinctrl-0 = <&qup_uart3_cts>, <&qup_uart3_rts>, <&qup_uart3_tx>, <&qup_uart3_rx>;
  1030. interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>;
  1031. power-domains = <&rpmhpd SC7280_CX>;
  1032. operating-points-v2 = <&qup_opp_table>;
  1033. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  1034. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  1035. interconnect-names = "qup-core", "qup-config";
  1036. status = "disabled";
  1037. };
  1038. i2c4: i2c@990000 {
  1039. compatible = "qcom,geni-i2c";
  1040. reg = <0 0x00990000 0 0x4000>;
  1041. clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
  1042. clock-names = "se";
  1043. pinctrl-names = "default";
  1044. pinctrl-0 = <&qup_i2c4_data_clk>;
  1045. interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
  1046. #address-cells = <1>;
  1047. #size-cells = <0>;
  1048. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  1049. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>,
  1050. <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>;
  1051. interconnect-names = "qup-core", "qup-config",
  1052. "qup-memory";
  1053. dmas = <&gpi_dma0 0 4 QCOM_GPI_I2C>,
  1054. <&gpi_dma0 1 4 QCOM_GPI_I2C>;
  1055. dma-names = "tx", "rx";
  1056. status = "disabled";
  1057. };
  1058. spi4: spi@990000 {
  1059. compatible = "qcom,geni-spi";
  1060. reg = <0 0x00990000 0 0x4000>;
  1061. clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
  1062. clock-names = "se";
  1063. pinctrl-names = "default";
  1064. pinctrl-0 = <&qup_spi4_data_clk>, <&qup_spi4_cs>;
  1065. interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
  1066. #address-cells = <1>;
  1067. #size-cells = <0>;
  1068. power-domains = <&rpmhpd SC7280_CX>;
  1069. operating-points-v2 = <&qup_opp_table>;
  1070. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  1071. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  1072. interconnect-names = "qup-core", "qup-config";
  1073. dmas = <&gpi_dma0 0 4 QCOM_GPI_SPI>,
  1074. <&gpi_dma0 1 4 QCOM_GPI_SPI>;
  1075. dma-names = "tx", "rx";
  1076. status = "disabled";
  1077. };
  1078. uart4: serial@990000 {
  1079. compatible = "qcom,geni-uart";
  1080. reg = <0 0x00990000 0 0x4000>;
  1081. clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
  1082. clock-names = "se";
  1083. pinctrl-names = "default";
  1084. pinctrl-0 = <&qup_uart4_cts>, <&qup_uart4_rts>, <&qup_uart4_tx>, <&qup_uart4_rx>;
  1085. interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
  1086. power-domains = <&rpmhpd SC7280_CX>;
  1087. operating-points-v2 = <&qup_opp_table>;
  1088. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  1089. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  1090. interconnect-names = "qup-core", "qup-config";
  1091. status = "disabled";
  1092. };
  1093. i2c5: i2c@994000 {
  1094. compatible = "qcom,geni-i2c";
  1095. reg = <0 0x00994000 0 0x4000>;
  1096. clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
  1097. clock-names = "se";
  1098. pinctrl-names = "default";
  1099. pinctrl-0 = <&qup_i2c5_data_clk>;
  1100. interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>;
  1101. #address-cells = <1>;
  1102. #size-cells = <0>;
  1103. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  1104. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>,
  1105. <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>;
  1106. interconnect-names = "qup-core", "qup-config",
  1107. "qup-memory";
  1108. dmas = <&gpi_dma0 0 5 QCOM_GPI_I2C>,
  1109. <&gpi_dma0 1 5 QCOM_GPI_I2C>;
  1110. dma-names = "tx", "rx";
  1111. status = "disabled";
  1112. };
  1113. spi5: spi@994000 {
  1114. compatible = "qcom,geni-spi";
  1115. reg = <0 0x00994000 0 0x4000>;
  1116. clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
  1117. clock-names = "se";
  1118. pinctrl-names = "default";
  1119. pinctrl-0 = <&qup_spi5_data_clk>, <&qup_spi5_cs>;
  1120. interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>;
  1121. #address-cells = <1>;
  1122. #size-cells = <0>;
  1123. power-domains = <&rpmhpd SC7280_CX>;
  1124. operating-points-v2 = <&qup_opp_table>;
  1125. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  1126. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  1127. interconnect-names = "qup-core", "qup-config";
  1128. dmas = <&gpi_dma0 0 5 QCOM_GPI_SPI>,
  1129. <&gpi_dma0 1 5 QCOM_GPI_SPI>;
  1130. dma-names = "tx", "rx";
  1131. status = "disabled";
  1132. };
  1133. uart5: serial@994000 {
  1134. compatible = "qcom,geni-uart";
  1135. reg = <0 0x00994000 0 0x4000>;
  1136. clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
  1137. clock-names = "se";
  1138. pinctrl-names = "default";
  1139. pinctrl-0 = <&qup_uart5_cts>, <&qup_uart5_rts>, <&qup_uart5_tx>, <&qup_uart5_rx>;
  1140. interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>;
  1141. power-domains = <&rpmhpd SC7280_CX>;
  1142. operating-points-v2 = <&qup_opp_table>;
  1143. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  1144. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  1145. interconnect-names = "qup-core", "qup-config";
  1146. status = "disabled";
  1147. };
  1148. i2c6: i2c@998000 {
  1149. compatible = "qcom,geni-i2c";
  1150. reg = <0 0x00998000 0 0x4000>;
  1151. clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>;
  1152. clock-names = "se";
  1153. pinctrl-names = "default";
  1154. pinctrl-0 = <&qup_i2c6_data_clk>;
  1155. interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>;
  1156. #address-cells = <1>;
  1157. #size-cells = <0>;
  1158. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  1159. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>,
  1160. <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>;
  1161. interconnect-names = "qup-core", "qup-config",
  1162. "qup-memory";
  1163. dmas = <&gpi_dma0 0 6 QCOM_GPI_I2C>,
  1164. <&gpi_dma0 1 6 QCOM_GPI_I2C>;
  1165. dma-names = "tx", "rx";
  1166. status = "disabled";
  1167. };
  1168. spi6: spi@998000 {
  1169. compatible = "qcom,geni-spi";
  1170. reg = <0 0x00998000 0 0x4000>;
  1171. clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>;
  1172. clock-names = "se";
  1173. pinctrl-names = "default";
  1174. pinctrl-0 = <&qup_spi6_data_clk>, <&qup_spi6_cs>;
  1175. interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>;
  1176. #address-cells = <1>;
  1177. #size-cells = <0>;
  1178. power-domains = <&rpmhpd SC7280_CX>;
  1179. operating-points-v2 = <&qup_opp_table>;
  1180. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  1181. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  1182. interconnect-names = "qup-core", "qup-config";
  1183. dmas = <&gpi_dma0 0 6 QCOM_GPI_SPI>,
  1184. <&gpi_dma0 1 6 QCOM_GPI_SPI>;
  1185. dma-names = "tx", "rx";
  1186. status = "disabled";
  1187. };
  1188. uart6: serial@998000 {
  1189. compatible = "qcom,geni-uart";
  1190. reg = <0 0x00998000 0 0x4000>;
  1191. clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>;
  1192. clock-names = "se";
  1193. pinctrl-names = "default";
  1194. pinctrl-0 = <&qup_uart6_cts>, <&qup_uart6_rts>, <&qup_uart6_tx>, <&qup_uart6_rx>;
  1195. interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>;
  1196. power-domains = <&rpmhpd SC7280_CX>;
  1197. operating-points-v2 = <&qup_opp_table>;
  1198. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  1199. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  1200. interconnect-names = "qup-core", "qup-config";
  1201. status = "disabled";
  1202. };
  1203. i2c7: i2c@99c000 {
  1204. compatible = "qcom,geni-i2c";
  1205. reg = <0 0x0099c000 0 0x4000>;
  1206. clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>;
  1207. clock-names = "se";
  1208. pinctrl-names = "default";
  1209. pinctrl-0 = <&qup_i2c7_data_clk>;
  1210. interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>;
  1211. #address-cells = <1>;
  1212. #size-cells = <0>;
  1213. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  1214. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>,
  1215. <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>;
  1216. interconnect-names = "qup-core", "qup-config",
  1217. "qup-memory";
  1218. dmas = <&gpi_dma0 0 7 QCOM_GPI_I2C>,
  1219. <&gpi_dma0 1 7 QCOM_GPI_I2C>;
  1220. dma-names = "tx", "rx";
  1221. status = "disabled";
  1222. };
  1223. spi7: spi@99c000 {
  1224. compatible = "qcom,geni-spi";
  1225. reg = <0 0x0099c000 0 0x4000>;
  1226. clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>;
  1227. clock-names = "se";
  1228. pinctrl-names = "default";
  1229. pinctrl-0 = <&qup_spi7_data_clk>, <&qup_spi7_cs>;
  1230. interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>;
  1231. #address-cells = <1>;
  1232. #size-cells = <0>;
  1233. power-domains = <&rpmhpd SC7280_CX>;
  1234. operating-points-v2 = <&qup_opp_table>;
  1235. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  1236. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  1237. interconnect-names = "qup-core", "qup-config";
  1238. dmas = <&gpi_dma0 0 7 QCOM_GPI_SPI>,
  1239. <&gpi_dma0 1 7 QCOM_GPI_SPI>;
  1240. dma-names = "tx", "rx";
  1241. status = "disabled";
  1242. };
  1243. uart7: serial@99c000 {
  1244. compatible = "qcom,geni-uart";
  1245. reg = <0 0x0099c000 0 0x4000>;
  1246. clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>;
  1247. clock-names = "se";
  1248. pinctrl-names = "default";
  1249. pinctrl-0 = <&qup_uart7_cts>, <&qup_uart7_rts>, <&qup_uart7_tx>, <&qup_uart7_rx>;
  1250. interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>;
  1251. power-domains = <&rpmhpd SC7280_CX>;
  1252. operating-points-v2 = <&qup_opp_table>;
  1253. interconnects = <&clk_virt MASTER_QUP_CORE_0 0 &clk_virt SLAVE_QUP_CORE_0 0>,
  1254. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_0 0>;
  1255. interconnect-names = "qup-core", "qup-config";
  1256. status = "disabled";
  1257. };
  1258. };
  1259. gpi_dma1: dma-controller@a00000 {
  1260. #dma-cells = <3>;
  1261. compatible = "qcom,sc7280-gpi-dma";
  1262. reg = <0 0x00a00000 0 0x60000>;
  1263. interrupts = <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>,
  1264. <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>,
  1265. <GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>,
  1266. <GIC_SPI 282 IRQ_TYPE_LEVEL_HIGH>,
  1267. <GIC_SPI 283 IRQ_TYPE_LEVEL_HIGH>,
  1268. <GIC_SPI 284 IRQ_TYPE_LEVEL_HIGH>,
  1269. <GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>,
  1270. <GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>,
  1271. <GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>,
  1272. <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>,
  1273. <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>,
  1274. <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>;
  1275. dma-channels = <12>;
  1276. dma-channel-mask = <0x1e>;
  1277. iommus = <&apps_smmu 0x56 0x0>;
  1278. status = "disabled";
  1279. };
  1280. qupv3_id_1: geniqup@ac0000 {
  1281. compatible = "qcom,geni-se-qup";
  1282. reg = <0 0x00ac0000 0 0x2000>;
  1283. clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>,
  1284. <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>;
  1285. clock-names = "m-ahb", "s-ahb";
  1286. #address-cells = <2>;
  1287. #size-cells = <2>;
  1288. ranges;
  1289. iommus = <&apps_smmu 0x43 0x0>;
  1290. status = "disabled";
  1291. i2c8: i2c@a80000 {
  1292. compatible = "qcom,geni-i2c";
  1293. reg = <0 0x00a80000 0 0x4000>;
  1294. clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
  1295. clock-names = "se";
  1296. pinctrl-names = "default";
  1297. pinctrl-0 = <&qup_i2c8_data_clk>;
  1298. interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
  1299. #address-cells = <1>;
  1300. #size-cells = <0>;
  1301. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1302. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>,
  1303. <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>;
  1304. interconnect-names = "qup-core", "qup-config",
  1305. "qup-memory";
  1306. dmas = <&gpi_dma1 0 0 QCOM_GPI_I2C>,
  1307. <&gpi_dma1 1 0 QCOM_GPI_I2C>;
  1308. dma-names = "tx", "rx";
  1309. status = "disabled";
  1310. };
  1311. spi8: spi@a80000 {
  1312. compatible = "qcom,geni-spi";
  1313. reg = <0 0x00a80000 0 0x4000>;
  1314. clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
  1315. clock-names = "se";
  1316. pinctrl-names = "default";
  1317. pinctrl-0 = <&qup_spi8_data_clk>, <&qup_spi8_cs>;
  1318. interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
  1319. #address-cells = <1>;
  1320. #size-cells = <0>;
  1321. power-domains = <&rpmhpd SC7280_CX>;
  1322. operating-points-v2 = <&qup_opp_table>;
  1323. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1324. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1325. interconnect-names = "qup-core", "qup-config";
  1326. dmas = <&gpi_dma1 0 0 QCOM_GPI_SPI>,
  1327. <&gpi_dma1 1 0 QCOM_GPI_SPI>;
  1328. dma-names = "tx", "rx";
  1329. status = "disabled";
  1330. };
  1331. uart8: serial@a80000 {
  1332. compatible = "qcom,geni-uart";
  1333. reg = <0 0x00a80000 0 0x4000>;
  1334. clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
  1335. clock-names = "se";
  1336. pinctrl-names = "default";
  1337. pinctrl-0 = <&qup_uart8_cts>, <&qup_uart8_rts>, <&qup_uart8_tx>, <&qup_uart8_rx>;
  1338. interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
  1339. power-domains = <&rpmhpd SC7280_CX>;
  1340. operating-points-v2 = <&qup_opp_table>;
  1341. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1342. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1343. interconnect-names = "qup-core", "qup-config";
  1344. status = "disabled";
  1345. };
  1346. i2c9: i2c@a84000 {
  1347. compatible = "qcom,geni-i2c";
  1348. reg = <0 0x00a84000 0 0x4000>;
  1349. clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
  1350. clock-names = "se";
  1351. pinctrl-names = "default";
  1352. pinctrl-0 = <&qup_i2c9_data_clk>;
  1353. interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
  1354. #address-cells = <1>;
  1355. #size-cells = <0>;
  1356. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1357. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>,
  1358. <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>;
  1359. interconnect-names = "qup-core", "qup-config",
  1360. "qup-memory";
  1361. dmas = <&gpi_dma1 0 1 QCOM_GPI_I2C>,
  1362. <&gpi_dma1 1 1 QCOM_GPI_I2C>;
  1363. dma-names = "tx", "rx";
  1364. status = "disabled";
  1365. };
  1366. spi9: spi@a84000 {
  1367. compatible = "qcom,geni-spi";
  1368. reg = <0 0x00a84000 0 0x4000>;
  1369. clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
  1370. clock-names = "se";
  1371. pinctrl-names = "default";
  1372. pinctrl-0 = <&qup_spi9_data_clk>, <&qup_spi9_cs>;
  1373. interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
  1374. #address-cells = <1>;
  1375. #size-cells = <0>;
  1376. power-domains = <&rpmhpd SC7280_CX>;
  1377. operating-points-v2 = <&qup_opp_table>;
  1378. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1379. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1380. interconnect-names = "qup-core", "qup-config";
  1381. dmas = <&gpi_dma1 0 1 QCOM_GPI_SPI>,
  1382. <&gpi_dma1 1 1 QCOM_GPI_SPI>;
  1383. dma-names = "tx", "rx";
  1384. status = "disabled";
  1385. };
  1386. uart9: serial@a84000 {
  1387. compatible = "qcom,geni-uart";
  1388. reg = <0 0x00a84000 0 0x4000>;
  1389. clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
  1390. clock-names = "se";
  1391. pinctrl-names = "default";
  1392. pinctrl-0 = <&qup_uart9_cts>, <&qup_uart9_rts>, <&qup_uart9_tx>, <&qup_uart9_rx>;
  1393. interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
  1394. power-domains = <&rpmhpd SC7280_CX>;
  1395. operating-points-v2 = <&qup_opp_table>;
  1396. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1397. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1398. interconnect-names = "qup-core", "qup-config";
  1399. status = "disabled";
  1400. };
  1401. i2c10: i2c@a88000 {
  1402. compatible = "qcom,geni-i2c";
  1403. reg = <0 0x00a88000 0 0x4000>;
  1404. clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
  1405. clock-names = "se";
  1406. pinctrl-names = "default";
  1407. pinctrl-0 = <&qup_i2c10_data_clk>;
  1408. interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
  1409. #address-cells = <1>;
  1410. #size-cells = <0>;
  1411. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1412. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>,
  1413. <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>;
  1414. interconnect-names = "qup-core", "qup-config",
  1415. "qup-memory";
  1416. dmas = <&gpi_dma1 0 2 QCOM_GPI_I2C>,
  1417. <&gpi_dma1 1 2 QCOM_GPI_I2C>;
  1418. dma-names = "tx", "rx";
  1419. status = "disabled";
  1420. };
  1421. spi10: spi@a88000 {
  1422. compatible = "qcom,geni-spi";
  1423. reg = <0 0x00a88000 0 0x4000>;
  1424. clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
  1425. clock-names = "se";
  1426. pinctrl-names = "default";
  1427. pinctrl-0 = <&qup_spi10_data_clk>, <&qup_spi10_cs>;
  1428. interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
  1429. #address-cells = <1>;
  1430. #size-cells = <0>;
  1431. power-domains = <&rpmhpd SC7280_CX>;
  1432. operating-points-v2 = <&qup_opp_table>;
  1433. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1434. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1435. interconnect-names = "qup-core", "qup-config";
  1436. dmas = <&gpi_dma1 0 2 QCOM_GPI_SPI>,
  1437. <&gpi_dma1 1 2 QCOM_GPI_SPI>;
  1438. dma-names = "tx", "rx";
  1439. status = "disabled";
  1440. };
  1441. uart10: serial@a88000 {
  1442. compatible = "qcom,geni-uart";
  1443. reg = <0 0x00a88000 0 0x4000>;
  1444. clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
  1445. clock-names = "se";
  1446. pinctrl-names = "default";
  1447. pinctrl-0 = <&qup_uart10_cts>, <&qup_uart10_rts>, <&qup_uart10_tx>, <&qup_uart10_rx>;
  1448. interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
  1449. power-domains = <&rpmhpd SC7280_CX>;
  1450. operating-points-v2 = <&qup_opp_table>;
  1451. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1452. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1453. interconnect-names = "qup-core", "qup-config";
  1454. status = "disabled";
  1455. };
  1456. i2c11: i2c@a8c000 {
  1457. compatible = "qcom,geni-i2c";
  1458. reg = <0 0x00a8c000 0 0x4000>;
  1459. clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
  1460. clock-names = "se";
  1461. pinctrl-names = "default";
  1462. pinctrl-0 = <&qup_i2c11_data_clk>;
  1463. interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
  1464. #address-cells = <1>;
  1465. #size-cells = <0>;
  1466. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1467. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>,
  1468. <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>;
  1469. interconnect-names = "qup-core", "qup-config",
  1470. "qup-memory";
  1471. dmas = <&gpi_dma1 0 3 QCOM_GPI_I2C>,
  1472. <&gpi_dma1 1 3 QCOM_GPI_I2C>;
  1473. dma-names = "tx", "rx";
  1474. status = "disabled";
  1475. };
  1476. spi11: spi@a8c000 {
  1477. compatible = "qcom,geni-spi";
  1478. reg = <0 0x00a8c000 0 0x4000>;
  1479. clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
  1480. clock-names = "se";
  1481. pinctrl-names = "default";
  1482. pinctrl-0 = <&qup_spi11_data_clk>, <&qup_spi11_cs>;
  1483. interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
  1484. #address-cells = <1>;
  1485. #size-cells = <0>;
  1486. power-domains = <&rpmhpd SC7280_CX>;
  1487. operating-points-v2 = <&qup_opp_table>;
  1488. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1489. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1490. interconnect-names = "qup-core", "qup-config";
  1491. dmas = <&gpi_dma1 0 3 QCOM_GPI_SPI>,
  1492. <&gpi_dma1 1 3 QCOM_GPI_SPI>;
  1493. dma-names = "tx", "rx";
  1494. status = "disabled";
  1495. };
  1496. uart11: serial@a8c000 {
  1497. compatible = "qcom,geni-uart";
  1498. reg = <0 0x00a8c000 0 0x4000>;
  1499. clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
  1500. clock-names = "se";
  1501. pinctrl-names = "default";
  1502. pinctrl-0 = <&qup_uart11_cts>, <&qup_uart11_rts>, <&qup_uart11_tx>, <&qup_uart11_rx>;
  1503. interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
  1504. power-domains = <&rpmhpd SC7280_CX>;
  1505. operating-points-v2 = <&qup_opp_table>;
  1506. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1507. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1508. interconnect-names = "qup-core", "qup-config";
  1509. status = "disabled";
  1510. };
  1511. i2c12: i2c@a90000 {
  1512. compatible = "qcom,geni-i2c";
  1513. reg = <0 0x00a90000 0 0x4000>;
  1514. clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
  1515. clock-names = "se";
  1516. pinctrl-names = "default";
  1517. pinctrl-0 = <&qup_i2c12_data_clk>;
  1518. interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
  1519. #address-cells = <1>;
  1520. #size-cells = <0>;
  1521. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1522. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>,
  1523. <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>;
  1524. interconnect-names = "qup-core", "qup-config",
  1525. "qup-memory";
  1526. dmas = <&gpi_dma1 0 4 QCOM_GPI_I2C>,
  1527. <&gpi_dma1 1 4 QCOM_GPI_I2C>;
  1528. dma-names = "tx", "rx";
  1529. status = "disabled";
  1530. };
  1531. spi12: spi@a90000 {
  1532. compatible = "qcom,geni-spi";
  1533. reg = <0 0x00a90000 0 0x4000>;
  1534. clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
  1535. clock-names = "se";
  1536. pinctrl-names = "default";
  1537. pinctrl-0 = <&qup_spi12_data_clk>, <&qup_spi12_cs>;
  1538. interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
  1539. #address-cells = <1>;
  1540. #size-cells = <0>;
  1541. power-domains = <&rpmhpd SC7280_CX>;
  1542. operating-points-v2 = <&qup_opp_table>;
  1543. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1544. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1545. interconnect-names = "qup-core", "qup-config";
  1546. dmas = <&gpi_dma1 0 4 QCOM_GPI_SPI>,
  1547. <&gpi_dma1 1 4 QCOM_GPI_SPI>;
  1548. dma-names = "tx", "rx";
  1549. status = "disabled";
  1550. };
  1551. uart12: serial@a90000 {
  1552. compatible = "qcom,geni-uart";
  1553. reg = <0 0x00a90000 0 0x4000>;
  1554. clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
  1555. clock-names = "se";
  1556. pinctrl-names = "default";
  1557. pinctrl-0 = <&qup_uart12_cts>, <&qup_uart12_rts>, <&qup_uart12_tx>, <&qup_uart12_rx>;
  1558. interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
  1559. power-domains = <&rpmhpd SC7280_CX>;
  1560. operating-points-v2 = <&qup_opp_table>;
  1561. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1562. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1563. interconnect-names = "qup-core", "qup-config";
  1564. status = "disabled";
  1565. };
  1566. i2c13: i2c@a94000 {
  1567. compatible = "qcom,geni-i2c";
  1568. reg = <0 0x00a94000 0 0x4000>;
  1569. clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
  1570. clock-names = "se";
  1571. pinctrl-names = "default";
  1572. pinctrl-0 = <&qup_i2c13_data_clk>;
  1573. interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
  1574. #address-cells = <1>;
  1575. #size-cells = <0>;
  1576. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1577. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>,
  1578. <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>;
  1579. interconnect-names = "qup-core", "qup-config",
  1580. "qup-memory";
  1581. dmas = <&gpi_dma1 0 5 QCOM_GPI_I2C>,
  1582. <&gpi_dma1 1 5 QCOM_GPI_I2C>;
  1583. dma-names = "tx", "rx";
  1584. status = "disabled";
  1585. };
  1586. spi13: spi@a94000 {
  1587. compatible = "qcom,geni-spi";
  1588. reg = <0 0x00a94000 0 0x4000>;
  1589. clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
  1590. clock-names = "se";
  1591. pinctrl-names = "default";
  1592. pinctrl-0 = <&qup_spi13_data_clk>, <&qup_spi13_cs>;
  1593. interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
  1594. #address-cells = <1>;
  1595. #size-cells = <0>;
  1596. power-domains = <&rpmhpd SC7280_CX>;
  1597. operating-points-v2 = <&qup_opp_table>;
  1598. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1599. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1600. interconnect-names = "qup-core", "qup-config";
  1601. dmas = <&gpi_dma1 0 5 QCOM_GPI_SPI>,
  1602. <&gpi_dma1 1 5 QCOM_GPI_SPI>;
  1603. dma-names = "tx", "rx";
  1604. status = "disabled";
  1605. };
  1606. uart13: serial@a94000 {
  1607. compatible = "qcom,geni-uart";
  1608. reg = <0 0x00a94000 0 0x4000>;
  1609. clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
  1610. clock-names = "se";
  1611. pinctrl-names = "default";
  1612. pinctrl-0 = <&qup_uart13_cts>, <&qup_uart13_rts>, <&qup_uart13_tx>, <&qup_uart13_rx>;
  1613. interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
  1614. power-domains = <&rpmhpd SC7280_CX>;
  1615. operating-points-v2 = <&qup_opp_table>;
  1616. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1617. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1618. interconnect-names = "qup-core", "qup-config";
  1619. status = "disabled";
  1620. };
  1621. i2c14: i2c@a98000 {
  1622. compatible = "qcom,geni-i2c";
  1623. reg = <0 0x00a98000 0 0x4000>;
  1624. clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>;
  1625. clock-names = "se";
  1626. pinctrl-names = "default";
  1627. pinctrl-0 = <&qup_i2c14_data_clk>;
  1628. interrupts = <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>;
  1629. #address-cells = <1>;
  1630. #size-cells = <0>;
  1631. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1632. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>,
  1633. <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>;
  1634. interconnect-names = "qup-core", "qup-config",
  1635. "qup-memory";
  1636. dmas = <&gpi_dma1 0 6 QCOM_GPI_I2C>,
  1637. <&gpi_dma1 1 6 QCOM_GPI_I2C>;
  1638. dma-names = "tx", "rx";
  1639. status = "disabled";
  1640. };
  1641. spi14: spi@a98000 {
  1642. compatible = "qcom,geni-spi";
  1643. reg = <0 0x00a98000 0 0x4000>;
  1644. clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>;
  1645. clock-names = "se";
  1646. pinctrl-names = "default";
  1647. pinctrl-0 = <&qup_spi14_data_clk>, <&qup_spi14_cs>;
  1648. interrupts = <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>;
  1649. #address-cells = <1>;
  1650. #size-cells = <0>;
  1651. power-domains = <&rpmhpd SC7280_CX>;
  1652. operating-points-v2 = <&qup_opp_table>;
  1653. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1654. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1655. interconnect-names = "qup-core", "qup-config";
  1656. dmas = <&gpi_dma1 0 6 QCOM_GPI_SPI>,
  1657. <&gpi_dma1 1 6 QCOM_GPI_SPI>;
  1658. dma-names = "tx", "rx";
  1659. status = "disabled";
  1660. };
  1661. uart14: serial@a98000 {
  1662. compatible = "qcom,geni-uart";
  1663. reg = <0 0x00a98000 0 0x4000>;
  1664. clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>;
  1665. clock-names = "se";
  1666. pinctrl-names = "default";
  1667. pinctrl-0 = <&qup_uart14_cts>, <&qup_uart14_rts>, <&qup_uart14_tx>, <&qup_uart14_rx>;
  1668. interrupts = <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>;
  1669. power-domains = <&rpmhpd SC7280_CX>;
  1670. operating-points-v2 = <&qup_opp_table>;
  1671. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1672. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1673. interconnect-names = "qup-core", "qup-config";
  1674. status = "disabled";
  1675. };
  1676. i2c15: i2c@a9c000 {
  1677. compatible = "qcom,geni-i2c";
  1678. reg = <0 0x00a9c000 0 0x4000>;
  1679. clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>;
  1680. clock-names = "se";
  1681. pinctrl-names = "default";
  1682. pinctrl-0 = <&qup_i2c15_data_clk>;
  1683. interrupts = <GIC_SPI 369 IRQ_TYPE_LEVEL_HIGH>;
  1684. #address-cells = <1>;
  1685. #size-cells = <0>;
  1686. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1687. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>,
  1688. <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>;
  1689. interconnect-names = "qup-core", "qup-config",
  1690. "qup-memory";
  1691. dmas = <&gpi_dma1 0 7 QCOM_GPI_I2C>,
  1692. <&gpi_dma1 1 7 QCOM_GPI_I2C>;
  1693. dma-names = "tx", "rx";
  1694. status = "disabled";
  1695. };
  1696. spi15: spi@a9c000 {
  1697. compatible = "qcom,geni-spi";
  1698. reg = <0 0x00a9c000 0 0x4000>;
  1699. clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>;
  1700. clock-names = "se";
  1701. pinctrl-names = "default";
  1702. pinctrl-0 = <&qup_spi15_data_clk>, <&qup_spi15_cs>;
  1703. interrupts = <GIC_SPI 369 IRQ_TYPE_LEVEL_HIGH>;
  1704. #address-cells = <1>;
  1705. #size-cells = <0>;
  1706. power-domains = <&rpmhpd SC7280_CX>;
  1707. operating-points-v2 = <&qup_opp_table>;
  1708. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1709. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1710. interconnect-names = "qup-core", "qup-config";
  1711. dmas = <&gpi_dma1 0 7 QCOM_GPI_SPI>,
  1712. <&gpi_dma1 1 7 QCOM_GPI_SPI>;
  1713. dma-names = "tx", "rx";
  1714. status = "disabled";
  1715. };
  1716. uart15: serial@a9c000 {
  1717. compatible = "qcom,geni-uart";
  1718. reg = <0 0x00a9c000 0 0x4000>;
  1719. clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>;
  1720. clock-names = "se";
  1721. pinctrl-names = "default";
  1722. pinctrl-0 = <&qup_uart15_cts>, <&qup_uart15_rts>, <&qup_uart15_tx>, <&qup_uart15_rx>;
  1723. interrupts = <GIC_SPI 369 IRQ_TYPE_LEVEL_HIGH>;
  1724. power-domains = <&rpmhpd SC7280_CX>;
  1725. operating-points-v2 = <&qup_opp_table>;
  1726. interconnects = <&clk_virt MASTER_QUP_CORE_1 0 &clk_virt SLAVE_QUP_CORE_1 0>,
  1727. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_QUP_1 0>;
  1728. interconnect-names = "qup-core", "qup-config";
  1729. status = "disabled";
  1730. };
  1731. };
  1732. cnoc2: interconnect@1500000 {
  1733. reg = <0 0x01500000 0 0x1000>;
  1734. compatible = "qcom,sc7280-cnoc2";
  1735. #interconnect-cells = <2>;
  1736. qcom,bcm-voters = <&apps_bcm_voter>;
  1737. };
  1738. cnoc3: interconnect@1502000 {
  1739. reg = <0 0x01502000 0 0x1000>;
  1740. compatible = "qcom,sc7280-cnoc3";
  1741. #interconnect-cells = <2>;
  1742. qcom,bcm-voters = <&apps_bcm_voter>;
  1743. };
  1744. mc_virt: interconnect@1580000 {
  1745. reg = <0 0x01580000 0 0x4>;
  1746. compatible = "qcom,sc7280-mc-virt";
  1747. #interconnect-cells = <2>;
  1748. qcom,bcm-voters = <&apps_bcm_voter>;
  1749. };
  1750. system_noc: interconnect@1680000 {
  1751. reg = <0 0x01680000 0 0x15480>;
  1752. compatible = "qcom,sc7280-system-noc";
  1753. #interconnect-cells = <2>;
  1754. qcom,bcm-voters = <&apps_bcm_voter>;
  1755. };
  1756. aggre1_noc: interconnect@16e0000 {
  1757. compatible = "qcom,sc7280-aggre1-noc";
  1758. reg = <0 0x016e0000 0 0x1c080>;
  1759. #interconnect-cells = <2>;
  1760. qcom,bcm-voters = <&apps_bcm_voter>;
  1761. };
  1762. aggre2_noc: interconnect@1700000 {
  1763. reg = <0 0x01700000 0 0x2b080>;
  1764. compatible = "qcom,sc7280-aggre2-noc";
  1765. #interconnect-cells = <2>;
  1766. qcom,bcm-voters = <&apps_bcm_voter>;
  1767. };
  1768. mmss_noc: interconnect@1740000 {
  1769. reg = <0 0x01740000 0 0x1e080>;
  1770. compatible = "qcom,sc7280-mmss-noc";
  1771. #interconnect-cells = <2>;
  1772. qcom,bcm-voters = <&apps_bcm_voter>;
  1773. };
  1774. wifi: wifi@17a10040 {
  1775. compatible = "qcom,wcn6750-wifi";
  1776. reg = <0 0x17a10040 0 0x0>;
  1777. iommus = <&apps_smmu 0x1c00 0x1>;
  1778. interrupts = <GIC_SPI 768 IRQ_TYPE_EDGE_RISING>,
  1779. <GIC_SPI 769 IRQ_TYPE_EDGE_RISING>,
  1780. <GIC_SPI 770 IRQ_TYPE_EDGE_RISING>,
  1781. <GIC_SPI 771 IRQ_TYPE_EDGE_RISING>,
  1782. <GIC_SPI 772 IRQ_TYPE_EDGE_RISING>,
  1783. <GIC_SPI 773 IRQ_TYPE_EDGE_RISING>,
  1784. <GIC_SPI 774 IRQ_TYPE_EDGE_RISING>,
  1785. <GIC_SPI 775 IRQ_TYPE_EDGE_RISING>,
  1786. <GIC_SPI 776 IRQ_TYPE_EDGE_RISING>,
  1787. <GIC_SPI 777 IRQ_TYPE_EDGE_RISING>,
  1788. <GIC_SPI 778 IRQ_TYPE_EDGE_RISING>,
  1789. <GIC_SPI 779 IRQ_TYPE_EDGE_RISING>,
  1790. <GIC_SPI 780 IRQ_TYPE_EDGE_RISING>,
  1791. <GIC_SPI 781 IRQ_TYPE_EDGE_RISING>,
  1792. <GIC_SPI 782 IRQ_TYPE_EDGE_RISING>,
  1793. <GIC_SPI 783 IRQ_TYPE_EDGE_RISING>,
  1794. <GIC_SPI 784 IRQ_TYPE_EDGE_RISING>,
  1795. <GIC_SPI 785 IRQ_TYPE_EDGE_RISING>,
  1796. <GIC_SPI 786 IRQ_TYPE_EDGE_RISING>,
  1797. <GIC_SPI 787 IRQ_TYPE_EDGE_RISING>,
  1798. <GIC_SPI 788 IRQ_TYPE_EDGE_RISING>,
  1799. <GIC_SPI 789 IRQ_TYPE_EDGE_RISING>,
  1800. <GIC_SPI 790 IRQ_TYPE_EDGE_RISING>,
  1801. <GIC_SPI 791 IRQ_TYPE_EDGE_RISING>,
  1802. <GIC_SPI 792 IRQ_TYPE_EDGE_RISING>,
  1803. <GIC_SPI 793 IRQ_TYPE_EDGE_RISING>,
  1804. <GIC_SPI 794 IRQ_TYPE_EDGE_RISING>,
  1805. <GIC_SPI 795 IRQ_TYPE_EDGE_RISING>,
  1806. <GIC_SPI 796 IRQ_TYPE_EDGE_RISING>,
  1807. <GIC_SPI 797 IRQ_TYPE_EDGE_RISING>,
  1808. <GIC_SPI 798 IRQ_TYPE_EDGE_RISING>,
  1809. <GIC_SPI 799 IRQ_TYPE_EDGE_RISING>;
  1810. qcom,rproc = <&remoteproc_wpss>;
  1811. memory-region = <&wlan_fw_mem>, <&wlan_ce_mem>;
  1812. status = "disabled";
  1813. };
  1814. pcie1: pci@1c08000 {
  1815. compatible = "qcom,pcie-sc7280";
  1816. reg = <0 0x01c08000 0 0x3000>,
  1817. <0 0x40000000 0 0xf1d>,
  1818. <0 0x40000f20 0 0xa8>,
  1819. <0 0x40001000 0 0x1000>,
  1820. <0 0x40100000 0 0x100000>;
  1821. reg-names = "parf", "dbi", "elbi", "atu", "config";
  1822. device_type = "pci";
  1823. linux,pci-domain = <1>;
  1824. bus-range = <0x00 0xff>;
  1825. num-lanes = <2>;
  1826. #address-cells = <3>;
  1827. #size-cells = <2>;
  1828. ranges = <0x01000000 0x0 0x00000000 0x0 0x40200000 0x0 0x100000>,
  1829. <0x02000000 0x0 0x40300000 0x0 0x40300000 0x0 0x1fd00000>;
  1830. interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>;
  1831. interrupt-names = "msi";
  1832. #interrupt-cells = <1>;
  1833. interrupt-map-mask = <0 0 0 0x7>;
  1834. interrupt-map = <0 0 0 1 &intc 0 0 0 434 IRQ_TYPE_LEVEL_HIGH>,
  1835. <0 0 0 2 &intc 0 0 0 435 IRQ_TYPE_LEVEL_HIGH>,
  1836. <0 0 0 3 &intc 0 0 0 438 IRQ_TYPE_LEVEL_HIGH>,
  1837. <0 0 0 4 &intc 0 0 0 439 IRQ_TYPE_LEVEL_HIGH>;
  1838. clocks = <&gcc GCC_PCIE_1_PIPE_CLK>,
  1839. <&gcc GCC_PCIE_1_PIPE_CLK_SRC>,
  1840. <&pcie1_lane>,
  1841. <&rpmhcc RPMH_CXO_CLK>,
  1842. <&gcc GCC_PCIE_1_AUX_CLK>,
  1843. <&gcc GCC_PCIE_1_CFG_AHB_CLK>,
  1844. <&gcc GCC_PCIE_1_MSTR_AXI_CLK>,
  1845. <&gcc GCC_PCIE_1_SLV_AXI_CLK>,
  1846. <&gcc GCC_PCIE_1_SLV_Q2A_AXI_CLK>,
  1847. <&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>,
  1848. <&gcc GCC_DDRSS_PCIE_SF_CLK>,
  1849. <&gcc GCC_AGGRE_NOC_PCIE_CENTER_SF_AXI_CLK>,
  1850. <&gcc GCC_AGGRE_NOC_PCIE_1_AXI_CLK>;
  1851. clock-names = "pipe",
  1852. "pipe_mux",
  1853. "phy_pipe",
  1854. "ref",
  1855. "aux",
  1856. "cfg",
  1857. "bus_master",
  1858. "bus_slave",
  1859. "slave_q2a",
  1860. "tbu",
  1861. "ddrss_sf_tbu",
  1862. "aggre0",
  1863. "aggre1";
  1864. assigned-clocks = <&gcc GCC_PCIE_1_AUX_CLK>;
  1865. assigned-clock-rates = <19200000>;
  1866. resets = <&gcc GCC_PCIE_1_BCR>;
  1867. reset-names = "pci";
  1868. power-domains = <&gcc GCC_PCIE_1_GDSC>;
  1869. phys = <&pcie1_lane>;
  1870. phy-names = "pciephy";
  1871. pinctrl-names = "default";
  1872. pinctrl-0 = <&pcie1_clkreq_n>;
  1873. dma-coherent;
  1874. iommus = <&apps_smmu 0x1c80 0x1>;
  1875. iommu-map = <0x0 &apps_smmu 0x1c80 0x1>,
  1876. <0x100 &apps_smmu 0x1c81 0x1>;
  1877. status = "disabled";
  1878. };
  1879. pcie1_phy: phy@1c0e000 {
  1880. compatible = "qcom,sm8250-qmp-gen3x2-pcie-phy";
  1881. reg = <0 0x01c0e000 0 0x1c0>;
  1882. #address-cells = <2>;
  1883. #size-cells = <2>;
  1884. ranges;
  1885. clocks = <&gcc GCC_PCIE_1_AUX_CLK>,
  1886. <&gcc GCC_PCIE_1_CFG_AHB_CLK>,
  1887. <&gcc GCC_PCIE_CLKREF_EN>,
  1888. <&gcc GCC_PCIE1_PHY_RCHNG_CLK>;
  1889. clock-names = "aux", "cfg_ahb", "ref", "refgen";
  1890. resets = <&gcc GCC_PCIE_1_PHY_BCR>;
  1891. reset-names = "phy";
  1892. assigned-clocks = <&gcc GCC_PCIE1_PHY_RCHNG_CLK>;
  1893. assigned-clock-rates = <100000000>;
  1894. status = "disabled";
  1895. pcie1_lane: phy@1c0e200 {
  1896. reg = <0 0x01c0e200 0 0x170>,
  1897. <0 0x01c0e400 0 0x200>,
  1898. <0 0x01c0ea00 0 0x1f0>,
  1899. <0 0x01c0e600 0 0x170>,
  1900. <0 0x01c0e800 0 0x200>,
  1901. <0 0x01c0ee00 0 0xf4>;
  1902. clocks = <&gcc GCC_PCIE_1_PIPE_CLK>;
  1903. clock-names = "pipe0";
  1904. #phy-cells = <0>;
  1905. #clock-cells = <0>;
  1906. clock-output-names = "pcie_1_pipe_clk";
  1907. };
  1908. };
  1909. ipa: ipa@1e40000 {
  1910. compatible = "qcom,sc7280-ipa";
  1911. iommus = <&apps_smmu 0x480 0x0>,
  1912. <&apps_smmu 0x482 0x0>;
  1913. reg = <0 0x1e40000 0 0x8000>,
  1914. <0 0x1e50000 0 0x4ad0>,
  1915. <0 0x1e04000 0 0x23000>;
  1916. reg-names = "ipa-reg",
  1917. "ipa-shared",
  1918. "gsi";
  1919. interrupts-extended = <&intc GIC_SPI 654 IRQ_TYPE_EDGE_RISING>,
  1920. <&intc GIC_SPI 432 IRQ_TYPE_LEVEL_HIGH>,
  1921. <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
  1922. <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>;
  1923. interrupt-names = "ipa",
  1924. "gsi",
  1925. "ipa-clock-query",
  1926. "ipa-setup-ready";
  1927. clocks = <&rpmhcc RPMH_IPA_CLK>;
  1928. clock-names = "core";
  1929. interconnects = <&aggre2_noc MASTER_IPA 0 &mc_virt SLAVE_EBI1 0>,
  1930. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_IPA_CFG 0>;
  1931. interconnect-names = "memory",
  1932. "config";
  1933. qcom,qmp = <&aoss_qmp>;
  1934. qcom,smem-states = <&ipa_smp2p_out 0>,
  1935. <&ipa_smp2p_out 1>;
  1936. qcom,smem-state-names = "ipa-clock-enabled-valid",
  1937. "ipa-clock-enabled";
  1938. status = "disabled";
  1939. };
  1940. tcsr_mutex: hwlock@1f40000 {
  1941. compatible = "qcom,tcsr-mutex";
  1942. reg = <0 0x01f40000 0 0x20000>;
  1943. #hwlock-cells = <1>;
  1944. };
  1945. tcsr_1: syscon@1f60000 {
  1946. compatible = "qcom,sc7280-tcsr", "syscon";
  1947. reg = <0 0x01f60000 0 0x20000>;
  1948. };
  1949. tcsr_2: syscon@1fc0000 {
  1950. compatible = "qcom,sc7280-tcsr", "syscon";
  1951. reg = <0 0x01fc0000 0 0x30000>;
  1952. };
  1953. lpasscc: lpasscc@3000000 {
  1954. compatible = "qcom,sc7280-lpasscc";
  1955. reg = <0 0x03000000 0 0x40>,
  1956. <0 0x03c04000 0 0x4>;
  1957. reg-names = "qdsp6ss", "top_cc";
  1958. clocks = <&gcc GCC_CFG_NOC_LPASS_CLK>;
  1959. clock-names = "iface";
  1960. #clock-cells = <1>;
  1961. };
  1962. lpass_rx_macro: codec@3200000 {
  1963. compatible = "qcom,sc7280-lpass-rx-macro";
  1964. reg = <0 0x03200000 0 0x1000>;
  1965. pinctrl-names = "default";
  1966. pinctrl-0 = <&lpass_rx_swr_clk>, <&lpass_rx_swr_data>;
  1967. clocks = <&lpass_aon LPASS_AON_CC_TX_MCLK_CLK>,
  1968. <&lpass_aon LPASS_AON_CC_TX_MCLK_2X_CLK>,
  1969. <&lpass_va_macro>;
  1970. clock-names = "mclk", "npl", "fsgen";
  1971. power-domains = <&lpass_hm LPASS_CORE_CC_LPASS_CORE_HM_GDSC>,
  1972. <&lpass_aon LPASS_AON_CC_LPASS_AUDIO_HM_GDSC>;
  1973. power-domain-names = "macro", "dcodec";
  1974. #clock-cells = <0>;
  1975. #sound-dai-cells = <1>;
  1976. status = "disabled";
  1977. };
  1978. swr0: soundwire@3210000 {
  1979. compatible = "qcom,soundwire-v1.6.0";
  1980. reg = <0 0x03210000 0 0x2000>;
  1981. interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
  1982. clocks = <&lpass_rx_macro>;
  1983. clock-names = "iface";
  1984. qcom,din-ports = <0>;
  1985. qcom,dout-ports = <5>;
  1986. resets = <&lpass_audiocc LPASS_AUDIO_SWR_RX_CGCR>;
  1987. reset-names = "swr_audio_cgcr";
  1988. qcom,ports-word-length = /bits/ 8 <0x01 0x07 0x04 0xff 0xff>;
  1989. qcom,ports-sinterval-low = /bits/ 8 <0x03 0x3f 0x1f 0x03 0x03>;
  1990. qcom,ports-offset1 = /bits/ 8 <0x00 0x00 0x0b 0x01 0x01>;
  1991. qcom,ports-offset2 = /bits/ 8 <0x00 0x00 0x0b 0x00 0x00>;
  1992. qcom,ports-lane-control = /bits/ 8 <0x01 0x00 0x00 0x00 0x00>;
  1993. qcom,ports-block-pack-mode = /bits/ 8 <0xff 0x00 0x01 0xff 0xff>;
  1994. qcom,ports-hstart = /bits/ 8 <0xff 0x03 0xff 0xff 0xff>;
  1995. qcom,ports-hstop = /bits/ 8 <0xff 0x06 0xff 0xff 0xff>;
  1996. qcom,ports-block-group-count = /bits/ 8 <0xff 0xff 0xff 0xff 0x00>;
  1997. #sound-dai-cells = <1>;
  1998. #address-cells = <2>;
  1999. #size-cells = <0>;
  2000. status = "disabled";
  2001. };
  2002. lpass_tx_macro: codec@3220000 {
  2003. compatible = "qcom,sc7280-lpass-tx-macro";
  2004. reg = <0 0x03220000 0 0x1000>;
  2005. pinctrl-names = "default";
  2006. pinctrl-0 = <&lpass_tx_swr_clk>, <&lpass_tx_swr_data>;
  2007. clocks = <&lpass_aon LPASS_AON_CC_TX_MCLK_CLK>,
  2008. <&lpass_aon LPASS_AON_CC_TX_MCLK_2X_CLK>,
  2009. <&lpass_va_macro>;
  2010. clock-names = "mclk", "npl", "fsgen";
  2011. power-domains = <&lpass_hm LPASS_CORE_CC_LPASS_CORE_HM_GDSC>,
  2012. <&lpass_aon LPASS_AON_CC_LPASS_AUDIO_HM_GDSC>;
  2013. power-domain-names = "macro", "dcodec";
  2014. #clock-cells = <0>;
  2015. #sound-dai-cells = <1>;
  2016. status = "disabled";
  2017. };
  2018. swr1: soundwire@3230000 {
  2019. compatible = "qcom,soundwire-v1.6.0";
  2020. reg = <0 0x03230000 0 0x2000>;
  2021. interrupts-extended = <&intc GIC_SPI 496 IRQ_TYPE_LEVEL_HIGH>,
  2022. <&pdc 130 IRQ_TYPE_LEVEL_HIGH>;
  2023. clocks = <&lpass_tx_macro>;
  2024. clock-names = "iface";
  2025. qcom,din-ports = <3>;
  2026. qcom,dout-ports = <0>;
  2027. resets = <&lpass_audiocc LPASS_AUDIO_SWR_TX_CGCR>;
  2028. reset-names = "swr_audio_cgcr";
  2029. qcom,ports-sinterval-low = /bits/ 8 <0x01 0x03 0x03>;
  2030. qcom,ports-offset1 = /bits/ 8 <0x01 0x00 0x02>;
  2031. qcom,ports-offset2 = /bits/ 8 <0x00 0x00 0x00>;
  2032. qcom,ports-hstart = /bits/ 8 <0xff 0xff 0xff>;
  2033. qcom,ports-hstop = /bits/ 8 <0xff 0xff 0xff>;
  2034. qcom,ports-word-length = /bits/ 8 <0xff 0x00 0xff>;
  2035. qcom,ports-block-pack-mode = /bits/ 8 <0xff 0xff 0xff>;
  2036. qcom,ports-block-group-count = /bits/ 8 <0xff 0xff 0xff>;
  2037. qcom,ports-lane-control = /bits/ 8 <0x00 0x01 0x00>;
  2038. qcom,port-offset = <1>;
  2039. #sound-dai-cells = <1>;
  2040. #address-cells = <2>;
  2041. #size-cells = <0>;
  2042. status = "disabled";
  2043. };
  2044. lpass_audiocc: clock-controller@3300000 {
  2045. compatible = "qcom,sc7280-lpassaudiocc";
  2046. reg = <0 0x03300000 0 0x30000>,
  2047. <0 0x032a9000 0 0x1000>;
  2048. clocks = <&rpmhcc RPMH_CXO_CLK>,
  2049. <&lpass_aon LPASS_AON_CC_MAIN_RCG_CLK_SRC>;
  2050. clock-names = "bi_tcxo", "lpass_aon_cc_main_rcg_clk_src";
  2051. power-domains = <&lpass_aon LPASS_AON_CC_LPASS_AUDIO_HM_GDSC>;
  2052. #clock-cells = <1>;
  2053. #power-domain-cells = <1>;
  2054. #reset-cells = <1>;
  2055. };
  2056. lpass_va_macro: codec@3370000 {
  2057. compatible = "qcom,sc7280-lpass-va-macro";
  2058. reg = <0 0x03370000 0 0x1000>;
  2059. pinctrl-names = "default";
  2060. pinctrl-0 = <&lpass_dmic01_clk>, <&lpass_dmic01_data>;
  2061. clocks = <&lpass_aon LPASS_AON_CC_TX_MCLK_CLK>;
  2062. clock-names = "mclk";
  2063. power-domains = <&lpass_hm LPASS_CORE_CC_LPASS_CORE_HM_GDSC>,
  2064. <&lpass_aon LPASS_AON_CC_LPASS_AUDIO_HM_GDSC>;
  2065. power-domain-names = "macro", "dcodec";
  2066. #clock-cells = <0>;
  2067. #sound-dai-cells = <1>;
  2068. status = "disabled";
  2069. };
  2070. lpass_aon: clock-controller@3380000 {
  2071. compatible = "qcom,sc7280-lpassaoncc";
  2072. reg = <0 0x03380000 0 0x30000>;
  2073. clocks = <&rpmhcc RPMH_CXO_CLK>,
  2074. <&rpmhcc RPMH_CXO_CLK_A>,
  2075. <&lpass_core LPASS_CORE_CC_CORE_CLK>;
  2076. clock-names = "bi_tcxo", "bi_tcxo_ao", "iface";
  2077. #clock-cells = <1>;
  2078. #power-domain-cells = <1>;
  2079. };
  2080. lpass_core: clock-controller@3900000 {
  2081. compatible = "qcom,sc7280-lpasscorecc";
  2082. reg = <0 0x03900000 0 0x50000>;
  2083. clocks = <&rpmhcc RPMH_CXO_CLK>;
  2084. clock-names = "bi_tcxo";
  2085. power-domains = <&lpass_hm LPASS_CORE_CC_LPASS_CORE_HM_GDSC>;
  2086. #clock-cells = <1>;
  2087. #power-domain-cells = <1>;
  2088. };
  2089. lpass_cpu: audio@3987000 {
  2090. compatible = "qcom,sc7280-lpass-cpu";
  2091. reg = <0 0x03987000 0 0x68000>,
  2092. <0 0x03b00000 0 0x29000>,
  2093. <0 0x03260000 0 0xc000>,
  2094. <0 0x03280000 0 0x29000>,
  2095. <0 0x03340000 0 0x29000>,
  2096. <0 0x0336c000 0 0x3000>;
  2097. reg-names = "lpass-hdmiif",
  2098. "lpass-lpaif",
  2099. "lpass-rxtx-cdc-dma-lpm",
  2100. "lpass-rxtx-lpaif",
  2101. "lpass-va-lpaif",
  2102. "lpass-va-cdc-dma-lpm";
  2103. iommus = <&apps_smmu 0x1820 0>,
  2104. <&apps_smmu 0x1821 0>,
  2105. <&apps_smmu 0x1832 0>;
  2106. power-domains = <&rpmhpd SC7280_LCX>;
  2107. power-domain-names = "lcx";
  2108. required-opps = <&rpmhpd_opp_nom>;
  2109. clocks = <&lpass_aon LPASS_AON_CC_AUDIO_HM_H_CLK>,
  2110. <&lpass_core LPASS_CORE_CC_EXT_MCLK0_CLK>,
  2111. <&lpass_core LPASS_CORE_CC_SYSNOC_MPORT_CORE_CLK>,
  2112. <&lpass_core LPASS_CORE_CC_EXT_IF0_IBIT_CLK>,
  2113. <&lpass_core LPASS_CORE_CC_EXT_IF1_IBIT_CLK>,
  2114. <&lpass_audiocc LPASS_AUDIO_CC_CODEC_MEM_CLK>,
  2115. <&lpass_audiocc LPASS_AUDIO_CC_CODEC_MEM0_CLK>,
  2116. <&lpass_audiocc LPASS_AUDIO_CC_CODEC_MEM1_CLK>,
  2117. <&lpass_audiocc LPASS_AUDIO_CC_CODEC_MEM2_CLK>,
  2118. <&lpass_aon LPASS_AON_CC_VA_MEM0_CLK>;
  2119. clock-names = "aon_cc_audio_hm_h",
  2120. "audio_cc_ext_mclk0",
  2121. "core_cc_sysnoc_mport_core",
  2122. "core_cc_ext_if0_ibit",
  2123. "core_cc_ext_if1_ibit",
  2124. "audio_cc_codec_mem",
  2125. "audio_cc_codec_mem0",
  2126. "audio_cc_codec_mem1",
  2127. "audio_cc_codec_mem2",
  2128. "aon_cc_va_mem0";
  2129. #sound-dai-cells = <1>;
  2130. #address-cells = <1>;
  2131. #size-cells = <0>;
  2132. interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
  2133. <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
  2134. <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
  2135. <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>;
  2136. interrupt-names = "lpass-irq-lpaif",
  2137. "lpass-irq-hdmi",
  2138. "lpass-irq-vaif",
  2139. "lpass-irq-rxtxif";
  2140. status = "disabled";
  2141. };
  2142. lpass_hm: clock-controller@3c00000 {
  2143. compatible = "qcom,sc7280-lpasshm";
  2144. reg = <0 0x3c00000 0 0x28>;
  2145. clocks = <&rpmhcc RPMH_CXO_CLK>;
  2146. clock-names = "bi_tcxo";
  2147. #clock-cells = <1>;
  2148. #power-domain-cells = <1>;
  2149. };
  2150. lpass_ag_noc: interconnect@3c40000 {
  2151. reg = <0 0x03c40000 0 0xf080>;
  2152. compatible = "qcom,sc7280-lpass-ag-noc";
  2153. #interconnect-cells = <2>;
  2154. qcom,bcm-voters = <&apps_bcm_voter>;
  2155. };
  2156. lpass_tlmm: pinctrl@33c0000 {
  2157. compatible = "qcom,sc7280-lpass-lpi-pinctrl";
  2158. reg = <0 0x033c0000 0x0 0x20000>,
  2159. <0 0x03550000 0x0 0x10000>;
  2160. qcom,adsp-bypass-mode;
  2161. gpio-controller;
  2162. #gpio-cells = <2>;
  2163. gpio-ranges = <&lpass_tlmm 0 0 15>;
  2164. #clock-cells = <1>;
  2165. lpass_dmic01_clk: dmic01-clk {
  2166. pins = "gpio6";
  2167. function = "dmic1_clk";
  2168. };
  2169. lpass_dmic01_clk_sleep: dmic01-clk-sleep {
  2170. pins = "gpio6";
  2171. function = "dmic1_clk";
  2172. };
  2173. lpass_dmic01_data: dmic01-data {
  2174. pins = "gpio7";
  2175. function = "dmic1_data";
  2176. };
  2177. lpass_dmic01_data_sleep: dmic01-data-sleep {
  2178. pins = "gpio7";
  2179. function = "dmic1_data";
  2180. };
  2181. lpass_dmic23_clk: dmic23-clk {
  2182. pins = "gpio8";
  2183. function = "dmic2_clk";
  2184. };
  2185. lpass_dmic23_clk_sleep: dmic23-clk-sleep {
  2186. pins = "gpio8";
  2187. function = "dmic2_clk";
  2188. };
  2189. lpass_dmic23_data: dmic23-data {
  2190. pins = "gpio9";
  2191. function = "dmic2_data";
  2192. };
  2193. lpass_dmic23_data_sleep: dmic23-data-sleep {
  2194. pins = "gpio9";
  2195. function = "dmic2_data";
  2196. };
  2197. lpass_rx_swr_clk: rx-swr-clk {
  2198. pins = "gpio3";
  2199. function = "swr_rx_clk";
  2200. };
  2201. lpass_rx_swr_clk_sleep: rx-swr-clk-sleep {
  2202. pins = "gpio3";
  2203. function = "swr_rx_clk";
  2204. };
  2205. lpass_rx_swr_data: rx-swr-data {
  2206. pins = "gpio4", "gpio5";
  2207. function = "swr_rx_data";
  2208. };
  2209. lpass_rx_swr_data_sleep: rx-swr-data-sleep {
  2210. pins = "gpio4", "gpio5";
  2211. function = "swr_rx_data";
  2212. };
  2213. lpass_tx_swr_clk: tx-swr-clk {
  2214. pins = "gpio0";
  2215. function = "swr_tx_clk";
  2216. };
  2217. lpass_tx_swr_clk_sleep: tx-swr-clk-sleep {
  2218. pins = "gpio0";
  2219. function = "swr_tx_clk";
  2220. };
  2221. lpass_tx_swr_data: tx-swr-data {
  2222. pins = "gpio1", "gpio2", "gpio14";
  2223. function = "swr_tx_data";
  2224. };
  2225. lpass_tx_swr_data_sleep: tx-swr-data-sleep {
  2226. pins = "gpio1", "gpio2", "gpio14";
  2227. function = "swr_tx_data";
  2228. };
  2229. };
  2230. gpu: gpu@3d00000 {
  2231. compatible = "qcom,adreno-635.0", "qcom,adreno";
  2232. reg = <0 0x03d00000 0 0x40000>,
  2233. <0 0x03d9e000 0 0x1000>,
  2234. <0 0x03d61000 0 0x800>;
  2235. reg-names = "kgsl_3d0_reg_memory",
  2236. "cx_mem",
  2237. "cx_dbgc";
  2238. interrupts = <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>;
  2239. iommus = <&adreno_smmu 0 0x401>;
  2240. operating-points-v2 = <&gpu_opp_table>;
  2241. qcom,gmu = <&gmu>;
  2242. interconnects = <&gem_noc MASTER_GFX3D 0 &mc_virt SLAVE_EBI1 0>;
  2243. interconnect-names = "gfx-mem";
  2244. #cooling-cells = <2>;
  2245. nvmem-cells = <&gpu_speed_bin>;
  2246. nvmem-cell-names = "speed_bin";
  2247. gpu_opp_table: opp-table {
  2248. compatible = "operating-points-v2";
  2249. opp-315000000 {
  2250. opp-hz = /bits/ 64 <315000000>;
  2251. opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
  2252. opp-peak-kBps = <1804000>;
  2253. opp-supported-hw = <0x03>;
  2254. };
  2255. opp-450000000 {
  2256. opp-hz = /bits/ 64 <450000000>;
  2257. opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
  2258. opp-peak-kBps = <4068000>;
  2259. opp-supported-hw = <0x03>;
  2260. };
  2261. /* Only applicable for SKUs which has 550Mhz as Fmax */
  2262. opp-550000000-0 {
  2263. opp-hz = /bits/ 64 <550000000>;
  2264. opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
  2265. opp-peak-kBps = <8368000>;
  2266. opp-supported-hw = <0x01>;
  2267. };
  2268. opp-550000000-1 {
  2269. opp-hz = /bits/ 64 <550000000>;
  2270. opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
  2271. opp-peak-kBps = <6832000>;
  2272. opp-supported-hw = <0x02>;
  2273. };
  2274. opp-608000000 {
  2275. opp-hz = /bits/ 64 <608000000>;
  2276. opp-level = <RPMH_REGULATOR_LEVEL_SVS_L2>;
  2277. opp-peak-kBps = <8368000>;
  2278. opp-supported-hw = <0x02>;
  2279. };
  2280. opp-700000000 {
  2281. opp-hz = /bits/ 64 <700000000>;
  2282. opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
  2283. opp-peak-kBps = <8532000>;
  2284. opp-supported-hw = <0x02>;
  2285. };
  2286. opp-812000000 {
  2287. opp-hz = /bits/ 64 <812000000>;
  2288. opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
  2289. opp-peak-kBps = <8532000>;
  2290. opp-supported-hw = <0x02>;
  2291. };
  2292. opp-840000000 {
  2293. opp-hz = /bits/ 64 <840000000>;
  2294. opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
  2295. opp-peak-kBps = <8532000>;
  2296. opp-supported-hw = <0x02>;
  2297. };
  2298. opp-900000000 {
  2299. opp-hz = /bits/ 64 <900000000>;
  2300. opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
  2301. opp-peak-kBps = <8532000>;
  2302. opp-supported-hw = <0x02>;
  2303. };
  2304. };
  2305. };
  2306. gmu: gmu@3d6a000 {
  2307. compatible = "qcom,adreno-gmu-635.0", "qcom,adreno-gmu";
  2308. reg = <0 0x03d6a000 0 0x34000>,
  2309. <0 0x3de0000 0 0x10000>,
  2310. <0 0x0b290000 0 0x10000>;
  2311. reg-names = "gmu", "rscc", "gmu_pdc";
  2312. interrupts = <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
  2313. <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>;
  2314. interrupt-names = "hfi", "gmu";
  2315. clocks = <&gpucc GPU_CC_CX_GMU_CLK>,
  2316. <&gpucc GPU_CC_CXO_CLK>,
  2317. <&gcc GCC_DDRSS_GPU_AXI_CLK>,
  2318. <&gcc GCC_GPU_MEMNOC_GFX_CLK>,
  2319. <&gpucc GPU_CC_AHB_CLK>,
  2320. <&gpucc GPU_CC_HUB_CX_INT_CLK>,
  2321. <&gpucc GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK>;
  2322. clock-names = "gmu",
  2323. "cxo",
  2324. "axi",
  2325. "memnoc",
  2326. "ahb",
  2327. "hub",
  2328. "smmu_vote";
  2329. power-domains = <&gpucc GPU_CC_CX_GDSC>,
  2330. <&gpucc GPU_CC_GX_GDSC>;
  2331. power-domain-names = "cx",
  2332. "gx";
  2333. iommus = <&adreno_smmu 5 0x400>;
  2334. operating-points-v2 = <&gmu_opp_table>;
  2335. gmu_opp_table: opp-table {
  2336. compatible = "operating-points-v2";
  2337. opp-200000000 {
  2338. opp-hz = /bits/ 64 <200000000>;
  2339. opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
  2340. };
  2341. };
  2342. };
  2343. gpucc: clock-controller@3d90000 {
  2344. compatible = "qcom,sc7280-gpucc";
  2345. reg = <0 0x03d90000 0 0x9000>;
  2346. clocks = <&rpmhcc RPMH_CXO_CLK>,
  2347. <&gcc GCC_GPU_GPLL0_CLK_SRC>,
  2348. <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>;
  2349. clock-names = "bi_tcxo",
  2350. "gcc_gpu_gpll0_clk_src",
  2351. "gcc_gpu_gpll0_div_clk_src";
  2352. #clock-cells = <1>;
  2353. #reset-cells = <1>;
  2354. #power-domain-cells = <1>;
  2355. };
  2356. adreno_smmu: iommu@3da0000 {
  2357. compatible = "qcom,sc7280-smmu-500", "qcom,adreno-smmu", "arm,mmu-500";
  2358. reg = <0 0x03da0000 0 0x20000>;
  2359. #iommu-cells = <2>;
  2360. #global-interrupts = <2>;
  2361. interrupts = <GIC_SPI 673 IRQ_TYPE_LEVEL_HIGH>,
  2362. <GIC_SPI 675 IRQ_TYPE_LEVEL_HIGH>,
  2363. <GIC_SPI 678 IRQ_TYPE_LEVEL_HIGH>,
  2364. <GIC_SPI 679 IRQ_TYPE_LEVEL_HIGH>,
  2365. <GIC_SPI 680 IRQ_TYPE_LEVEL_HIGH>,
  2366. <GIC_SPI 681 IRQ_TYPE_LEVEL_HIGH>,
  2367. <GIC_SPI 682 IRQ_TYPE_LEVEL_HIGH>,
  2368. <GIC_SPI 683 IRQ_TYPE_LEVEL_HIGH>,
  2369. <GIC_SPI 684 IRQ_TYPE_LEVEL_HIGH>,
  2370. <GIC_SPI 685 IRQ_TYPE_LEVEL_HIGH>,
  2371. <GIC_SPI 686 IRQ_TYPE_LEVEL_HIGH>,
  2372. <GIC_SPI 687 IRQ_TYPE_LEVEL_HIGH>;
  2373. clocks = <&gcc GCC_GPU_MEMNOC_GFX_CLK>,
  2374. <&gcc GCC_GPU_SNOC_DVM_GFX_CLK>,
  2375. <&gpucc GPU_CC_AHB_CLK>,
  2376. <&gpucc GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK>,
  2377. <&gpucc GPU_CC_CX_GMU_CLK>,
  2378. <&gpucc GPU_CC_HUB_CX_INT_CLK>,
  2379. <&gpucc GPU_CC_HUB_AON_CLK>;
  2380. clock-names = "gcc_gpu_memnoc_gfx_clk",
  2381. "gcc_gpu_snoc_dvm_gfx_clk",
  2382. "gpu_cc_ahb_clk",
  2383. "gpu_cc_hlos1_vote_gpu_smmu_clk",
  2384. "gpu_cc_cx_gmu_clk",
  2385. "gpu_cc_hub_cx_int_clk",
  2386. "gpu_cc_hub_aon_clk";
  2387. power-domains = <&gpucc GPU_CC_CX_GDSC>;
  2388. };
  2389. remoteproc_mpss: remoteproc@4080000 {
  2390. compatible = "qcom,sc7280-mpss-pas";
  2391. reg = <0 0x04080000 0 0x10000>, <0 0x04180000 0 0x48>;
  2392. reg-names = "qdsp6", "rmb";
  2393. interrupts-extended = <&intc GIC_SPI 264 IRQ_TYPE_EDGE_RISING>,
  2394. <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
  2395. <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
  2396. <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
  2397. <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>,
  2398. <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>;
  2399. interrupt-names = "wdog", "fatal", "ready", "handover",
  2400. "stop-ack", "shutdown-ack";
  2401. clocks = <&gcc GCC_MSS_CFG_AHB_CLK>,
  2402. <&gcc GCC_MSS_OFFLINE_AXI_CLK>,
  2403. <&gcc GCC_MSS_SNOC_AXI_CLK>,
  2404. <&rpmhcc RPMH_PKA_CLK>,
  2405. <&rpmhcc RPMH_CXO_CLK>;
  2406. clock-names = "iface", "offline", "snoc_axi", "pka", "xo";
  2407. power-domains = <&rpmhpd SC7280_CX>,
  2408. <&rpmhpd SC7280_MSS>;
  2409. power-domain-names = "cx", "mss";
  2410. memory-region = <&mpss_mem>;
  2411. qcom,qmp = <&aoss_qmp>;
  2412. qcom,smem-states = <&modem_smp2p_out 0>;
  2413. qcom,smem-state-names = "stop";
  2414. resets = <&aoss_reset AOSS_CC_MSS_RESTART>,
  2415. <&pdc_reset PDC_MODEM_SYNC_RESET>;
  2416. reset-names = "mss_restart", "pdc_reset";
  2417. qcom,halt-regs = <&tcsr_1 0x3000 0x5000 0x8000 0x13000>;
  2418. qcom,ext-regs = <&tcsr_2 0x10000 0x10004 &tcsr_1 0x6004 0x6008>;
  2419. qcom,qaccept-regs = <&tcsr_1 0x3030 0x3040 0x3020>;
  2420. status = "disabled";
  2421. glink-edge {
  2422. interrupts-extended = <&ipcc IPCC_CLIENT_MPSS
  2423. IPCC_MPROC_SIGNAL_GLINK_QMP
  2424. IRQ_TYPE_EDGE_RISING>;
  2425. mboxes = <&ipcc IPCC_CLIENT_MPSS
  2426. IPCC_MPROC_SIGNAL_GLINK_QMP>;
  2427. label = "modem";
  2428. qcom,remote-pid = <1>;
  2429. };
  2430. };
  2431. stm@6002000 {
  2432. compatible = "arm,coresight-stm", "arm,primecell";
  2433. reg = <0 0x06002000 0 0x1000>,
  2434. <0 0x16280000 0 0x180000>;
  2435. reg-names = "stm-base", "stm-stimulus-base";
  2436. clocks = <&aoss_qmp>;
  2437. clock-names = "apb_pclk";
  2438. out-ports {
  2439. port {
  2440. stm_out: endpoint {
  2441. remote-endpoint = <&funnel0_in7>;
  2442. };
  2443. };
  2444. };
  2445. };
  2446. funnel@6041000 {
  2447. compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
  2448. reg = <0 0x06041000 0 0x1000>;
  2449. clocks = <&aoss_qmp>;
  2450. clock-names = "apb_pclk";
  2451. out-ports {
  2452. port {
  2453. funnel0_out: endpoint {
  2454. remote-endpoint = <&merge_funnel_in0>;
  2455. };
  2456. };
  2457. };
  2458. in-ports {
  2459. #address-cells = <1>;
  2460. #size-cells = <0>;
  2461. port@7 {
  2462. reg = <7>;
  2463. funnel0_in7: endpoint {
  2464. remote-endpoint = <&stm_out>;
  2465. };
  2466. };
  2467. };
  2468. };
  2469. funnel@6042000 {
  2470. compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
  2471. reg = <0 0x06042000 0 0x1000>;
  2472. clocks = <&aoss_qmp>;
  2473. clock-names = "apb_pclk";
  2474. out-ports {
  2475. port {
  2476. funnel1_out: endpoint {
  2477. remote-endpoint = <&merge_funnel_in1>;
  2478. };
  2479. };
  2480. };
  2481. in-ports {
  2482. #address-cells = <1>;
  2483. #size-cells = <0>;
  2484. port@4 {
  2485. reg = <4>;
  2486. funnel1_in4: endpoint {
  2487. remote-endpoint = <&apss_merge_funnel_out>;
  2488. };
  2489. };
  2490. };
  2491. };
  2492. funnel@6045000 {
  2493. compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
  2494. reg = <0 0x06045000 0 0x1000>;
  2495. clocks = <&aoss_qmp>;
  2496. clock-names = "apb_pclk";
  2497. out-ports {
  2498. port {
  2499. merge_funnel_out: endpoint {
  2500. remote-endpoint = <&swao_funnel_in>;
  2501. };
  2502. };
  2503. };
  2504. in-ports {
  2505. #address-cells = <1>;
  2506. #size-cells = <0>;
  2507. port@0 {
  2508. reg = <0>;
  2509. merge_funnel_in0: endpoint {
  2510. remote-endpoint = <&funnel0_out>;
  2511. };
  2512. };
  2513. port@1 {
  2514. reg = <1>;
  2515. merge_funnel_in1: endpoint {
  2516. remote-endpoint = <&funnel1_out>;
  2517. };
  2518. };
  2519. };
  2520. };
  2521. replicator@6046000 {
  2522. compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
  2523. reg = <0 0x06046000 0 0x1000>;
  2524. clocks = <&aoss_qmp>;
  2525. clock-names = "apb_pclk";
  2526. out-ports {
  2527. port {
  2528. replicator_out: endpoint {
  2529. remote-endpoint = <&etr_in>;
  2530. };
  2531. };
  2532. };
  2533. in-ports {
  2534. port {
  2535. replicator_in: endpoint {
  2536. remote-endpoint = <&swao_replicator_out>;
  2537. };
  2538. };
  2539. };
  2540. };
  2541. etr@6048000 {
  2542. compatible = "arm,coresight-tmc", "arm,primecell";
  2543. reg = <0 0x06048000 0 0x1000>;
  2544. iommus = <&apps_smmu 0x04c0 0>;
  2545. clocks = <&aoss_qmp>;
  2546. clock-names = "apb_pclk";
  2547. arm,scatter-gather;
  2548. in-ports {
  2549. port {
  2550. etr_in: endpoint {
  2551. remote-endpoint = <&replicator_out>;
  2552. };
  2553. };
  2554. };
  2555. };
  2556. funnel@6b04000 {
  2557. compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
  2558. reg = <0 0x06b04000 0 0x1000>;
  2559. clocks = <&aoss_qmp>;
  2560. clock-names = "apb_pclk";
  2561. out-ports {
  2562. port {
  2563. swao_funnel_out: endpoint {
  2564. remote-endpoint = <&etf_in>;
  2565. };
  2566. };
  2567. };
  2568. in-ports {
  2569. #address-cells = <1>;
  2570. #size-cells = <0>;
  2571. port@7 {
  2572. reg = <7>;
  2573. swao_funnel_in: endpoint {
  2574. remote-endpoint = <&merge_funnel_out>;
  2575. };
  2576. };
  2577. };
  2578. };
  2579. etf@6b05000 {
  2580. compatible = "arm,coresight-tmc", "arm,primecell";
  2581. reg = <0 0x06b05000 0 0x1000>;
  2582. clocks = <&aoss_qmp>;
  2583. clock-names = "apb_pclk";
  2584. out-ports {
  2585. port {
  2586. etf_out: endpoint {
  2587. remote-endpoint = <&swao_replicator_in>;
  2588. };
  2589. };
  2590. };
  2591. in-ports {
  2592. port {
  2593. etf_in: endpoint {
  2594. remote-endpoint = <&swao_funnel_out>;
  2595. };
  2596. };
  2597. };
  2598. };
  2599. replicator@6b06000 {
  2600. compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
  2601. reg = <0 0x06b06000 0 0x1000>;
  2602. clocks = <&aoss_qmp>;
  2603. clock-names = "apb_pclk";
  2604. qcom,replicator-loses-context;
  2605. out-ports {
  2606. port {
  2607. swao_replicator_out: endpoint {
  2608. remote-endpoint = <&replicator_in>;
  2609. };
  2610. };
  2611. };
  2612. in-ports {
  2613. port {
  2614. swao_replicator_in: endpoint {
  2615. remote-endpoint = <&etf_out>;
  2616. };
  2617. };
  2618. };
  2619. };
  2620. etm@7040000 {
  2621. compatible = "arm,coresight-etm4x", "arm,primecell";
  2622. reg = <0 0x07040000 0 0x1000>;
  2623. cpu = <&CPU0>;
  2624. clocks = <&aoss_qmp>;
  2625. clock-names = "apb_pclk";
  2626. arm,coresight-loses-context-with-cpu;
  2627. qcom,skip-power-up;
  2628. out-ports {
  2629. port {
  2630. etm0_out: endpoint {
  2631. remote-endpoint = <&apss_funnel_in0>;
  2632. };
  2633. };
  2634. };
  2635. };
  2636. etm@7140000 {
  2637. compatible = "arm,coresight-etm4x", "arm,primecell";
  2638. reg = <0 0x07140000 0 0x1000>;
  2639. cpu = <&CPU1>;
  2640. clocks = <&aoss_qmp>;
  2641. clock-names = "apb_pclk";
  2642. arm,coresight-loses-context-with-cpu;
  2643. qcom,skip-power-up;
  2644. out-ports {
  2645. port {
  2646. etm1_out: endpoint {
  2647. remote-endpoint = <&apss_funnel_in1>;
  2648. };
  2649. };
  2650. };
  2651. };
  2652. etm@7240000 {
  2653. compatible = "arm,coresight-etm4x", "arm,primecell";
  2654. reg = <0 0x07240000 0 0x1000>;
  2655. cpu = <&CPU2>;
  2656. clocks = <&aoss_qmp>;
  2657. clock-names = "apb_pclk";
  2658. arm,coresight-loses-context-with-cpu;
  2659. qcom,skip-power-up;
  2660. out-ports {
  2661. port {
  2662. etm2_out: endpoint {
  2663. remote-endpoint = <&apss_funnel_in2>;
  2664. };
  2665. };
  2666. };
  2667. };
  2668. etm@7340000 {
  2669. compatible = "arm,coresight-etm4x", "arm,primecell";
  2670. reg = <0 0x07340000 0 0x1000>;
  2671. cpu = <&CPU3>;
  2672. clocks = <&aoss_qmp>;
  2673. clock-names = "apb_pclk";
  2674. arm,coresight-loses-context-with-cpu;
  2675. qcom,skip-power-up;
  2676. out-ports {
  2677. port {
  2678. etm3_out: endpoint {
  2679. remote-endpoint = <&apss_funnel_in3>;
  2680. };
  2681. };
  2682. };
  2683. };
  2684. etm@7440000 {
  2685. compatible = "arm,coresight-etm4x", "arm,primecell";
  2686. reg = <0 0x07440000 0 0x1000>;
  2687. cpu = <&CPU4>;
  2688. clocks = <&aoss_qmp>;
  2689. clock-names = "apb_pclk";
  2690. arm,coresight-loses-context-with-cpu;
  2691. qcom,skip-power-up;
  2692. out-ports {
  2693. port {
  2694. etm4_out: endpoint {
  2695. remote-endpoint = <&apss_funnel_in4>;
  2696. };
  2697. };
  2698. };
  2699. };
  2700. etm@7540000 {
  2701. compatible = "arm,coresight-etm4x", "arm,primecell";
  2702. reg = <0 0x07540000 0 0x1000>;
  2703. cpu = <&CPU5>;
  2704. clocks = <&aoss_qmp>;
  2705. clock-names = "apb_pclk";
  2706. arm,coresight-loses-context-with-cpu;
  2707. qcom,skip-power-up;
  2708. out-ports {
  2709. port {
  2710. etm5_out: endpoint {
  2711. remote-endpoint = <&apss_funnel_in5>;
  2712. };
  2713. };
  2714. };
  2715. };
  2716. etm@7640000 {
  2717. compatible = "arm,coresight-etm4x", "arm,primecell";
  2718. reg = <0 0x07640000 0 0x1000>;
  2719. cpu = <&CPU6>;
  2720. clocks = <&aoss_qmp>;
  2721. clock-names = "apb_pclk";
  2722. arm,coresight-loses-context-with-cpu;
  2723. qcom,skip-power-up;
  2724. out-ports {
  2725. port {
  2726. etm6_out: endpoint {
  2727. remote-endpoint = <&apss_funnel_in6>;
  2728. };
  2729. };
  2730. };
  2731. };
  2732. etm@7740000 {
  2733. compatible = "arm,coresight-etm4x", "arm,primecell";
  2734. reg = <0 0x07740000 0 0x1000>;
  2735. cpu = <&CPU7>;
  2736. clocks = <&aoss_qmp>;
  2737. clock-names = "apb_pclk";
  2738. arm,coresight-loses-context-with-cpu;
  2739. qcom,skip-power-up;
  2740. out-ports {
  2741. port {
  2742. etm7_out: endpoint {
  2743. remote-endpoint = <&apss_funnel_in7>;
  2744. };
  2745. };
  2746. };
  2747. };
  2748. funnel@7800000 { /* APSS Funnel */
  2749. compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
  2750. reg = <0 0x07800000 0 0x1000>;
  2751. clocks = <&aoss_qmp>;
  2752. clock-names = "apb_pclk";
  2753. out-ports {
  2754. port {
  2755. apss_funnel_out: endpoint {
  2756. remote-endpoint = <&apss_merge_funnel_in>;
  2757. };
  2758. };
  2759. };
  2760. in-ports {
  2761. #address-cells = <1>;
  2762. #size-cells = <0>;
  2763. port@0 {
  2764. reg = <0>;
  2765. apss_funnel_in0: endpoint {
  2766. remote-endpoint = <&etm0_out>;
  2767. };
  2768. };
  2769. port@1 {
  2770. reg = <1>;
  2771. apss_funnel_in1: endpoint {
  2772. remote-endpoint = <&etm1_out>;
  2773. };
  2774. };
  2775. port@2 {
  2776. reg = <2>;
  2777. apss_funnel_in2: endpoint {
  2778. remote-endpoint = <&etm2_out>;
  2779. };
  2780. };
  2781. port@3 {
  2782. reg = <3>;
  2783. apss_funnel_in3: endpoint {
  2784. remote-endpoint = <&etm3_out>;
  2785. };
  2786. };
  2787. port@4 {
  2788. reg = <4>;
  2789. apss_funnel_in4: endpoint {
  2790. remote-endpoint = <&etm4_out>;
  2791. };
  2792. };
  2793. port@5 {
  2794. reg = <5>;
  2795. apss_funnel_in5: endpoint {
  2796. remote-endpoint = <&etm5_out>;
  2797. };
  2798. };
  2799. port@6 {
  2800. reg = <6>;
  2801. apss_funnel_in6: endpoint {
  2802. remote-endpoint = <&etm6_out>;
  2803. };
  2804. };
  2805. port@7 {
  2806. reg = <7>;
  2807. apss_funnel_in7: endpoint {
  2808. remote-endpoint = <&etm7_out>;
  2809. };
  2810. };
  2811. };
  2812. };
  2813. funnel@7810000 {
  2814. compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
  2815. reg = <0 0x07810000 0 0x1000>;
  2816. clocks = <&aoss_qmp>;
  2817. clock-names = "apb_pclk";
  2818. out-ports {
  2819. port {
  2820. apss_merge_funnel_out: endpoint {
  2821. remote-endpoint = <&funnel1_in4>;
  2822. };
  2823. };
  2824. };
  2825. in-ports {
  2826. port {
  2827. apss_merge_funnel_in: endpoint {
  2828. remote-endpoint = <&apss_funnel_out>;
  2829. };
  2830. };
  2831. };
  2832. };
  2833. sdhc_2: mmc@8804000 {
  2834. compatible = "qcom,sc7280-sdhci", "qcom,sdhci-msm-v5";
  2835. pinctrl-names = "default", "sleep";
  2836. pinctrl-0 = <&sdc2_clk>, <&sdc2_cmd>, <&sdc2_data>;
  2837. pinctrl-1 = <&sdc2_clk_sleep>, <&sdc2_cmd_sleep>, <&sdc2_data_sleep>;
  2838. status = "disabled";
  2839. reg = <0 0x08804000 0 0x1000>;
  2840. iommus = <&apps_smmu 0x100 0x0>;
  2841. interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
  2842. <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>;
  2843. interrupt-names = "hc_irq", "pwr_irq";
  2844. clocks = <&gcc GCC_SDCC2_AHB_CLK>,
  2845. <&gcc GCC_SDCC2_APPS_CLK>,
  2846. <&rpmhcc RPMH_CXO_CLK>;
  2847. clock-names = "iface", "core", "xo";
  2848. interconnects = <&aggre1_noc MASTER_SDCC_2 0 &mc_virt SLAVE_EBI1 0>,
  2849. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_SDCC_2 0>;
  2850. interconnect-names = "sdhc-ddr","cpu-sdhc";
  2851. power-domains = <&rpmhpd SC7280_CX>;
  2852. operating-points-v2 = <&sdhc2_opp_table>;
  2853. bus-width = <4>;
  2854. qcom,dll-config = <0x0007642c>;
  2855. resets = <&gcc GCC_SDCC2_BCR>;
  2856. sdhc2_opp_table: opp-table {
  2857. compatible = "operating-points-v2";
  2858. opp-100000000 {
  2859. opp-hz = /bits/ 64 <100000000>;
  2860. required-opps = <&rpmhpd_opp_low_svs>;
  2861. opp-peak-kBps = <1800000 400000>;
  2862. opp-avg-kBps = <100000 0>;
  2863. };
  2864. opp-202000000 {
  2865. opp-hz = /bits/ 64 <202000000>;
  2866. required-opps = <&rpmhpd_opp_nom>;
  2867. opp-peak-kBps = <5400000 1600000>;
  2868. opp-avg-kBps = <200000 0>;
  2869. };
  2870. };
  2871. };
  2872. usb_1_hsphy: phy@88e3000 {
  2873. compatible = "qcom,sc7280-usb-hs-phy",
  2874. "qcom,usb-snps-hs-7nm-phy";
  2875. reg = <0 0x088e3000 0 0x400>;
  2876. status = "disabled";
  2877. #phy-cells = <0>;
  2878. clocks = <&rpmhcc RPMH_CXO_CLK>;
  2879. clock-names = "ref";
  2880. resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>;
  2881. };
  2882. usb_2_hsphy: phy@88e4000 {
  2883. compatible = "qcom,sc7280-usb-hs-phy",
  2884. "qcom,usb-snps-hs-7nm-phy";
  2885. reg = <0 0x088e4000 0 0x400>;
  2886. status = "disabled";
  2887. #phy-cells = <0>;
  2888. clocks = <&rpmhcc RPMH_CXO_CLK>;
  2889. clock-names = "ref";
  2890. resets = <&gcc GCC_QUSB2PHY_SEC_BCR>;
  2891. };
  2892. usb_1_qmpphy: phy-wrapper@88e9000 {
  2893. compatible = "qcom,sc7280-qmp-usb3-dp-phy",
  2894. "qcom,sm8250-qmp-usb3-dp-phy";
  2895. reg = <0 0x088e9000 0 0x200>,
  2896. <0 0x088e8000 0 0x40>,
  2897. <0 0x088ea000 0 0x200>;
  2898. status = "disabled";
  2899. #address-cells = <2>;
  2900. #size-cells = <2>;
  2901. ranges;
  2902. clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>,
  2903. <&rpmhcc RPMH_CXO_CLK>,
  2904. <&gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>;
  2905. clock-names = "aux", "ref_clk_src", "com_aux";
  2906. resets = <&gcc GCC_USB3_DP_PHY_PRIM_BCR>,
  2907. <&gcc GCC_USB3_PHY_PRIM_BCR>;
  2908. reset-names = "phy", "common";
  2909. usb_1_ssphy: usb3-phy@88e9200 {
  2910. reg = <0 0x088e9200 0 0x200>,
  2911. <0 0x088e9400 0 0x200>,
  2912. <0 0x088e9c00 0 0x400>,
  2913. <0 0x088e9600 0 0x200>,
  2914. <0 0x088e9800 0 0x200>,
  2915. <0 0x088e9a00 0 0x100>;
  2916. #clock-cells = <0>;
  2917. #phy-cells = <0>;
  2918. clocks = <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>;
  2919. clock-names = "pipe0";
  2920. clock-output-names = "usb3_phy_pipe_clk_src";
  2921. };
  2922. dp_phy: dp-phy@88ea200 {
  2923. reg = <0 0x088ea200 0 0x200>,
  2924. <0 0x088ea400 0 0x200>,
  2925. <0 0x088eaa00 0 0x200>,
  2926. <0 0x088ea600 0 0x200>,
  2927. <0 0x088ea800 0 0x200>;
  2928. #phy-cells = <0>;
  2929. #clock-cells = <1>;
  2930. };
  2931. };
  2932. usb_2: usb@8cf8800 {
  2933. compatible = "qcom,sc7280-dwc3", "qcom,dwc3";
  2934. reg = <0 0x08cf8800 0 0x400>;
  2935. status = "disabled";
  2936. #address-cells = <2>;
  2937. #size-cells = <2>;
  2938. ranges;
  2939. dma-ranges;
  2940. clocks = <&gcc GCC_CFG_NOC_USB3_SEC_AXI_CLK>,
  2941. <&gcc GCC_USB30_SEC_MASTER_CLK>,
  2942. <&gcc GCC_AGGRE_USB3_SEC_AXI_CLK>,
  2943. <&gcc GCC_USB30_SEC_SLEEP_CLK>,
  2944. <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>;
  2945. clock-names = "cfg_noc",
  2946. "core",
  2947. "iface",
  2948. "sleep",
  2949. "mock_utmi";
  2950. assigned-clocks = <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>,
  2951. <&gcc GCC_USB30_SEC_MASTER_CLK>;
  2952. assigned-clock-rates = <19200000>, <200000000>;
  2953. interrupts-extended = <&intc GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  2954. <&pdc 12 IRQ_TYPE_EDGE_RISING>,
  2955. <&pdc 13 IRQ_TYPE_EDGE_RISING>;
  2956. interrupt-names = "hs_phy_irq",
  2957. "dp_hs_phy_irq",
  2958. "dm_hs_phy_irq";
  2959. power-domains = <&gcc GCC_USB30_SEC_GDSC>;
  2960. required-opps = <&rpmhpd_opp_nom>;
  2961. resets = <&gcc GCC_USB30_SEC_BCR>;
  2962. interconnects = <&aggre1_noc MASTER_USB2 0 &mc_virt SLAVE_EBI1 0>,
  2963. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_USB2 0>;
  2964. interconnect-names = "usb-ddr", "apps-usb";
  2965. usb_2_dwc3: usb@8c00000 {
  2966. compatible = "snps,dwc3";
  2967. reg = <0 0x08c00000 0 0xe000>;
  2968. interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>;
  2969. iommus = <&apps_smmu 0xa0 0x0>;
  2970. snps,dis_u2_susphy_quirk;
  2971. snps,dis_enblslpm_quirk;
  2972. phys = <&usb_2_hsphy>;
  2973. phy-names = "usb2-phy";
  2974. maximum-speed = "high-speed";
  2975. usb-role-switch;
  2976. port {
  2977. usb2_role_switch: endpoint {
  2978. remote-endpoint = <&eud_ep>;
  2979. };
  2980. };
  2981. };
  2982. };
  2983. qspi: spi@88dc000 {
  2984. compatible = "qcom,sc7280-qspi", "qcom,qspi-v1";
  2985. reg = <0 0x088dc000 0 0x1000>;
  2986. #address-cells = <1>;
  2987. #size-cells = <0>;
  2988. interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
  2989. clocks = <&gcc GCC_QSPI_CNOC_PERIPH_AHB_CLK>,
  2990. <&gcc GCC_QSPI_CORE_CLK>;
  2991. clock-names = "iface", "core";
  2992. interconnects = <&gem_noc MASTER_APPSS_PROC 0
  2993. &cnoc2 SLAVE_QSPI_0 0>;
  2994. interconnect-names = "qspi-config";
  2995. power-domains = <&rpmhpd SC7280_CX>;
  2996. operating-points-v2 = <&qspi_opp_table>;
  2997. status = "disabled";
  2998. };
  2999. remoteproc_wpss: remoteproc@8a00000 {
  3000. compatible = "qcom,sc7280-wpss-pil";
  3001. reg = <0 0x08a00000 0 0x10000>;
  3002. interrupts-extended = <&intc GIC_SPI 587 IRQ_TYPE_EDGE_RISING>,
  3003. <&wpss_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
  3004. <&wpss_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
  3005. <&wpss_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
  3006. <&wpss_smp2p_in 3 IRQ_TYPE_EDGE_RISING>,
  3007. <&wpss_smp2p_in 7 IRQ_TYPE_EDGE_RISING>;
  3008. interrupt-names = "wdog", "fatal", "ready", "handover",
  3009. "stop-ack", "shutdown-ack";
  3010. clocks = <&gcc GCC_WPSS_AHB_BDG_MST_CLK>,
  3011. <&gcc GCC_WPSS_AHB_CLK>,
  3012. <&gcc GCC_WPSS_RSCP_CLK>,
  3013. <&rpmhcc RPMH_CXO_CLK>;
  3014. clock-names = "ahb_bdg", "ahb",
  3015. "rscp", "xo";
  3016. power-domains = <&rpmhpd SC7280_CX>,
  3017. <&rpmhpd SC7280_MX>;
  3018. power-domain-names = "cx", "mx";
  3019. memory-region = <&wpss_mem>;
  3020. qcom,qmp = <&aoss_qmp>;
  3021. qcom,smem-states = <&wpss_smp2p_out 0>;
  3022. qcom,smem-state-names = "stop";
  3023. resets = <&aoss_reset AOSS_CC_WCSS_RESTART>,
  3024. <&pdc_reset PDC_WPSS_SYNC_RESET>;
  3025. reset-names = "restart", "pdc_sync";
  3026. qcom,halt-regs = <&tcsr_1 0x17000>;
  3027. status = "disabled";
  3028. glink-edge {
  3029. interrupts-extended = <&ipcc IPCC_CLIENT_WPSS
  3030. IPCC_MPROC_SIGNAL_GLINK_QMP
  3031. IRQ_TYPE_EDGE_RISING>;
  3032. mboxes = <&ipcc IPCC_CLIENT_WPSS
  3033. IPCC_MPROC_SIGNAL_GLINK_QMP>;
  3034. label = "wpss";
  3035. qcom,remote-pid = <13>;
  3036. };
  3037. };
  3038. pmu@9091000 {
  3039. compatible = "qcom,sc7280-llcc-bwmon";
  3040. reg = <0 0x9091000 0 0x1000>;
  3041. interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
  3042. interconnects = <&mc_virt MASTER_LLCC 3 &mc_virt SLAVE_EBI1 3>;
  3043. operating-points-v2 = <&llcc_bwmon_opp_table>;
  3044. llcc_bwmon_opp_table: opp-table {
  3045. compatible = "operating-points-v2";
  3046. opp-0 {
  3047. opp-peak-kBps = <800000>;
  3048. };
  3049. opp-1 {
  3050. opp-peak-kBps = <1804000>;
  3051. };
  3052. opp-2 {
  3053. opp-peak-kBps = <2188000>;
  3054. };
  3055. opp-3 {
  3056. opp-peak-kBps = <3072000>;
  3057. };
  3058. opp-4 {
  3059. opp-peak-kBps = <4068000>;
  3060. };
  3061. opp-5 {
  3062. opp-peak-kBps = <6220000>;
  3063. };
  3064. opp-6 {
  3065. opp-peak-kBps = <6832000>;
  3066. };
  3067. opp-7 {
  3068. opp-peak-kBps = <8532000>;
  3069. };
  3070. };
  3071. };
  3072. pmu@90b6400 {
  3073. compatible = "qcom,sc7280-cpu-bwmon", "qcom,msm8998-bwmon";
  3074. reg = <0 0x090b6400 0 0x600>;
  3075. interrupts = <GIC_SPI 581 IRQ_TYPE_LEVEL_HIGH>;
  3076. interconnects = <&gem_noc MASTER_APPSS_PROC 3 &gem_noc SLAVE_LLCC 3>;
  3077. operating-points-v2 = <&cpu_bwmon_opp_table>;
  3078. cpu_bwmon_opp_table: opp-table {
  3079. compatible = "operating-points-v2";
  3080. opp-0 {
  3081. opp-peak-kBps = <2400000>;
  3082. };
  3083. opp-1 {
  3084. opp-peak-kBps = <4800000>;
  3085. };
  3086. opp-2 {
  3087. opp-peak-kBps = <7456000>;
  3088. };
  3089. opp-3 {
  3090. opp-peak-kBps = <9600000>;
  3091. };
  3092. opp-4 {
  3093. opp-peak-kBps = <12896000>;
  3094. };
  3095. opp-5 {
  3096. opp-peak-kBps = <14928000>;
  3097. };
  3098. opp-6 {
  3099. opp-peak-kBps = <17056000>;
  3100. };
  3101. };
  3102. };
  3103. dc_noc: interconnect@90e0000 {
  3104. reg = <0 0x090e0000 0 0x5080>;
  3105. compatible = "qcom,sc7280-dc-noc";
  3106. #interconnect-cells = <2>;
  3107. qcom,bcm-voters = <&apps_bcm_voter>;
  3108. };
  3109. gem_noc: interconnect@9100000 {
  3110. reg = <0 0x9100000 0 0xe2200>;
  3111. compatible = "qcom,sc7280-gem-noc";
  3112. #interconnect-cells = <2>;
  3113. qcom,bcm-voters = <&apps_bcm_voter>;
  3114. };
  3115. system-cache-controller@9200000 {
  3116. compatible = "qcom,sc7280-llcc";
  3117. reg = <0 0x09200000 0 0xd0000>, <0 0x09600000 0 0x50000>;
  3118. reg-names = "llcc_base", "llcc_broadcast_base";
  3119. interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>;
  3120. };
  3121. eud: eud@88e0000 {
  3122. compatible = "qcom,sc7280-eud","qcom,eud";
  3123. reg = <0 0x88e0000 0 0x2000>,
  3124. <0 0x88e2000 0 0x1000>;
  3125. interrupts-extended = <&pdc 11 IRQ_TYPE_LEVEL_HIGH>;
  3126. ports {
  3127. #address-cells = <1>;
  3128. #size-cells = <0>;
  3129. port@0 {
  3130. reg = <0>;
  3131. eud_ep: endpoint {
  3132. remote-endpoint = <&usb2_role_switch>;
  3133. };
  3134. };
  3135. port@1 {
  3136. reg = <1>;
  3137. eud_con: endpoint {
  3138. remote-endpoint = <&con_eud>;
  3139. };
  3140. };
  3141. };
  3142. };
  3143. eud_typec: connector {
  3144. compatible = "usb-c-connector";
  3145. ports {
  3146. #address-cells = <1>;
  3147. #size-cells = <0>;
  3148. port@0 {
  3149. reg = <0>;
  3150. con_eud: endpoint {
  3151. remote-endpoint = <&eud_con>;
  3152. };
  3153. };
  3154. };
  3155. };
  3156. nsp_noc: interconnect@a0c0000 {
  3157. reg = <0 0x0a0c0000 0 0x10000>;
  3158. compatible = "qcom,sc7280-nsp-noc";
  3159. #interconnect-cells = <2>;
  3160. qcom,bcm-voters = <&apps_bcm_voter>;
  3161. };
  3162. usb_1: usb@a6f8800 {
  3163. compatible = "qcom,sc7280-dwc3", "qcom,dwc3";
  3164. reg = <0 0x0a6f8800 0 0x400>;
  3165. status = "disabled";
  3166. #address-cells = <2>;
  3167. #size-cells = <2>;
  3168. ranges;
  3169. dma-ranges;
  3170. clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>,
  3171. <&gcc GCC_USB30_PRIM_MASTER_CLK>,
  3172. <&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>,
  3173. <&gcc GCC_USB30_PRIM_SLEEP_CLK>,
  3174. <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>;
  3175. clock-names = "cfg_noc",
  3176. "core",
  3177. "iface",
  3178. "sleep",
  3179. "mock_utmi";
  3180. assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>,
  3181. <&gcc GCC_USB30_PRIM_MASTER_CLK>;
  3182. assigned-clock-rates = <19200000>, <200000000>;
  3183. interrupts-extended = <&intc GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
  3184. <&pdc 14 IRQ_TYPE_LEVEL_HIGH>,
  3185. <&pdc 15 IRQ_TYPE_EDGE_BOTH>,
  3186. <&pdc 17 IRQ_TYPE_EDGE_BOTH>;
  3187. interrupt-names = "hs_phy_irq",
  3188. "dp_hs_phy_irq",
  3189. "dm_hs_phy_irq",
  3190. "ss_phy_irq";
  3191. power-domains = <&gcc GCC_USB30_PRIM_GDSC>;
  3192. required-opps = <&rpmhpd_opp_nom>;
  3193. resets = <&gcc GCC_USB30_PRIM_BCR>;
  3194. interconnects = <&aggre1_noc MASTER_USB3_0 0 &mc_virt SLAVE_EBI1 0>,
  3195. <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_USB3_0 0>;
  3196. interconnect-names = "usb-ddr", "apps-usb";
  3197. wakeup-source;
  3198. usb_1_dwc3: usb@a600000 {
  3199. compatible = "snps,dwc3";
  3200. reg = <0 0x0a600000 0 0xe000>;
  3201. interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
  3202. iommus = <&apps_smmu 0xe0 0x0>;
  3203. snps,dis_u2_susphy_quirk;
  3204. snps,dis_enblslpm_quirk;
  3205. phys = <&usb_1_hsphy>, <&usb_1_ssphy>;
  3206. phy-names = "usb2-phy", "usb3-phy";
  3207. maximum-speed = "super-speed";
  3208. };
  3209. };
  3210. venus: video-codec@aa00000 {
  3211. compatible = "qcom,sc7280-venus";
  3212. reg = <0 0x0aa00000 0 0xd0600>;
  3213. interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
  3214. clocks = <&videocc VIDEO_CC_MVSC_CORE_CLK>,
  3215. <&videocc VIDEO_CC_MVSC_CTL_AXI_CLK>,
  3216. <&videocc VIDEO_CC_VENUS_AHB_CLK>,
  3217. <&videocc VIDEO_CC_MVS0_CORE_CLK>,
  3218. <&videocc VIDEO_CC_MVS0_AXI_CLK>;
  3219. clock-names = "core", "bus", "iface",
  3220. "vcodec_core", "vcodec_bus";
  3221. power-domains = <&videocc MVSC_GDSC>,
  3222. <&videocc MVS0_GDSC>,
  3223. <&rpmhpd SC7280_CX>;
  3224. power-domain-names = "venus", "vcodec0", "cx";
  3225. operating-points-v2 = <&venus_opp_table>;
  3226. interconnects = <&gem_noc MASTER_APPSS_PROC 0 &cnoc2 SLAVE_VENUS_CFG 0>,
  3227. <&mmss_noc MASTER_VIDEO_P0 0 &mc_virt SLAVE_EBI1 0>;
  3228. interconnect-names = "cpu-cfg", "video-mem";
  3229. iommus = <&apps_smmu 0x2180 0x20>,
  3230. <&apps_smmu 0x2184 0x20>;
  3231. memory-region = <&video_mem>;
  3232. video-decoder {
  3233. compatible = "venus-decoder";
  3234. };
  3235. video-encoder {
  3236. compatible = "venus-encoder";
  3237. };
  3238. video-firmware {
  3239. iommus = <&apps_smmu 0x21a2 0x0>;
  3240. };
  3241. venus_opp_table: opp-table {
  3242. compatible = "operating-points-v2";
  3243. opp-133330000 {
  3244. opp-hz = /bits/ 64 <133330000>;
  3245. required-opps = <&rpmhpd_opp_low_svs>;
  3246. };
  3247. opp-240000000 {
  3248. opp-hz = /bits/ 64 <240000000>;
  3249. required-opps = <&rpmhpd_opp_svs>;
  3250. };
  3251. opp-335000000 {
  3252. opp-hz = /bits/ 64 <335000000>;
  3253. required-opps = <&rpmhpd_opp_svs_l1>;
  3254. };
  3255. opp-424000000 {
  3256. opp-hz = /bits/ 64 <424000000>;
  3257. required-opps = <&rpmhpd_opp_nom>;
  3258. };
  3259. opp-460000048 {
  3260. opp-hz = /bits/ 64 <460000048>;
  3261. required-opps = <&rpmhpd_opp_turbo>;
  3262. };
  3263. };
  3264. };
  3265. videocc: clock-controller@aaf0000 {
  3266. compatible = "qcom,sc7280-videocc";
  3267. reg = <0 0xaaf0000 0 0x10000>;
  3268. clocks = <&rpmhcc RPMH_CXO_CLK>,
  3269. <&rpmhcc RPMH_CXO_CLK_A>;
  3270. clock-names = "bi_tcxo", "bi_tcxo_ao";
  3271. #clock-cells = <1>;
  3272. #reset-cells = <1>;
  3273. #power-domain-cells = <1>;
  3274. };
  3275. camcc: clock-controller@ad00000 {
  3276. compatible = "qcom,sc7280-camcc";
  3277. reg = <0 0x0ad00000 0 0x10000>;
  3278. clocks = <&rpmhcc RPMH_CXO_CLK>,
  3279. <&rpmhcc RPMH_CXO_CLK_A>,
  3280. <&sleep_clk>;
  3281. clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk";
  3282. #clock-cells = <1>;
  3283. #reset-cells = <1>;
  3284. #power-domain-cells = <1>;
  3285. };
  3286. dispcc: clock-controller@af00000 {
  3287. compatible = "qcom,sc7280-dispcc";
  3288. reg = <0 0xaf00000 0 0x20000>;
  3289. clocks = <&rpmhcc RPMH_CXO_CLK>,
  3290. <&gcc GCC_DISP_GPLL0_CLK_SRC>,
  3291. <&mdss_dsi_phy 0>,
  3292. <&mdss_dsi_phy 1>,
  3293. <&dp_phy 0>,
  3294. <&dp_phy 1>,
  3295. <&mdss_edp_phy 0>,
  3296. <&mdss_edp_phy 1>;
  3297. clock-names = "bi_tcxo",
  3298. "gcc_disp_gpll0_clk",
  3299. "dsi0_phy_pll_out_byteclk",
  3300. "dsi0_phy_pll_out_dsiclk",
  3301. "dp_phy_pll_link_clk",
  3302. "dp_phy_pll_vco_div_clk",
  3303. "edp_phy_pll_link_clk",
  3304. "edp_phy_pll_vco_div_clk";
  3305. #clock-cells = <1>;
  3306. #reset-cells = <1>;
  3307. #power-domain-cells = <1>;
  3308. };
  3309. mdss: display-subsystem@ae00000 {
  3310. compatible = "qcom,sc7280-mdss";
  3311. reg = <0 0x0ae00000 0 0x1000>;
  3312. reg-names = "mdss";
  3313. power-domains = <&dispcc DISP_CC_MDSS_CORE_GDSC>;
  3314. clocks = <&gcc GCC_DISP_AHB_CLK>,
  3315. <&dispcc DISP_CC_MDSS_AHB_CLK>,
  3316. <&dispcc DISP_CC_MDSS_MDP_CLK>;
  3317. clock-names = "iface",
  3318. "ahb",
  3319. "core";
  3320. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  3321. interrupt-controller;
  3322. #interrupt-cells = <1>;
  3323. interconnects = <&mmss_noc MASTER_MDP0 0 &mc_virt SLAVE_EBI1 0>;
  3324. interconnect-names = "mdp0-mem";
  3325. iommus = <&apps_smmu 0x900 0x402>;
  3326. #address-cells = <2>;
  3327. #size-cells = <2>;
  3328. ranges;
  3329. status = "disabled";
  3330. mdss_mdp: display-controller@ae01000 {
  3331. compatible = "qcom,sc7280-dpu";
  3332. reg = <0 0x0ae01000 0 0x8f030>,
  3333. <0 0x0aeb0000 0 0x2008>;
  3334. reg-names = "mdp", "vbif";
  3335. clocks = <&gcc GCC_DISP_HF_AXI_CLK>,
  3336. <&gcc GCC_DISP_SF_AXI_CLK>,
  3337. <&dispcc DISP_CC_MDSS_AHB_CLK>,
  3338. <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>,
  3339. <&dispcc DISP_CC_MDSS_MDP_CLK>,
  3340. <&dispcc DISP_CC_MDSS_VSYNC_CLK>;
  3341. clock-names = "bus",
  3342. "nrt_bus",
  3343. "iface",
  3344. "lut",
  3345. "core",
  3346. "vsync";
  3347. assigned-clocks = <&dispcc DISP_CC_MDSS_VSYNC_CLK>,
  3348. <&dispcc DISP_CC_MDSS_AHB_CLK>;
  3349. assigned-clock-rates = <19200000>,
  3350. <19200000>;
  3351. operating-points-v2 = <&mdp_opp_table>;
  3352. power-domains = <&rpmhpd SC7280_CX>;
  3353. interrupt-parent = <&mdss>;
  3354. interrupts = <0>;
  3355. status = "disabled";
  3356. ports {
  3357. #address-cells = <1>;
  3358. #size-cells = <0>;
  3359. port@0 {
  3360. reg = <0>;
  3361. dpu_intf1_out: endpoint {
  3362. remote-endpoint = <&dsi0_in>;
  3363. };
  3364. };
  3365. port@1 {
  3366. reg = <1>;
  3367. dpu_intf5_out: endpoint {
  3368. remote-endpoint = <&edp_in>;
  3369. };
  3370. };
  3371. port@2 {
  3372. reg = <2>;
  3373. dpu_intf0_out: endpoint {
  3374. remote-endpoint = <&dp_in>;
  3375. };
  3376. };
  3377. };
  3378. mdp_opp_table: opp-table {
  3379. compatible = "operating-points-v2";
  3380. opp-200000000 {
  3381. opp-hz = /bits/ 64 <200000000>;
  3382. required-opps = <&rpmhpd_opp_low_svs>;
  3383. };
  3384. opp-300000000 {
  3385. opp-hz = /bits/ 64 <300000000>;
  3386. required-opps = <&rpmhpd_opp_svs>;
  3387. };
  3388. opp-380000000 {
  3389. opp-hz = /bits/ 64 <380000000>;
  3390. required-opps = <&rpmhpd_opp_svs_l1>;
  3391. };
  3392. opp-506666667 {
  3393. opp-hz = /bits/ 64 <506666667>;
  3394. required-opps = <&rpmhpd_opp_nom>;
  3395. };
  3396. };
  3397. };
  3398. mdss_dsi: dsi@ae94000 {
  3399. compatible = "qcom,mdss-dsi-ctrl";
  3400. reg = <0 0x0ae94000 0 0x400>;
  3401. reg-names = "dsi_ctrl";
  3402. interrupt-parent = <&mdss>;
  3403. interrupts = <4>;
  3404. clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>,
  3405. <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>,
  3406. <&dispcc DISP_CC_MDSS_PCLK0_CLK>,
  3407. <&dispcc DISP_CC_MDSS_ESC0_CLK>,
  3408. <&dispcc DISP_CC_MDSS_AHB_CLK>,
  3409. <&gcc GCC_DISP_HF_AXI_CLK>;
  3410. clock-names = "byte",
  3411. "byte_intf",
  3412. "pixel",
  3413. "core",
  3414. "iface",
  3415. "bus";
  3416. operating-points-v2 = <&dsi_opp_table>;
  3417. power-domains = <&rpmhpd SC7280_CX>;
  3418. phys = <&mdss_dsi_phy>;
  3419. phy-names = "dsi";
  3420. #address-cells = <1>;
  3421. #size-cells = <0>;
  3422. status = "disabled";
  3423. ports {
  3424. #address-cells = <1>;
  3425. #size-cells = <0>;
  3426. port@0 {
  3427. reg = <0>;
  3428. dsi0_in: endpoint {
  3429. remote-endpoint = <&dpu_intf1_out>;
  3430. };
  3431. };
  3432. port@1 {
  3433. reg = <1>;
  3434. dsi0_out: endpoint {
  3435. };
  3436. };
  3437. };
  3438. dsi_opp_table: opp-table {
  3439. compatible = "operating-points-v2";
  3440. opp-187500000 {
  3441. opp-hz = /bits/ 64 <187500000>;
  3442. required-opps = <&rpmhpd_opp_low_svs>;
  3443. };
  3444. opp-300000000 {
  3445. opp-hz = /bits/ 64 <300000000>;
  3446. required-opps = <&rpmhpd_opp_svs>;
  3447. };
  3448. opp-358000000 {
  3449. opp-hz = /bits/ 64 <358000000>;
  3450. required-opps = <&rpmhpd_opp_svs_l1>;
  3451. };
  3452. };
  3453. };
  3454. mdss_dsi_phy: phy@ae94400 {
  3455. compatible = "qcom,sc7280-dsi-phy-7nm";
  3456. reg = <0 0x0ae94400 0 0x200>,
  3457. <0 0x0ae94600 0 0x280>,
  3458. <0 0x0ae94900 0 0x280>;
  3459. reg-names = "dsi_phy",
  3460. "dsi_phy_lane",
  3461. "dsi_pll";
  3462. #clock-cells = <1>;
  3463. #phy-cells = <0>;
  3464. clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
  3465. <&rpmhcc RPMH_CXO_CLK>;
  3466. clock-names = "iface", "ref";
  3467. status = "disabled";
  3468. };
  3469. mdss_edp: edp@aea0000 {
  3470. compatible = "qcom,sc7280-edp";
  3471. pinctrl-names = "default";
  3472. pinctrl-0 = <&edp_hot_plug_det>;
  3473. reg = <0 0xaea0000 0 0x200>,
  3474. <0 0xaea0200 0 0x200>,
  3475. <0 0xaea0400 0 0xc00>,
  3476. <0 0xaea1000 0 0x400>;
  3477. interrupt-parent = <&mdss>;
  3478. interrupts = <14>;
  3479. clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
  3480. <&dispcc DISP_CC_MDSS_EDP_AUX_CLK>,
  3481. <&dispcc DISP_CC_MDSS_EDP_LINK_CLK>,
  3482. <&dispcc DISP_CC_MDSS_EDP_LINK_INTF_CLK>,
  3483. <&dispcc DISP_CC_MDSS_EDP_PIXEL_CLK>;
  3484. clock-names = "core_iface",
  3485. "core_aux",
  3486. "ctrl_link",
  3487. "ctrl_link_iface",
  3488. "stream_pixel";
  3489. assigned-clocks = <&dispcc DISP_CC_MDSS_EDP_LINK_CLK_SRC>,
  3490. <&dispcc DISP_CC_MDSS_EDP_PIXEL_CLK_SRC>;
  3491. assigned-clock-parents = <&mdss_edp_phy 0>, <&mdss_edp_phy 1>;
  3492. phys = <&mdss_edp_phy>;
  3493. phy-names = "dp";
  3494. operating-points-v2 = <&edp_opp_table>;
  3495. power-domains = <&rpmhpd SC7280_CX>;
  3496. status = "disabled";
  3497. ports {
  3498. #address-cells = <1>;
  3499. #size-cells = <0>;
  3500. port@0 {
  3501. reg = <0>;
  3502. edp_in: endpoint {
  3503. remote-endpoint = <&dpu_intf5_out>;
  3504. };
  3505. };
  3506. port@1 {
  3507. reg = <1>;
  3508. mdss_edp_out: endpoint { };
  3509. };
  3510. };
  3511. edp_opp_table: opp-table {
  3512. compatible = "operating-points-v2";
  3513. opp-160000000 {
  3514. opp-hz = /bits/ 64 <160000000>;
  3515. required-opps = <&rpmhpd_opp_low_svs>;
  3516. };
  3517. opp-270000000 {
  3518. opp-hz = /bits/ 64 <270000000>;
  3519. required-opps = <&rpmhpd_opp_svs>;
  3520. };
  3521. opp-540000000 {
  3522. opp-hz = /bits/ 64 <540000000>;
  3523. required-opps = <&rpmhpd_opp_nom>;
  3524. };
  3525. opp-810000000 {
  3526. opp-hz = /bits/ 64 <810000000>;
  3527. required-opps = <&rpmhpd_opp_nom>;
  3528. };
  3529. };
  3530. };
  3531. mdss_edp_phy: phy@aec2a00 {
  3532. compatible = "qcom,sc7280-edp-phy";
  3533. reg = <0 0xaec2a00 0 0x19c>,
  3534. <0 0xaec2200 0 0xa0>,
  3535. <0 0xaec2600 0 0xa0>,
  3536. <0 0xaec2000 0 0x1c0>;
  3537. clocks = <&rpmhcc RPMH_CXO_CLK>,
  3538. <&gcc GCC_EDP_CLKREF_EN>;
  3539. clock-names = "aux",
  3540. "cfg_ahb";
  3541. #clock-cells = <1>;
  3542. #phy-cells = <0>;
  3543. status = "disabled";
  3544. };
  3545. mdss_dp: displayport-controller@ae90000 {
  3546. compatible = "qcom,sc7280-dp";
  3547. reg = <0 0xae90000 0 0x200>,
  3548. <0 0xae90200 0 0x200>,
  3549. <0 0xae90400 0 0xc00>,
  3550. <0 0xae91000 0 0x400>,
  3551. <0 0xae91400 0 0x400>;
  3552. interrupt-parent = <&mdss>;
  3553. interrupts = <12>;
  3554. clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
  3555. <&dispcc DISP_CC_MDSS_DP_AUX_CLK>,
  3556. <&dispcc DISP_CC_MDSS_DP_LINK_CLK>,
  3557. <&dispcc DISP_CC_MDSS_DP_LINK_INTF_CLK>,
  3558. <&dispcc DISP_CC_MDSS_DP_PIXEL_CLK>;
  3559. clock-names = "core_iface",
  3560. "core_aux",
  3561. "ctrl_link",
  3562. "ctrl_link_iface",
  3563. "stream_pixel";
  3564. assigned-clocks = <&dispcc DISP_CC_MDSS_DP_LINK_CLK_SRC>,
  3565. <&dispcc DISP_CC_MDSS_DP_PIXEL_CLK_SRC>;
  3566. assigned-clock-parents = <&dp_phy 0>, <&dp_phy 1>;
  3567. phys = <&dp_phy>;
  3568. phy-names = "dp";
  3569. operating-points-v2 = <&dp_opp_table>;
  3570. power-domains = <&rpmhpd SC7280_CX>;
  3571. #sound-dai-cells = <0>;
  3572. status = "disabled";
  3573. ports {
  3574. #address-cells = <1>;
  3575. #size-cells = <0>;
  3576. port@0 {
  3577. reg = <0>;
  3578. dp_in: endpoint {
  3579. remote-endpoint = <&dpu_intf0_out>;
  3580. };
  3581. };
  3582. port@1 {
  3583. reg = <1>;
  3584. dp_out: endpoint { };
  3585. };
  3586. };
  3587. dp_opp_table: opp-table {
  3588. compatible = "operating-points-v2";
  3589. opp-160000000 {
  3590. opp-hz = /bits/ 64 <160000000>;
  3591. required-opps = <&rpmhpd_opp_low_svs>;
  3592. };
  3593. opp-270000000 {
  3594. opp-hz = /bits/ 64 <270000000>;
  3595. required-opps = <&rpmhpd_opp_svs>;
  3596. };
  3597. opp-540000000 {
  3598. opp-hz = /bits/ 64 <540000000>;
  3599. required-opps = <&rpmhpd_opp_svs_l1>;
  3600. };
  3601. opp-810000000 {
  3602. opp-hz = /bits/ 64 <810000000>;
  3603. required-opps = <&rpmhpd_opp_nom>;
  3604. };
  3605. };
  3606. };
  3607. };
  3608. pdc: interrupt-controller@b220000 {
  3609. compatible = "qcom,sc7280-pdc", "qcom,pdc";
  3610. reg = <0 0x0b220000 0 0x30000>;
  3611. qcom,pdc-ranges = <0 480 40>, <40 140 14>, <54 263 1>,
  3612. <55 306 4>, <59 312 3>, <62 374 2>,
  3613. <64 434 2>, <66 438 3>, <69 86 1>,
  3614. <70 520 54>, <124 609 31>, <155 63 1>,
  3615. <156 716 12>;
  3616. #interrupt-cells = <2>;
  3617. interrupt-parent = <&intc>;
  3618. interrupt-controller;
  3619. };
  3620. pdc_reset: reset-controller@b5e0000 {
  3621. compatible = "qcom,sc7280-pdc-global";
  3622. reg = <0 0x0b5e0000 0 0x20000>;
  3623. #reset-cells = <1>;
  3624. };
  3625. tsens0: thermal-sensor@c263000 {
  3626. compatible = "qcom,sc7280-tsens","qcom,tsens-v2";
  3627. reg = <0 0x0c263000 0 0x1ff>, /* TM */
  3628. <0 0x0c222000 0 0x1ff>; /* SROT */
  3629. #qcom,sensors = <15>;
  3630. interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH>,
  3631. <GIC_SPI 508 IRQ_TYPE_LEVEL_HIGH>;
  3632. interrupt-names = "uplow","critical";
  3633. #thermal-sensor-cells = <1>;
  3634. };
  3635. tsens1: thermal-sensor@c265000 {
  3636. compatible = "qcom,sc7280-tsens","qcom,tsens-v2";
  3637. reg = <0 0x0c265000 0 0x1ff>, /* TM */
  3638. <0 0x0c223000 0 0x1ff>; /* SROT */
  3639. #qcom,sensors = <12>;
  3640. interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH>,
  3641. <GIC_SPI 509 IRQ_TYPE_LEVEL_HIGH>;
  3642. interrupt-names = "uplow","critical";
  3643. #thermal-sensor-cells = <1>;
  3644. };
  3645. aoss_reset: reset-controller@c2a0000 {
  3646. compatible = "qcom,sc7280-aoss-cc", "qcom,sdm845-aoss-cc";
  3647. reg = <0 0x0c2a0000 0 0x31000>;
  3648. #reset-cells = <1>;
  3649. };
  3650. aoss_qmp: power-controller@c300000 {
  3651. compatible = "qcom,sc7280-aoss-qmp", "qcom,aoss-qmp";
  3652. reg = <0 0x0c300000 0 0x400>;
  3653. interrupts-extended = <&ipcc IPCC_CLIENT_AOP
  3654. IPCC_MPROC_SIGNAL_GLINK_QMP
  3655. IRQ_TYPE_EDGE_RISING>;
  3656. mboxes = <&ipcc IPCC_CLIENT_AOP
  3657. IPCC_MPROC_SIGNAL_GLINK_QMP>;
  3658. #clock-cells = <0>;
  3659. };
  3660. sram@c3f0000 {
  3661. compatible = "qcom,rpmh-stats";
  3662. reg = <0 0x0c3f0000 0 0x400>;
  3663. };
  3664. spmi_bus: spmi@c440000 {
  3665. compatible = "qcom,spmi-pmic-arb";
  3666. reg = <0 0x0c440000 0 0x1100>,
  3667. <0 0x0c600000 0 0x2000000>,
  3668. <0 0x0e600000 0 0x100000>,
  3669. <0 0x0e700000 0 0xa0000>,
  3670. <0 0x0c40a000 0 0x26000>;
  3671. reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
  3672. interrupt-names = "periph_irq";
  3673. interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>;
  3674. qcom,ee = <0>;
  3675. qcom,channel = <0>;
  3676. #address-cells = <2>;
  3677. #size-cells = <0>;
  3678. interrupt-controller;
  3679. #interrupt-cells = <4>;
  3680. };
  3681. tlmm: pinctrl@f100000 {
  3682. compatible = "qcom,sc7280-pinctrl";
  3683. reg = <0 0x0f100000 0 0x300000>;
  3684. interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
  3685. gpio-controller;
  3686. #gpio-cells = <2>;
  3687. interrupt-controller;
  3688. #interrupt-cells = <2>;
  3689. gpio-ranges = <&tlmm 0 0 175>;
  3690. wakeup-parent = <&pdc>;
  3691. dp_hot_plug_det: dp-hot-plug-det-pins {
  3692. pins = "gpio47";
  3693. function = "dp_hot";
  3694. };
  3695. edp_hot_plug_det: edp-hot-plug-det-pins {
  3696. pins = "gpio60";
  3697. function = "edp_hot";
  3698. };
  3699. mi2s0_data0: mi2s0-data0-pins {
  3700. pins = "gpio98";
  3701. function = "mi2s0_data0";
  3702. };
  3703. mi2s0_data1: mi2s0-data1-pins {
  3704. pins = "gpio99";
  3705. function = "mi2s0_data1";
  3706. };
  3707. mi2s0_mclk: mi2s0-mclk-pins {
  3708. pins = "gpio96";
  3709. function = "pri_mi2s";
  3710. };
  3711. mi2s0_sclk: mi2s0-sclk-pins {
  3712. pins = "gpio97";
  3713. function = "mi2s0_sck";
  3714. };
  3715. mi2s0_ws: mi2s0-ws-pins {
  3716. pins = "gpio100";
  3717. function = "mi2s0_ws";
  3718. };
  3719. mi2s1_data0: mi2s1-data0-pins {
  3720. pins = "gpio107";
  3721. function = "mi2s1_data0";
  3722. };
  3723. mi2s1_sclk: mi2s1-sclk-pins {
  3724. pins = "gpio106";
  3725. function = "mi2s1_sck";
  3726. };
  3727. mi2s1_ws: mi2s1-ws-pins {
  3728. pins = "gpio108";
  3729. function = "mi2s1_ws";
  3730. };
  3731. pcie1_clkreq_n: pcie1-clkreq-n-pins {
  3732. pins = "gpio79";
  3733. function = "pcie1_clkreqn";
  3734. };
  3735. qspi_clk: qspi-clk-pins {
  3736. pins = "gpio14";
  3737. function = "qspi_clk";
  3738. };
  3739. qspi_cs0: qspi-cs0-pins {
  3740. pins = "gpio15";
  3741. function = "qspi_cs";
  3742. };
  3743. qspi_cs1: qspi-cs1-pins {
  3744. pins = "gpio19";
  3745. function = "qspi_cs";
  3746. };
  3747. qspi_data01: qspi-data01-pins {
  3748. pins = "gpio12", "gpio13";
  3749. function = "qspi_data";
  3750. };
  3751. qspi_data23: qspi-data23-pins {
  3752. pins = "gpio16", "gpio17";
  3753. function = "qspi_data";
  3754. };
  3755. qup_i2c0_data_clk: qup-i2c0-data-clk-pins {
  3756. pins = "gpio0", "gpio1";
  3757. function = "qup00";
  3758. };
  3759. qup_i2c1_data_clk: qup-i2c1-data-clk-pins {
  3760. pins = "gpio4", "gpio5";
  3761. function = "qup01";
  3762. };
  3763. qup_i2c2_data_clk: qup-i2c2-data-clk-pins {
  3764. pins = "gpio8", "gpio9";
  3765. function = "qup02";
  3766. };
  3767. qup_i2c3_data_clk: qup-i2c3-data-clk-pins {
  3768. pins = "gpio12", "gpio13";
  3769. function = "qup03";
  3770. };
  3771. qup_i2c4_data_clk: qup-i2c4-data-clk-pins {
  3772. pins = "gpio16", "gpio17";
  3773. function = "qup04";
  3774. };
  3775. qup_i2c5_data_clk: qup-i2c5-data-clk-pins {
  3776. pins = "gpio20", "gpio21";
  3777. function = "qup05";
  3778. };
  3779. qup_i2c6_data_clk: qup-i2c6-data-clk-pins {
  3780. pins = "gpio24", "gpio25";
  3781. function = "qup06";
  3782. };
  3783. qup_i2c7_data_clk: qup-i2c7-data-clk-pins {
  3784. pins = "gpio28", "gpio29";
  3785. function = "qup07";
  3786. };
  3787. qup_i2c8_data_clk: qup-i2c8-data-clk-pins {
  3788. pins = "gpio32", "gpio33";
  3789. function = "qup10";
  3790. };
  3791. qup_i2c9_data_clk: qup-i2c9-data-clk-pins {
  3792. pins = "gpio36", "gpio37";
  3793. function = "qup11";
  3794. };
  3795. qup_i2c10_data_clk: qup-i2c10-data-clk-pins {
  3796. pins = "gpio40", "gpio41";
  3797. function = "qup12";
  3798. };
  3799. qup_i2c11_data_clk: qup-i2c11-data-clk-pins {
  3800. pins = "gpio44", "gpio45";
  3801. function = "qup13";
  3802. };
  3803. qup_i2c12_data_clk: qup-i2c12-data-clk-pins {
  3804. pins = "gpio48", "gpio49";
  3805. function = "qup14";
  3806. };
  3807. qup_i2c13_data_clk: qup-i2c13-data-clk-pins {
  3808. pins = "gpio52", "gpio53";
  3809. function = "qup15";
  3810. };
  3811. qup_i2c14_data_clk: qup-i2c14-data-clk-pins {
  3812. pins = "gpio56", "gpio57";
  3813. function = "qup16";
  3814. };
  3815. qup_i2c15_data_clk: qup-i2c15-data-clk-pins {
  3816. pins = "gpio60", "gpio61";
  3817. function = "qup17";
  3818. };
  3819. qup_spi0_data_clk: qup-spi0-data-clk-pins {
  3820. pins = "gpio0", "gpio1", "gpio2";
  3821. function = "qup00";
  3822. };
  3823. qup_spi0_cs: qup-spi0-cs-pins {
  3824. pins = "gpio3";
  3825. function = "qup00";
  3826. };
  3827. qup_spi0_cs_gpio: qup-spi0-cs-gpio-pins {
  3828. pins = "gpio3";
  3829. function = "gpio";
  3830. };
  3831. qup_spi1_data_clk: qup-spi1-data-clk-pins {
  3832. pins = "gpio4", "gpio5", "gpio6";
  3833. function = "qup01";
  3834. };
  3835. qup_spi1_cs: qup-spi1-cs-pins {
  3836. pins = "gpio7";
  3837. function = "qup01";
  3838. };
  3839. qup_spi1_cs_gpio: qup-spi1-cs-gpio-pins {
  3840. pins = "gpio7";
  3841. function = "gpio";
  3842. };
  3843. qup_spi2_data_clk: qup-spi2-data-clk-pins {
  3844. pins = "gpio8", "gpio9", "gpio10";
  3845. function = "qup02";
  3846. };
  3847. qup_spi2_cs: qup-spi2-cs-pins {
  3848. pins = "gpio11";
  3849. function = "qup02";
  3850. };
  3851. qup_spi2_cs_gpio: qup-spi2-cs-gpio-pins {
  3852. pins = "gpio11";
  3853. function = "gpio";
  3854. };
  3855. qup_spi3_data_clk: qup-spi3-data-clk-pins {
  3856. pins = "gpio12", "gpio13", "gpio14";
  3857. function = "qup03";
  3858. };
  3859. qup_spi3_cs: qup-spi3-cs-pins {
  3860. pins = "gpio15";
  3861. function = "qup03";
  3862. };
  3863. qup_spi3_cs_gpio: qup-spi3-cs-gpio-pins {
  3864. pins = "gpio15";
  3865. function = "gpio";
  3866. };
  3867. qup_spi4_data_clk: qup-spi4-data-clk-pins {
  3868. pins = "gpio16", "gpio17", "gpio18";
  3869. function = "qup04";
  3870. };
  3871. qup_spi4_cs: qup-spi4-cs-pins {
  3872. pins = "gpio19";
  3873. function = "qup04";
  3874. };
  3875. qup_spi4_cs_gpio: qup-spi4-cs-gpio-pins {
  3876. pins = "gpio19";
  3877. function = "gpio";
  3878. };
  3879. qup_spi5_data_clk: qup-spi5-data-clk-pins {
  3880. pins = "gpio20", "gpio21", "gpio22";
  3881. function = "qup05";
  3882. };
  3883. qup_spi5_cs: qup-spi5-cs-pins {
  3884. pins = "gpio23";
  3885. function = "qup05";
  3886. };
  3887. qup_spi5_cs_gpio: qup-spi5-cs-gpio-pins {
  3888. pins = "gpio23";
  3889. function = "gpio";
  3890. };
  3891. qup_spi6_data_clk: qup-spi6-data-clk-pins {
  3892. pins = "gpio24", "gpio25", "gpio26";
  3893. function = "qup06";
  3894. };
  3895. qup_spi6_cs: qup-spi6-cs-pins {
  3896. pins = "gpio27";
  3897. function = "qup06";
  3898. };
  3899. qup_spi6_cs_gpio: qup-spi6-cs-gpio-pins {
  3900. pins = "gpio27";
  3901. function = "gpio";
  3902. };
  3903. qup_spi7_data_clk: qup-spi7-data-clk-pins {
  3904. pins = "gpio28", "gpio29", "gpio30";
  3905. function = "qup07";
  3906. };
  3907. qup_spi7_cs: qup-spi7-cs-pins {
  3908. pins = "gpio31";
  3909. function = "qup07";
  3910. };
  3911. qup_spi7_cs_gpio: qup-spi7-cs-gpio-pins {
  3912. pins = "gpio31";
  3913. function = "gpio";
  3914. };
  3915. qup_spi8_data_clk: qup-spi8-data-clk-pins {
  3916. pins = "gpio32", "gpio33", "gpio34";
  3917. function = "qup10";
  3918. };
  3919. qup_spi8_cs: qup-spi8-cs-pins {
  3920. pins = "gpio35";
  3921. function = "qup10";
  3922. };
  3923. qup_spi8_cs_gpio: qup-spi8-cs-gpio-pins {
  3924. pins = "gpio35";
  3925. function = "gpio";
  3926. };
  3927. qup_spi9_data_clk: qup-spi9-data-clk-pins {
  3928. pins = "gpio36", "gpio37", "gpio38";
  3929. function = "qup11";
  3930. };
  3931. qup_spi9_cs: qup-spi9-cs-pins {
  3932. pins = "gpio39";
  3933. function = "qup11";
  3934. };
  3935. qup_spi9_cs_gpio: qup-spi9-cs-gpio-pins {
  3936. pins = "gpio39";
  3937. function = "gpio";
  3938. };
  3939. qup_spi10_data_clk: qup-spi10-data-clk-pins {
  3940. pins = "gpio40", "gpio41", "gpio42";
  3941. function = "qup12";
  3942. };
  3943. qup_spi10_cs: qup-spi10-cs-pins {
  3944. pins = "gpio43";
  3945. function = "qup12";
  3946. };
  3947. qup_spi10_cs_gpio: qup-spi10-cs-gpio-pins {
  3948. pins = "gpio43";
  3949. function = "gpio";
  3950. };
  3951. qup_spi11_data_clk: qup-spi11-data-clk-pins {
  3952. pins = "gpio44", "gpio45", "gpio46";
  3953. function = "qup13";
  3954. };
  3955. qup_spi11_cs: qup-spi11-cs-pins {
  3956. pins = "gpio47";
  3957. function = "qup13";
  3958. };
  3959. qup_spi11_cs_gpio: qup-spi11-cs-gpio-pins {
  3960. pins = "gpio47";
  3961. function = "gpio";
  3962. };
  3963. qup_spi12_data_clk: qup-spi12-data-clk-pins {
  3964. pins = "gpio48", "gpio49", "gpio50";
  3965. function = "qup14";
  3966. };
  3967. qup_spi12_cs: qup-spi12-cs-pins {
  3968. pins = "gpio51";
  3969. function = "qup14";
  3970. };
  3971. qup_spi12_cs_gpio: qup-spi12-cs-gpio-pins {
  3972. pins = "gpio51";
  3973. function = "gpio";
  3974. };
  3975. qup_spi13_data_clk: qup-spi13-data-clk-pins {
  3976. pins = "gpio52", "gpio53", "gpio54";
  3977. function = "qup15";
  3978. };
  3979. qup_spi13_cs: qup-spi13-cs-pins {
  3980. pins = "gpio55";
  3981. function = "qup15";
  3982. };
  3983. qup_spi13_cs_gpio: qup-spi13-cs-gpio-pins {
  3984. pins = "gpio55";
  3985. function = "gpio";
  3986. };
  3987. qup_spi14_data_clk: qup-spi14-data-clk-pins {
  3988. pins = "gpio56", "gpio57", "gpio58";
  3989. function = "qup16";
  3990. };
  3991. qup_spi14_cs: qup-spi14-cs-pins {
  3992. pins = "gpio59";
  3993. function = "qup16";
  3994. };
  3995. qup_spi14_cs_gpio: qup-spi14-cs-gpio-pins {
  3996. pins = "gpio59";
  3997. function = "gpio";
  3998. };
  3999. qup_spi15_data_clk: qup-spi15-data-clk-pins {
  4000. pins = "gpio60", "gpio61", "gpio62";
  4001. function = "qup17";
  4002. };
  4003. qup_spi15_cs: qup-spi15-cs-pins {
  4004. pins = "gpio63";
  4005. function = "qup17";
  4006. };
  4007. qup_spi15_cs_gpio: qup-spi15-cs-gpio-pins {
  4008. pins = "gpio63";
  4009. function = "gpio";
  4010. };
  4011. qup_uart0_cts: qup-uart0-cts-pins {
  4012. pins = "gpio0";
  4013. function = "qup00";
  4014. };
  4015. qup_uart0_rts: qup-uart0-rts-pins {
  4016. pins = "gpio1";
  4017. function = "qup00";
  4018. };
  4019. qup_uart0_tx: qup-uart0-tx-pins {
  4020. pins = "gpio2";
  4021. function = "qup00";
  4022. };
  4023. qup_uart0_rx: qup-uart0-rx-pins {
  4024. pins = "gpio3";
  4025. function = "qup00";
  4026. };
  4027. qup_uart1_cts: qup-uart1-cts-pins {
  4028. pins = "gpio4";
  4029. function = "qup01";
  4030. };
  4031. qup_uart1_rts: qup-uart1-rts-pins {
  4032. pins = "gpio5";
  4033. function = "qup01";
  4034. };
  4035. qup_uart1_tx: qup-uart1-tx-pins {
  4036. pins = "gpio6";
  4037. function = "qup01";
  4038. };
  4039. qup_uart1_rx: qup-uart1-rx-pins {
  4040. pins = "gpio7";
  4041. function = "qup01";
  4042. };
  4043. qup_uart2_cts: qup-uart2-cts-pins {
  4044. pins = "gpio8";
  4045. function = "qup02";
  4046. };
  4047. qup_uart2_rts: qup-uart2-rts-pins {
  4048. pins = "gpio9";
  4049. function = "qup02";
  4050. };
  4051. qup_uart2_tx: qup-uart2-tx-pins {
  4052. pins = "gpio10";
  4053. function = "qup02";
  4054. };
  4055. qup_uart2_rx: qup-uart2-rx-pins {
  4056. pins = "gpio11";
  4057. function = "qup02";
  4058. };
  4059. qup_uart3_cts: qup-uart3-cts-pins {
  4060. pins = "gpio12";
  4061. function = "qup03";
  4062. };
  4063. qup_uart3_rts: qup-uart3-rts-pins {
  4064. pins = "gpio13";
  4065. function = "qup03";
  4066. };
  4067. qup_uart3_tx: qup-uart3-tx-pins {
  4068. pins = "gpio14";
  4069. function = "qup03";
  4070. };
  4071. qup_uart3_rx: qup-uart3-rx-pins {
  4072. pins = "gpio15";
  4073. function = "qup03";
  4074. };
  4075. qup_uart4_cts: qup-uart4-cts-pins {
  4076. pins = "gpio16";
  4077. function = "qup04";
  4078. };
  4079. qup_uart4_rts: qup-uart4-rts-pins {
  4080. pins = "gpio17";
  4081. function = "qup04";
  4082. };
  4083. qup_uart4_tx: qup-uart4-tx-pins {
  4084. pins = "gpio18";
  4085. function = "qup04";
  4086. };
  4087. qup_uart4_rx: qup-uart4-rx-pins {
  4088. pins = "gpio19";
  4089. function = "qup04";
  4090. };
  4091. qup_uart5_cts: qup-uart5-cts-pins {
  4092. pins = "gpio20";
  4093. function = "qup05";
  4094. };
  4095. qup_uart5_rts: qup-uart5-rts-pins {
  4096. pins = "gpio21";
  4097. function = "qup05";
  4098. };
  4099. qup_uart5_tx: qup-uart5-tx-pins {
  4100. pins = "gpio22";
  4101. function = "qup05";
  4102. };
  4103. qup_uart5_rx: qup-uart5-rx-pins {
  4104. pins = "gpio23";
  4105. function = "qup05";
  4106. };
  4107. qup_uart6_cts: qup-uart6-cts-pins {
  4108. pins = "gpio24";
  4109. function = "qup06";
  4110. };
  4111. qup_uart6_rts: qup-uart6-rts-pins {
  4112. pins = "gpio25";
  4113. function = "qup06";
  4114. };
  4115. qup_uart6_tx: qup-uart6-tx-pins {
  4116. pins = "gpio26";
  4117. function = "qup06";
  4118. };
  4119. qup_uart6_rx: qup-uart6-rx-pins {
  4120. pins = "gpio27";
  4121. function = "qup06";
  4122. };
  4123. qup_uart7_cts: qup-uart7-cts-pins {
  4124. pins = "gpio28";
  4125. function = "qup07";
  4126. };
  4127. qup_uart7_rts: qup-uart7-rts-pins {
  4128. pins = "gpio29";
  4129. function = "qup07";
  4130. };
  4131. qup_uart7_tx: qup-uart7-tx-pins {
  4132. pins = "gpio30";
  4133. function = "qup07";
  4134. };
  4135. qup_uart7_rx: qup-uart7-rx-pins {
  4136. pins = "gpio31";
  4137. function = "qup07";
  4138. };
  4139. qup_uart8_cts: qup-uart8-cts-pins {
  4140. pins = "gpio32";
  4141. function = "qup10";
  4142. };
  4143. qup_uart8_rts: qup-uart8-rts-pins {
  4144. pins = "gpio33";
  4145. function = "qup10";
  4146. };
  4147. qup_uart8_tx: qup-uart8-tx-pins {
  4148. pins = "gpio34";
  4149. function = "qup10";
  4150. };
  4151. qup_uart8_rx: qup-uart8-rx-pins {
  4152. pins = "gpio35";
  4153. function = "qup10";
  4154. };
  4155. qup_uart9_cts: qup-uart9-cts-pins {
  4156. pins = "gpio36";
  4157. function = "qup11";
  4158. };
  4159. qup_uart9_rts: qup-uart9-rts-pins {
  4160. pins = "gpio37";
  4161. function = "qup11";
  4162. };
  4163. qup_uart9_tx: qup-uart9-tx-pins {
  4164. pins = "gpio38";
  4165. function = "qup11";
  4166. };
  4167. qup_uart9_rx: qup-uart9-rx-pins {
  4168. pins = "gpio39";
  4169. function = "qup11";
  4170. };
  4171. qup_uart10_cts: qup-uart10-cts-pins {
  4172. pins = "gpio40";
  4173. function = "qup12";
  4174. };
  4175. qup_uart10_rts: qup-uart10-rts-pins {
  4176. pins = "gpio41";
  4177. function = "qup12";
  4178. };
  4179. qup_uart10_tx: qup-uart10-tx-pins {
  4180. pins = "gpio42";
  4181. function = "qup12";
  4182. };
  4183. qup_uart10_rx: qup-uart10-rx-pins {
  4184. pins = "gpio43";
  4185. function = "qup12";
  4186. };
  4187. qup_uart11_cts: qup-uart11-cts-pins {
  4188. pins = "gpio44";
  4189. function = "qup13";
  4190. };
  4191. qup_uart11_rts: qup-uart11-rts-pins {
  4192. pins = "gpio45";
  4193. function = "qup13";
  4194. };
  4195. qup_uart11_tx: qup-uart11-tx-pins {
  4196. pins = "gpio46";
  4197. function = "qup13";
  4198. };
  4199. qup_uart11_rx: qup-uart11-rx-pins {
  4200. pins = "gpio47";
  4201. function = "qup13";
  4202. };
  4203. qup_uart12_cts: qup-uart12-cts-pins {
  4204. pins = "gpio48";
  4205. function = "qup14";
  4206. };
  4207. qup_uart12_rts: qup-uart12-rts-pins {
  4208. pins = "gpio49";
  4209. function = "qup14";
  4210. };
  4211. qup_uart12_tx: qup-uart12-tx-pins {
  4212. pins = "gpio50";
  4213. function = "qup14";
  4214. };
  4215. qup_uart12_rx: qup-uart12-rx-pins {
  4216. pins = "gpio51";
  4217. function = "qup14";
  4218. };
  4219. qup_uart13_cts: qup-uart13-cts-pins {
  4220. pins = "gpio52";
  4221. function = "qup15";
  4222. };
  4223. qup_uart13_rts: qup-uart13-rts-pins {
  4224. pins = "gpio53";
  4225. function = "qup15";
  4226. };
  4227. qup_uart13_tx: qup-uart13-tx-pins {
  4228. pins = "gpio54";
  4229. function = "qup15";
  4230. };
  4231. qup_uart13_rx: qup-uart13-rx-pins {
  4232. pins = "gpio55";
  4233. function = "qup15";
  4234. };
  4235. qup_uart14_cts: qup-uart14-cts-pins {
  4236. pins = "gpio56";
  4237. function = "qup16";
  4238. };
  4239. qup_uart14_rts: qup-uart14-rts-pins {
  4240. pins = "gpio57";
  4241. function = "qup16";
  4242. };
  4243. qup_uart14_tx: qup-uart14-tx-pins {
  4244. pins = "gpio58";
  4245. function = "qup16";
  4246. };
  4247. qup_uart14_rx: qup-uart14-rx-pins {
  4248. pins = "gpio59";
  4249. function = "qup16";
  4250. };
  4251. qup_uart15_cts: qup-uart15-cts-pins {
  4252. pins = "gpio60";
  4253. function = "qup17";
  4254. };
  4255. qup_uart15_rts: qup-uart15-rts-pins {
  4256. pins = "gpio61";
  4257. function = "qup17";
  4258. };
  4259. qup_uart15_tx: qup-uart15-tx-pins {
  4260. pins = "gpio62";
  4261. function = "qup17";
  4262. };
  4263. qup_uart15_rx: qup-uart15-rx-pins {
  4264. pins = "gpio63";
  4265. function = "qup17";
  4266. };
  4267. sdc1_clk: sdc1-clk-pins {
  4268. pins = "sdc1_clk";
  4269. };
  4270. sdc1_cmd: sdc1-cmd-pins {
  4271. pins = "sdc1_cmd";
  4272. };
  4273. sdc1_data: sdc1-data-pins {
  4274. pins = "sdc1_data";
  4275. };
  4276. sdc1_rclk: sdc1-rclk-pins {
  4277. pins = "sdc1_rclk";
  4278. };
  4279. sdc1_clk_sleep: sdc1-clk-sleep-pins {
  4280. pins = "sdc1_clk";
  4281. drive-strength = <2>;
  4282. bias-bus-hold;
  4283. };
  4284. sdc1_cmd_sleep: sdc1-cmd-sleep-pins {
  4285. pins = "sdc1_cmd";
  4286. drive-strength = <2>;
  4287. bias-bus-hold;
  4288. };
  4289. sdc1_data_sleep: sdc1-data-sleep-pins {
  4290. pins = "sdc1_data";
  4291. drive-strength = <2>;
  4292. bias-bus-hold;
  4293. };
  4294. sdc1_rclk_sleep: sdc1-rclk-sleep-pins {
  4295. pins = "sdc1_rclk";
  4296. drive-strength = <2>;
  4297. bias-bus-hold;
  4298. };
  4299. sdc2_clk: sdc2-clk-pins {
  4300. pins = "sdc2_clk";
  4301. };
  4302. sdc2_cmd: sdc2-cmd-pins {
  4303. pins = "sdc2_cmd";
  4304. };
  4305. sdc2_data: sdc2-data-pins {
  4306. pins = "sdc2_data";
  4307. };
  4308. sdc2_clk_sleep: sdc2-clk-sleep-pins {
  4309. pins = "sdc2_clk";
  4310. drive-strength = <2>;
  4311. bias-bus-hold;
  4312. };
  4313. sdc2_cmd_sleep: sdc2-cmd-sleep-pins {
  4314. pins = "sdc2_cmd";
  4315. drive-strength = <2>;
  4316. bias-bus-hold;
  4317. };
  4318. sdc2_data_sleep: sdc2-data-sleep-pins {
  4319. pins = "sdc2_data";
  4320. drive-strength = <2>;
  4321. bias-bus-hold;
  4322. };
  4323. };
  4324. sram@146a5000 {
  4325. compatible = "qcom,sc7280-imem", "syscon", "simple-mfd";
  4326. reg = <0 0x146a5000 0 0x6000>;
  4327. #address-cells = <1>;
  4328. #size-cells = <1>;
  4329. ranges = <0 0 0x146a5000 0x6000>;
  4330. pil-reloc@594c {
  4331. compatible = "qcom,pil-reloc-info";
  4332. reg = <0x594c 0xc8>;
  4333. };
  4334. };
  4335. apps_smmu: iommu@15000000 {
  4336. compatible = "qcom,sc7280-smmu-500", "arm,mmu-500";
  4337. reg = <0 0x15000000 0 0x100000>;
  4338. #iommu-cells = <2>;
  4339. #global-interrupts = <1>;
  4340. dma-coherent;
  4341. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
  4342. <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
  4343. <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
  4344. <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
  4345. <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
  4346. <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
  4347. <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
  4348. <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
  4349. <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
  4350. <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
  4351. <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
  4352. <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
  4353. <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
  4354. <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
  4355. <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
  4356. <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
  4357. <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
  4358. <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
  4359. <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
  4360. <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
  4361. <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
  4362. <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
  4363. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
  4364. <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
  4365. <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
  4366. <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
  4367. <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
  4368. <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
  4369. <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
  4370. <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
  4371. <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
  4372. <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
  4373. <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
  4374. <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
  4375. <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
  4376. <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
  4377. <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
  4378. <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
  4379. <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
  4380. <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
  4381. <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
  4382. <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
  4383. <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
  4384. <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
  4385. <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
  4386. <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
  4387. <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
  4388. <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
  4389. <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
  4390. <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
  4391. <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
  4392. <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
  4393. <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
  4394. <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
  4395. <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
  4396. <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
  4397. <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
  4398. <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
  4399. <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
  4400. <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
  4401. <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
  4402. <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
  4403. <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
  4404. <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
  4405. <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>,
  4406. <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
  4407. <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>,
  4408. <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>,
  4409. <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>,
  4410. <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>,
  4411. <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>,
  4412. <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>,
  4413. <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>,
  4414. <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>,
  4415. <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>,
  4416. <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>,
  4417. <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>,
  4418. <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>,
  4419. <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>,
  4420. <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>,
  4421. <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>;
  4422. };
  4423. intc: interrupt-controller@17a00000 {
  4424. compatible = "arm,gic-v3";
  4425. #address-cells = <2>;
  4426. #size-cells = <2>;
  4427. ranges;
  4428. #interrupt-cells = <3>;
  4429. interrupt-controller;
  4430. reg = <0 0x17a00000 0 0x10000>, /* GICD */
  4431. <0 0x17a60000 0 0x100000>; /* GICR * 8 */
  4432. interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_LOW>;
  4433. gic-its@17a40000 {
  4434. compatible = "arm,gic-v3-its";
  4435. msi-controller;
  4436. #msi-cells = <1>;
  4437. reg = <0 0x17a40000 0 0x20000>;
  4438. status = "disabled";
  4439. };
  4440. };
  4441. watchdog@17c10000 {
  4442. compatible = "qcom,apss-wdt-sc7280", "qcom,kpss-wdt";
  4443. reg = <0 0x17c10000 0 0x1000>;
  4444. clocks = <&sleep_clk>;
  4445. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
  4446. };
  4447. timer@17c20000 {
  4448. #address-cells = <1>;
  4449. #size-cells = <1>;
  4450. ranges = <0 0 0 0x20000000>;
  4451. compatible = "arm,armv7-timer-mem";
  4452. reg = <0 0x17c20000 0 0x1000>;
  4453. frame@17c21000 {
  4454. frame-number = <0>;
  4455. interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  4456. <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
  4457. reg = <0x17c21000 0x1000>,
  4458. <0x17c22000 0x1000>;
  4459. };
  4460. frame@17c23000 {
  4461. frame-number = <1>;
  4462. interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
  4463. reg = <0x17c23000 0x1000>;
  4464. status = "disabled";
  4465. };
  4466. frame@17c25000 {
  4467. frame-number = <2>;
  4468. interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  4469. reg = <0x17c25000 0x1000>;
  4470. status = "disabled";
  4471. };
  4472. frame@17c27000 {
  4473. frame-number = <3>;
  4474. interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
  4475. reg = <0x17c27000 0x1000>;
  4476. status = "disabled";
  4477. };
  4478. frame@17c29000 {
  4479. frame-number = <4>;
  4480. interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
  4481. reg = <0x17c29000 0x1000>;
  4482. status = "disabled";
  4483. };
  4484. frame@17c2b000 {
  4485. frame-number = <5>;
  4486. interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
  4487. reg = <0x17c2b000 0x1000>;
  4488. status = "disabled";
  4489. };
  4490. frame@17c2d000 {
  4491. frame-number = <6>;
  4492. interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
  4493. reg = <0x17c2d000 0x1000>;
  4494. status = "disabled";
  4495. };
  4496. };
  4497. apps_rsc: rsc@18200000 {
  4498. compatible = "qcom,rpmh-rsc";
  4499. reg = <0 0x18200000 0 0x10000>,
  4500. <0 0x18210000 0 0x10000>,
  4501. <0 0x18220000 0 0x10000>;
  4502. reg-names = "drv-0", "drv-1", "drv-2";
  4503. interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  4504. <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
  4505. <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
  4506. qcom,tcs-offset = <0xd00>;
  4507. qcom,drv-id = <2>;
  4508. qcom,tcs-config = <ACTIVE_TCS 2>,
  4509. <SLEEP_TCS 3>,
  4510. <WAKE_TCS 3>,
  4511. <CONTROL_TCS 1>;
  4512. apps_bcm_voter: bcm-voter {
  4513. compatible = "qcom,bcm-voter";
  4514. };
  4515. rpmhpd: power-controller {
  4516. compatible = "qcom,sc7280-rpmhpd";
  4517. #power-domain-cells = <1>;
  4518. operating-points-v2 = <&rpmhpd_opp_table>;
  4519. rpmhpd_opp_table: opp-table {
  4520. compatible = "operating-points-v2";
  4521. rpmhpd_opp_ret: opp1 {
  4522. opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>;
  4523. };
  4524. rpmhpd_opp_low_svs: opp2 {
  4525. opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
  4526. };
  4527. rpmhpd_opp_svs: opp3 {
  4528. opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
  4529. };
  4530. rpmhpd_opp_svs_l1: opp4 {
  4531. opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
  4532. };
  4533. rpmhpd_opp_svs_l2: opp5 {
  4534. opp-level = <RPMH_REGULATOR_LEVEL_SVS_L2>;
  4535. };
  4536. rpmhpd_opp_nom: opp6 {
  4537. opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
  4538. };
  4539. rpmhpd_opp_nom_l1: opp7 {
  4540. opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
  4541. };
  4542. rpmhpd_opp_turbo: opp8 {
  4543. opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
  4544. };
  4545. rpmhpd_opp_turbo_l1: opp9 {
  4546. opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
  4547. };
  4548. };
  4549. };
  4550. rpmhcc: clock-controller {
  4551. compatible = "qcom,sc7280-rpmh-clk";
  4552. clocks = <&xo_board>;
  4553. clock-names = "xo";
  4554. #clock-cells = <1>;
  4555. };
  4556. };
  4557. epss_l3: interconnect@18590000 {
  4558. compatible = "qcom,sc7280-epss-l3";
  4559. reg = <0 0x18590000 0 0x1000>;
  4560. clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_GPLL0>;
  4561. clock-names = "xo", "alternate";
  4562. #interconnect-cells = <1>;
  4563. };
  4564. cpufreq_hw: cpufreq@18591000 {
  4565. compatible = "qcom,cpufreq-epss";
  4566. reg = <0 0x18591000 0 0x1000>,
  4567. <0 0x18592000 0 0x1000>,
  4568. <0 0x18593000 0 0x1000>;
  4569. interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
  4570. <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
  4571. <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
  4572. interrupt-names = "dcvsh-irq-0",
  4573. "dcvsh-irq-1",
  4574. "dcvsh-irq-2";
  4575. clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_GPLL0>;
  4576. clock-names = "xo", "alternate";
  4577. #freq-domain-cells = <1>;
  4578. };
  4579. };
  4580. thermal_zones: thermal-zones {
  4581. cpu0-thermal {
  4582. polling-delay-passive = <250>;
  4583. polling-delay = <0>;
  4584. thermal-sensors = <&tsens0 1>;
  4585. trips {
  4586. cpu0_alert0: trip-point0 {
  4587. temperature = <90000>;
  4588. hysteresis = <2000>;
  4589. type = "passive";
  4590. };
  4591. cpu0_alert1: trip-point1 {
  4592. temperature = <95000>;
  4593. hysteresis = <2000>;
  4594. type = "passive";
  4595. };
  4596. cpu0_crit: cpu-crit {
  4597. temperature = <110000>;
  4598. hysteresis = <0>;
  4599. type = "critical";
  4600. };
  4601. };
  4602. cooling-maps {
  4603. map0 {
  4604. trip = <&cpu0_alert0>;
  4605. cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4606. <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4607. <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4608. <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4609. };
  4610. map1 {
  4611. trip = <&cpu0_alert1>;
  4612. cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4613. <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4614. <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4615. <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4616. };
  4617. };
  4618. };
  4619. cpu1-thermal {
  4620. polling-delay-passive = <250>;
  4621. polling-delay = <0>;
  4622. thermal-sensors = <&tsens0 2>;
  4623. trips {
  4624. cpu1_alert0: trip-point0 {
  4625. temperature = <90000>;
  4626. hysteresis = <2000>;
  4627. type = "passive";
  4628. };
  4629. cpu1_alert1: trip-point1 {
  4630. temperature = <95000>;
  4631. hysteresis = <2000>;
  4632. type = "passive";
  4633. };
  4634. cpu1_crit: cpu-crit {
  4635. temperature = <110000>;
  4636. hysteresis = <0>;
  4637. type = "critical";
  4638. };
  4639. };
  4640. cooling-maps {
  4641. map0 {
  4642. trip = <&cpu1_alert0>;
  4643. cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4644. <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4645. <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4646. <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4647. };
  4648. map1 {
  4649. trip = <&cpu1_alert1>;
  4650. cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4651. <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4652. <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4653. <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4654. };
  4655. };
  4656. };
  4657. cpu2-thermal {
  4658. polling-delay-passive = <250>;
  4659. polling-delay = <0>;
  4660. thermal-sensors = <&tsens0 3>;
  4661. trips {
  4662. cpu2_alert0: trip-point0 {
  4663. temperature = <90000>;
  4664. hysteresis = <2000>;
  4665. type = "passive";
  4666. };
  4667. cpu2_alert1: trip-point1 {
  4668. temperature = <95000>;
  4669. hysteresis = <2000>;
  4670. type = "passive";
  4671. };
  4672. cpu2_crit: cpu-crit {
  4673. temperature = <110000>;
  4674. hysteresis = <0>;
  4675. type = "critical";
  4676. };
  4677. };
  4678. cooling-maps {
  4679. map0 {
  4680. trip = <&cpu2_alert0>;
  4681. cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4682. <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4683. <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4684. <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4685. };
  4686. map1 {
  4687. trip = <&cpu2_alert1>;
  4688. cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4689. <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4690. <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4691. <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4692. };
  4693. };
  4694. };
  4695. cpu3-thermal {
  4696. polling-delay-passive = <250>;
  4697. polling-delay = <0>;
  4698. thermal-sensors = <&tsens0 4>;
  4699. trips {
  4700. cpu3_alert0: trip-point0 {
  4701. temperature = <90000>;
  4702. hysteresis = <2000>;
  4703. type = "passive";
  4704. };
  4705. cpu3_alert1: trip-point1 {
  4706. temperature = <95000>;
  4707. hysteresis = <2000>;
  4708. type = "passive";
  4709. };
  4710. cpu3_crit: cpu-crit {
  4711. temperature = <110000>;
  4712. hysteresis = <0>;
  4713. type = "critical";
  4714. };
  4715. };
  4716. cooling-maps {
  4717. map0 {
  4718. trip = <&cpu3_alert0>;
  4719. cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4720. <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4721. <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4722. <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4723. };
  4724. map1 {
  4725. trip = <&cpu3_alert1>;
  4726. cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4727. <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4728. <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4729. <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4730. };
  4731. };
  4732. };
  4733. cpu4-thermal {
  4734. polling-delay-passive = <250>;
  4735. polling-delay = <0>;
  4736. thermal-sensors = <&tsens0 7>;
  4737. trips {
  4738. cpu4_alert0: trip-point0 {
  4739. temperature = <90000>;
  4740. hysteresis = <2000>;
  4741. type = "passive";
  4742. };
  4743. cpu4_alert1: trip-point1 {
  4744. temperature = <95000>;
  4745. hysteresis = <2000>;
  4746. type = "passive";
  4747. };
  4748. cpu4_crit: cpu-crit {
  4749. temperature = <110000>;
  4750. hysteresis = <0>;
  4751. type = "critical";
  4752. };
  4753. };
  4754. cooling-maps {
  4755. map0 {
  4756. trip = <&cpu4_alert0>;
  4757. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4758. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4759. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4760. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4761. };
  4762. map1 {
  4763. trip = <&cpu4_alert1>;
  4764. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4765. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4766. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4767. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4768. };
  4769. };
  4770. };
  4771. cpu5-thermal {
  4772. polling-delay-passive = <250>;
  4773. polling-delay = <0>;
  4774. thermal-sensors = <&tsens0 8>;
  4775. trips {
  4776. cpu5_alert0: trip-point0 {
  4777. temperature = <90000>;
  4778. hysteresis = <2000>;
  4779. type = "passive";
  4780. };
  4781. cpu5_alert1: trip-point1 {
  4782. temperature = <95000>;
  4783. hysteresis = <2000>;
  4784. type = "passive";
  4785. };
  4786. cpu5_crit: cpu-crit {
  4787. temperature = <110000>;
  4788. hysteresis = <0>;
  4789. type = "critical";
  4790. };
  4791. };
  4792. cooling-maps {
  4793. map0 {
  4794. trip = <&cpu5_alert0>;
  4795. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4796. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4797. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4798. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4799. };
  4800. map1 {
  4801. trip = <&cpu5_alert1>;
  4802. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4803. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4804. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4805. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4806. };
  4807. };
  4808. };
  4809. cpu6-thermal {
  4810. polling-delay-passive = <250>;
  4811. polling-delay = <0>;
  4812. thermal-sensors = <&tsens0 9>;
  4813. trips {
  4814. cpu6_alert0: trip-point0 {
  4815. temperature = <90000>;
  4816. hysteresis = <2000>;
  4817. type = "passive";
  4818. };
  4819. cpu6_alert1: trip-point1 {
  4820. temperature = <95000>;
  4821. hysteresis = <2000>;
  4822. type = "passive";
  4823. };
  4824. cpu6_crit: cpu-crit {
  4825. temperature = <110000>;
  4826. hysteresis = <0>;
  4827. type = "critical";
  4828. };
  4829. };
  4830. cooling-maps {
  4831. map0 {
  4832. trip = <&cpu6_alert0>;
  4833. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4834. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4835. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4836. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4837. };
  4838. map1 {
  4839. trip = <&cpu6_alert1>;
  4840. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4841. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4842. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4843. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4844. };
  4845. };
  4846. };
  4847. cpu7-thermal {
  4848. polling-delay-passive = <250>;
  4849. polling-delay = <0>;
  4850. thermal-sensors = <&tsens0 10>;
  4851. trips {
  4852. cpu7_alert0: trip-point0 {
  4853. temperature = <90000>;
  4854. hysteresis = <2000>;
  4855. type = "passive";
  4856. };
  4857. cpu7_alert1: trip-point1 {
  4858. temperature = <95000>;
  4859. hysteresis = <2000>;
  4860. type = "passive";
  4861. };
  4862. cpu7_crit: cpu-crit {
  4863. temperature = <110000>;
  4864. hysteresis = <0>;
  4865. type = "critical";
  4866. };
  4867. };
  4868. cooling-maps {
  4869. map0 {
  4870. trip = <&cpu7_alert0>;
  4871. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4872. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4873. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4874. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4875. };
  4876. map1 {
  4877. trip = <&cpu7_alert1>;
  4878. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4879. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4880. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4881. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4882. };
  4883. };
  4884. };
  4885. cpu8-thermal {
  4886. polling-delay-passive = <250>;
  4887. polling-delay = <0>;
  4888. thermal-sensors = <&tsens0 11>;
  4889. trips {
  4890. cpu8_alert0: trip-point0 {
  4891. temperature = <90000>;
  4892. hysteresis = <2000>;
  4893. type = "passive";
  4894. };
  4895. cpu8_alert1: trip-point1 {
  4896. temperature = <95000>;
  4897. hysteresis = <2000>;
  4898. type = "passive";
  4899. };
  4900. cpu8_crit: cpu-crit {
  4901. temperature = <110000>;
  4902. hysteresis = <0>;
  4903. type = "critical";
  4904. };
  4905. };
  4906. cooling-maps {
  4907. map0 {
  4908. trip = <&cpu8_alert0>;
  4909. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4910. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4911. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4912. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4913. };
  4914. map1 {
  4915. trip = <&cpu8_alert1>;
  4916. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4917. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4918. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4919. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4920. };
  4921. };
  4922. };
  4923. cpu9-thermal {
  4924. polling-delay-passive = <250>;
  4925. polling-delay = <0>;
  4926. thermal-sensors = <&tsens0 12>;
  4927. trips {
  4928. cpu9_alert0: trip-point0 {
  4929. temperature = <90000>;
  4930. hysteresis = <2000>;
  4931. type = "passive";
  4932. };
  4933. cpu9_alert1: trip-point1 {
  4934. temperature = <95000>;
  4935. hysteresis = <2000>;
  4936. type = "passive";
  4937. };
  4938. cpu9_crit: cpu-crit {
  4939. temperature = <110000>;
  4940. hysteresis = <0>;
  4941. type = "critical";
  4942. };
  4943. };
  4944. cooling-maps {
  4945. map0 {
  4946. trip = <&cpu9_alert0>;
  4947. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4948. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4949. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4950. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4951. };
  4952. map1 {
  4953. trip = <&cpu9_alert1>;
  4954. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4955. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4956. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4957. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4958. };
  4959. };
  4960. };
  4961. cpu10-thermal {
  4962. polling-delay-passive = <250>;
  4963. polling-delay = <0>;
  4964. thermal-sensors = <&tsens0 13>;
  4965. trips {
  4966. cpu10_alert0: trip-point0 {
  4967. temperature = <90000>;
  4968. hysteresis = <2000>;
  4969. type = "passive";
  4970. };
  4971. cpu10_alert1: trip-point1 {
  4972. temperature = <95000>;
  4973. hysteresis = <2000>;
  4974. type = "passive";
  4975. };
  4976. cpu10_crit: cpu-crit {
  4977. temperature = <110000>;
  4978. hysteresis = <0>;
  4979. type = "critical";
  4980. };
  4981. };
  4982. cooling-maps {
  4983. map0 {
  4984. trip = <&cpu10_alert0>;
  4985. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4986. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4987. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4988. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4989. };
  4990. map1 {
  4991. trip = <&cpu10_alert1>;
  4992. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4993. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4994. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  4995. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  4996. };
  4997. };
  4998. };
  4999. cpu11-thermal {
  5000. polling-delay-passive = <250>;
  5001. polling-delay = <0>;
  5002. thermal-sensors = <&tsens0 14>;
  5003. trips {
  5004. cpu11_alert0: trip-point0 {
  5005. temperature = <90000>;
  5006. hysteresis = <2000>;
  5007. type = "passive";
  5008. };
  5009. cpu11_alert1: trip-point1 {
  5010. temperature = <95000>;
  5011. hysteresis = <2000>;
  5012. type = "passive";
  5013. };
  5014. cpu11_crit: cpu-crit {
  5015. temperature = <110000>;
  5016. hysteresis = <0>;
  5017. type = "critical";
  5018. };
  5019. };
  5020. cooling-maps {
  5021. map0 {
  5022. trip = <&cpu11_alert0>;
  5023. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  5024. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  5025. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  5026. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  5027. };
  5028. map1 {
  5029. trip = <&cpu11_alert1>;
  5030. cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  5031. <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  5032. <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  5033. <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  5034. };
  5035. };
  5036. };
  5037. aoss0-thermal {
  5038. polling-delay-passive = <0>;
  5039. polling-delay = <0>;
  5040. thermal-sensors = <&tsens0 0>;
  5041. trips {
  5042. aoss0_alert0: trip-point0 {
  5043. temperature = <90000>;
  5044. hysteresis = <2000>;
  5045. type = "hot";
  5046. };
  5047. aoss0_crit: aoss0-crit {
  5048. temperature = <110000>;
  5049. hysteresis = <0>;
  5050. type = "critical";
  5051. };
  5052. };
  5053. };
  5054. aoss1-thermal {
  5055. polling-delay-passive = <0>;
  5056. polling-delay = <0>;
  5057. thermal-sensors = <&tsens1 0>;
  5058. trips {
  5059. aoss1_alert0: trip-point0 {
  5060. temperature = <90000>;
  5061. hysteresis = <2000>;
  5062. type = "hot";
  5063. };
  5064. aoss1_crit: aoss1-crit {
  5065. temperature = <110000>;
  5066. hysteresis = <0>;
  5067. type = "critical";
  5068. };
  5069. };
  5070. };
  5071. cpuss0-thermal {
  5072. polling-delay-passive = <0>;
  5073. polling-delay = <0>;
  5074. thermal-sensors = <&tsens0 5>;
  5075. trips {
  5076. cpuss0_alert0: trip-point0 {
  5077. temperature = <90000>;
  5078. hysteresis = <2000>;
  5079. type = "hot";
  5080. };
  5081. cpuss0_crit: cluster0-crit {
  5082. temperature = <110000>;
  5083. hysteresis = <0>;
  5084. type = "critical";
  5085. };
  5086. };
  5087. };
  5088. cpuss1-thermal {
  5089. polling-delay-passive = <0>;
  5090. polling-delay = <0>;
  5091. thermal-sensors = <&tsens0 6>;
  5092. trips {
  5093. cpuss1_alert0: trip-point0 {
  5094. temperature = <90000>;
  5095. hysteresis = <2000>;
  5096. type = "hot";
  5097. };
  5098. cpuss1_crit: cluster0-crit {
  5099. temperature = <110000>;
  5100. hysteresis = <0>;
  5101. type = "critical";
  5102. };
  5103. };
  5104. };
  5105. gpuss0-thermal {
  5106. polling-delay-passive = <100>;
  5107. polling-delay = <0>;
  5108. thermal-sensors = <&tsens1 1>;
  5109. trips {
  5110. gpuss0_alert0: trip-point0 {
  5111. temperature = <95000>;
  5112. hysteresis = <2000>;
  5113. type = "passive";
  5114. };
  5115. gpuss0_crit: gpuss0-crit {
  5116. temperature = <110000>;
  5117. hysteresis = <0>;
  5118. type = "critical";
  5119. };
  5120. };
  5121. cooling-maps {
  5122. map0 {
  5123. trip = <&gpuss0_alert0>;
  5124. cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  5125. };
  5126. };
  5127. };
  5128. gpuss1-thermal {
  5129. polling-delay-passive = <100>;
  5130. polling-delay = <0>;
  5131. thermal-sensors = <&tsens1 2>;
  5132. trips {
  5133. gpuss1_alert0: trip-point0 {
  5134. temperature = <95000>;
  5135. hysteresis = <2000>;
  5136. type = "passive";
  5137. };
  5138. gpuss1_crit: gpuss1-crit {
  5139. temperature = <110000>;
  5140. hysteresis = <0>;
  5141. type = "critical";
  5142. };
  5143. };
  5144. cooling-maps {
  5145. map0 {
  5146. trip = <&gpuss1_alert0>;
  5147. cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  5148. };
  5149. };
  5150. };
  5151. nspss0-thermal {
  5152. polling-delay-passive = <0>;
  5153. polling-delay = <0>;
  5154. thermal-sensors = <&tsens1 3>;
  5155. trips {
  5156. nspss0_alert0: trip-point0 {
  5157. temperature = <90000>;
  5158. hysteresis = <2000>;
  5159. type = "hot";
  5160. };
  5161. nspss0_crit: nspss0-crit {
  5162. temperature = <110000>;
  5163. hysteresis = <0>;
  5164. type = "critical";
  5165. };
  5166. };
  5167. };
  5168. nspss1-thermal {
  5169. polling-delay-passive = <0>;
  5170. polling-delay = <0>;
  5171. thermal-sensors = <&tsens1 4>;
  5172. trips {
  5173. nspss1_alert0: trip-point0 {
  5174. temperature = <90000>;
  5175. hysteresis = <2000>;
  5176. type = "hot";
  5177. };
  5178. nspss1_crit: nspss1-crit {
  5179. temperature = <110000>;
  5180. hysteresis = <0>;
  5181. type = "critical";
  5182. };
  5183. };
  5184. };
  5185. video-thermal {
  5186. polling-delay-passive = <0>;
  5187. polling-delay = <0>;
  5188. thermal-sensors = <&tsens1 5>;
  5189. trips {
  5190. video_alert0: trip-point0 {
  5191. temperature = <90000>;
  5192. hysteresis = <2000>;
  5193. type = "hot";
  5194. };
  5195. video_crit: video-crit {
  5196. temperature = <110000>;
  5197. hysteresis = <0>;
  5198. type = "critical";
  5199. };
  5200. };
  5201. };
  5202. ddr-thermal {
  5203. polling-delay-passive = <0>;
  5204. polling-delay = <0>;
  5205. thermal-sensors = <&tsens1 6>;
  5206. trips {
  5207. ddr_alert0: trip-point0 {
  5208. temperature = <90000>;
  5209. hysteresis = <2000>;
  5210. type = "hot";
  5211. };
  5212. ddr_crit: ddr-crit {
  5213. temperature = <110000>;
  5214. hysteresis = <0>;
  5215. type = "critical";
  5216. };
  5217. };
  5218. };
  5219. mdmss0-thermal {
  5220. polling-delay-passive = <0>;
  5221. polling-delay = <0>;
  5222. thermal-sensors = <&tsens1 7>;
  5223. trips {
  5224. mdmss0_alert0: trip-point0 {
  5225. temperature = <90000>;
  5226. hysteresis = <2000>;
  5227. type = "hot";
  5228. };
  5229. mdmss0_crit: mdmss0-crit {
  5230. temperature = <110000>;
  5231. hysteresis = <0>;
  5232. type = "critical";
  5233. };
  5234. };
  5235. };
  5236. mdmss1-thermal {
  5237. polling-delay-passive = <0>;
  5238. polling-delay = <0>;
  5239. thermal-sensors = <&tsens1 8>;
  5240. trips {
  5241. mdmss1_alert0: trip-point0 {
  5242. temperature = <90000>;
  5243. hysteresis = <2000>;
  5244. type = "hot";
  5245. };
  5246. mdmss1_crit: mdmss1-crit {
  5247. temperature = <110000>;
  5248. hysteresis = <0>;
  5249. type = "critical";
  5250. };
  5251. };
  5252. };
  5253. mdmss2-thermal {
  5254. polling-delay-passive = <0>;
  5255. polling-delay = <0>;
  5256. thermal-sensors = <&tsens1 9>;
  5257. trips {
  5258. mdmss2_alert0: trip-point0 {
  5259. temperature = <90000>;
  5260. hysteresis = <2000>;
  5261. type = "hot";
  5262. };
  5263. mdmss2_crit: mdmss2-crit {
  5264. temperature = <110000>;
  5265. hysteresis = <0>;
  5266. type = "critical";
  5267. };
  5268. };
  5269. };
  5270. mdmss3-thermal {
  5271. polling-delay-passive = <0>;
  5272. polling-delay = <0>;
  5273. thermal-sensors = <&tsens1 10>;
  5274. trips {
  5275. mdmss3_alert0: trip-point0 {
  5276. temperature = <90000>;
  5277. hysteresis = <2000>;
  5278. type = "hot";
  5279. };
  5280. mdmss3_crit: mdmss3-crit {
  5281. temperature = <110000>;
  5282. hysteresis = <0>;
  5283. type = "critical";
  5284. };
  5285. };
  5286. };
  5287. camera0-thermal {
  5288. polling-delay-passive = <0>;
  5289. polling-delay = <0>;
  5290. thermal-sensors = <&tsens1 11>;
  5291. trips {
  5292. camera0_alert0: trip-point0 {
  5293. temperature = <90000>;
  5294. hysteresis = <2000>;
  5295. type = "hot";
  5296. };
  5297. camera0_crit: camera0-crit {
  5298. temperature = <110000>;
  5299. hysteresis = <0>;
  5300. type = "critical";
  5301. };
  5302. };
  5303. };
  5304. };
  5305. timer {
  5306. compatible = "arm,armv8-timer";
  5307. interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>,
  5308. <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>,
  5309. <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>,
  5310. <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>;
  5311. };
  5312. };