msm8998.dtsi 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (c) 2016, The Linux Foundation. All rights reserved. */
  3. #include <dt-bindings/interrupt-controller/arm-gic.h>
  4. #include <dt-bindings/clock/qcom,gcc-msm8998.h>
  5. #include <dt-bindings/clock/qcom,gpucc-msm8998.h>
  6. #include <dt-bindings/clock/qcom,mmcc-msm8998.h>
  7. #include <dt-bindings/clock/qcom,rpmcc.h>
  8. #include <dt-bindings/power/qcom-rpmpd.h>
  9. #include <dt-bindings/gpio/gpio.h>
  10. / {
  11. interrupt-parent = <&intc>;
  12. qcom,msm-id = <292 0x0>;
  13. #address-cells = <2>;
  14. #size-cells = <2>;
  15. chosen { };
  16. memory@80000000 {
  17. device_type = "memory";
  18. /* We expect the bootloader to fill in the reg */
  19. reg = <0x0 0x80000000 0x0 0x0>;
  20. };
  21. reserved-memory {
  22. #address-cells = <2>;
  23. #size-cells = <2>;
  24. ranges;
  25. hyp_mem: memory@85800000 {
  26. reg = <0x0 0x85800000 0x0 0x600000>;
  27. no-map;
  28. };
  29. xbl_mem: memory@85e00000 {
  30. reg = <0x0 0x85e00000 0x0 0x100000>;
  31. no-map;
  32. };
  33. smem_mem: smem-mem@86000000 {
  34. reg = <0x0 0x86000000 0x0 0x200000>;
  35. no-map;
  36. };
  37. tz_mem: memory@86200000 {
  38. reg = <0x0 0x86200000 0x0 0x2d00000>;
  39. no-map;
  40. };
  41. rmtfs_mem: memory@88f00000 {
  42. compatible = "qcom,rmtfs-mem";
  43. reg = <0x0 0x88f00000 0x0 0x200000>;
  44. no-map;
  45. qcom,client-id = <1>;
  46. qcom,vmid = <15>;
  47. };
  48. spss_mem: memory@8ab00000 {
  49. reg = <0x0 0x8ab00000 0x0 0x700000>;
  50. no-map;
  51. };
  52. adsp_mem: memory@8b200000 {
  53. reg = <0x0 0x8b200000 0x0 0x1a00000>;
  54. no-map;
  55. };
  56. mpss_mem: memory@8cc00000 {
  57. reg = <0x0 0x8cc00000 0x0 0x7000000>;
  58. no-map;
  59. };
  60. venus_mem: memory@93c00000 {
  61. reg = <0x0 0x93c00000 0x0 0x500000>;
  62. no-map;
  63. };
  64. mba_mem: memory@94100000 {
  65. reg = <0x0 0x94100000 0x0 0x200000>;
  66. no-map;
  67. };
  68. slpi_mem: memory@94300000 {
  69. reg = <0x0 0x94300000 0x0 0xf00000>;
  70. no-map;
  71. };
  72. ipa_fw_mem: memory@95200000 {
  73. reg = <0x0 0x95200000 0x0 0x10000>;
  74. no-map;
  75. };
  76. ipa_gsi_mem: memory@95210000 {
  77. reg = <0x0 0x95210000 0x0 0x5000>;
  78. no-map;
  79. };
  80. gpu_mem: memory@95600000 {
  81. reg = <0x0 0x95600000 0x0 0x100000>;
  82. no-map;
  83. };
  84. wlan_msa_mem: memory@95700000 {
  85. reg = <0x0 0x95700000 0x0 0x100000>;
  86. no-map;
  87. };
  88. };
  89. clocks {
  90. xo: xo-board {
  91. compatible = "fixed-clock";
  92. #clock-cells = <0>;
  93. clock-frequency = <19200000>;
  94. clock-output-names = "xo_board";
  95. };
  96. sleep_clk: sleep-clk {
  97. compatible = "fixed-clock";
  98. #clock-cells = <0>;
  99. clock-frequency = <32764>;
  100. };
  101. };
  102. cpus {
  103. #address-cells = <2>;
  104. #size-cells = <0>;
  105. CPU0: cpu@0 {
  106. device_type = "cpu";
  107. compatible = "qcom,kryo280";
  108. reg = <0x0 0x0>;
  109. enable-method = "psci";
  110. capacity-dmips-mhz = <1024>;
  111. cpu-idle-states = <&LITTLE_CPU_SLEEP_0 &LITTLE_CPU_SLEEP_1>;
  112. next-level-cache = <&L2_0>;
  113. L2_0: l2-cache {
  114. compatible = "cache";
  115. cache-level = <2>;
  116. };
  117. };
  118. CPU1: cpu@1 {
  119. device_type = "cpu";
  120. compatible = "qcom,kryo280";
  121. reg = <0x0 0x1>;
  122. enable-method = "psci";
  123. capacity-dmips-mhz = <1024>;
  124. cpu-idle-states = <&LITTLE_CPU_SLEEP_0 &LITTLE_CPU_SLEEP_1>;
  125. next-level-cache = <&L2_0>;
  126. };
  127. CPU2: cpu@2 {
  128. device_type = "cpu";
  129. compatible = "qcom,kryo280";
  130. reg = <0x0 0x2>;
  131. enable-method = "psci";
  132. capacity-dmips-mhz = <1024>;
  133. cpu-idle-states = <&LITTLE_CPU_SLEEP_0 &LITTLE_CPU_SLEEP_1>;
  134. next-level-cache = <&L2_0>;
  135. };
  136. CPU3: cpu@3 {
  137. device_type = "cpu";
  138. compatible = "qcom,kryo280";
  139. reg = <0x0 0x3>;
  140. enable-method = "psci";
  141. capacity-dmips-mhz = <1024>;
  142. cpu-idle-states = <&LITTLE_CPU_SLEEP_0 &LITTLE_CPU_SLEEP_1>;
  143. next-level-cache = <&L2_0>;
  144. };
  145. CPU4: cpu@100 {
  146. device_type = "cpu";
  147. compatible = "qcom,kryo280";
  148. reg = <0x0 0x100>;
  149. enable-method = "psci";
  150. capacity-dmips-mhz = <1536>;
  151. cpu-idle-states = <&BIG_CPU_SLEEP_0 &BIG_CPU_SLEEP_1>;
  152. next-level-cache = <&L2_1>;
  153. L2_1: l2-cache {
  154. compatible = "cache";
  155. cache-level = <2>;
  156. };
  157. };
  158. CPU5: cpu@101 {
  159. device_type = "cpu";
  160. compatible = "qcom,kryo280";
  161. reg = <0x0 0x101>;
  162. enable-method = "psci";
  163. capacity-dmips-mhz = <1536>;
  164. cpu-idle-states = <&BIG_CPU_SLEEP_0 &BIG_CPU_SLEEP_1>;
  165. next-level-cache = <&L2_1>;
  166. };
  167. CPU6: cpu@102 {
  168. device_type = "cpu";
  169. compatible = "qcom,kryo280";
  170. reg = <0x0 0x102>;
  171. enable-method = "psci";
  172. capacity-dmips-mhz = <1536>;
  173. cpu-idle-states = <&BIG_CPU_SLEEP_0 &BIG_CPU_SLEEP_1>;
  174. next-level-cache = <&L2_1>;
  175. };
  176. CPU7: cpu@103 {
  177. device_type = "cpu";
  178. compatible = "qcom,kryo280";
  179. reg = <0x0 0x103>;
  180. enable-method = "psci";
  181. capacity-dmips-mhz = <1536>;
  182. cpu-idle-states = <&BIG_CPU_SLEEP_0 &BIG_CPU_SLEEP_1>;
  183. next-level-cache = <&L2_1>;
  184. };
  185. cpu-map {
  186. cluster0 {
  187. core0 {
  188. cpu = <&CPU0>;
  189. };
  190. core1 {
  191. cpu = <&CPU1>;
  192. };
  193. core2 {
  194. cpu = <&CPU2>;
  195. };
  196. core3 {
  197. cpu = <&CPU3>;
  198. };
  199. };
  200. cluster1 {
  201. core0 {
  202. cpu = <&CPU4>;
  203. };
  204. core1 {
  205. cpu = <&CPU5>;
  206. };
  207. core2 {
  208. cpu = <&CPU6>;
  209. };
  210. core3 {
  211. cpu = <&CPU7>;
  212. };
  213. };
  214. };
  215. idle-states {
  216. entry-method = "psci";
  217. LITTLE_CPU_SLEEP_0: cpu-sleep-0-0 {
  218. compatible = "arm,idle-state";
  219. idle-state-name = "little-retention";
  220. /* CPU Retention (C2D), L2 Active */
  221. arm,psci-suspend-param = <0x00000002>;
  222. entry-latency-us = <81>;
  223. exit-latency-us = <86>;
  224. min-residency-us = <504>;
  225. };
  226. LITTLE_CPU_SLEEP_1: cpu-sleep-0-1 {
  227. compatible = "arm,idle-state";
  228. idle-state-name = "little-power-collapse";
  229. /* CPU + L2 Power Collapse (C3, D4) */
  230. arm,psci-suspend-param = <0x40000003>;
  231. entry-latency-us = <814>;
  232. exit-latency-us = <4562>;
  233. min-residency-us = <9183>;
  234. local-timer-stop;
  235. };
  236. BIG_CPU_SLEEP_0: cpu-sleep-1-0 {
  237. compatible = "arm,idle-state";
  238. idle-state-name = "big-retention";
  239. /* CPU Retention (C2D), L2 Active */
  240. arm,psci-suspend-param = <0x00000002>;
  241. entry-latency-us = <79>;
  242. exit-latency-us = <82>;
  243. min-residency-us = <1302>;
  244. };
  245. BIG_CPU_SLEEP_1: cpu-sleep-1-1 {
  246. compatible = "arm,idle-state";
  247. idle-state-name = "big-power-collapse";
  248. /* CPU + L2 Power Collapse (C3, D4) */
  249. arm,psci-suspend-param = <0x40000003>;
  250. entry-latency-us = <724>;
  251. exit-latency-us = <2027>;
  252. min-residency-us = <9419>;
  253. local-timer-stop;
  254. };
  255. };
  256. };
  257. firmware {
  258. scm {
  259. compatible = "qcom,scm-msm8998", "qcom,scm";
  260. };
  261. };
  262. psci {
  263. compatible = "arm,psci-1.0";
  264. method = "smc";
  265. };
  266. rpm-glink {
  267. compatible = "qcom,glink-rpm";
  268. interrupts = <GIC_SPI 168 IRQ_TYPE_EDGE_RISING>;
  269. qcom,rpm-msg-ram = <&rpm_msg_ram>;
  270. mboxes = <&apcs_glb 0>;
  271. rpm_requests: rpm-requests {
  272. compatible = "qcom,rpm-msm8998";
  273. qcom,glink-channels = "rpm_requests";
  274. rpmcc: clock-controller {
  275. compatible = "qcom,rpmcc-msm8998", "qcom,rpmcc";
  276. #clock-cells = <1>;
  277. };
  278. rpmpd: power-controller {
  279. compatible = "qcom,msm8998-rpmpd";
  280. #power-domain-cells = <1>;
  281. operating-points-v2 = <&rpmpd_opp_table>;
  282. rpmpd_opp_table: opp-table {
  283. compatible = "operating-points-v2";
  284. rpmpd_opp_ret: opp1 {
  285. opp-level = <RPM_SMD_LEVEL_RETENTION>;
  286. };
  287. rpmpd_opp_ret_plus: opp2 {
  288. opp-level = <RPM_SMD_LEVEL_RETENTION_PLUS>;
  289. };
  290. rpmpd_opp_min_svs: opp3 {
  291. opp-level = <RPM_SMD_LEVEL_MIN_SVS>;
  292. };
  293. rpmpd_opp_low_svs: opp4 {
  294. opp-level = <RPM_SMD_LEVEL_LOW_SVS>;
  295. };
  296. rpmpd_opp_svs: opp5 {
  297. opp-level = <RPM_SMD_LEVEL_SVS>;
  298. };
  299. rpmpd_opp_svs_plus: opp6 {
  300. opp-level = <RPM_SMD_LEVEL_SVS_PLUS>;
  301. };
  302. rpmpd_opp_nom: opp7 {
  303. opp-level = <RPM_SMD_LEVEL_NOM>;
  304. };
  305. rpmpd_opp_nom_plus: opp8 {
  306. opp-level = <RPM_SMD_LEVEL_NOM_PLUS>;
  307. };
  308. rpmpd_opp_turbo: opp9 {
  309. opp-level = <RPM_SMD_LEVEL_TURBO>;
  310. };
  311. rpmpd_opp_turbo_plus: opp10 {
  312. opp-level = <RPM_SMD_LEVEL_BINNING>;
  313. };
  314. };
  315. };
  316. };
  317. };
  318. smem {
  319. compatible = "qcom,smem";
  320. memory-region = <&smem_mem>;
  321. hwlocks = <&tcsr_mutex 3>;
  322. };
  323. smp2p-lpass {
  324. compatible = "qcom,smp2p";
  325. qcom,smem = <443>, <429>;
  326. interrupts = <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>;
  327. mboxes = <&apcs_glb 10>;
  328. qcom,local-pid = <0>;
  329. qcom,remote-pid = <2>;
  330. adsp_smp2p_out: master-kernel {
  331. qcom,entry-name = "master-kernel";
  332. #qcom,smem-state-cells = <1>;
  333. };
  334. adsp_smp2p_in: slave-kernel {
  335. qcom,entry-name = "slave-kernel";
  336. interrupt-controller;
  337. #interrupt-cells = <2>;
  338. };
  339. };
  340. smp2p-mpss {
  341. compatible = "qcom,smp2p";
  342. qcom,smem = <435>, <428>;
  343. interrupts = <GIC_SPI 451 IRQ_TYPE_EDGE_RISING>;
  344. mboxes = <&apcs_glb 14>;
  345. qcom,local-pid = <0>;
  346. qcom,remote-pid = <1>;
  347. modem_smp2p_out: master-kernel {
  348. qcom,entry-name = "master-kernel";
  349. #qcom,smem-state-cells = <1>;
  350. };
  351. modem_smp2p_in: slave-kernel {
  352. qcom,entry-name = "slave-kernel";
  353. interrupt-controller;
  354. #interrupt-cells = <2>;
  355. };
  356. };
  357. smp2p-slpi {
  358. compatible = "qcom,smp2p";
  359. qcom,smem = <481>, <430>;
  360. interrupts = <GIC_SPI 178 IRQ_TYPE_EDGE_RISING>;
  361. mboxes = <&apcs_glb 26>;
  362. qcom,local-pid = <0>;
  363. qcom,remote-pid = <3>;
  364. slpi_smp2p_out: master-kernel {
  365. qcom,entry-name = "master-kernel";
  366. #qcom,smem-state-cells = <1>;
  367. };
  368. slpi_smp2p_in: slave-kernel {
  369. qcom,entry-name = "slave-kernel";
  370. interrupt-controller;
  371. #interrupt-cells = <2>;
  372. };
  373. };
  374. thermal-zones {
  375. cpu0-thermal {
  376. polling-delay-passive = <250>;
  377. polling-delay = <1000>;
  378. thermal-sensors = <&tsens0 1>;
  379. trips {
  380. cpu0_alert0: trip-point0 {
  381. temperature = <75000>;
  382. hysteresis = <2000>;
  383. type = "passive";
  384. };
  385. cpu0_crit: cpu_crit {
  386. temperature = <110000>;
  387. hysteresis = <2000>;
  388. type = "critical";
  389. };
  390. };
  391. };
  392. cpu1-thermal {
  393. polling-delay-passive = <250>;
  394. polling-delay = <1000>;
  395. thermal-sensors = <&tsens0 2>;
  396. trips {
  397. cpu1_alert0: trip-point0 {
  398. temperature = <75000>;
  399. hysteresis = <2000>;
  400. type = "passive";
  401. };
  402. cpu1_crit: cpu_crit {
  403. temperature = <110000>;
  404. hysteresis = <2000>;
  405. type = "critical";
  406. };
  407. };
  408. };
  409. cpu2-thermal {
  410. polling-delay-passive = <250>;
  411. polling-delay = <1000>;
  412. thermal-sensors = <&tsens0 3>;
  413. trips {
  414. cpu2_alert0: trip-point0 {
  415. temperature = <75000>;
  416. hysteresis = <2000>;
  417. type = "passive";
  418. };
  419. cpu2_crit: cpu_crit {
  420. temperature = <110000>;
  421. hysteresis = <2000>;
  422. type = "critical";
  423. };
  424. };
  425. };
  426. cpu3-thermal {
  427. polling-delay-passive = <250>;
  428. polling-delay = <1000>;
  429. thermal-sensors = <&tsens0 4>;
  430. trips {
  431. cpu3_alert0: trip-point0 {
  432. temperature = <75000>;
  433. hysteresis = <2000>;
  434. type = "passive";
  435. };
  436. cpu3_crit: cpu_crit {
  437. temperature = <110000>;
  438. hysteresis = <2000>;
  439. type = "critical";
  440. };
  441. };
  442. };
  443. cpu4-thermal {
  444. polling-delay-passive = <250>;
  445. polling-delay = <1000>;
  446. thermal-sensors = <&tsens0 7>;
  447. trips {
  448. cpu4_alert0: trip-point0 {
  449. temperature = <75000>;
  450. hysteresis = <2000>;
  451. type = "passive";
  452. };
  453. cpu4_crit: cpu_crit {
  454. temperature = <110000>;
  455. hysteresis = <2000>;
  456. type = "critical";
  457. };
  458. };
  459. };
  460. cpu5-thermal {
  461. polling-delay-passive = <250>;
  462. polling-delay = <1000>;
  463. thermal-sensors = <&tsens0 8>;
  464. trips {
  465. cpu5_alert0: trip-point0 {
  466. temperature = <75000>;
  467. hysteresis = <2000>;
  468. type = "passive";
  469. };
  470. cpu5_crit: cpu_crit {
  471. temperature = <110000>;
  472. hysteresis = <2000>;
  473. type = "critical";
  474. };
  475. };
  476. };
  477. cpu6-thermal {
  478. polling-delay-passive = <250>;
  479. polling-delay = <1000>;
  480. thermal-sensors = <&tsens0 9>;
  481. trips {
  482. cpu6_alert0: trip-point0 {
  483. temperature = <75000>;
  484. hysteresis = <2000>;
  485. type = "passive";
  486. };
  487. cpu6_crit: cpu_crit {
  488. temperature = <110000>;
  489. hysteresis = <2000>;
  490. type = "critical";
  491. };
  492. };
  493. };
  494. cpu7-thermal {
  495. polling-delay-passive = <250>;
  496. polling-delay = <1000>;
  497. thermal-sensors = <&tsens0 10>;
  498. trips {
  499. cpu7_alert0: trip-point0 {
  500. temperature = <75000>;
  501. hysteresis = <2000>;
  502. type = "passive";
  503. };
  504. cpu7_crit: cpu_crit {
  505. temperature = <110000>;
  506. hysteresis = <2000>;
  507. type = "critical";
  508. };
  509. };
  510. };
  511. gpu-bottom-thermal {
  512. polling-delay-passive = <250>;
  513. polling-delay = <1000>;
  514. thermal-sensors = <&tsens0 12>;
  515. trips {
  516. gpu1_alert0: trip-point0 {
  517. temperature = <90000>;
  518. hysteresis = <2000>;
  519. type = "hot";
  520. };
  521. };
  522. };
  523. gpu-top-thermal {
  524. polling-delay-passive = <250>;
  525. polling-delay = <1000>;
  526. thermal-sensors = <&tsens0 13>;
  527. trips {
  528. gpu2_alert0: trip-point0 {
  529. temperature = <90000>;
  530. hysteresis = <2000>;
  531. type = "hot";
  532. };
  533. };
  534. };
  535. clust0-mhm-thermal {
  536. polling-delay-passive = <250>;
  537. polling-delay = <1000>;
  538. thermal-sensors = <&tsens0 5>;
  539. trips {
  540. cluster0_mhm_alert0: trip-point0 {
  541. temperature = <90000>;
  542. hysteresis = <2000>;
  543. type = "hot";
  544. };
  545. };
  546. };
  547. clust1-mhm-thermal {
  548. polling-delay-passive = <250>;
  549. polling-delay = <1000>;
  550. thermal-sensors = <&tsens0 6>;
  551. trips {
  552. cluster1_mhm_alert0: trip-point0 {
  553. temperature = <90000>;
  554. hysteresis = <2000>;
  555. type = "hot";
  556. };
  557. };
  558. };
  559. cluster1-l2-thermal {
  560. polling-delay-passive = <250>;
  561. polling-delay = <1000>;
  562. thermal-sensors = <&tsens0 11>;
  563. trips {
  564. cluster1_l2_alert0: trip-point0 {
  565. temperature = <90000>;
  566. hysteresis = <2000>;
  567. type = "hot";
  568. };
  569. };
  570. };
  571. modem-thermal {
  572. polling-delay-passive = <250>;
  573. polling-delay = <1000>;
  574. thermal-sensors = <&tsens1 1>;
  575. trips {
  576. modem_alert0: trip-point0 {
  577. temperature = <90000>;
  578. hysteresis = <2000>;
  579. type = "hot";
  580. };
  581. };
  582. };
  583. mem-thermal {
  584. polling-delay-passive = <250>;
  585. polling-delay = <1000>;
  586. thermal-sensors = <&tsens1 2>;
  587. trips {
  588. mem_alert0: trip-point0 {
  589. temperature = <90000>;
  590. hysteresis = <2000>;
  591. type = "hot";
  592. };
  593. };
  594. };
  595. wlan-thermal {
  596. polling-delay-passive = <250>;
  597. polling-delay = <1000>;
  598. thermal-sensors = <&tsens1 3>;
  599. trips {
  600. wlan_alert0: trip-point0 {
  601. temperature = <90000>;
  602. hysteresis = <2000>;
  603. type = "hot";
  604. };
  605. };
  606. };
  607. q6-dsp-thermal {
  608. polling-delay-passive = <250>;
  609. polling-delay = <1000>;
  610. thermal-sensors = <&tsens1 4>;
  611. trips {
  612. q6_dsp_alert0: trip-point0 {
  613. temperature = <90000>;
  614. hysteresis = <2000>;
  615. type = "hot";
  616. };
  617. };
  618. };
  619. camera-thermal {
  620. polling-delay-passive = <250>;
  621. polling-delay = <1000>;
  622. thermal-sensors = <&tsens1 5>;
  623. trips {
  624. camera_alert0: trip-point0 {
  625. temperature = <90000>;
  626. hysteresis = <2000>;
  627. type = "hot";
  628. };
  629. };
  630. };
  631. multimedia-thermal {
  632. polling-delay-passive = <250>;
  633. polling-delay = <1000>;
  634. thermal-sensors = <&tsens1 6>;
  635. trips {
  636. multimedia_alert0: trip-point0 {
  637. temperature = <90000>;
  638. hysteresis = <2000>;
  639. type = "hot";
  640. };
  641. };
  642. };
  643. };
  644. timer {
  645. compatible = "arm,armv8-timer";
  646. interrupts = <GIC_PPI 1 IRQ_TYPE_LEVEL_LOW>,
  647. <GIC_PPI 2 IRQ_TYPE_LEVEL_LOW>,
  648. <GIC_PPI 3 IRQ_TYPE_LEVEL_LOW>,
  649. <GIC_PPI 0 IRQ_TYPE_LEVEL_LOW>;
  650. };
  651. soc: soc {
  652. #address-cells = <1>;
  653. #size-cells = <1>;
  654. ranges = <0 0 0 0xffffffff>;
  655. compatible = "simple-bus";
  656. gcc: clock-controller@100000 {
  657. compatible = "qcom,gcc-msm8998";
  658. #clock-cells = <1>;
  659. #reset-cells = <1>;
  660. #power-domain-cells = <1>;
  661. reg = <0x00100000 0xb0000>;
  662. clock-names = "xo", "sleep_clk";
  663. clocks = <&xo>, <&sleep_clk>;
  664. /*
  665. * The hypervisor typically configures the memory region where these clocks
  666. * reside as read-only for the HLOS. If the HLOS tried to enable or disable
  667. * these clocks on a device with such configuration (e.g. because they are
  668. * enabled but unused during boot-up), the device will most likely decide
  669. * to reboot.
  670. * In light of that, we are conservative here and we list all such clocks
  671. * as protected. The board dts (or a user-supplied dts) can override the
  672. * list of protected clocks if it differs from the norm, and it is in fact
  673. * desired for the HLOS to manage these clocks
  674. */
  675. protected-clocks = <AGGRE2_SNOC_NORTH_AXI>,
  676. <SSC_XO>,
  677. <SSC_CNOC_AHBS_CLK>;
  678. };
  679. rpm_msg_ram: sram@778000 {
  680. compatible = "qcom,rpm-msg-ram";
  681. reg = <0x00778000 0x7000>;
  682. };
  683. qfprom: qfprom@784000 {
  684. compatible = "qcom,msm8998-qfprom", "qcom,qfprom";
  685. reg = <0x00784000 0x621c>;
  686. #address-cells = <1>;
  687. #size-cells = <1>;
  688. qusb2_hstx_trim: hstx-trim@23a {
  689. reg = <0x23a 0x1>;
  690. bits = <0 4>;
  691. };
  692. };
  693. tsens0: thermal@10ab000 {
  694. compatible = "qcom,msm8998-tsens", "qcom,tsens-v2";
  695. reg = <0x010ab000 0x1000>, /* TM */
  696. <0x010aa000 0x1000>; /* SROT */
  697. #qcom,sensors = <14>;
  698. interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH>,
  699. <GIC_SPI 445 IRQ_TYPE_LEVEL_HIGH>;
  700. interrupt-names = "uplow", "critical";
  701. #thermal-sensor-cells = <1>;
  702. };
  703. tsens1: thermal@10ae000 {
  704. compatible = "qcom,msm8998-tsens", "qcom,tsens-v2";
  705. reg = <0x010ae000 0x1000>, /* TM */
  706. <0x010ad000 0x1000>; /* SROT */
  707. #qcom,sensors = <8>;
  708. interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
  709. <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>;
  710. interrupt-names = "uplow", "critical";
  711. #thermal-sensor-cells = <1>;
  712. };
  713. anoc1_smmu: iommu@1680000 {
  714. compatible = "qcom,msm8998-smmu-v2", "qcom,smmu-v2";
  715. reg = <0x01680000 0x10000>;
  716. #iommu-cells = <1>;
  717. #global-interrupts = <0>;
  718. interrupts =
  719. <GIC_SPI 364 IRQ_TYPE_EDGE_RISING>,
  720. <GIC_SPI 365 IRQ_TYPE_EDGE_RISING>,
  721. <GIC_SPI 366 IRQ_TYPE_EDGE_RISING>,
  722. <GIC_SPI 367 IRQ_TYPE_EDGE_RISING>,
  723. <GIC_SPI 368 IRQ_TYPE_EDGE_RISING>,
  724. <GIC_SPI 369 IRQ_TYPE_EDGE_RISING>;
  725. };
  726. anoc2_smmu: iommu@16c0000 {
  727. compatible = "qcom,msm8998-smmu-v2", "qcom,smmu-v2";
  728. reg = <0x016c0000 0x40000>;
  729. #iommu-cells = <1>;
  730. #global-interrupts = <0>;
  731. interrupts =
  732. <GIC_SPI 373 IRQ_TYPE_EDGE_RISING>,
  733. <GIC_SPI 374 IRQ_TYPE_EDGE_RISING>,
  734. <GIC_SPI 375 IRQ_TYPE_EDGE_RISING>,
  735. <GIC_SPI 376 IRQ_TYPE_EDGE_RISING>,
  736. <GIC_SPI 377 IRQ_TYPE_EDGE_RISING>,
  737. <GIC_SPI 378 IRQ_TYPE_EDGE_RISING>,
  738. <GIC_SPI 462 IRQ_TYPE_EDGE_RISING>,
  739. <GIC_SPI 463 IRQ_TYPE_EDGE_RISING>,
  740. <GIC_SPI 464 IRQ_TYPE_EDGE_RISING>,
  741. <GIC_SPI 465 IRQ_TYPE_EDGE_RISING>;
  742. };
  743. pcie0: pci@1c00000 {
  744. compatible = "qcom,pcie-msm8996";
  745. reg = <0x01c00000 0x2000>,
  746. <0x1b000000 0xf1d>,
  747. <0x1b000f20 0xa8>,
  748. <0x1b100000 0x100000>;
  749. reg-names = "parf", "dbi", "elbi", "config";
  750. device_type = "pci";
  751. linux,pci-domain = <0>;
  752. bus-range = <0x00 0xff>;
  753. #address-cells = <3>;
  754. #size-cells = <2>;
  755. num-lanes = <1>;
  756. phys = <&pciephy>;
  757. phy-names = "pciephy";
  758. status = "disabled";
  759. ranges = <0x01000000 0x0 0x00000000 0x1b200000 0x0 0x100000>,
  760. <0x02000000 0x0 0x1b300000 0x1b300000 0x0 0xd00000>;
  761. #interrupt-cells = <1>;
  762. interrupts = <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>;
  763. interrupt-names = "msi";
  764. interrupt-map-mask = <0 0 0 0x7>;
  765. interrupt-map = <0 0 0 1 &intc 0 0 135 IRQ_TYPE_LEVEL_HIGH>,
  766. <0 0 0 2 &intc 0 0 136 IRQ_TYPE_LEVEL_HIGH>,
  767. <0 0 0 3 &intc 0 0 138 IRQ_TYPE_LEVEL_HIGH>,
  768. <0 0 0 4 &intc 0 0 139 IRQ_TYPE_LEVEL_HIGH>;
  769. clocks = <&gcc GCC_PCIE_0_PIPE_CLK>,
  770. <&gcc GCC_PCIE_0_MSTR_AXI_CLK>,
  771. <&gcc GCC_PCIE_0_SLV_AXI_CLK>,
  772. <&gcc GCC_PCIE_0_CFG_AHB_CLK>,
  773. <&gcc GCC_PCIE_0_AUX_CLK>;
  774. clock-names = "pipe", "bus_master", "bus_slave", "cfg", "aux";
  775. power-domains = <&gcc PCIE_0_GDSC>;
  776. iommu-map = <0x100 &anoc1_smmu 0x1480 1>;
  777. perst-gpios = <&tlmm 35 GPIO_ACTIVE_LOW>;
  778. };
  779. pcie_phy: phy@1c06000 {
  780. compatible = "qcom,msm8998-qmp-pcie-phy";
  781. reg = <0x01c06000 0x18c>;
  782. #address-cells = <1>;
  783. #size-cells = <1>;
  784. status = "disabled";
  785. ranges;
  786. clocks = <&gcc GCC_PCIE_PHY_AUX_CLK>,
  787. <&gcc GCC_PCIE_0_CFG_AHB_CLK>,
  788. <&gcc GCC_PCIE_CLKREF_CLK>;
  789. clock-names = "aux", "cfg_ahb", "ref";
  790. resets = <&gcc GCC_PCIE_0_PHY_BCR>, <&gcc GCC_PCIE_PHY_BCR>;
  791. reset-names = "phy", "common";
  792. vdda-phy-supply = <&vreg_l1a_0p875>;
  793. vdda-pll-supply = <&vreg_l2a_1p2>;
  794. pciephy: phy@1c06800 {
  795. reg = <0x01c06200 0x128>, <0x01c06400 0x1fc>, <0x01c06800 0x20c>;
  796. #phy-cells = <0>;
  797. clocks = <&gcc GCC_PCIE_0_PIPE_CLK>;
  798. clock-names = "pipe0";
  799. clock-output-names = "pcie_0_pipe_clk_src";
  800. #clock-cells = <0>;
  801. };
  802. };
  803. ufshc: ufshc@1da4000 {
  804. compatible = "qcom,msm8998-ufshc", "qcom,ufshc", "jedec,ufs-2.0";
  805. reg = <0x01da4000 0x2500>;
  806. interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>;
  807. phys = <&ufsphy_lanes>;
  808. phy-names = "ufsphy";
  809. lanes-per-direction = <2>;
  810. power-domains = <&gcc UFS_GDSC>;
  811. status = "disabled";
  812. #reset-cells = <1>;
  813. clock-names =
  814. "core_clk",
  815. "bus_aggr_clk",
  816. "iface_clk",
  817. "core_clk_unipro",
  818. "ref_clk",
  819. "tx_lane0_sync_clk",
  820. "rx_lane0_sync_clk",
  821. "rx_lane1_sync_clk";
  822. clocks =
  823. <&gcc GCC_UFS_AXI_CLK>,
  824. <&gcc GCC_AGGRE1_UFS_AXI_CLK>,
  825. <&gcc GCC_UFS_AHB_CLK>,
  826. <&gcc GCC_UFS_UNIPRO_CORE_CLK>,
  827. <&rpmcc RPM_SMD_LN_BB_CLK1>,
  828. <&gcc GCC_UFS_TX_SYMBOL_0_CLK>,
  829. <&gcc GCC_UFS_RX_SYMBOL_0_CLK>,
  830. <&gcc GCC_UFS_RX_SYMBOL_1_CLK>;
  831. freq-table-hz =
  832. <50000000 200000000>,
  833. <0 0>,
  834. <0 0>,
  835. <37500000 150000000>,
  836. <0 0>,
  837. <0 0>,
  838. <0 0>,
  839. <0 0>;
  840. resets = <&gcc GCC_UFS_BCR>;
  841. reset-names = "rst";
  842. };
  843. ufsphy: phy@1da7000 {
  844. compatible = "qcom,msm8998-qmp-ufs-phy";
  845. reg = <0x01da7000 0x18c>;
  846. #address-cells = <1>;
  847. #size-cells = <1>;
  848. status = "disabled";
  849. ranges;
  850. clock-names =
  851. "ref",
  852. "ref_aux";
  853. clocks =
  854. <&gcc GCC_UFS_CLKREF_CLK>,
  855. <&gcc GCC_UFS_PHY_AUX_CLK>;
  856. reset-names = "ufsphy";
  857. resets = <&ufshc 0>;
  858. ufsphy_lanes: phy@1da7400 {
  859. reg = <0x01da7400 0x128>,
  860. <0x01da7600 0x1fc>,
  861. <0x01da7c00 0x1dc>,
  862. <0x01da7800 0x128>,
  863. <0x01da7a00 0x1fc>;
  864. #phy-cells = <0>;
  865. };
  866. };
  867. tcsr_mutex: hwlock@1f40000 {
  868. compatible = "qcom,tcsr-mutex";
  869. reg = <0x01f40000 0x20000>;
  870. #hwlock-cells = <1>;
  871. };
  872. tcsr_regs_1: syscon@1f60000 {
  873. compatible = "qcom,msm8998-tcsr", "syscon";
  874. reg = <0x01f60000 0x20000>;
  875. };
  876. tlmm: pinctrl@3400000 {
  877. compatible = "qcom,msm8998-pinctrl";
  878. reg = <0x03400000 0xc00000>;
  879. interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
  880. gpio-controller;
  881. #gpio-cells = <2>;
  882. interrupt-controller;
  883. #interrupt-cells = <2>;
  884. sdc2_on: sdc2-on {
  885. clk {
  886. pins = "sdc2_clk";
  887. drive-strength = <16>;
  888. bias-disable;
  889. };
  890. cmd {
  891. pins = "sdc2_cmd";
  892. drive-strength = <10>;
  893. bias-pull-up;
  894. };
  895. data {
  896. pins = "sdc2_data";
  897. drive-strength = <10>;
  898. bias-pull-up;
  899. };
  900. };
  901. sdc2_off: sdc2-off {
  902. clk {
  903. pins = "sdc2_clk";
  904. drive-strength = <2>;
  905. bias-disable;
  906. };
  907. cmd {
  908. pins = "sdc2_cmd";
  909. drive-strength = <2>;
  910. bias-pull-up;
  911. };
  912. data {
  913. pins = "sdc2_data";
  914. drive-strength = <2>;
  915. bias-pull-up;
  916. };
  917. };
  918. sdc2_cd: sdc2-cd {
  919. pins = "gpio95";
  920. function = "gpio";
  921. bias-pull-up;
  922. drive-strength = <2>;
  923. };
  924. blsp1_uart3_on: blsp1-uart3-on {
  925. tx {
  926. pins = "gpio45";
  927. function = "blsp_uart3_a";
  928. drive-strength = <2>;
  929. bias-disable;
  930. };
  931. rx {
  932. pins = "gpio46";
  933. function = "blsp_uart3_a";
  934. drive-strength = <2>;
  935. bias-disable;
  936. };
  937. cts {
  938. pins = "gpio47";
  939. function = "blsp_uart3_a";
  940. drive-strength = <2>;
  941. bias-disable;
  942. };
  943. rfr {
  944. pins = "gpio48";
  945. function = "blsp_uart3_a";
  946. drive-strength = <2>;
  947. bias-disable;
  948. };
  949. };
  950. blsp1_i2c1_default: blsp1-i2c1-default {
  951. pins = "gpio2", "gpio3";
  952. function = "blsp_i2c1";
  953. drive-strength = <2>;
  954. bias-disable;
  955. };
  956. blsp1_i2c1_sleep: blsp1-i2c1-sleep {
  957. pins = "gpio2", "gpio3";
  958. function = "blsp_i2c1";
  959. drive-strength = <2>;
  960. bias-pull-up;
  961. };
  962. blsp1_i2c2_default: blsp1-i2c2-default {
  963. pins = "gpio32", "gpio33";
  964. function = "blsp_i2c2";
  965. drive-strength = <2>;
  966. bias-disable;
  967. };
  968. blsp1_i2c2_sleep: blsp1-i2c2-sleep {
  969. pins = "gpio32", "gpio33";
  970. function = "blsp_i2c2";
  971. drive-strength = <2>;
  972. bias-pull-up;
  973. };
  974. blsp1_i2c3_default: blsp1-i2c3-default {
  975. pins = "gpio47", "gpio48";
  976. function = "blsp_i2c3";
  977. drive-strength = <2>;
  978. bias-disable;
  979. };
  980. blsp1_i2c3_sleep: blsp1-i2c3-sleep {
  981. pins = "gpio47", "gpio48";
  982. function = "blsp_i2c3";
  983. drive-strength = <2>;
  984. bias-pull-up;
  985. };
  986. blsp1_i2c4_default: blsp1-i2c4-default {
  987. pins = "gpio10", "gpio11";
  988. function = "blsp_i2c4";
  989. drive-strength = <2>;
  990. bias-disable;
  991. };
  992. blsp1_i2c4_sleep: blsp1-i2c4-sleep {
  993. pins = "gpio10", "gpio11";
  994. function = "blsp_i2c4";
  995. drive-strength = <2>;
  996. bias-pull-up;
  997. };
  998. blsp1_i2c5_default: blsp1-i2c5-default {
  999. pins = "gpio87", "gpio88";
  1000. function = "blsp_i2c5";
  1001. drive-strength = <2>;
  1002. bias-disable;
  1003. };
  1004. blsp1_i2c5_sleep: blsp1-i2c5-sleep {
  1005. pins = "gpio87", "gpio88";
  1006. function = "blsp_i2c5";
  1007. drive-strength = <2>;
  1008. bias-pull-up;
  1009. };
  1010. blsp1_i2c6_default: blsp1-i2c6-default {
  1011. pins = "gpio43", "gpio44";
  1012. function = "blsp_i2c6";
  1013. drive-strength = <2>;
  1014. bias-disable;
  1015. };
  1016. blsp1_i2c6_sleep: blsp1-i2c6-sleep {
  1017. pins = "gpio43", "gpio44";
  1018. function = "blsp_i2c6";
  1019. drive-strength = <2>;
  1020. bias-pull-up;
  1021. };
  1022. /* 6 interfaces per QUP, BLSP2 indexes are numbered (n)+6 */
  1023. blsp2_i2c1_default: blsp2-i2c1-default {
  1024. pins = "gpio55", "gpio56";
  1025. function = "blsp_i2c7";
  1026. drive-strength = <2>;
  1027. bias-disable;
  1028. };
  1029. blsp2_i2c1_sleep: blsp2-i2c1-sleep {
  1030. pins = "gpio55", "gpio56";
  1031. function = "blsp_i2c7";
  1032. drive-strength = <2>;
  1033. bias-pull-up;
  1034. };
  1035. blsp2_i2c2_default: blsp2-i2c2-default {
  1036. pins = "gpio6", "gpio7";
  1037. function = "blsp_i2c8";
  1038. drive-strength = <2>;
  1039. bias-disable;
  1040. };
  1041. blsp2_i2c2_sleep: blsp2-i2c2-sleep {
  1042. pins = "gpio6", "gpio7";
  1043. function = "blsp_i2c8";
  1044. drive-strength = <2>;
  1045. bias-pull-up;
  1046. };
  1047. blsp2_i2c3_default: blsp2-i2c3-default {
  1048. pins = "gpio51", "gpio52";
  1049. function = "blsp_i2c9";
  1050. drive-strength = <2>;
  1051. bias-disable;
  1052. };
  1053. blsp2_i2c3_sleep: blsp2-i2c3-sleep {
  1054. pins = "gpio51", "gpio52";
  1055. function = "blsp_i2c9";
  1056. drive-strength = <2>;
  1057. bias-pull-up;
  1058. };
  1059. blsp2_i2c4_default: blsp2-i2c4-default {
  1060. pins = "gpio67", "gpio68";
  1061. function = "blsp_i2c10";
  1062. drive-strength = <2>;
  1063. bias-disable;
  1064. };
  1065. blsp2_i2c4_sleep: blsp2-i2c4-sleep {
  1066. pins = "gpio67", "gpio68";
  1067. function = "blsp_i2c10";
  1068. drive-strength = <2>;
  1069. bias-pull-up;
  1070. };
  1071. blsp2_i2c5_default: blsp2-i2c5-default {
  1072. pins = "gpio60", "gpio61";
  1073. function = "blsp_i2c11";
  1074. drive-strength = <2>;
  1075. bias-disable;
  1076. };
  1077. blsp2_i2c5_sleep: blsp2-i2c5-sleep {
  1078. pins = "gpio60", "gpio61";
  1079. function = "blsp_i2c11";
  1080. drive-strength = <2>;
  1081. bias-pull-up;
  1082. };
  1083. blsp2_i2c6_default: blsp2-i2c6-default {
  1084. pins = "gpio83", "gpio84";
  1085. function = "blsp_i2c12";
  1086. drive-strength = <2>;
  1087. bias-disable;
  1088. };
  1089. blsp2_i2c6_sleep: blsp2-i2c6-sleep {
  1090. pins = "gpio83", "gpio84";
  1091. function = "blsp_i2c12";
  1092. drive-strength = <2>;
  1093. bias-pull-up;
  1094. };
  1095. };
  1096. remoteproc_mss: remoteproc@4080000 {
  1097. compatible = "qcom,msm8998-mss-pil";
  1098. reg = <0x04080000 0x100>, <0x04180000 0x20>;
  1099. reg-names = "qdsp6", "rmb";
  1100. interrupts-extended =
  1101. <&intc GIC_SPI 448 IRQ_TYPE_EDGE_RISING>,
  1102. <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
  1103. <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
  1104. <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
  1105. <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>,
  1106. <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>;
  1107. interrupt-names = "wdog", "fatal", "ready",
  1108. "handover", "stop-ack",
  1109. "shutdown-ack";
  1110. clocks = <&gcc GCC_MSS_CFG_AHB_CLK>,
  1111. <&gcc GCC_BIMC_MSS_Q6_AXI_CLK>,
  1112. <&gcc GCC_BOOT_ROM_AHB_CLK>,
  1113. <&gcc GCC_MSS_GPLL0_DIV_CLK_SRC>,
  1114. <&gcc GCC_MSS_SNOC_AXI_CLK>,
  1115. <&gcc GCC_MSS_MNOC_BIMC_AXI_CLK>,
  1116. <&rpmcc RPM_SMD_QDSS_CLK>,
  1117. <&rpmcc RPM_SMD_XO_CLK_SRC>;
  1118. clock-names = "iface", "bus", "mem", "gpll0_mss",
  1119. "snoc_axi", "mnoc_axi", "qdss", "xo";
  1120. qcom,smem-states = <&modem_smp2p_out 0>;
  1121. qcom,smem-state-names = "stop";
  1122. resets = <&gcc GCC_MSS_RESTART>;
  1123. reset-names = "mss_restart";
  1124. qcom,halt-regs = <&tcsr_regs_1 0x3000 0x5000 0x4000>;
  1125. power-domains = <&rpmpd MSM8998_VDDCX>,
  1126. <&rpmpd MSM8998_VDDMX>;
  1127. power-domain-names = "cx", "mx";
  1128. status = "disabled";
  1129. mba {
  1130. memory-region = <&mba_mem>;
  1131. };
  1132. mpss {
  1133. memory-region = <&mpss_mem>;
  1134. };
  1135. glink-edge {
  1136. interrupts = <GIC_SPI 452 IRQ_TYPE_EDGE_RISING>;
  1137. label = "modem";
  1138. qcom,remote-pid = <1>;
  1139. mboxes = <&apcs_glb 15>;
  1140. };
  1141. };
  1142. adreno_gpu: gpu@5000000 {
  1143. compatible = "qcom,adreno-540.1", "qcom,adreno";
  1144. reg = <0x05000000 0x40000>;
  1145. reg-names = "kgsl_3d0_reg_memory";
  1146. clocks = <&gcc GCC_GPU_CFG_AHB_CLK>,
  1147. <&gpucc RBBMTIMER_CLK>,
  1148. <&gcc GCC_BIMC_GFX_CLK>,
  1149. <&gcc GCC_GPU_BIMC_GFX_CLK>,
  1150. <&gpucc RBCPR_CLK>,
  1151. <&gpucc GFX3D_CLK>;
  1152. clock-names = "iface",
  1153. "rbbmtimer",
  1154. "mem",
  1155. "mem_iface",
  1156. "rbcpr",
  1157. "core";
  1158. interrupts = <0 300 IRQ_TYPE_LEVEL_HIGH>;
  1159. iommus = <&adreno_smmu 0>;
  1160. operating-points-v2 = <&gpu_opp_table>;
  1161. power-domains = <&rpmpd MSM8998_VDDMX>;
  1162. status = "disabled";
  1163. gpu_opp_table: opp-table {
  1164. compatible = "operating-points-v2";
  1165. opp-710000097 {
  1166. opp-hz = /bits/ 64 <710000097>;
  1167. opp-level = <RPM_SMD_LEVEL_TURBO>;
  1168. opp-supported-hw = <0xFF>;
  1169. };
  1170. opp-670000048 {
  1171. opp-hz = /bits/ 64 <670000048>;
  1172. opp-level = <RPM_SMD_LEVEL_NOM_PLUS>;
  1173. opp-supported-hw = <0xFF>;
  1174. };
  1175. opp-596000097 {
  1176. opp-hz = /bits/ 64 <596000097>;
  1177. opp-level = <RPM_SMD_LEVEL_NOM>;
  1178. opp-supported-hw = <0xFF>;
  1179. };
  1180. opp-515000097 {
  1181. opp-hz = /bits/ 64 <515000097>;
  1182. opp-level = <RPM_SMD_LEVEL_SVS_PLUS>;
  1183. opp-supported-hw = <0xFF>;
  1184. };
  1185. opp-414000000 {
  1186. opp-hz = /bits/ 64 <414000000>;
  1187. opp-level = <RPM_SMD_LEVEL_SVS>;
  1188. opp-supported-hw = <0xFF>;
  1189. };
  1190. opp-342000000 {
  1191. opp-hz = /bits/ 64 <342000000>;
  1192. opp-level = <RPM_SMD_LEVEL_LOW_SVS>;
  1193. opp-supported-hw = <0xFF>;
  1194. };
  1195. opp-257000000 {
  1196. opp-hz = /bits/ 64 <257000000>;
  1197. opp-level = <RPM_SMD_LEVEL_MIN_SVS>;
  1198. opp-supported-hw = <0xFF>;
  1199. };
  1200. };
  1201. };
  1202. adreno_smmu: iommu@5040000 {
  1203. compatible = "qcom,msm8998-smmu-v2", "qcom,smmu-v2";
  1204. reg = <0x05040000 0x10000>;
  1205. clocks = <&gcc GCC_GPU_CFG_AHB_CLK>,
  1206. <&gcc GCC_BIMC_GFX_CLK>,
  1207. <&gcc GCC_GPU_BIMC_GFX_CLK>;
  1208. clock-names = "iface", "mem", "mem_iface";
  1209. #global-interrupts = <0>;
  1210. #iommu-cells = <1>;
  1211. interrupts =
  1212. <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
  1213. <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
  1214. <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>;
  1215. /*
  1216. * GPU-GX GDSC's parent is GPU-CX. We need to bring up the
  1217. * GPU-CX for SMMU but we need both of them up for Adreno.
  1218. * Contemporarily, we also need to manage the VDDMX rpmpd
  1219. * domain in the Adreno driver.
  1220. * Enable GPU CX/GX GDSCs here so that we can manage the
  1221. * SoC VDDMX RPM Power Domain in the Adreno driver.
  1222. */
  1223. power-domains = <&gpucc GPU_GX_GDSC>;
  1224. status = "disabled";
  1225. };
  1226. gpucc: clock-controller@5065000 {
  1227. compatible = "qcom,msm8998-gpucc";
  1228. #clock-cells = <1>;
  1229. #reset-cells = <1>;
  1230. #power-domain-cells = <1>;
  1231. reg = <0x05065000 0x9000>;
  1232. clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>,
  1233. <&gcc GPLL0_OUT_MAIN>;
  1234. clock-names = "xo",
  1235. "gpll0";
  1236. };
  1237. remoteproc_slpi: remoteproc@5800000 {
  1238. compatible = "qcom,msm8998-slpi-pas";
  1239. reg = <0x05800000 0x4040>;
  1240. interrupts-extended = <&intc GIC_SPI 390 IRQ_TYPE_EDGE_RISING>,
  1241. <&slpi_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
  1242. <&slpi_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
  1243. <&slpi_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
  1244. <&slpi_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
  1245. interrupt-names = "wdog", "fatal", "ready",
  1246. "handover", "stop-ack";
  1247. px-supply = <&vreg_lvs2a_1p8>;
  1248. clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>,
  1249. <&rpmcc RPM_SMD_AGGR2_NOC_CLK>;
  1250. clock-names = "xo", "aggre2";
  1251. memory-region = <&slpi_mem>;
  1252. qcom,smem-states = <&slpi_smp2p_out 0>;
  1253. qcom,smem-state-names = "stop";
  1254. power-domains = <&rpmpd MSM8998_SSCCX>;
  1255. power-domain-names = "ssc_cx";
  1256. status = "disabled";
  1257. glink-edge {
  1258. interrupts = <GIC_SPI 179 IRQ_TYPE_EDGE_RISING>;
  1259. label = "dsps";
  1260. qcom,remote-pid = <3>;
  1261. mboxes = <&apcs_glb 27>;
  1262. };
  1263. };
  1264. stm: stm@6002000 {
  1265. compatible = "arm,coresight-stm", "arm,primecell";
  1266. reg = <0x06002000 0x1000>,
  1267. <0x16280000 0x180000>;
  1268. reg-names = "stm-base", "stm-stimulus-base";
  1269. status = "disabled";
  1270. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1271. clock-names = "apb_pclk", "atclk";
  1272. out-ports {
  1273. port {
  1274. stm_out: endpoint {
  1275. remote-endpoint = <&funnel0_in7>;
  1276. };
  1277. };
  1278. };
  1279. };
  1280. funnel1: funnel@6041000 {
  1281. compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
  1282. reg = <0x06041000 0x1000>;
  1283. status = "disabled";
  1284. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1285. clock-names = "apb_pclk", "atclk";
  1286. out-ports {
  1287. port {
  1288. funnel0_out: endpoint {
  1289. remote-endpoint =
  1290. <&merge_funnel_in0>;
  1291. };
  1292. };
  1293. };
  1294. in-ports {
  1295. #address-cells = <1>;
  1296. #size-cells = <0>;
  1297. port@7 {
  1298. reg = <7>;
  1299. funnel0_in7: endpoint {
  1300. remote-endpoint = <&stm_out>;
  1301. };
  1302. };
  1303. };
  1304. };
  1305. funnel2: funnel@6042000 {
  1306. compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
  1307. reg = <0x06042000 0x1000>;
  1308. status = "disabled";
  1309. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1310. clock-names = "apb_pclk", "atclk";
  1311. out-ports {
  1312. port {
  1313. funnel1_out: endpoint {
  1314. remote-endpoint =
  1315. <&merge_funnel_in1>;
  1316. };
  1317. };
  1318. };
  1319. in-ports {
  1320. #address-cells = <1>;
  1321. #size-cells = <0>;
  1322. port@6 {
  1323. reg = <6>;
  1324. funnel1_in6: endpoint {
  1325. remote-endpoint =
  1326. <&apss_merge_funnel_out>;
  1327. };
  1328. };
  1329. };
  1330. };
  1331. funnel3: funnel@6045000 {
  1332. compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
  1333. reg = <0x06045000 0x1000>;
  1334. status = "disabled";
  1335. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1336. clock-names = "apb_pclk", "atclk";
  1337. out-ports {
  1338. port {
  1339. merge_funnel_out: endpoint {
  1340. remote-endpoint =
  1341. <&etf_in>;
  1342. };
  1343. };
  1344. };
  1345. in-ports {
  1346. #address-cells = <1>;
  1347. #size-cells = <0>;
  1348. port@0 {
  1349. reg = <0>;
  1350. merge_funnel_in0: endpoint {
  1351. remote-endpoint =
  1352. <&funnel0_out>;
  1353. };
  1354. };
  1355. port@1 {
  1356. reg = <1>;
  1357. merge_funnel_in1: endpoint {
  1358. remote-endpoint =
  1359. <&funnel1_out>;
  1360. };
  1361. };
  1362. };
  1363. };
  1364. replicator1: replicator@6046000 {
  1365. compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
  1366. reg = <0x06046000 0x1000>;
  1367. status = "disabled";
  1368. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1369. clock-names = "apb_pclk", "atclk";
  1370. out-ports {
  1371. port {
  1372. replicator_out: endpoint {
  1373. remote-endpoint = <&etr_in>;
  1374. };
  1375. };
  1376. };
  1377. in-ports {
  1378. port {
  1379. replicator_in: endpoint {
  1380. remote-endpoint = <&etf_out>;
  1381. };
  1382. };
  1383. };
  1384. };
  1385. etf: etf@6047000 {
  1386. compatible = "arm,coresight-tmc", "arm,primecell";
  1387. reg = <0x06047000 0x1000>;
  1388. status = "disabled";
  1389. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1390. clock-names = "apb_pclk", "atclk";
  1391. out-ports {
  1392. port {
  1393. etf_out: endpoint {
  1394. remote-endpoint =
  1395. <&replicator_in>;
  1396. };
  1397. };
  1398. };
  1399. in-ports {
  1400. port {
  1401. etf_in: endpoint {
  1402. remote-endpoint =
  1403. <&merge_funnel_out>;
  1404. };
  1405. };
  1406. };
  1407. };
  1408. etr: etr@6048000 {
  1409. compatible = "arm,coresight-tmc", "arm,primecell";
  1410. reg = <0x06048000 0x1000>;
  1411. status = "disabled";
  1412. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1413. clock-names = "apb_pclk", "atclk";
  1414. arm,scatter-gather;
  1415. in-ports {
  1416. port {
  1417. etr_in: endpoint {
  1418. remote-endpoint =
  1419. <&replicator_out>;
  1420. };
  1421. };
  1422. };
  1423. };
  1424. etm1: etm@7840000 {
  1425. compatible = "arm,coresight-etm4x", "arm,primecell";
  1426. reg = <0x07840000 0x1000>;
  1427. status = "disabled";
  1428. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1429. clock-names = "apb_pclk", "atclk";
  1430. cpu = <&CPU0>;
  1431. out-ports {
  1432. port {
  1433. etm0_out: endpoint {
  1434. remote-endpoint =
  1435. <&apss_funnel_in0>;
  1436. };
  1437. };
  1438. };
  1439. };
  1440. etm2: etm@7940000 {
  1441. compatible = "arm,coresight-etm4x", "arm,primecell";
  1442. reg = <0x07940000 0x1000>;
  1443. status = "disabled";
  1444. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1445. clock-names = "apb_pclk", "atclk";
  1446. cpu = <&CPU1>;
  1447. out-ports {
  1448. port {
  1449. etm1_out: endpoint {
  1450. remote-endpoint =
  1451. <&apss_funnel_in1>;
  1452. };
  1453. };
  1454. };
  1455. };
  1456. etm3: etm@7a40000 {
  1457. compatible = "arm,coresight-etm4x", "arm,primecell";
  1458. reg = <0x07a40000 0x1000>;
  1459. status = "disabled";
  1460. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1461. clock-names = "apb_pclk", "atclk";
  1462. cpu = <&CPU2>;
  1463. out-ports {
  1464. port {
  1465. etm2_out: endpoint {
  1466. remote-endpoint =
  1467. <&apss_funnel_in2>;
  1468. };
  1469. };
  1470. };
  1471. };
  1472. etm4: etm@7b40000 {
  1473. compatible = "arm,coresight-etm4x", "arm,primecell";
  1474. reg = <0x07b40000 0x1000>;
  1475. status = "disabled";
  1476. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1477. clock-names = "apb_pclk", "atclk";
  1478. cpu = <&CPU3>;
  1479. out-ports {
  1480. port {
  1481. etm3_out: endpoint {
  1482. remote-endpoint =
  1483. <&apss_funnel_in3>;
  1484. };
  1485. };
  1486. };
  1487. };
  1488. funnel4: funnel@7b60000 { /* APSS Funnel */
  1489. compatible = "arm,coresight-etm4x", "arm,primecell";
  1490. reg = <0x07b60000 0x1000>;
  1491. status = "disabled";
  1492. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1493. clock-names = "apb_pclk", "atclk";
  1494. out-ports {
  1495. port {
  1496. apss_funnel_out: endpoint {
  1497. remote-endpoint =
  1498. <&apss_merge_funnel_in>;
  1499. };
  1500. };
  1501. };
  1502. in-ports {
  1503. #address-cells = <1>;
  1504. #size-cells = <0>;
  1505. port@0 {
  1506. reg = <0>;
  1507. apss_funnel_in0: endpoint {
  1508. remote-endpoint =
  1509. <&etm0_out>;
  1510. };
  1511. };
  1512. port@1 {
  1513. reg = <1>;
  1514. apss_funnel_in1: endpoint {
  1515. remote-endpoint =
  1516. <&etm1_out>;
  1517. };
  1518. };
  1519. port@2 {
  1520. reg = <2>;
  1521. apss_funnel_in2: endpoint {
  1522. remote-endpoint =
  1523. <&etm2_out>;
  1524. };
  1525. };
  1526. port@3 {
  1527. reg = <3>;
  1528. apss_funnel_in3: endpoint {
  1529. remote-endpoint =
  1530. <&etm3_out>;
  1531. };
  1532. };
  1533. port@4 {
  1534. reg = <4>;
  1535. apss_funnel_in4: endpoint {
  1536. remote-endpoint =
  1537. <&etm4_out>;
  1538. };
  1539. };
  1540. port@5 {
  1541. reg = <5>;
  1542. apss_funnel_in5: endpoint {
  1543. remote-endpoint =
  1544. <&etm5_out>;
  1545. };
  1546. };
  1547. port@6 {
  1548. reg = <6>;
  1549. apss_funnel_in6: endpoint {
  1550. remote-endpoint =
  1551. <&etm6_out>;
  1552. };
  1553. };
  1554. port@7 {
  1555. reg = <7>;
  1556. apss_funnel_in7: endpoint {
  1557. remote-endpoint =
  1558. <&etm7_out>;
  1559. };
  1560. };
  1561. };
  1562. };
  1563. funnel5: funnel@7b70000 {
  1564. compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
  1565. reg = <0x07b70000 0x1000>;
  1566. status = "disabled";
  1567. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1568. clock-names = "apb_pclk", "atclk";
  1569. out-ports {
  1570. port {
  1571. apss_merge_funnel_out: endpoint {
  1572. remote-endpoint =
  1573. <&funnel1_in6>;
  1574. };
  1575. };
  1576. };
  1577. in-ports {
  1578. port {
  1579. apss_merge_funnel_in: endpoint {
  1580. remote-endpoint =
  1581. <&apss_funnel_out>;
  1582. };
  1583. };
  1584. };
  1585. };
  1586. etm5: etm@7c40000 {
  1587. compatible = "arm,coresight-etm4x", "arm,primecell";
  1588. reg = <0x07c40000 0x1000>;
  1589. status = "disabled";
  1590. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1591. clock-names = "apb_pclk", "atclk";
  1592. cpu = <&CPU4>;
  1593. port{
  1594. etm4_out: endpoint {
  1595. remote-endpoint = <&apss_funnel_in4>;
  1596. };
  1597. };
  1598. };
  1599. etm6: etm@7d40000 {
  1600. compatible = "arm,coresight-etm4x", "arm,primecell";
  1601. reg = <0x07d40000 0x1000>;
  1602. status = "disabled";
  1603. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1604. clock-names = "apb_pclk", "atclk";
  1605. cpu = <&CPU5>;
  1606. port{
  1607. etm5_out: endpoint {
  1608. remote-endpoint = <&apss_funnel_in5>;
  1609. };
  1610. };
  1611. };
  1612. etm7: etm@7e40000 {
  1613. compatible = "arm,coresight-etm4x", "arm,primecell";
  1614. reg = <0x07e40000 0x1000>;
  1615. status = "disabled";
  1616. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1617. clock-names = "apb_pclk", "atclk";
  1618. cpu = <&CPU6>;
  1619. port{
  1620. etm6_out: endpoint {
  1621. remote-endpoint = <&apss_funnel_in6>;
  1622. };
  1623. };
  1624. };
  1625. etm8: etm@7f40000 {
  1626. compatible = "arm,coresight-etm4x", "arm,primecell";
  1627. reg = <0x07f40000 0x1000>;
  1628. status = "disabled";
  1629. clocks = <&rpmcc RPM_SMD_QDSS_CLK>, <&rpmcc RPM_SMD_QDSS_A_CLK>;
  1630. clock-names = "apb_pclk", "atclk";
  1631. cpu = <&CPU7>;
  1632. port{
  1633. etm7_out: endpoint {
  1634. remote-endpoint = <&apss_funnel_in7>;
  1635. };
  1636. };
  1637. };
  1638. sram@290000 {
  1639. compatible = "qcom,rpm-stats";
  1640. reg = <0x00290000 0x10000>;
  1641. };
  1642. spmi_bus: spmi@800f000 {
  1643. compatible = "qcom,spmi-pmic-arb";
  1644. reg = <0x0800f000 0x1000>,
  1645. <0x08400000 0x1000000>,
  1646. <0x09400000 0x1000000>,
  1647. <0x0a400000 0x220000>,
  1648. <0x0800a000 0x3000>;
  1649. reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
  1650. interrupt-names = "periph_irq";
  1651. interrupts = <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>;
  1652. qcom,ee = <0>;
  1653. qcom,channel = <0>;
  1654. #address-cells = <2>;
  1655. #size-cells = <0>;
  1656. interrupt-controller;
  1657. #interrupt-cells = <4>;
  1658. cell-index = <0>;
  1659. };
  1660. usb3: usb@a8f8800 {
  1661. compatible = "qcom,msm8998-dwc3", "qcom,dwc3";
  1662. reg = <0x0a8f8800 0x400>;
  1663. status = "disabled";
  1664. #address-cells = <1>;
  1665. #size-cells = <1>;
  1666. ranges;
  1667. clocks = <&gcc GCC_CFG_NOC_USB3_AXI_CLK>,
  1668. <&gcc GCC_USB30_MASTER_CLK>,
  1669. <&gcc GCC_AGGRE1_USB3_AXI_CLK>,
  1670. <&gcc GCC_USB30_SLEEP_CLK>,
  1671. <&gcc GCC_USB30_MOCK_UTMI_CLK>;
  1672. clock-names = "cfg_noc",
  1673. "core",
  1674. "iface",
  1675. "sleep",
  1676. "mock_utmi";
  1677. assigned-clocks = <&gcc GCC_USB30_MOCK_UTMI_CLK>,
  1678. <&gcc GCC_USB30_MASTER_CLK>;
  1679. assigned-clock-rates = <19200000>, <120000000>;
  1680. interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
  1681. <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
  1682. interrupt-names = "hs_phy_irq", "ss_phy_irq";
  1683. power-domains = <&gcc USB_30_GDSC>;
  1684. resets = <&gcc GCC_USB_30_BCR>;
  1685. usb3_dwc3: usb@a800000 {
  1686. compatible = "snps,dwc3";
  1687. reg = <0x0a800000 0xcd00>;
  1688. interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
  1689. snps,dis_u2_susphy_quirk;
  1690. snps,dis_enblslpm_quirk;
  1691. phys = <&qusb2phy>, <&usb1_ssphy>;
  1692. phy-names = "usb2-phy", "usb3-phy";
  1693. snps,has-lpm-erratum;
  1694. snps,hird-threshold = /bits/ 8 <0x10>;
  1695. };
  1696. };
  1697. usb3phy: phy@c010000 {
  1698. compatible = "qcom,msm8998-qmp-usb3-phy";
  1699. reg = <0x0c010000 0x18c>;
  1700. status = "disabled";
  1701. #address-cells = <1>;
  1702. #size-cells = <1>;
  1703. ranges;
  1704. clocks = <&gcc GCC_USB3_PHY_AUX_CLK>,
  1705. <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
  1706. <&gcc GCC_USB3_CLKREF_CLK>;
  1707. clock-names = "aux", "cfg_ahb", "ref";
  1708. resets = <&gcc GCC_USB3_PHY_BCR>,
  1709. <&gcc GCC_USB3PHY_PHY_BCR>;
  1710. reset-names = "phy", "common";
  1711. usb1_ssphy: phy@c010200 {
  1712. reg = <0xc010200 0x128>,
  1713. <0xc010400 0x200>,
  1714. <0xc010c00 0x20c>,
  1715. <0xc010600 0x128>,
  1716. <0xc010800 0x200>;
  1717. #phy-cells = <0>;
  1718. #clock-cells = <0>;
  1719. clocks = <&gcc GCC_USB3_PHY_PIPE_CLK>;
  1720. clock-names = "pipe0";
  1721. clock-output-names = "usb3_phy_pipe_clk_src";
  1722. };
  1723. };
  1724. qusb2phy: phy@c012000 {
  1725. compatible = "qcom,msm8998-qusb2-phy";
  1726. reg = <0x0c012000 0x2a8>;
  1727. status = "disabled";
  1728. #phy-cells = <0>;
  1729. clocks = <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
  1730. <&gcc GCC_RX1_USB2_CLKREF_CLK>;
  1731. clock-names = "cfg_ahb", "ref";
  1732. resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>;
  1733. nvmem-cells = <&qusb2_hstx_trim>;
  1734. };
  1735. sdhc2: mmc@c0a4900 {
  1736. compatible = "qcom,msm8998-sdhci", "qcom,sdhci-msm-v4";
  1737. reg = <0x0c0a4900 0x314>, <0x0c0a4000 0x800>;
  1738. reg-names = "hc", "core";
  1739. interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
  1740. <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
  1741. interrupt-names = "hc_irq", "pwr_irq";
  1742. clock-names = "iface", "core", "xo";
  1743. clocks = <&gcc GCC_SDCC2_AHB_CLK>,
  1744. <&gcc GCC_SDCC2_APPS_CLK>,
  1745. <&xo>;
  1746. bus-width = <4>;
  1747. status = "disabled";
  1748. };
  1749. blsp1_dma: dma-controller@c144000 {
  1750. compatible = "qcom,bam-v1.7.0";
  1751. reg = <0x0c144000 0x25000>;
  1752. interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
  1753. clocks = <&gcc GCC_BLSP1_AHB_CLK>;
  1754. clock-names = "bam_clk";
  1755. #dma-cells = <1>;
  1756. qcom,ee = <0>;
  1757. qcom,controlled-remotely;
  1758. num-channels = <18>;
  1759. qcom,num-ees = <4>;
  1760. };
  1761. blsp1_uart3: serial@c171000 {
  1762. compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
  1763. reg = <0x0c171000 0x1000>;
  1764. interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
  1765. clocks = <&gcc GCC_BLSP1_UART3_APPS_CLK>,
  1766. <&gcc GCC_BLSP1_AHB_CLK>;
  1767. clock-names = "core", "iface";
  1768. dmas = <&blsp1_dma 4>, <&blsp1_dma 5>;
  1769. dma-names = "tx", "rx";
  1770. pinctrl-names = "default";
  1771. pinctrl-0 = <&blsp1_uart3_on>;
  1772. status = "disabled";
  1773. };
  1774. blsp1_i2c1: i2c@c175000 {
  1775. compatible = "qcom,i2c-qup-v2.2.1";
  1776. reg = <0x0c175000 0x600>;
  1777. interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
  1778. clocks = <&gcc GCC_BLSP1_QUP1_I2C_APPS_CLK>,
  1779. <&gcc GCC_BLSP1_AHB_CLK>;
  1780. clock-names = "core", "iface";
  1781. dmas = <&blsp1_dma 6>, <&blsp1_dma 7>;
  1782. dma-names = "tx", "rx";
  1783. pinctrl-names = "default", "sleep";
  1784. pinctrl-0 = <&blsp1_i2c1_default>;
  1785. pinctrl-1 = <&blsp1_i2c1_sleep>;
  1786. clock-frequency = <400000>;
  1787. status = "disabled";
  1788. #address-cells = <1>;
  1789. #size-cells = <0>;
  1790. };
  1791. blsp1_i2c2: i2c@c176000 {
  1792. compatible = "qcom,i2c-qup-v2.2.1";
  1793. reg = <0x0c176000 0x600>;
  1794. interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
  1795. clocks = <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>,
  1796. <&gcc GCC_BLSP1_AHB_CLK>;
  1797. clock-names = "core", "iface";
  1798. dmas = <&blsp1_dma 8>, <&blsp1_dma 9>;
  1799. dma-names = "tx", "rx";
  1800. pinctrl-names = "default", "sleep";
  1801. pinctrl-0 = <&blsp1_i2c2_default>;
  1802. pinctrl-1 = <&blsp1_i2c2_sleep>;
  1803. clock-frequency = <400000>;
  1804. status = "disabled";
  1805. #address-cells = <1>;
  1806. #size-cells = <0>;
  1807. };
  1808. blsp1_i2c3: i2c@c177000 {
  1809. compatible = "qcom,i2c-qup-v2.2.1";
  1810. reg = <0x0c177000 0x600>;
  1811. interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
  1812. clocks = <&gcc GCC_BLSP1_QUP3_I2C_APPS_CLK>,
  1813. <&gcc GCC_BLSP1_AHB_CLK>;
  1814. clock-names = "core", "iface";
  1815. dmas = <&blsp1_dma 10>, <&blsp1_dma 11>;
  1816. dma-names = "tx", "rx";
  1817. pinctrl-names = "default", "sleep";
  1818. pinctrl-0 = <&blsp1_i2c3_default>;
  1819. pinctrl-1 = <&blsp1_i2c3_sleep>;
  1820. clock-frequency = <400000>;
  1821. status = "disabled";
  1822. #address-cells = <1>;
  1823. #size-cells = <0>;
  1824. };
  1825. blsp1_i2c4: i2c@c178000 {
  1826. compatible = "qcom,i2c-qup-v2.2.1";
  1827. reg = <0x0c178000 0x600>;
  1828. interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
  1829. clocks = <&gcc GCC_BLSP1_QUP4_I2C_APPS_CLK>,
  1830. <&gcc GCC_BLSP1_AHB_CLK>;
  1831. clock-names = "core", "iface";
  1832. dmas = <&blsp1_dma 12>, <&blsp1_dma 13>;
  1833. dma-names = "tx", "rx";
  1834. pinctrl-names = "default", "sleep";
  1835. pinctrl-0 = <&blsp1_i2c4_default>;
  1836. pinctrl-1 = <&blsp1_i2c4_sleep>;
  1837. clock-frequency = <400000>;
  1838. status = "disabled";
  1839. #address-cells = <1>;
  1840. #size-cells = <0>;
  1841. };
  1842. blsp1_i2c5: i2c@c179000 {
  1843. compatible = "qcom,i2c-qup-v2.2.1";
  1844. reg = <0x0c179000 0x600>;
  1845. interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
  1846. clocks = <&gcc GCC_BLSP1_QUP5_I2C_APPS_CLK>,
  1847. <&gcc GCC_BLSP1_AHB_CLK>;
  1848. clock-names = "core", "iface";
  1849. dmas = <&blsp1_dma 14>, <&blsp1_dma 15>;
  1850. dma-names = "tx", "rx";
  1851. pinctrl-names = "default", "sleep";
  1852. pinctrl-0 = <&blsp1_i2c5_default>;
  1853. pinctrl-1 = <&blsp1_i2c5_sleep>;
  1854. clock-frequency = <400000>;
  1855. status = "disabled";
  1856. #address-cells = <1>;
  1857. #size-cells = <0>;
  1858. };
  1859. blsp1_i2c6: i2c@c17a000 {
  1860. compatible = "qcom,i2c-qup-v2.2.1";
  1861. reg = <0x0c17a000 0x600>;
  1862. interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
  1863. clocks = <&gcc GCC_BLSP1_QUP6_I2C_APPS_CLK>,
  1864. <&gcc GCC_BLSP1_AHB_CLK>;
  1865. clock-names = "core", "iface";
  1866. dmas = <&blsp1_dma 16>, <&blsp1_dma 17>;
  1867. dma-names = "tx", "rx";
  1868. pinctrl-names = "default", "sleep";
  1869. pinctrl-0 = <&blsp1_i2c6_default>;
  1870. pinctrl-1 = <&blsp1_i2c6_sleep>;
  1871. clock-frequency = <400000>;
  1872. status = "disabled";
  1873. #address-cells = <1>;
  1874. #size-cells = <0>;
  1875. };
  1876. blsp2_dma: dma-controller@c184000 {
  1877. compatible = "qcom,bam-v1.7.0";
  1878. reg = <0x0c184000 0x25000>;
  1879. interrupts = <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>;
  1880. clocks = <&gcc GCC_BLSP2_AHB_CLK>;
  1881. clock-names = "bam_clk";
  1882. #dma-cells = <1>;
  1883. qcom,ee = <0>;
  1884. qcom,controlled-remotely;
  1885. num-channels = <18>;
  1886. qcom,num-ees = <4>;
  1887. };
  1888. blsp2_uart1: serial@c1b0000 {
  1889. compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
  1890. reg = <0x0c1b0000 0x1000>;
  1891. interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
  1892. clocks = <&gcc GCC_BLSP2_UART2_APPS_CLK>,
  1893. <&gcc GCC_BLSP2_AHB_CLK>;
  1894. clock-names = "core", "iface";
  1895. status = "disabled";
  1896. };
  1897. blsp2_i2c1: i2c@c1b5000 {
  1898. compatible = "qcom,i2c-qup-v2.2.1";
  1899. reg = <0x0c1b5000 0x600>;
  1900. interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
  1901. clocks = <&gcc GCC_BLSP2_QUP1_I2C_APPS_CLK>,
  1902. <&gcc GCC_BLSP2_AHB_CLK>;
  1903. clock-names = "core", "iface";
  1904. dmas = <&blsp2_dma 6>, <&blsp2_dma 7>;
  1905. dma-names = "tx", "rx";
  1906. pinctrl-names = "default", "sleep";
  1907. pinctrl-0 = <&blsp2_i2c1_default>;
  1908. pinctrl-1 = <&blsp2_i2c1_sleep>;
  1909. clock-frequency = <400000>;
  1910. status = "disabled";
  1911. #address-cells = <1>;
  1912. #size-cells = <0>;
  1913. };
  1914. blsp2_i2c2: i2c@c1b6000 {
  1915. compatible = "qcom,i2c-qup-v2.2.1";
  1916. reg = <0x0c1b6000 0x600>;
  1917. interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
  1918. clocks = <&gcc GCC_BLSP2_QUP2_I2C_APPS_CLK>,
  1919. <&gcc GCC_BLSP2_AHB_CLK>;
  1920. clock-names = "core", "iface";
  1921. dmas = <&blsp2_dma 8>, <&blsp2_dma 9>;
  1922. dma-names = "tx", "rx";
  1923. pinctrl-names = "default", "sleep";
  1924. pinctrl-0 = <&blsp2_i2c2_default>;
  1925. pinctrl-1 = <&blsp2_i2c2_sleep>;
  1926. clock-frequency = <400000>;
  1927. status = "disabled";
  1928. #address-cells = <1>;
  1929. #size-cells = <0>;
  1930. };
  1931. blsp2_i2c3: i2c@c1b7000 {
  1932. compatible = "qcom,i2c-qup-v2.2.1";
  1933. reg = <0x0c1b7000 0x600>;
  1934. interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
  1935. clocks = <&gcc GCC_BLSP2_QUP3_I2C_APPS_CLK>,
  1936. <&gcc GCC_BLSP2_AHB_CLK>;
  1937. clock-names = "core", "iface";
  1938. dmas = <&blsp2_dma 10>, <&blsp2_dma 11>;
  1939. dma-names = "tx", "rx";
  1940. pinctrl-names = "default", "sleep";
  1941. pinctrl-0 = <&blsp2_i2c3_default>;
  1942. pinctrl-1 = <&blsp2_i2c3_sleep>;
  1943. clock-frequency = <400000>;
  1944. status = "disabled";
  1945. #address-cells = <1>;
  1946. #size-cells = <0>;
  1947. };
  1948. blsp2_i2c4: i2c@c1b8000 {
  1949. compatible = "qcom,i2c-qup-v2.2.1";
  1950. reg = <0x0c1b8000 0x600>;
  1951. interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
  1952. clocks = <&gcc GCC_BLSP2_QUP4_I2C_APPS_CLK>,
  1953. <&gcc GCC_BLSP2_AHB_CLK>;
  1954. clock-names = "core", "iface";
  1955. dmas = <&blsp2_dma 12>, <&blsp2_dma 13>;
  1956. dma-names = "tx", "rx";
  1957. pinctrl-names = "default", "sleep";
  1958. pinctrl-0 = <&blsp2_i2c4_default>;
  1959. pinctrl-1 = <&blsp2_i2c4_sleep>;
  1960. clock-frequency = <400000>;
  1961. status = "disabled";
  1962. #address-cells = <1>;
  1963. #size-cells = <0>;
  1964. };
  1965. blsp2_i2c5: i2c@c1b9000 {
  1966. compatible = "qcom,i2c-qup-v2.2.1";
  1967. reg = <0x0c1b9000 0x600>;
  1968. interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
  1969. clocks = <&gcc GCC_BLSP2_QUP5_I2C_APPS_CLK>,
  1970. <&gcc GCC_BLSP2_AHB_CLK>;
  1971. clock-names = "core", "iface";
  1972. dmas = <&blsp2_dma 14>, <&blsp2_dma 15>;
  1973. dma-names = "tx", "rx";
  1974. pinctrl-names = "default", "sleep";
  1975. pinctrl-0 = <&blsp2_i2c5_default>;
  1976. pinctrl-1 = <&blsp2_i2c5_sleep>;
  1977. clock-frequency = <400000>;
  1978. status = "disabled";
  1979. #address-cells = <1>;
  1980. #size-cells = <0>;
  1981. };
  1982. blsp2_i2c6: i2c@c1ba000 {
  1983. compatible = "qcom,i2c-qup-v2.2.1";
  1984. reg = <0x0c1ba000 0x600>;
  1985. interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
  1986. clocks = <&gcc GCC_BLSP2_QUP6_I2C_APPS_CLK>,
  1987. <&gcc GCC_BLSP2_AHB_CLK>;
  1988. clock-names = "core", "iface";
  1989. dmas = <&blsp2_dma 16>, <&blsp2_dma 17>;
  1990. dma-names = "tx", "rx";
  1991. pinctrl-names = "default", "sleep";
  1992. pinctrl-0 = <&blsp2_i2c6_default>;
  1993. pinctrl-1 = <&blsp2_i2c6_sleep>;
  1994. clock-frequency = <400000>;
  1995. status = "disabled";
  1996. #address-cells = <1>;
  1997. #size-cells = <0>;
  1998. };
  1999. mmcc: clock-controller@c8c0000 {
  2000. compatible = "qcom,mmcc-msm8998";
  2001. #clock-cells = <1>;
  2002. #reset-cells = <1>;
  2003. #power-domain-cells = <1>;
  2004. reg = <0xc8c0000 0x40000>;
  2005. clock-names = "xo",
  2006. "gpll0",
  2007. "dsi0dsi",
  2008. "dsi0byte",
  2009. "dsi1dsi",
  2010. "dsi1byte",
  2011. "hdmipll",
  2012. "dplink",
  2013. "dpvco",
  2014. "core_bi_pll_test_se";
  2015. clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>,
  2016. <&gcc GCC_MMSS_GPLL0_CLK>,
  2017. <0>,
  2018. <0>,
  2019. <0>,
  2020. <0>,
  2021. <0>,
  2022. <0>,
  2023. <0>,
  2024. <0>;
  2025. };
  2026. mmss_smmu: iommu@cd00000 {
  2027. compatible = "qcom,msm8998-smmu-v2", "qcom,smmu-v2";
  2028. reg = <0x0cd00000 0x40000>;
  2029. #iommu-cells = <1>;
  2030. clocks = <&mmcc MNOC_AHB_CLK>,
  2031. <&mmcc BIMC_SMMU_AHB_CLK>,
  2032. <&mmcc BIMC_SMMU_AXI_CLK>;
  2033. clock-names = "iface-mm",
  2034. "iface-smmu",
  2035. "bus-smmu";
  2036. #global-interrupts = <0>;
  2037. interrupts =
  2038. <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>,
  2039. <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>,
  2040. <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>,
  2041. <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
  2042. <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>,
  2043. <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>,
  2044. <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>,
  2045. <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>,
  2046. <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>,
  2047. <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>,
  2048. <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
  2049. <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>,
  2050. <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
  2051. <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
  2052. <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>,
  2053. <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
  2054. <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
  2055. <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
  2056. <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>,
  2057. <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
  2058. power-domains = <&mmcc BIMC_SMMU_GDSC>;
  2059. };
  2060. remoteproc_adsp: remoteproc@17300000 {
  2061. compatible = "qcom,msm8998-adsp-pas";
  2062. reg = <0x17300000 0x4040>;
  2063. interrupts-extended = <&intc GIC_SPI 162 IRQ_TYPE_EDGE_RISING>,
  2064. <&adsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
  2065. <&adsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
  2066. <&adsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
  2067. <&adsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
  2068. interrupt-names = "wdog", "fatal", "ready",
  2069. "handover", "stop-ack";
  2070. clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>;
  2071. clock-names = "xo";
  2072. memory-region = <&adsp_mem>;
  2073. qcom,smem-states = <&adsp_smp2p_out 0>;
  2074. qcom,smem-state-names = "stop";
  2075. power-domains = <&rpmpd MSM8998_VDDCX>;
  2076. power-domain-names = "cx";
  2077. status = "disabled";
  2078. glink-edge {
  2079. interrupts = <GIC_SPI 157 IRQ_TYPE_EDGE_RISING>;
  2080. label = "lpass";
  2081. qcom,remote-pid = <2>;
  2082. mboxes = <&apcs_glb 9>;
  2083. };
  2084. };
  2085. apcs_glb: mailbox@17911000 {
  2086. compatible = "qcom,msm8998-apcs-hmss-global";
  2087. reg = <0x17911000 0x1000>;
  2088. #mbox-cells = <1>;
  2089. };
  2090. timer@17920000 {
  2091. #address-cells = <1>;
  2092. #size-cells = <1>;
  2093. ranges;
  2094. compatible = "arm,armv7-timer-mem";
  2095. reg = <0x17920000 0x1000>;
  2096. frame@17921000 {
  2097. frame-number = <0>;
  2098. interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  2099. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
  2100. reg = <0x17921000 0x1000>,
  2101. <0x17922000 0x1000>;
  2102. };
  2103. frame@17923000 {
  2104. frame-number = <1>;
  2105. interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
  2106. reg = <0x17923000 0x1000>;
  2107. status = "disabled";
  2108. };
  2109. frame@17924000 {
  2110. frame-number = <2>;
  2111. interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  2112. reg = <0x17924000 0x1000>;
  2113. status = "disabled";
  2114. };
  2115. frame@17925000 {
  2116. frame-number = <3>;
  2117. interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
  2118. reg = <0x17925000 0x1000>;
  2119. status = "disabled";
  2120. };
  2121. frame@17926000 {
  2122. frame-number = <4>;
  2123. interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
  2124. reg = <0x17926000 0x1000>;
  2125. status = "disabled";
  2126. };
  2127. frame@17927000 {
  2128. frame-number = <5>;
  2129. interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
  2130. reg = <0x17927000 0x1000>;
  2131. status = "disabled";
  2132. };
  2133. frame@17928000 {
  2134. frame-number = <6>;
  2135. interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
  2136. reg = <0x17928000 0x1000>;
  2137. status = "disabled";
  2138. };
  2139. };
  2140. intc: interrupt-controller@17a00000 {
  2141. compatible = "arm,gic-v3";
  2142. reg = <0x17a00000 0x10000>, /* GICD */
  2143. <0x17b00000 0x100000>; /* GICR * 8 */
  2144. #interrupt-cells = <3>;
  2145. #address-cells = <1>;
  2146. #size-cells = <1>;
  2147. ranges;
  2148. interrupt-controller;
  2149. #redistributor-regions = <1>;
  2150. redistributor-stride = <0x0 0x20000>;
  2151. interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
  2152. };
  2153. wifi: wifi@18800000 {
  2154. compatible = "qcom,wcn3990-wifi";
  2155. status = "disabled";
  2156. reg = <0x18800000 0x800000>;
  2157. reg-names = "membase";
  2158. memory-region = <&wlan_msa_mem>;
  2159. clocks = <&rpmcc RPM_SMD_RF_CLK2_PIN>;
  2160. clock-names = "cxo_ref_clk_pin";
  2161. interrupts =
  2162. <GIC_SPI 413 IRQ_TYPE_LEVEL_HIGH>,
  2163. <GIC_SPI 414 IRQ_TYPE_LEVEL_HIGH>,
  2164. <GIC_SPI 415 IRQ_TYPE_LEVEL_HIGH>,
  2165. <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
  2166. <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>,
  2167. <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>,
  2168. <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>,
  2169. <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>,
  2170. <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>,
  2171. <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
  2172. <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>,
  2173. <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>;
  2174. iommus = <&anoc2_smmu 0x1900>,
  2175. <&anoc2_smmu 0x1901>;
  2176. qcom,snoc-host-cap-8bit-quirk;
  2177. };
  2178. };
  2179. };