tegra234.dtsi 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065
  1. // SPDX-License-Identifier: GPL-2.0
  2. #include <dt-bindings/clock/tegra234-clock.h>
  3. #include <dt-bindings/gpio/tegra234-gpio.h>
  4. #include <dt-bindings/interrupt-controller/arm-gic.h>
  5. #include <dt-bindings/mailbox/tegra186-hsp.h>
  6. #include <dt-bindings/memory/tegra234-mc.h>
  7. #include <dt-bindings/power/tegra234-powergate.h>
  8. #include <dt-bindings/reset/tegra234-reset.h>
  9. / {
  10. compatible = "nvidia,tegra234";
  11. interrupt-parent = <&gic>;
  12. #address-cells = <2>;
  13. #size-cells = <2>;
  14. bus@0 {
  15. compatible = "simple-bus";
  16. #address-cells = <1>;
  17. #size-cells = <1>;
  18. ranges = <0x0 0x0 0x0 0x40000000>;
  19. gpcdma: dma-controller@2600000 {
  20. compatible = "nvidia,tegra234-gpcdma",
  21. "nvidia,tegra186-gpcdma";
  22. reg = <0x2600000 0x210000>;
  23. resets = <&bpmp TEGRA234_RESET_GPCDMA>;
  24. reset-names = "gpcdma";
  25. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
  26. <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
  27. <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
  28. <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>,
  29. <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
  30. <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
  31. <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
  32. <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
  33. <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
  34. <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
  35. <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
  36. <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
  37. <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
  38. <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
  39. <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
  40. <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
  41. <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
  42. <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>,
  43. <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
  44. <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
  45. <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
  46. <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
  47. <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
  48. <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
  49. <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
  50. <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
  51. <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
  52. <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
  53. <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
  54. <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
  55. <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
  56. #dma-cells = <1>;
  57. iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
  58. dma-coherent;
  59. };
  60. aconnect@2900000 {
  61. compatible = "nvidia,tegra234-aconnect",
  62. "nvidia,tegra210-aconnect";
  63. clocks = <&bpmp TEGRA234_CLK_APE>,
  64. <&bpmp TEGRA234_CLK_APB2APE>;
  65. clock-names = "ape", "apb2ape";
  66. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_AUD>;
  67. #address-cells = <1>;
  68. #size-cells = <1>;
  69. ranges = <0x02900000 0x02900000 0x200000>;
  70. status = "disabled";
  71. tegra_ahub: ahub@2900800 {
  72. compatible = "nvidia,tegra234-ahub";
  73. reg = <0x02900800 0x800>;
  74. clocks = <&bpmp TEGRA234_CLK_AHUB>;
  75. clock-names = "ahub";
  76. assigned-clocks = <&bpmp TEGRA234_CLK_AHUB>;
  77. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. ranges = <0x02900800 0x02900800 0x11800>;
  81. status = "disabled";
  82. tegra_i2s1: i2s@2901000 {
  83. compatible = "nvidia,tegra234-i2s",
  84. "nvidia,tegra210-i2s";
  85. reg = <0x2901000 0x100>;
  86. clocks = <&bpmp TEGRA234_CLK_I2S1>,
  87. <&bpmp TEGRA234_CLK_I2S1_SYNC_INPUT>;
  88. clock-names = "i2s", "sync_input";
  89. assigned-clocks = <&bpmp TEGRA234_CLK_I2S1>;
  90. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  91. assigned-clock-rates = <1536000>;
  92. sound-name-prefix = "I2S1";
  93. status = "disabled";
  94. };
  95. tegra_i2s2: i2s@2901100 {
  96. compatible = "nvidia,tegra234-i2s",
  97. "nvidia,tegra210-i2s";
  98. reg = <0x2901100 0x100>;
  99. clocks = <&bpmp TEGRA234_CLK_I2S2>,
  100. <&bpmp TEGRA234_CLK_I2S2_SYNC_INPUT>;
  101. clock-names = "i2s", "sync_input";
  102. assigned-clocks = <&bpmp TEGRA234_CLK_I2S2>;
  103. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  104. assigned-clock-rates = <1536000>;
  105. sound-name-prefix = "I2S2";
  106. status = "disabled";
  107. };
  108. tegra_i2s3: i2s@2901200 {
  109. compatible = "nvidia,tegra234-i2s",
  110. "nvidia,tegra210-i2s";
  111. reg = <0x2901200 0x100>;
  112. clocks = <&bpmp TEGRA234_CLK_I2S3>,
  113. <&bpmp TEGRA234_CLK_I2S3_SYNC_INPUT>;
  114. clock-names = "i2s", "sync_input";
  115. assigned-clocks = <&bpmp TEGRA234_CLK_I2S3>;
  116. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  117. assigned-clock-rates = <1536000>;
  118. sound-name-prefix = "I2S3";
  119. status = "disabled";
  120. };
  121. tegra_i2s4: i2s@2901300 {
  122. compatible = "nvidia,tegra234-i2s",
  123. "nvidia,tegra210-i2s";
  124. reg = <0x2901300 0x100>;
  125. clocks = <&bpmp TEGRA234_CLK_I2S4>,
  126. <&bpmp TEGRA234_CLK_I2S4_SYNC_INPUT>;
  127. clock-names = "i2s", "sync_input";
  128. assigned-clocks = <&bpmp TEGRA234_CLK_I2S4>;
  129. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  130. assigned-clock-rates = <1536000>;
  131. sound-name-prefix = "I2S4";
  132. status = "disabled";
  133. };
  134. tegra_i2s5: i2s@2901400 {
  135. compatible = "nvidia,tegra234-i2s",
  136. "nvidia,tegra210-i2s";
  137. reg = <0x2901400 0x100>;
  138. clocks = <&bpmp TEGRA234_CLK_I2S5>,
  139. <&bpmp TEGRA234_CLK_I2S5_SYNC_INPUT>;
  140. clock-names = "i2s", "sync_input";
  141. assigned-clocks = <&bpmp TEGRA234_CLK_I2S5>;
  142. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  143. assigned-clock-rates = <1536000>;
  144. sound-name-prefix = "I2S5";
  145. status = "disabled";
  146. };
  147. tegra_i2s6: i2s@2901500 {
  148. compatible = "nvidia,tegra234-i2s",
  149. "nvidia,tegra210-i2s";
  150. reg = <0x2901500 0x100>;
  151. clocks = <&bpmp TEGRA234_CLK_I2S6>,
  152. <&bpmp TEGRA234_CLK_I2S6_SYNC_INPUT>;
  153. clock-names = "i2s", "sync_input";
  154. assigned-clocks = <&bpmp TEGRA234_CLK_I2S6>;
  155. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  156. assigned-clock-rates = <1536000>;
  157. sound-name-prefix = "I2S6";
  158. status = "disabled";
  159. };
  160. tegra_sfc1: sfc@2902000 {
  161. compatible = "nvidia,tegra234-sfc",
  162. "nvidia,tegra210-sfc";
  163. reg = <0x2902000 0x200>;
  164. sound-name-prefix = "SFC1";
  165. status = "disabled";
  166. };
  167. tegra_sfc2: sfc@2902200 {
  168. compatible = "nvidia,tegra234-sfc",
  169. "nvidia,tegra210-sfc";
  170. reg = <0x2902200 0x200>;
  171. sound-name-prefix = "SFC2";
  172. status = "disabled";
  173. };
  174. tegra_sfc3: sfc@2902400 {
  175. compatible = "nvidia,tegra234-sfc",
  176. "nvidia,tegra210-sfc";
  177. reg = <0x2902400 0x200>;
  178. sound-name-prefix = "SFC3";
  179. status = "disabled";
  180. };
  181. tegra_sfc4: sfc@2902600 {
  182. compatible = "nvidia,tegra234-sfc",
  183. "nvidia,tegra210-sfc";
  184. reg = <0x2902600 0x200>;
  185. sound-name-prefix = "SFC4";
  186. status = "disabled";
  187. };
  188. tegra_amx1: amx@2903000 {
  189. compatible = "nvidia,tegra234-amx",
  190. "nvidia,tegra194-amx";
  191. reg = <0x2903000 0x100>;
  192. sound-name-prefix = "AMX1";
  193. status = "disabled";
  194. };
  195. tegra_amx2: amx@2903100 {
  196. compatible = "nvidia,tegra234-amx",
  197. "nvidia,tegra194-amx";
  198. reg = <0x2903100 0x100>;
  199. sound-name-prefix = "AMX2";
  200. status = "disabled";
  201. };
  202. tegra_amx3: amx@2903200 {
  203. compatible = "nvidia,tegra234-amx",
  204. "nvidia,tegra194-amx";
  205. reg = <0x2903200 0x100>;
  206. sound-name-prefix = "AMX3";
  207. status = "disabled";
  208. };
  209. tegra_amx4: amx@2903300 {
  210. compatible = "nvidia,tegra234-amx",
  211. "nvidia,tegra194-amx";
  212. reg = <0x2903300 0x100>;
  213. sound-name-prefix = "AMX4";
  214. status = "disabled";
  215. };
  216. tegra_adx1: adx@2903800 {
  217. compatible = "nvidia,tegra234-adx",
  218. "nvidia,tegra210-adx";
  219. reg = <0x2903800 0x100>;
  220. sound-name-prefix = "ADX1";
  221. status = "disabled";
  222. };
  223. tegra_adx2: adx@2903900 {
  224. compatible = "nvidia,tegra234-adx",
  225. "nvidia,tegra210-adx";
  226. reg = <0x2903900 0x100>;
  227. sound-name-prefix = "ADX2";
  228. status = "disabled";
  229. };
  230. tegra_adx3: adx@2903a00 {
  231. compatible = "nvidia,tegra234-adx",
  232. "nvidia,tegra210-adx";
  233. reg = <0x2903a00 0x100>;
  234. sound-name-prefix = "ADX3";
  235. status = "disabled";
  236. };
  237. tegra_adx4: adx@2903b00 {
  238. compatible = "nvidia,tegra234-adx",
  239. "nvidia,tegra210-adx";
  240. reg = <0x2903b00 0x100>;
  241. sound-name-prefix = "ADX4";
  242. status = "disabled";
  243. };
  244. tegra_dmic1: dmic@2904000 {
  245. compatible = "nvidia,tegra234-dmic",
  246. "nvidia,tegra210-dmic";
  247. reg = <0x2904000 0x100>;
  248. clocks = <&bpmp TEGRA234_CLK_DMIC1>;
  249. clock-names = "dmic";
  250. assigned-clocks = <&bpmp TEGRA234_CLK_DMIC1>;
  251. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  252. assigned-clock-rates = <3072000>;
  253. sound-name-prefix = "DMIC1";
  254. status = "disabled";
  255. };
  256. tegra_dmic2: dmic@2904100 {
  257. compatible = "nvidia,tegra234-dmic",
  258. "nvidia,tegra210-dmic";
  259. reg = <0x2904100 0x100>;
  260. clocks = <&bpmp TEGRA234_CLK_DMIC2>;
  261. clock-names = "dmic";
  262. assigned-clocks = <&bpmp TEGRA234_CLK_DMIC2>;
  263. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  264. assigned-clock-rates = <3072000>;
  265. sound-name-prefix = "DMIC2";
  266. status = "disabled";
  267. };
  268. tegra_dmic3: dmic@2904200 {
  269. compatible = "nvidia,tegra234-dmic",
  270. "nvidia,tegra210-dmic";
  271. reg = <0x2904200 0x100>;
  272. clocks = <&bpmp TEGRA234_CLK_DMIC3>;
  273. clock-names = "dmic";
  274. assigned-clocks = <&bpmp TEGRA234_CLK_DMIC3>;
  275. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  276. assigned-clock-rates = <3072000>;
  277. sound-name-prefix = "DMIC3";
  278. status = "disabled";
  279. };
  280. tegra_dmic4: dmic@2904300 {
  281. compatible = "nvidia,tegra234-dmic",
  282. "nvidia,tegra210-dmic";
  283. reg = <0x2904300 0x100>;
  284. clocks = <&bpmp TEGRA234_CLK_DMIC4>;
  285. clock-names = "dmic";
  286. assigned-clocks = <&bpmp TEGRA234_CLK_DMIC4>;
  287. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  288. assigned-clock-rates = <3072000>;
  289. sound-name-prefix = "DMIC4";
  290. status = "disabled";
  291. };
  292. tegra_dspk1: dspk@2905000 {
  293. compatible = "nvidia,tegra234-dspk",
  294. "nvidia,tegra186-dspk";
  295. reg = <0x2905000 0x100>;
  296. clocks = <&bpmp TEGRA234_CLK_DSPK1>;
  297. clock-names = "dspk";
  298. assigned-clocks = <&bpmp TEGRA234_CLK_DSPK1>;
  299. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  300. assigned-clock-rates = <12288000>;
  301. sound-name-prefix = "DSPK1";
  302. status = "disabled";
  303. };
  304. tegra_dspk2: dspk@2905100 {
  305. compatible = "nvidia,tegra234-dspk",
  306. "nvidia,tegra186-dspk";
  307. reg = <0x2905100 0x100>;
  308. clocks = <&bpmp TEGRA234_CLK_DSPK2>;
  309. clock-names = "dspk";
  310. assigned-clocks = <&bpmp TEGRA234_CLK_DSPK2>;
  311. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  312. assigned-clock-rates = <12288000>;
  313. sound-name-prefix = "DSPK2";
  314. status = "disabled";
  315. };
  316. tegra_ope1: processing-engine@2908000 {
  317. compatible = "nvidia,tegra234-ope",
  318. "nvidia,tegra210-ope";
  319. reg = <0x2908000 0x100>;
  320. #address-cells = <1>;
  321. #size-cells = <1>;
  322. ranges;
  323. sound-name-prefix = "OPE1";
  324. status = "disabled";
  325. equalizer@2908100 {
  326. compatible = "nvidia,tegra234-peq",
  327. "nvidia,tegra210-peq";
  328. reg = <0x2908100 0x100>;
  329. };
  330. dynamic-range-compressor@2908200 {
  331. compatible = "nvidia,tegra234-mbdrc",
  332. "nvidia,tegra210-mbdrc";
  333. reg = <0x2908200 0x200>;
  334. };
  335. };
  336. tegra_mvc1: mvc@290a000 {
  337. compatible = "nvidia,tegra234-mvc",
  338. "nvidia,tegra210-mvc";
  339. reg = <0x290a000 0x200>;
  340. sound-name-prefix = "MVC1";
  341. status = "disabled";
  342. };
  343. tegra_mvc2: mvc@290a200 {
  344. compatible = "nvidia,tegra234-mvc",
  345. "nvidia,tegra210-mvc";
  346. reg = <0x290a200 0x200>;
  347. sound-name-prefix = "MVC2";
  348. status = "disabled";
  349. };
  350. tegra_amixer: amixer@290bb00 {
  351. compatible = "nvidia,tegra234-amixer",
  352. "nvidia,tegra210-amixer";
  353. reg = <0x290bb00 0x800>;
  354. sound-name-prefix = "MIXER1";
  355. status = "disabled";
  356. };
  357. tegra_admaif: admaif@290f000 {
  358. compatible = "nvidia,tegra234-admaif",
  359. "nvidia,tegra186-admaif";
  360. reg = <0x0290f000 0x1000>;
  361. dmas = <&adma 1>, <&adma 1>,
  362. <&adma 2>, <&adma 2>,
  363. <&adma 3>, <&adma 3>,
  364. <&adma 4>, <&adma 4>,
  365. <&adma 5>, <&adma 5>,
  366. <&adma 6>, <&adma 6>,
  367. <&adma 7>, <&adma 7>,
  368. <&adma 8>, <&adma 8>,
  369. <&adma 9>, <&adma 9>,
  370. <&adma 10>, <&adma 10>,
  371. <&adma 11>, <&adma 11>,
  372. <&adma 12>, <&adma 12>,
  373. <&adma 13>, <&adma 13>,
  374. <&adma 14>, <&adma 14>,
  375. <&adma 15>, <&adma 15>,
  376. <&adma 16>, <&adma 16>,
  377. <&adma 17>, <&adma 17>,
  378. <&adma 18>, <&adma 18>,
  379. <&adma 19>, <&adma 19>,
  380. <&adma 20>, <&adma 20>;
  381. dma-names = "rx1", "tx1",
  382. "rx2", "tx2",
  383. "rx3", "tx3",
  384. "rx4", "tx4",
  385. "rx5", "tx5",
  386. "rx6", "tx6",
  387. "rx7", "tx7",
  388. "rx8", "tx8",
  389. "rx9", "tx9",
  390. "rx10", "tx10",
  391. "rx11", "tx11",
  392. "rx12", "tx12",
  393. "rx13", "tx13",
  394. "rx14", "tx14",
  395. "rx15", "tx15",
  396. "rx16", "tx16",
  397. "rx17", "tx17",
  398. "rx18", "tx18",
  399. "rx19", "tx19",
  400. "rx20", "tx20";
  401. interconnects = <&mc TEGRA234_MEMORY_CLIENT_APEDMAR &emc>,
  402. <&mc TEGRA234_MEMORY_CLIENT_APEDMAW &emc>;
  403. interconnect-names = "dma-mem", "write";
  404. iommus = <&smmu_niso0 TEGRA234_SID_APE>;
  405. status = "disabled";
  406. };
  407. tegra_asrc: asrc@2910000 {
  408. compatible = "nvidia,tegra234-asrc",
  409. "nvidia,tegra186-asrc";
  410. reg = <0x2910000 0x2000>;
  411. sound-name-prefix = "ASRC1";
  412. status = "disabled";
  413. };
  414. };
  415. adma: dma-controller@2930000 {
  416. compatible = "nvidia,tegra234-adma",
  417. "nvidia,tegra186-adma";
  418. reg = <0x02930000 0x20000>;
  419. interrupt-parent = <&agic>;
  420. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  421. <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  422. <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  423. <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  424. <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
  425. <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
  426. <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  427. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  428. <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  429. <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  430. <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
  431. <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
  432. <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  433. <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  434. <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
  435. <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
  436. <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
  437. <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
  438. <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
  439. <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
  440. <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
  441. <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
  442. <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
  443. <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
  444. <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
  445. <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
  446. <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
  447. <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
  448. <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
  449. <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
  450. <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
  451. <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  452. #dma-cells = <1>;
  453. clocks = <&bpmp TEGRA234_CLK_AHUB>;
  454. clock-names = "d_audio";
  455. status = "disabled";
  456. };
  457. agic: interrupt-controller@2a40000 {
  458. compatible = "nvidia,tegra234-agic",
  459. "nvidia,tegra210-agic";
  460. #interrupt-cells = <3>;
  461. interrupt-controller;
  462. reg = <0x02a41000 0x1000>,
  463. <0x02a42000 0x2000>;
  464. interrupts = <GIC_SPI 145
  465. (GIC_CPU_MASK_SIMPLE(4) |
  466. IRQ_TYPE_LEVEL_HIGH)>;
  467. clocks = <&bpmp TEGRA234_CLK_APE>;
  468. clock-names = "clk";
  469. status = "disabled";
  470. };
  471. };
  472. misc@100000 {
  473. compatible = "nvidia,tegra234-misc";
  474. reg = <0x00100000 0xf000>,
  475. <0x0010f000 0x1000>;
  476. status = "okay";
  477. };
  478. timer@2080000 {
  479. compatible = "nvidia,tegra234-timer";
  480. reg = <0x02080000 0x00121000>;
  481. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  482. <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  483. <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  484. <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  485. <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
  486. <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
  487. <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  488. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  489. <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  490. <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  491. <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
  492. <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>,
  493. <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>,
  494. <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>,
  495. <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
  496. <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>;
  497. status = "okay";
  498. };
  499. host1x@13e00000 {
  500. compatible = "nvidia,tegra234-host1x";
  501. reg = <0x13e00000 0x10000>,
  502. <0x13e10000 0x10000>,
  503. <0x13e40000 0x10000>;
  504. reg-names = "common", "hypervisor", "vm";
  505. interrupts = <GIC_SPI 448 IRQ_TYPE_LEVEL_HIGH>,
  506. <GIC_SPI 449 IRQ_TYPE_LEVEL_HIGH>,
  507. <GIC_SPI 450 IRQ_TYPE_LEVEL_HIGH>,
  508. <GIC_SPI 451 IRQ_TYPE_LEVEL_HIGH>,
  509. <GIC_SPI 452 IRQ_TYPE_LEVEL_HIGH>,
  510. <GIC_SPI 453 IRQ_TYPE_LEVEL_HIGH>,
  511. <GIC_SPI 454 IRQ_TYPE_LEVEL_HIGH>,
  512. <GIC_SPI 455 IRQ_TYPE_LEVEL_HIGH>,
  513. <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
  514. interrupt-names = "syncpt0", "syncpt1", "syncpt2", "syncpt3", "syncpt4",
  515. "syncpt5", "syncpt6", "syncpt7", "host1x";
  516. clocks = <&bpmp TEGRA234_CLK_HOST1X>;
  517. clock-names = "host1x";
  518. #address-cells = <1>;
  519. #size-cells = <1>;
  520. ranges = <0x15000000 0x15000000 0x01000000>;
  521. interconnects = <&mc TEGRA234_MEMORY_CLIENT_HOST1XDMAR &emc>;
  522. interconnect-names = "dma-mem";
  523. iommus = <&smmu_niso1 TEGRA234_SID_HOST1X>;
  524. /* Context isolation domains */
  525. iommu-map = <0 &smmu_niso0 TEGRA234_SID_HOST1X_CTX0 1>,
  526. <1 &smmu_niso0 TEGRA234_SID_HOST1X_CTX1 1>,
  527. <2 &smmu_niso0 TEGRA234_SID_HOST1X_CTX2 1>,
  528. <3 &smmu_niso0 TEGRA234_SID_HOST1X_CTX3 1>,
  529. <4 &smmu_niso0 TEGRA234_SID_HOST1X_CTX4 1>,
  530. <5 &smmu_niso0 TEGRA234_SID_HOST1X_CTX5 1>,
  531. <6 &smmu_niso0 TEGRA234_SID_HOST1X_CTX6 1>,
  532. <7 &smmu_niso0 TEGRA234_SID_HOST1X_CTX7 1>,
  533. <8 &smmu_niso1 TEGRA234_SID_HOST1X_CTX0 1>,
  534. <9 &smmu_niso1 TEGRA234_SID_HOST1X_CTX1 1>,
  535. <10 &smmu_niso1 TEGRA234_SID_HOST1X_CTX2 1>,
  536. <11 &smmu_niso1 TEGRA234_SID_HOST1X_CTX3 1>,
  537. <12 &smmu_niso1 TEGRA234_SID_HOST1X_CTX4 1>,
  538. <13 &smmu_niso1 TEGRA234_SID_HOST1X_CTX5 1>,
  539. <14 &smmu_niso1 TEGRA234_SID_HOST1X_CTX6 1>,
  540. <15 &smmu_niso1 TEGRA234_SID_HOST1X_CTX7 1>;
  541. vic@15340000 {
  542. compatible = "nvidia,tegra234-vic";
  543. reg = <0x15340000 0x00040000>;
  544. interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
  545. clocks = <&bpmp TEGRA234_CLK_VIC>;
  546. clock-names = "vic";
  547. resets = <&bpmp TEGRA234_RESET_VIC>;
  548. reset-names = "vic";
  549. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_VIC>;
  550. interconnects = <&mc TEGRA234_MEMORY_CLIENT_VICSRD &emc>,
  551. <&mc TEGRA234_MEMORY_CLIENT_VICSWR &emc>;
  552. interconnect-names = "dma-mem", "write";
  553. iommus = <&smmu_niso1 TEGRA234_SID_VIC>;
  554. dma-coherent;
  555. };
  556. };
  557. gpio: gpio@2200000 {
  558. compatible = "nvidia,tegra234-gpio";
  559. reg-names = "security", "gpio";
  560. reg = <0x02200000 0x10000>,
  561. <0x02210000 0x10000>;
  562. interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>,
  563. <GIC_SPI 289 IRQ_TYPE_LEVEL_HIGH>,
  564. <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>,
  565. <GIC_SPI 291 IRQ_TYPE_LEVEL_HIGH>,
  566. <GIC_SPI 292 IRQ_TYPE_LEVEL_HIGH>,
  567. <GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>,
  568. <GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>,
  569. <GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>,
  570. <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>,
  571. <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>,
  572. <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>,
  573. <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>,
  574. <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>,
  575. <GIC_SPI 301 IRQ_TYPE_LEVEL_HIGH>,
  576. <GIC_SPI 302 IRQ_TYPE_LEVEL_HIGH>,
  577. <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>,
  578. <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
  579. <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>,
  580. <GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>,
  581. <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>,
  582. <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
  583. <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
  584. <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
  585. <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
  586. <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
  587. <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
  588. <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
  589. <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
  590. <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
  591. <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
  592. <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
  593. <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
  594. <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
  595. <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
  596. <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
  597. <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
  598. <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
  599. <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
  600. <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
  601. <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
  602. <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
  603. <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
  604. <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
  605. <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
  606. <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
  607. <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
  608. <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
  609. <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
  610. #interrupt-cells = <2>;
  611. interrupt-controller;
  612. #gpio-cells = <2>;
  613. gpio-controller;
  614. };
  615. mc: memory-controller@2c00000 {
  616. compatible = "nvidia,tegra234-mc";
  617. reg = <0x02c00000 0x10000>, /* MC-SID */
  618. <0x02c10000 0x10000>, /* MC Broadcast*/
  619. <0x02c20000 0x10000>, /* MC0 */
  620. <0x02c30000 0x10000>, /* MC1 */
  621. <0x02c40000 0x10000>, /* MC2 */
  622. <0x02c50000 0x10000>, /* MC3 */
  623. <0x02b80000 0x10000>, /* MC4 */
  624. <0x02b90000 0x10000>, /* MC5 */
  625. <0x02ba0000 0x10000>, /* MC6 */
  626. <0x02bb0000 0x10000>, /* MC7 */
  627. <0x01700000 0x10000>, /* MC8 */
  628. <0x01710000 0x10000>, /* MC9 */
  629. <0x01720000 0x10000>, /* MC10 */
  630. <0x01730000 0x10000>, /* MC11 */
  631. <0x01740000 0x10000>, /* MC12 */
  632. <0x01750000 0x10000>, /* MC13 */
  633. <0x01760000 0x10000>, /* MC14 */
  634. <0x01770000 0x10000>; /* MC15 */
  635. reg-names = "sid", "broadcast", "ch0", "ch1", "ch2", "ch3",
  636. "ch4", "ch5", "ch6", "ch7", "ch8", "ch9", "ch10",
  637. "ch11", "ch12", "ch13", "ch14", "ch15";
  638. interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>;
  639. #interconnect-cells = <1>;
  640. status = "okay";
  641. #address-cells = <2>;
  642. #size-cells = <2>;
  643. ranges = <0x01700000 0x0 0x01700000 0x0 0x100000>,
  644. <0x02b80000 0x0 0x02b80000 0x0 0x040000>,
  645. <0x02c00000 0x0 0x02c00000 0x0 0x100000>;
  646. /*
  647. * Bit 39 of addresses passing through the memory
  648. * controller selects the XBAR format used when memory
  649. * is accessed. This is used to transparently access
  650. * memory in the XBAR format used by the discrete GPU
  651. * (bit 39 set) or Tegra (bit 39 clear).
  652. *
  653. * As a consequence, the operating system must ensure
  654. * that bit 39 is never used implicitly, for example
  655. * via an I/O virtual address mapping of an IOMMU. If
  656. * devices require access to the XBAR switch, their
  657. * drivers must set this bit explicitly.
  658. *
  659. * Limit the DMA range for memory clients to [38:0].
  660. */
  661. dma-ranges = <0x0 0x0 0x0 0x80 0x0>;
  662. emc: external-memory-controller@2c60000 {
  663. compatible = "nvidia,tegra234-emc";
  664. reg = <0x0 0x02c60000 0x0 0x90000>,
  665. <0x0 0x01780000 0x0 0x80000>;
  666. interrupts = <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
  667. clocks = <&bpmp TEGRA234_CLK_EMC>;
  668. clock-names = "emc";
  669. status = "okay";
  670. #interconnect-cells = <0>;
  671. nvidia,bpmp = <&bpmp>;
  672. };
  673. };
  674. uarta: serial@3100000 {
  675. compatible = "nvidia,tegra234-uart", "nvidia,tegra20-uart";
  676. reg = <0x03100000 0x10000>;
  677. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  678. clocks = <&bpmp TEGRA234_CLK_UARTA>;
  679. clock-names = "serial";
  680. resets = <&bpmp TEGRA234_RESET_UARTA>;
  681. reset-names = "serial";
  682. status = "disabled";
  683. };
  684. gen1_i2c: i2c@3160000 {
  685. compatible = "nvidia,tegra194-i2c";
  686. reg = <0x3160000 0x100>;
  687. status = "disabled";
  688. interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
  689. clock-frequency = <400000>;
  690. clocks = <&bpmp TEGRA234_CLK_I2C1
  691. &bpmp TEGRA234_CLK_PLLP_OUT0>;
  692. assigned-clocks = <&bpmp TEGRA234_CLK_I2C1>;
  693. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
  694. clock-names = "div-clk", "parent";
  695. resets = <&bpmp TEGRA234_RESET_I2C1>;
  696. reset-names = "i2c";
  697. iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
  698. dma-coherent;
  699. dmas = <&gpcdma 21>, <&gpcdma 21>;
  700. dma-names = "rx", "tx";
  701. };
  702. cam_i2c: i2c@3180000 {
  703. compatible = "nvidia,tegra194-i2c";
  704. reg = <0x3180000 0x100>;
  705. interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
  706. status = "disabled";
  707. clock-frequency = <400000>;
  708. clocks = <&bpmp TEGRA234_CLK_I2C3
  709. &bpmp TEGRA234_CLK_PLLP_OUT0>;
  710. assigned-clocks = <&bpmp TEGRA234_CLK_I2C3>;
  711. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
  712. clock-names = "div-clk", "parent";
  713. resets = <&bpmp TEGRA234_RESET_I2C3>;
  714. reset-names = "i2c";
  715. iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
  716. dma-coherent;
  717. dmas = <&gpcdma 23>, <&gpcdma 23>;
  718. dma-names = "rx", "tx";
  719. };
  720. dp_aux_ch1_i2c: i2c@3190000 {
  721. compatible = "nvidia,tegra194-i2c";
  722. reg = <0x3190000 0x100>;
  723. interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
  724. status = "disabled";
  725. clock-frequency = <100000>;
  726. clocks = <&bpmp TEGRA234_CLK_I2C4
  727. &bpmp TEGRA234_CLK_PLLP_OUT0>;
  728. assigned-clocks = <&bpmp TEGRA234_CLK_I2C4>;
  729. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
  730. clock-names = "div-clk", "parent";
  731. resets = <&bpmp TEGRA234_RESET_I2C4>;
  732. reset-names = "i2c";
  733. iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
  734. dma-coherent;
  735. dmas = <&gpcdma 26>, <&gpcdma 26>;
  736. dma-names = "rx", "tx";
  737. };
  738. dp_aux_ch0_i2c: i2c@31b0000 {
  739. compatible = "nvidia,tegra194-i2c";
  740. reg = <0x31b0000 0x100>;
  741. interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  742. status = "disabled";
  743. clock-frequency = <100000>;
  744. clocks = <&bpmp TEGRA234_CLK_I2C6
  745. &bpmp TEGRA234_CLK_PLLP_OUT0>;
  746. assigned-clocks = <&bpmp TEGRA234_CLK_I2C6>;
  747. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
  748. clock-names = "div-clk", "parent";
  749. resets = <&bpmp TEGRA234_RESET_I2C6>;
  750. reset-names = "i2c";
  751. iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
  752. dma-coherent;
  753. dmas = <&gpcdma 30>, <&gpcdma 30>;
  754. dma-names = "rx", "tx";
  755. };
  756. dp_aux_ch2_i2c: i2c@31c0000 {
  757. compatible = "nvidia,tegra194-i2c";
  758. reg = <0x31c0000 0x100>;
  759. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  760. status = "disabled";
  761. clock-frequency = <100000>;
  762. clocks = <&bpmp TEGRA234_CLK_I2C7
  763. &bpmp TEGRA234_CLK_PLLP_OUT0>;
  764. assigned-clocks = <&bpmp TEGRA234_CLK_I2C7>;
  765. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
  766. clock-names = "div-clk", "parent";
  767. resets = <&bpmp TEGRA234_RESET_I2C7>;
  768. reset-names = "i2c";
  769. iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
  770. dma-coherent;
  771. dmas = <&gpcdma 27>, <&gpcdma 27>;
  772. dma-names = "rx", "tx";
  773. };
  774. dp_aux_ch3_i2c: i2c@31e0000 {
  775. compatible = "nvidia,tegra194-i2c";
  776. reg = <0x31e0000 0x100>;
  777. interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
  778. status = "disabled";
  779. clock-frequency = <100000>;
  780. clocks = <&bpmp TEGRA234_CLK_I2C9
  781. &bpmp TEGRA234_CLK_PLLP_OUT0>;
  782. assigned-clocks = <&bpmp TEGRA234_CLK_I2C9>;
  783. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
  784. clock-names = "div-clk", "parent";
  785. resets = <&bpmp TEGRA234_RESET_I2C9>;
  786. reset-names = "i2c";
  787. iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
  788. dma-coherent;
  789. dmas = <&gpcdma 31>, <&gpcdma 31>;
  790. dma-names = "rx", "tx";
  791. };
  792. spi@3270000 {
  793. compatible = "nvidia,tegra234-qspi";
  794. reg = <0x3270000 0x1000>;
  795. interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
  796. #address-cells = <1>;
  797. #size-cells = <0>;
  798. clocks = <&bpmp TEGRA234_CLK_QSPI0_2X_PM>,
  799. <&bpmp TEGRA234_CLK_QSPI0_PM>;
  800. clock-names = "qspi", "qspi_out";
  801. resets = <&bpmp TEGRA234_RESET_QSPI0>;
  802. reset-names = "qspi";
  803. status = "disabled";
  804. };
  805. pwm1: pwm@3280000 {
  806. compatible = "nvidia,tegra194-pwm",
  807. "nvidia,tegra186-pwm";
  808. reg = <0x3280000 0x10000>;
  809. clocks = <&bpmp TEGRA234_CLK_PWM1>;
  810. clock-names = "pwm";
  811. resets = <&bpmp TEGRA234_RESET_PWM1>;
  812. reset-names = "pwm";
  813. status = "disabled";
  814. #pwm-cells = <2>;
  815. };
  816. spi@3300000 {
  817. compatible = "nvidia,tegra234-qspi";
  818. reg = <0x3300000 0x1000>;
  819. interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
  820. #address-cells = <1>;
  821. #size-cells = <0>;
  822. clocks = <&bpmp TEGRA234_CLK_QSPI1_2X_PM>,
  823. <&bpmp TEGRA234_CLK_QSPI1_PM>;
  824. clock-names = "qspi", "qspi_out";
  825. resets = <&bpmp TEGRA234_RESET_QSPI1>;
  826. reset-names = "qspi";
  827. status = "disabled";
  828. };
  829. mmc@3460000 {
  830. compatible = "nvidia,tegra234-sdhci", "nvidia,tegra186-sdhci";
  831. reg = <0x03460000 0x20000>;
  832. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
  833. clocks = <&bpmp TEGRA234_CLK_SDMMC4>,
  834. <&bpmp TEGRA234_CLK_SDMMC_LEGACY_TM>;
  835. clock-names = "sdhci", "tmclk";
  836. assigned-clocks = <&bpmp TEGRA234_CLK_SDMMC4>,
  837. <&bpmp TEGRA234_CLK_PLLC4>;
  838. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLC4>;
  839. resets = <&bpmp TEGRA234_RESET_SDMMC4>;
  840. reset-names = "sdhci";
  841. interconnects = <&mc TEGRA234_MEMORY_CLIENT_SDMMCRAB &emc>,
  842. <&mc TEGRA234_MEMORY_CLIENT_SDMMCWAB &emc>;
  843. interconnect-names = "dma-mem", "write";
  844. iommus = <&smmu_niso1 TEGRA234_SID_SDMMC4>;
  845. nvidia,pad-autocal-pull-up-offset-hs400 = <0x00>;
  846. nvidia,pad-autocal-pull-down-offset-hs400 = <0x00>;
  847. nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x0a>;
  848. nvidia,pad-autocal-pull-down-offset-1v8-timeout = <0x0a>;
  849. nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x0a>;
  850. nvidia,pad-autocal-pull-down-offset-3v3-timeout = <0x0a>;
  851. nvidia,default-tap = <0x8>;
  852. nvidia,default-trim = <0x14>;
  853. nvidia,dqs-trim = <40>;
  854. supports-cqe;
  855. status = "disabled";
  856. };
  857. hda@3510000 {
  858. compatible = "nvidia,tegra234-hda", "nvidia,tegra30-hda";
  859. reg = <0x3510000 0x10000>;
  860. interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
  861. clocks = <&bpmp TEGRA234_CLK_AZA_BIT>,
  862. <&bpmp TEGRA234_CLK_AZA_2XBIT>;
  863. clock-names = "hda", "hda2codec_2x";
  864. resets = <&bpmp TEGRA234_RESET_HDA>,
  865. <&bpmp TEGRA234_RESET_HDACODEC>;
  866. reset-names = "hda", "hda2codec_2x";
  867. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_DISP>;
  868. interconnects = <&mc TEGRA234_MEMORY_CLIENT_HDAR &emc>,
  869. <&mc TEGRA234_MEMORY_CLIENT_HDAW &emc>;
  870. interconnect-names = "dma-mem", "write";
  871. iommus = <&smmu_niso0 TEGRA234_SID_HDA>;
  872. status = "disabled";
  873. };
  874. fuse@3810000 {
  875. compatible = "nvidia,tegra234-efuse";
  876. reg = <0x03810000 0x10000>;
  877. clocks = <&bpmp TEGRA234_CLK_FUSE>;
  878. clock-names = "fuse";
  879. };
  880. hsp_top0: hsp@3c00000 {
  881. compatible = "nvidia,tegra234-hsp", "nvidia,tegra194-hsp";
  882. reg = <0x03c00000 0xa0000>;
  883. interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
  884. <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
  885. <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
  886. <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
  887. <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
  888. <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
  889. <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
  890. <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
  891. <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
  892. interrupt-names = "doorbell", "shared0", "shared1", "shared2",
  893. "shared3", "shared4", "shared5", "shared6",
  894. "shared7";
  895. #mbox-cells = <2>;
  896. };
  897. ethernet@6800000 {
  898. compatible = "nvidia,tegra234-mgbe";
  899. reg = <0x06800000 0x10000>,
  900. <0x06810000 0x10000>,
  901. <0x068a0000 0x10000>;
  902. reg-names = "hypervisor", "mac", "xpcs";
  903. interrupts = <GIC_SPI 384 IRQ_TYPE_LEVEL_HIGH>;
  904. interrupt-names = "common";
  905. clocks = <&bpmp TEGRA234_CLK_MGBE0_APP>,
  906. <&bpmp TEGRA234_CLK_MGBE0_MAC>,
  907. <&bpmp TEGRA234_CLK_MGBE0_MAC_DIVIDER>,
  908. <&bpmp TEGRA234_CLK_MGBE0_PTP_REF>,
  909. <&bpmp TEGRA234_CLK_MGBE0_RX_INPUT_M>,
  910. <&bpmp TEGRA234_CLK_MGBE0_RX_INPUT>,
  911. <&bpmp TEGRA234_CLK_MGBE0_TX>,
  912. <&bpmp TEGRA234_CLK_MGBE0_EEE_PCS>,
  913. <&bpmp TEGRA234_CLK_MGBE0_RX_PCS_INPUT>,
  914. <&bpmp TEGRA234_CLK_MGBE0_RX_PCS_M>,
  915. <&bpmp TEGRA234_CLK_MGBE0_RX_PCS>,
  916. <&bpmp TEGRA234_CLK_MGBE0_TX_PCS>;
  917. clock-names = "mgbe", "mac", "mac-divider", "ptp-ref", "rx-input-m",
  918. "rx-input", "tx", "eee-pcs", "rx-pcs-input", "rx-pcs-m",
  919. "rx-pcs", "tx-pcs";
  920. resets = <&bpmp TEGRA234_RESET_MGBE0_MAC>,
  921. <&bpmp TEGRA234_RESET_MGBE0_PCS>;
  922. reset-names = "mac", "pcs";
  923. interconnects = <&mc TEGRA234_MEMORY_CLIENT_MGBEARD &emc>,
  924. <&mc TEGRA234_MEMORY_CLIENT_MGBEAWR &emc>;
  925. interconnect-names = "dma-mem", "write";
  926. iommus = <&smmu_niso0 TEGRA234_SID_MGBE>;
  927. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_MGBEA>;
  928. status = "disabled";
  929. };
  930. ethernet@6900000 {
  931. compatible = "nvidia,tegra234-mgbe";
  932. reg = <0x06900000 0x10000>,
  933. <0x06910000 0x10000>,
  934. <0x069a0000 0x10000>;
  935. reg-names = "hypervisor", "mac", "xpcs";
  936. interrupts = <GIC_SPI 392 IRQ_TYPE_LEVEL_HIGH>;
  937. interrupt-names = "common";
  938. clocks = <&bpmp TEGRA234_CLK_MGBE1_APP>,
  939. <&bpmp TEGRA234_CLK_MGBE1_MAC>,
  940. <&bpmp TEGRA234_CLK_MGBE1_MAC_DIVIDER>,
  941. <&bpmp TEGRA234_CLK_MGBE1_PTP_REF>,
  942. <&bpmp TEGRA234_CLK_MGBE1_RX_INPUT_M>,
  943. <&bpmp TEGRA234_CLK_MGBE1_RX_INPUT>,
  944. <&bpmp TEGRA234_CLK_MGBE1_TX>,
  945. <&bpmp TEGRA234_CLK_MGBE1_EEE_PCS>,
  946. <&bpmp TEGRA234_CLK_MGBE1_RX_PCS_INPUT>,
  947. <&bpmp TEGRA234_CLK_MGBE1_RX_PCS_M>,
  948. <&bpmp TEGRA234_CLK_MGBE1_RX_PCS>,
  949. <&bpmp TEGRA234_CLK_MGBE1_TX_PCS>;
  950. clock-names = "mgbe", "mac", "mac-divider", "ptp-ref", "rx-input-m",
  951. "rx-input", "tx", "eee-pcs", "rx-pcs-input", "rx-pcs-m",
  952. "rx-pcs", "tx-pcs";
  953. resets = <&bpmp TEGRA234_RESET_MGBE1_MAC>,
  954. <&bpmp TEGRA234_RESET_MGBE1_PCS>;
  955. reset-names = "mac", "pcs";
  956. interconnects = <&mc TEGRA234_MEMORY_CLIENT_MGBEBRD &emc>,
  957. <&mc TEGRA234_MEMORY_CLIENT_MGBEBWR &emc>;
  958. interconnect-names = "dma-mem", "write";
  959. iommus = <&smmu_niso0 TEGRA234_SID_MGBE_VF1>;
  960. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_MGBEB>;
  961. status = "disabled";
  962. };
  963. ethernet@6a00000 {
  964. compatible = "nvidia,tegra234-mgbe";
  965. reg = <0x06a00000 0x10000>,
  966. <0x06a10000 0x10000>,
  967. <0x06aa0000 0x10000>;
  968. reg-names = "hypervisor", "mac", "xpcs";
  969. interrupts = <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>;
  970. interrupt-names = "common";
  971. clocks = <&bpmp TEGRA234_CLK_MGBE2_APP>,
  972. <&bpmp TEGRA234_CLK_MGBE2_MAC>,
  973. <&bpmp TEGRA234_CLK_MGBE2_MAC_DIVIDER>,
  974. <&bpmp TEGRA234_CLK_MGBE2_PTP_REF>,
  975. <&bpmp TEGRA234_CLK_MGBE2_RX_INPUT_M>,
  976. <&bpmp TEGRA234_CLK_MGBE2_RX_INPUT>,
  977. <&bpmp TEGRA234_CLK_MGBE2_TX>,
  978. <&bpmp TEGRA234_CLK_MGBE2_EEE_PCS>,
  979. <&bpmp TEGRA234_CLK_MGBE2_RX_PCS_INPUT>,
  980. <&bpmp TEGRA234_CLK_MGBE2_RX_PCS_M>,
  981. <&bpmp TEGRA234_CLK_MGBE2_RX_PCS>,
  982. <&bpmp TEGRA234_CLK_MGBE2_TX_PCS>;
  983. clock-names = "mgbe", "mac", "mac-divider", "ptp-ref", "rx-input-m",
  984. "rx-input", "tx", "eee-pcs", "rx-pcs-input", "rx-pcs-m",
  985. "rx-pcs", "tx-pcs";
  986. resets = <&bpmp TEGRA234_RESET_MGBE2_MAC>,
  987. <&bpmp TEGRA234_RESET_MGBE2_PCS>;
  988. reset-names = "mac", "pcs";
  989. interconnects = <&mc TEGRA234_MEMORY_CLIENT_MGBECRD &emc>,
  990. <&mc TEGRA234_MEMORY_CLIENT_MGBECWR &emc>;
  991. interconnect-names = "dma-mem", "write";
  992. iommus = <&smmu_niso0 TEGRA234_SID_MGBE_VF2>;
  993. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_MGBEC>;
  994. status = "disabled";
  995. };
  996. ethernet@6b00000 {
  997. compatible = "nvidia,tegra234-mgbe";
  998. reg = <0x06b00000 0x10000>,
  999. <0x06b10000 0x10000>,
  1000. <0x06ba0000 0x10000>;
  1001. reg-names = "hypervisor", "mac", "xpcs";
  1002. interrupts = <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>;
  1003. interrupt-names = "common";
  1004. clocks = <&bpmp TEGRA234_CLK_MGBE3_APP>,
  1005. <&bpmp TEGRA234_CLK_MGBE3_MAC>,
  1006. <&bpmp TEGRA234_CLK_MGBE3_MAC_DIVIDER>,
  1007. <&bpmp TEGRA234_CLK_MGBE3_PTP_REF>,
  1008. <&bpmp TEGRA234_CLK_MGBE3_RX_INPUT_M>,
  1009. <&bpmp TEGRA234_CLK_MGBE3_RX_INPUT>,
  1010. <&bpmp TEGRA234_CLK_MGBE3_TX>,
  1011. <&bpmp TEGRA234_CLK_MGBE3_EEE_PCS>,
  1012. <&bpmp TEGRA234_CLK_MGBE3_RX_PCS_INPUT>,
  1013. <&bpmp TEGRA234_CLK_MGBE3_RX_PCS_M>,
  1014. <&bpmp TEGRA234_CLK_MGBE3_RX_PCS>,
  1015. <&bpmp TEGRA234_CLK_MGBE3_TX_PCS>;
  1016. clock-names = "mgbe", "mac", "mac-divider", "ptp-ref", "rx-input-m",
  1017. "rx-input", "tx", "eee-pcs", "rx-pcs-input", "rx-pcs-m",
  1018. "rx-pcs", "tx-pcs";
  1019. resets = <&bpmp TEGRA234_RESET_MGBE3_MAC>,
  1020. <&bpmp TEGRA234_RESET_MGBE3_PCS>;
  1021. reset-names = "mac", "pcs";
  1022. interconnects = <&mc TEGRA234_MEMORY_CLIENT_MGBEDRD &emc>,
  1023. <&mc TEGRA234_MEMORY_CLIENT_MGBEDWR &emc>;
  1024. interconnect-names = "dma-mem", "write";
  1025. iommus = <&smmu_niso0 TEGRA234_SID_MGBE_VF3>;
  1026. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_MGBED>;
  1027. status = "disabled";
  1028. };
  1029. smmu_niso1: iommu@8000000 {
  1030. compatible = "nvidia,tegra234-smmu", "nvidia,smmu-500";
  1031. reg = <0x8000000 0x1000000>,
  1032. <0x7000000 0x1000000>;
  1033. interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1034. <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
  1035. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1036. <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
  1037. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1038. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1039. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1040. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1041. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1042. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1043. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1044. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1045. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1046. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1047. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1048. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1049. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1050. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1051. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1052. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1053. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1054. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1055. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1056. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1057. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1058. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1059. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1060. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1061. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1062. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1063. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1064. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1065. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1066. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1067. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1068. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1069. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1070. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1071. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1072. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1073. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1074. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1075. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1076. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1077. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1078. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1079. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1080. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1081. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1082. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1083. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1084. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1085. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1086. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1087. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1088. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1089. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1090. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1091. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1092. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1093. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1094. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1095. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1096. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1097. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1098. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1099. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1100. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1101. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1102. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1103. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1104. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1105. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1106. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1107. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1108. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1109. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1110. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1111. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1112. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1113. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1114. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1115. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1116. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1117. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1118. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1119. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1120. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1121. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1122. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1123. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1124. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1125. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1126. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1127. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1128. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1129. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1130. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1131. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1132. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1133. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1134. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1135. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1136. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1137. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1138. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1139. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1140. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1141. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1142. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1143. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1144. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1145. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1146. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1147. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1148. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1149. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1150. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1151. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1152. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1153. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1154. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1155. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1156. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1157. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1158. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1159. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1160. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1161. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
  1162. <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
  1163. stream-match-mask = <0x7f80>;
  1164. #global-interrupts = <2>;
  1165. #iommu-cells = <1>;
  1166. nvidia,memory-controller = <&mc>;
  1167. status = "okay";
  1168. };
  1169. sce-fabric@b600000 {
  1170. compatible = "nvidia,tegra234-sce-fabric";
  1171. reg = <0xb600000 0x40000>;
  1172. interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
  1173. status = "okay";
  1174. };
  1175. rce-fabric@be00000 {
  1176. compatible = "nvidia,tegra234-rce-fabric";
  1177. reg = <0xbe00000 0x40000>;
  1178. interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
  1179. status = "okay";
  1180. };
  1181. p2u_hsio_0: phy@3e00000 {
  1182. compatible = "nvidia,tegra234-p2u";
  1183. reg = <0x03e00000 0x10000>;
  1184. reg-names = "ctl";
  1185. #phy-cells = <0>;
  1186. };
  1187. p2u_hsio_1: phy@3e10000 {
  1188. compatible = "nvidia,tegra234-p2u";
  1189. reg = <0x03e10000 0x10000>;
  1190. reg-names = "ctl";
  1191. #phy-cells = <0>;
  1192. };
  1193. p2u_hsio_2: phy@3e20000 {
  1194. compatible = "nvidia,tegra234-p2u";
  1195. reg = <0x03e20000 0x10000>;
  1196. reg-names = "ctl";
  1197. #phy-cells = <0>;
  1198. };
  1199. p2u_hsio_3: phy@3e30000 {
  1200. compatible = "nvidia,tegra234-p2u";
  1201. reg = <0x03e30000 0x10000>;
  1202. reg-names = "ctl";
  1203. #phy-cells = <0>;
  1204. };
  1205. p2u_hsio_4: phy@3e40000 {
  1206. compatible = "nvidia,tegra234-p2u";
  1207. reg = <0x03e40000 0x10000>;
  1208. reg-names = "ctl";
  1209. #phy-cells = <0>;
  1210. };
  1211. p2u_hsio_5: phy@3e50000 {
  1212. compatible = "nvidia,tegra234-p2u";
  1213. reg = <0x03e50000 0x10000>;
  1214. reg-names = "ctl";
  1215. #phy-cells = <0>;
  1216. };
  1217. p2u_hsio_6: phy@3e60000 {
  1218. compatible = "nvidia,tegra234-p2u";
  1219. reg = <0x03e60000 0x10000>;
  1220. reg-names = "ctl";
  1221. #phy-cells = <0>;
  1222. };
  1223. p2u_hsio_7: phy@3e70000 {
  1224. compatible = "nvidia,tegra234-p2u";
  1225. reg = <0x03e70000 0x10000>;
  1226. reg-names = "ctl";
  1227. #phy-cells = <0>;
  1228. };
  1229. p2u_nvhs_0: phy@3e90000 {
  1230. compatible = "nvidia,tegra234-p2u";
  1231. reg = <0x03e90000 0x10000>;
  1232. reg-names = "ctl";
  1233. #phy-cells = <0>;
  1234. };
  1235. p2u_nvhs_1: phy@3ea0000 {
  1236. compatible = "nvidia,tegra234-p2u";
  1237. reg = <0x03ea0000 0x10000>;
  1238. reg-names = "ctl";
  1239. #phy-cells = <0>;
  1240. };
  1241. p2u_nvhs_2: phy@3eb0000 {
  1242. compatible = "nvidia,tegra234-p2u";
  1243. reg = <0x03eb0000 0x10000>;
  1244. reg-names = "ctl";
  1245. #phy-cells = <0>;
  1246. };
  1247. p2u_nvhs_3: phy@3ec0000 {
  1248. compatible = "nvidia,tegra234-p2u";
  1249. reg = <0x03ec0000 0x10000>;
  1250. reg-names = "ctl";
  1251. #phy-cells = <0>;
  1252. };
  1253. p2u_nvhs_4: phy@3ed0000 {
  1254. compatible = "nvidia,tegra234-p2u";
  1255. reg = <0x03ed0000 0x10000>;
  1256. reg-names = "ctl";
  1257. #phy-cells = <0>;
  1258. };
  1259. p2u_nvhs_5: phy@3ee0000 {
  1260. compatible = "nvidia,tegra234-p2u";
  1261. reg = <0x03ee0000 0x10000>;
  1262. reg-names = "ctl";
  1263. #phy-cells = <0>;
  1264. };
  1265. p2u_nvhs_6: phy@3ef0000 {
  1266. compatible = "nvidia,tegra234-p2u";
  1267. reg = <0x03ef0000 0x10000>;
  1268. reg-names = "ctl";
  1269. #phy-cells = <0>;
  1270. };
  1271. p2u_nvhs_7: phy@3f00000 {
  1272. compatible = "nvidia,tegra234-p2u";
  1273. reg = <0x03f00000 0x10000>;
  1274. reg-names = "ctl";
  1275. #phy-cells = <0>;
  1276. };
  1277. p2u_gbe_0: phy@3f20000 {
  1278. compatible = "nvidia,tegra234-p2u";
  1279. reg = <0x03f20000 0x10000>;
  1280. reg-names = "ctl";
  1281. #phy-cells = <0>;
  1282. };
  1283. p2u_gbe_1: phy@3f30000 {
  1284. compatible = "nvidia,tegra234-p2u";
  1285. reg = <0x03f30000 0x10000>;
  1286. reg-names = "ctl";
  1287. #phy-cells = <0>;
  1288. };
  1289. p2u_gbe_2: phy@3f40000 {
  1290. compatible = "nvidia,tegra234-p2u";
  1291. reg = <0x03f40000 0x10000>;
  1292. reg-names = "ctl";
  1293. #phy-cells = <0>;
  1294. };
  1295. p2u_gbe_3: phy@3f50000 {
  1296. compatible = "nvidia,tegra234-p2u";
  1297. reg = <0x03f50000 0x10000>;
  1298. reg-names = "ctl";
  1299. #phy-cells = <0>;
  1300. };
  1301. p2u_gbe_4: phy@3f60000 {
  1302. compatible = "nvidia,tegra234-p2u";
  1303. reg = <0x03f60000 0x10000>;
  1304. reg-names = "ctl";
  1305. #phy-cells = <0>;
  1306. };
  1307. p2u_gbe_5: phy@3f70000 {
  1308. compatible = "nvidia,tegra234-p2u";
  1309. reg = <0x03f70000 0x10000>;
  1310. reg-names = "ctl";
  1311. #phy-cells = <0>;
  1312. };
  1313. p2u_gbe_6: phy@3f80000 {
  1314. compatible = "nvidia,tegra234-p2u";
  1315. reg = <0x03f80000 0x10000>;
  1316. reg-names = "ctl";
  1317. #phy-cells = <0>;
  1318. };
  1319. p2u_gbe_7: phy@3f90000 {
  1320. compatible = "nvidia,tegra234-p2u";
  1321. reg = <0x03f90000 0x10000>;
  1322. reg-names = "ctl";
  1323. #phy-cells = <0>;
  1324. };
  1325. hsp_aon: hsp@c150000 {
  1326. compatible = "nvidia,tegra234-hsp", "nvidia,tegra194-hsp";
  1327. reg = <0x0c150000 0x90000>;
  1328. interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
  1329. <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
  1330. <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
  1331. <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
  1332. /*
  1333. * Shared interrupt 0 is routed only to AON/SPE, so
  1334. * we only have 4 shared interrupts for the CCPLEX.
  1335. */
  1336. interrupt-names = "shared1", "shared2", "shared3", "shared4";
  1337. #mbox-cells = <2>;
  1338. };
  1339. gen2_i2c: i2c@c240000 {
  1340. compatible = "nvidia,tegra194-i2c";
  1341. reg = <0xc240000 0x100>;
  1342. interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
  1343. status = "disabled";
  1344. clock-frequency = <100000>;
  1345. clocks = <&bpmp TEGRA234_CLK_I2C2
  1346. &bpmp TEGRA234_CLK_PLLP_OUT0>;
  1347. clock-names = "div-clk", "parent";
  1348. assigned-clocks = <&bpmp TEGRA234_CLK_I2C2>;
  1349. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
  1350. resets = <&bpmp TEGRA234_RESET_I2C2>;
  1351. reset-names = "i2c";
  1352. iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
  1353. dma-coherent;
  1354. dmas = <&gpcdma 22>, <&gpcdma 22>;
  1355. dma-names = "rx", "tx";
  1356. };
  1357. gen8_i2c: i2c@c250000 {
  1358. compatible = "nvidia,tegra194-i2c";
  1359. reg = <0xc250000 0x100>;
  1360. nvidia,hw-instance-id = <0x7>;
  1361. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  1362. status = "disabled";
  1363. clock-frequency = <400000>;
  1364. clocks = <&bpmp TEGRA234_CLK_I2C8
  1365. &bpmp TEGRA234_CLK_PLLP_OUT0>;
  1366. clock-names = "div-clk", "parent";
  1367. assigned-clocks = <&bpmp TEGRA234_CLK_I2C8>;
  1368. assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
  1369. resets = <&bpmp TEGRA234_RESET_I2C8>;
  1370. reset-names = "i2c";
  1371. iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
  1372. dma-coherent;
  1373. dmas = <&gpcdma 0>, <&gpcdma 0>;
  1374. dma-names = "rx", "tx";
  1375. };
  1376. rtc@c2a0000 {
  1377. compatible = "nvidia,tegra234-rtc", "nvidia,tegra20-rtc";
  1378. reg = <0x0c2a0000 0x10000>;
  1379. interrupt-parent = <&pmc>;
  1380. interrupts = <73 IRQ_TYPE_LEVEL_HIGH>;
  1381. clocks = <&bpmp TEGRA234_CLK_CLK_32K>;
  1382. clock-names = "rtc";
  1383. status = "disabled";
  1384. };
  1385. gpio_aon: gpio@c2f0000 {
  1386. compatible = "nvidia,tegra234-gpio-aon";
  1387. reg-names = "security", "gpio";
  1388. reg = <0x0c2f0000 0x1000>,
  1389. <0x0c2f1000 0x1000>;
  1390. interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
  1391. <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
  1392. <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
  1393. <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
  1394. #interrupt-cells = <2>;
  1395. interrupt-controller;
  1396. #gpio-cells = <2>;
  1397. gpio-controller;
  1398. };
  1399. pmc: pmc@c360000 {
  1400. compatible = "nvidia,tegra234-pmc";
  1401. reg = <0x0c360000 0x10000>,
  1402. <0x0c370000 0x10000>,
  1403. <0x0c380000 0x10000>,
  1404. <0x0c390000 0x10000>,
  1405. <0x0c3a0000 0x10000>;
  1406. reg-names = "pmc", "wake", "aotag", "scratch", "misc";
  1407. #interrupt-cells = <2>;
  1408. interrupt-controller;
  1409. };
  1410. aon-fabric@c600000 {
  1411. compatible = "nvidia,tegra234-aon-fabric";
  1412. reg = <0xc600000 0x40000>;
  1413. interrupts = <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
  1414. status = "okay";
  1415. };
  1416. bpmp-fabric@d600000 {
  1417. compatible = "nvidia,tegra234-bpmp-fabric";
  1418. reg = <0xd600000 0x40000>;
  1419. interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
  1420. status = "okay";
  1421. };
  1422. dce-fabric@de00000 {
  1423. compatible = "nvidia,tegra234-sce-fabric";
  1424. reg = <0xde00000 0x40000>;
  1425. interrupts = <GIC_SPI 381 IRQ_TYPE_LEVEL_HIGH>;
  1426. status = "okay";
  1427. };
  1428. gic: interrupt-controller@f400000 {
  1429. compatible = "arm,gic-v3";
  1430. reg = <0x0f400000 0x010000>, /* GICD */
  1431. <0x0f440000 0x200000>; /* GICR */
  1432. interrupt-parent = <&gic>;
  1433. interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
  1434. #redistributor-regions = <1>;
  1435. #interrupt-cells = <3>;
  1436. interrupt-controller;
  1437. };
  1438. smmu_iso: iommu@10000000{
  1439. compatible = "nvidia,tegra234-smmu", "nvidia,smmu-500";
  1440. reg = <0x10000000 0x1000000>;
  1441. interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1442. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1443. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1444. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1445. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1446. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1447. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1448. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1449. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1450. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1451. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1452. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1453. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1454. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1455. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1456. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1457. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1458. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1459. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1460. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1461. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1462. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1463. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1464. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1465. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1466. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1467. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1468. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1469. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1470. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1471. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1472. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1473. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1474. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1475. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1476. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1477. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1478. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1479. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1480. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1481. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1482. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1483. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1484. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1485. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1486. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1487. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1488. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1489. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1490. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1491. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1492. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1493. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1494. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1495. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1496. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1497. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1498. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1499. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1500. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1501. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1502. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1503. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1504. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1505. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1506. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1507. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1508. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1509. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1510. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1511. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1512. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1513. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1514. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1515. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1516. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1517. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1518. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1519. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1520. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1521. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1522. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1523. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1524. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1525. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1526. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1527. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1528. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1529. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1530. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1531. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1532. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1533. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1534. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1535. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1536. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1537. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1538. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1539. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1540. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1541. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1542. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1543. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1544. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1545. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1546. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1547. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1548. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1549. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1550. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1551. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1552. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1553. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1554. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1555. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1556. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1557. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1558. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1559. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1560. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1561. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1562. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1563. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1564. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1565. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1566. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1567. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1568. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1569. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>;
  1570. stream-match-mask = <0x7f80>;
  1571. #global-interrupts = <1>;
  1572. #iommu-cells = <1>;
  1573. nvidia,memory-controller = <&mc>;
  1574. status = "okay";
  1575. };
  1576. smmu_niso0: iommu@12000000 {
  1577. compatible = "nvidia,tegra234-smmu", "nvidia,smmu-500";
  1578. reg = <0x12000000 0x1000000>,
  1579. <0x11000000 0x1000000>;
  1580. interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1581. <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>,
  1582. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1583. <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>,
  1584. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1585. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1586. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1587. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1588. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1589. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1590. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1591. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1592. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1593. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1594. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1595. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1596. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1597. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1598. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1599. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1600. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1601. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1602. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1603. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1604. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1605. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1606. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1607. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1608. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1609. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1610. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1611. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1612. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1613. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1614. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1615. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1616. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1617. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1618. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1619. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1620. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1621. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1622. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1623. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1624. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1625. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1626. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1627. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1628. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1629. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1630. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1631. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1632. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1633. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1634. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1635. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1636. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1637. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1638. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1639. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1640. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1641. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1642. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1643. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1644. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1645. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1646. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1647. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1648. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1649. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1650. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1651. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1652. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1653. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1654. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1655. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1656. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1657. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1658. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1659. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1660. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1661. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1662. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1663. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1664. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1665. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1666. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1667. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1668. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1669. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1670. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1671. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1672. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1673. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1674. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1675. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1676. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1677. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1678. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1679. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1680. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1681. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1682. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1683. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1684. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1685. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1686. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1687. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1688. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1689. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1690. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1691. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1692. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1693. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1694. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1695. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1696. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1697. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1698. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1699. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1700. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1701. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1702. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1703. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1704. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1705. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1706. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1707. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1708. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1709. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
  1710. stream-match-mask = <0x7f80>;
  1711. #global-interrupts = <2>;
  1712. #iommu-cells = <1>;
  1713. nvidia,memory-controller = <&mc>;
  1714. status = "okay";
  1715. };
  1716. cbb-fabric@13a00000 {
  1717. compatible = "nvidia,tegra234-cbb-fabric";
  1718. reg = <0x13a00000 0x400000>;
  1719. interrupts = <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
  1720. status = "okay";
  1721. };
  1722. };
  1723. ccplex@e000000 {
  1724. compatible = "nvidia,tegra234-ccplex-cluster";
  1725. reg = <0x0 0x0e000000 0x0 0x5ffff>;
  1726. nvidia,bpmp = <&bpmp>;
  1727. status = "okay";
  1728. };
  1729. pcie@140a0000 {
  1730. compatible = "nvidia,tegra234-pcie";
  1731. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4CA>;
  1732. reg = <0x00 0x140a0000 0x0 0x00020000>, /* appl registers (128K) */
  1733. <0x00 0x2a000000 0x0 0x00040000>, /* configuration space (256K) */
  1734. <0x00 0x2a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  1735. <0x00 0x2a080000 0x0 0x00040000>; /* DBI reg space (256K) */
  1736. reg-names = "appl", "config", "atu_dma", "dbi";
  1737. #address-cells = <3>;
  1738. #size-cells = <2>;
  1739. device_type = "pci";
  1740. num-lanes = <4>;
  1741. num-viewport = <8>;
  1742. linux,pci-domain = <8>;
  1743. clocks = <&bpmp TEGRA234_CLK_PEX2_C8_CORE>;
  1744. clock-names = "core";
  1745. resets = <&bpmp TEGRA234_RESET_PEX2_CORE_8_APB>,
  1746. <&bpmp TEGRA234_RESET_PEX2_CORE_8>;
  1747. reset-names = "apb", "core";
  1748. interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  1749. <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  1750. interrupt-names = "intr", "msi";
  1751. #interrupt-cells = <1>;
  1752. interrupt-map-mask = <0 0 0 0>;
  1753. interrupt-map = <0 0 0 0 &gic GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
  1754. nvidia,bpmp = <&bpmp 8>;
  1755. nvidia,aspm-cmrt-us = <60>;
  1756. nvidia,aspm-pwr-on-t-us = <20>;
  1757. nvidia,aspm-l0s-entrance-latency-us = <3>;
  1758. bus-range = <0x0 0xff>;
  1759. ranges = <0x43000000 0x32 0x40000000 0x32 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
  1760. <0x02000000 0x0 0x40000000 0x35 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
  1761. <0x01000000 0x0 0x2a100000 0x00 0x2a100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
  1762. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE8AR &emc>,
  1763. <&mc TEGRA234_MEMORY_CLIENT_PCIE8AW &emc>;
  1764. interconnect-names = "dma-mem", "write";
  1765. iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE8 0x1000>;
  1766. iommu-map-mask = <0x0>;
  1767. dma-coherent;
  1768. status = "disabled";
  1769. };
  1770. pcie@140c0000 {
  1771. compatible = "nvidia,tegra234-pcie";
  1772. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4CB>;
  1773. reg = <0x00 0x140c0000 0x0 0x00020000>, /* appl registers (128K) */
  1774. <0x00 0x2c000000 0x0 0x00040000>, /* configuration space (256K) */
  1775. <0x00 0x2c040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  1776. <0x00 0x2c080000 0x0 0x00040000>; /* DBI reg space (256K) */
  1777. reg-names = "appl", "config", "atu_dma", "dbi";
  1778. #address-cells = <3>;
  1779. #size-cells = <2>;
  1780. device_type = "pci";
  1781. num-lanes = <4>;
  1782. num-viewport = <8>;
  1783. linux,pci-domain = <9>;
  1784. clocks = <&bpmp TEGRA234_CLK_PEX2_C9_CORE>;
  1785. clock-names = "core";
  1786. resets = <&bpmp TEGRA234_RESET_PEX2_CORE_9_APB>,
  1787. <&bpmp TEGRA234_RESET_PEX2_CORE_9>;
  1788. reset-names = "apb", "core";
  1789. interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  1790. <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  1791. interrupt-names = "intr", "msi";
  1792. #interrupt-cells = <1>;
  1793. interrupt-map-mask = <0 0 0 0>;
  1794. interrupt-map = <0 0 0 0 &gic GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
  1795. nvidia,bpmp = <&bpmp 9>;
  1796. nvidia,aspm-cmrt-us = <60>;
  1797. nvidia,aspm-pwr-on-t-us = <20>;
  1798. nvidia,aspm-l0s-entrance-latency-us = <3>;
  1799. bus-range = <0x0 0xff>;
  1800. ranges = <0x43000000 0x35 0x40000000 0x35 0x40000000 0x2 0xc0000000>, /* prefetchable memory (11264 MB) */
  1801. <0x02000000 0x0 0x40000000 0x38 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
  1802. <0x01000000 0x0 0x2c100000 0x00 0x2c100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
  1803. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE9AR &emc>,
  1804. <&mc TEGRA234_MEMORY_CLIENT_PCIE9AW &emc>;
  1805. interconnect-names = "dma-mem", "write";
  1806. iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE9 0x1000>;
  1807. iommu-map-mask = <0x0>;
  1808. dma-coherent;
  1809. status = "disabled";
  1810. };
  1811. pcie@140e0000 {
  1812. compatible = "nvidia,tegra234-pcie";
  1813. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4CC>;
  1814. reg = <0x00 0x140e0000 0x0 0x00020000>, /* appl registers (128K) */
  1815. <0x00 0x2e000000 0x0 0x00040000>, /* configuration space (256K) */
  1816. <0x00 0x2e040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  1817. <0x00 0x2e080000 0x0 0x00040000>; /* DBI reg space (256K) */
  1818. reg-names = "appl", "config", "atu_dma", "dbi";
  1819. #address-cells = <3>;
  1820. #size-cells = <2>;
  1821. device_type = "pci";
  1822. num-lanes = <4>;
  1823. num-viewport = <8>;
  1824. linux,pci-domain = <10>;
  1825. clocks = <&bpmp TEGRA234_CLK_PEX2_C10_CORE>;
  1826. clock-names = "core";
  1827. resets = <&bpmp TEGRA234_RESET_PEX2_CORE_10_APB>,
  1828. <&bpmp TEGRA234_RESET_PEX2_CORE_10>;
  1829. reset-names = "apb", "core";
  1830. interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  1831. <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  1832. interrupt-names = "intr", "msi";
  1833. #interrupt-cells = <1>;
  1834. interrupt-map-mask = <0 0 0 0>;
  1835. interrupt-map = <0 0 0 0 &gic GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
  1836. nvidia,bpmp = <&bpmp 10>;
  1837. nvidia,aspm-cmrt-us = <60>;
  1838. nvidia,aspm-pwr-on-t-us = <20>;
  1839. nvidia,aspm-l0s-entrance-latency-us = <3>;
  1840. bus-range = <0x0 0xff>;
  1841. ranges = <0x43000000 0x38 0x40000000 0x38 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
  1842. <0x02000000 0x0 0x40000000 0x3b 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
  1843. <0x01000000 0x0 0x2e100000 0x00 0x2e100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
  1844. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE10AR &emc>,
  1845. <&mc TEGRA234_MEMORY_CLIENT_PCIE10AW &emc>;
  1846. interconnect-names = "dma-mem", "write";
  1847. iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE10 0x1000>;
  1848. iommu-map-mask = <0x0>;
  1849. dma-coherent;
  1850. status = "disabled";
  1851. };
  1852. pcie@14100000 {
  1853. compatible = "nvidia,tegra234-pcie";
  1854. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX1A>;
  1855. reg = <0x00 0x14100000 0x0 0x00020000>, /* appl registers (128K) */
  1856. <0x00 0x30000000 0x0 0x00040000>, /* configuration space (256K) */
  1857. <0x00 0x30040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  1858. <0x00 0x30080000 0x0 0x00040000>; /* DBI reg space (256K) */
  1859. reg-names = "appl", "config", "atu_dma", "dbi";
  1860. #address-cells = <3>;
  1861. #size-cells = <2>;
  1862. device_type = "pci";
  1863. num-lanes = <1>;
  1864. num-viewport = <8>;
  1865. linux,pci-domain = <1>;
  1866. clocks = <&bpmp TEGRA234_CLK_PEX0_C1_CORE>;
  1867. clock-names = "core";
  1868. resets = <&bpmp TEGRA234_RESET_PEX0_CORE_1_APB>,
  1869. <&bpmp TEGRA234_RESET_PEX0_CORE_1>;
  1870. reset-names = "apb", "core";
  1871. interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  1872. <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  1873. interrupt-names = "intr", "msi";
  1874. #interrupt-cells = <1>;
  1875. interrupt-map-mask = <0 0 0 0>;
  1876. interrupt-map = <0 0 0 0 &gic GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
  1877. nvidia,bpmp = <&bpmp 1>;
  1878. nvidia,aspm-cmrt-us = <60>;
  1879. nvidia,aspm-pwr-on-t-us = <20>;
  1880. nvidia,aspm-l0s-entrance-latency-us = <3>;
  1881. bus-range = <0x0 0xff>;
  1882. ranges = <0x43000000 0x20 0x80000000 0x20 0x80000000 0x0 0x28000000>, /* prefetchable memory (640 MB) */
  1883. <0x02000000 0x0 0x40000000 0x20 0xa8000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
  1884. <0x01000000 0x0 0x30100000 0x00 0x30100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
  1885. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE1R &emc>,
  1886. <&mc TEGRA234_MEMORY_CLIENT_PCIE1W &emc>;
  1887. interconnect-names = "dma-mem", "write";
  1888. iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE1 0x1000>;
  1889. iommu-map-mask = <0x0>;
  1890. dma-coherent;
  1891. status = "disabled";
  1892. };
  1893. pcie@14120000 {
  1894. compatible = "nvidia,tegra234-pcie";
  1895. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX1A>;
  1896. reg = <0x00 0x14120000 0x0 0x00020000>, /* appl registers (128K) */
  1897. <0x00 0x32000000 0x0 0x00040000>, /* configuration space (256K) */
  1898. <0x00 0x32040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  1899. <0x00 0x32080000 0x0 0x00040000>; /* DBI reg space (256K) */
  1900. reg-names = "appl", "config", "atu_dma", "dbi";
  1901. #address-cells = <3>;
  1902. #size-cells = <2>;
  1903. device_type = "pci";
  1904. num-lanes = <1>;
  1905. num-viewport = <8>;
  1906. linux,pci-domain = <2>;
  1907. clocks = <&bpmp TEGRA234_CLK_PEX0_C2_CORE>;
  1908. clock-names = "core";
  1909. resets = <&bpmp TEGRA234_RESET_PEX0_CORE_2_APB>,
  1910. <&bpmp TEGRA234_RESET_PEX0_CORE_2>;
  1911. reset-names = "apb", "core";
  1912. interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  1913. <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  1914. interrupt-names = "intr", "msi";
  1915. #interrupt-cells = <1>;
  1916. interrupt-map-mask = <0 0 0 0>;
  1917. interrupt-map = <0 0 0 0 &gic GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
  1918. nvidia,bpmp = <&bpmp 2>;
  1919. nvidia,aspm-cmrt-us = <60>;
  1920. nvidia,aspm-pwr-on-t-us = <20>;
  1921. nvidia,aspm-l0s-entrance-latency-us = <3>;
  1922. bus-range = <0x0 0xff>;
  1923. ranges = <0x43000000 0x20 0xc0000000 0x20 0xc0000000 0x0 0x28000000>, /* prefetchable memory (640 MB) */
  1924. <0x02000000 0x0 0x40000000 0x20 0xe8000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
  1925. <0x01000000 0x0 0x32100000 0x00 0x32100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
  1926. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE2AR &emc>,
  1927. <&mc TEGRA234_MEMORY_CLIENT_PCIE2AW &emc>;
  1928. interconnect-names = "dma-mem", "write";
  1929. iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE2 0x1000>;
  1930. iommu-map-mask = <0x0>;
  1931. dma-coherent;
  1932. status = "disabled";
  1933. };
  1934. pcie@14140000 {
  1935. compatible = "nvidia,tegra234-pcie";
  1936. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX1A>;
  1937. reg = <0x00 0x14140000 0x0 0x00020000>, /* appl registers (128K) */
  1938. <0x00 0x34000000 0x0 0x00040000>, /* configuration space (256K) */
  1939. <0x00 0x34040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  1940. <0x00 0x34080000 0x0 0x00040000>; /* DBI reg space (256K) */
  1941. reg-names = "appl", "config", "atu_dma", "dbi";
  1942. #address-cells = <3>;
  1943. #size-cells = <2>;
  1944. device_type = "pci";
  1945. num-lanes = <1>;
  1946. num-viewport = <8>;
  1947. linux,pci-domain = <3>;
  1948. clocks = <&bpmp TEGRA234_CLK_PEX0_C3_CORE>;
  1949. clock-names = "core";
  1950. resets = <&bpmp TEGRA234_RESET_PEX0_CORE_3_APB>,
  1951. <&bpmp TEGRA234_RESET_PEX0_CORE_3>;
  1952. reset-names = "apb", "core";
  1953. interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  1954. <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  1955. interrupt-names = "intr", "msi";
  1956. #interrupt-cells = <1>;
  1957. interrupt-map-mask = <0 0 0 0>;
  1958. interrupt-map = <0 0 0 0 &gic GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
  1959. nvidia,bpmp = <&bpmp 3>;
  1960. nvidia,aspm-cmrt-us = <60>;
  1961. nvidia,aspm-pwr-on-t-us = <20>;
  1962. nvidia,aspm-l0s-entrance-latency-us = <3>;
  1963. bus-range = <0x0 0xff>;
  1964. ranges = <0x43000000 0x21 0x00000000 0x21 0x00000000 0x0 0x28000000>, /* prefetchable memory (640 MB) */
  1965. <0x02000000 0x0 0x40000000 0x21 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
  1966. <0x01000000 0x0 0x34100000 0x00 0x34100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
  1967. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE3R &emc>,
  1968. <&mc TEGRA234_MEMORY_CLIENT_PCIE3W &emc>;
  1969. interconnect-names = "dma-mem", "write";
  1970. iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE3 0x1000>;
  1971. iommu-map-mask = <0x0>;
  1972. dma-coherent;
  1973. status = "disabled";
  1974. };
  1975. pcie@14160000 {
  1976. compatible = "nvidia,tegra234-pcie";
  1977. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4BB>;
  1978. reg = <0x00 0x14160000 0x0 0x00020000>, /* appl registers (128K) */
  1979. <0x00 0x36000000 0x0 0x00040000>, /* configuration space (256K) */
  1980. <0x00 0x36040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  1981. <0x00 0x36080000 0x0 0x00040000>; /* DBI reg space (256K) */
  1982. reg-names = "appl", "config", "atu_dma", "dbi";
  1983. #address-cells = <3>;
  1984. #size-cells = <2>;
  1985. device_type = "pci";
  1986. num-lanes = <4>;
  1987. num-viewport = <8>;
  1988. linux,pci-domain = <4>;
  1989. clocks = <&bpmp TEGRA234_CLK_PEX0_C4_CORE>;
  1990. clock-names = "core";
  1991. resets = <&bpmp TEGRA234_RESET_PEX0_CORE_4_APB>,
  1992. <&bpmp TEGRA234_RESET_PEX0_CORE_4>;
  1993. reset-names = "apb", "core";
  1994. interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  1995. <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  1996. interrupt-names = "intr", "msi";
  1997. #interrupt-cells = <1>;
  1998. interrupt-map-mask = <0 0 0 0>;
  1999. interrupt-map = <0 0 0 0 &gic GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
  2000. nvidia,bpmp = <&bpmp 4>;
  2001. nvidia,aspm-cmrt-us = <60>;
  2002. nvidia,aspm-pwr-on-t-us = <20>;
  2003. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2004. bus-range = <0x0 0xff>;
  2005. ranges = <0x43000000 0x21 0x40000000 0x21 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
  2006. <0x02000000 0x0 0x40000000 0x24 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
  2007. <0x01000000 0x0 0x36100000 0x00 0x36100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
  2008. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE4R &emc>,
  2009. <&mc TEGRA234_MEMORY_CLIENT_PCIE4W &emc>;
  2010. interconnect-names = "dma-mem", "write";
  2011. iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE4 0x1000>;
  2012. iommu-map-mask = <0x0>;
  2013. dma-coherent;
  2014. status = "disabled";
  2015. };
  2016. pcie@14180000 {
  2017. compatible = "nvidia,tegra234-pcie";
  2018. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4BA>;
  2019. reg = <0x00 0x14180000 0x0 0x00020000>, /* appl registers (128K) */
  2020. <0x00 0x38000000 0x0 0x00040000>, /* configuration space (256K) */
  2021. <0x00 0x38040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2022. <0x00 0x38080000 0x0 0x00040000>; /* DBI reg space (256K) */
  2023. reg-names = "appl", "config", "atu_dma", "dbi";
  2024. #address-cells = <3>;
  2025. #size-cells = <2>;
  2026. device_type = "pci";
  2027. num-lanes = <4>;
  2028. num-viewport = <8>;
  2029. linux,pci-domain = <0>;
  2030. clocks = <&bpmp TEGRA234_CLK_PEX0_C0_CORE>;
  2031. clock-names = "core";
  2032. resets = <&bpmp TEGRA234_RESET_PEX0_CORE_0_APB>,
  2033. <&bpmp TEGRA234_RESET_PEX0_CORE_0>;
  2034. reset-names = "apb", "core";
  2035. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  2036. <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  2037. interrupt-names = "intr", "msi";
  2038. #interrupt-cells = <1>;
  2039. interrupt-map-mask = <0 0 0 0>;
  2040. interrupt-map = <0 0 0 0 &gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
  2041. nvidia,bpmp = <&bpmp 0>;
  2042. nvidia,aspm-cmrt-us = <60>;
  2043. nvidia,aspm-pwr-on-t-us = <20>;
  2044. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2045. bus-range = <0x0 0xff>;
  2046. ranges = <0x43000000 0x24 0x40000000 0x24 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
  2047. <0x02000000 0x0 0x40000000 0x27 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
  2048. <0x01000000 0x0 0x38100000 0x00 0x38100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
  2049. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE0R &emc>,
  2050. <&mc TEGRA234_MEMORY_CLIENT_PCIE0W &emc>;
  2051. interconnect-names = "dma-mem", "write";
  2052. iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE0 0x1000>;
  2053. iommu-map-mask = <0x0>;
  2054. dma-coherent;
  2055. status = "disabled";
  2056. };
  2057. pcie@141a0000 {
  2058. compatible = "nvidia,tegra234-pcie";
  2059. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX8A>;
  2060. reg = <0x00 0x141a0000 0x0 0x00020000>, /* appl registers (128K) */
  2061. <0x00 0x3a000000 0x0 0x00040000>, /* configuration space (256K) */
  2062. <0x00 0x3a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2063. <0x00 0x3a080000 0x0 0x00040000>; /* DBI reg space (256K) */
  2064. reg-names = "appl", "config", "atu_dma", "dbi";
  2065. #address-cells = <3>;
  2066. #size-cells = <2>;
  2067. device_type = "pci";
  2068. num-lanes = <8>;
  2069. num-viewport = <8>;
  2070. linux,pci-domain = <5>;
  2071. clocks = <&bpmp TEGRA234_CLK_PEX1_C5_CORE>;
  2072. clock-names = "core";
  2073. resets = <&bpmp TEGRA234_RESET_PEX1_CORE_5_APB>,
  2074. <&bpmp TEGRA234_RESET_PEX1_CORE_5>;
  2075. reset-names = "apb", "core";
  2076. interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  2077. <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  2078. interrupt-names = "intr", "msi";
  2079. #interrupt-cells = <1>;
  2080. interrupt-map-mask = <0 0 0 0>;
  2081. interrupt-map = <0 0 0 0 &gic GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
  2082. nvidia,bpmp = <&bpmp 5>;
  2083. nvidia,aspm-cmrt-us = <60>;
  2084. nvidia,aspm-pwr-on-t-us = <20>;
  2085. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2086. bus-range = <0x0 0xff>;
  2087. ranges = <0x43000000 0x28 0x00000000 0x28 0x00000000 0x3 0x28000000>, /* prefetchable memory (12928 MB) */
  2088. <0x02000000 0x0 0x40000000 0x2b 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
  2089. <0x01000000 0x0 0x3a100000 0x00 0x3a100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
  2090. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE5R &emc>,
  2091. <&mc TEGRA234_MEMORY_CLIENT_PCIE5W &emc>;
  2092. interconnect-names = "dma-mem", "write";
  2093. iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE5 0x1000>;
  2094. iommu-map-mask = <0x0>;
  2095. dma-coherent;
  2096. status = "disabled";
  2097. };
  2098. pcie@141c0000 {
  2099. compatible = "nvidia,tegra234-pcie";
  2100. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4A>;
  2101. reg = <0x00 0x141c0000 0x0 0x00020000>, /* appl registers (128K) */
  2102. <0x00 0x3c000000 0x0 0x00040000>, /* configuration space (256K) */
  2103. <0x00 0x3c040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2104. <0x00 0x3c080000 0x0 0x00040000>; /* DBI reg space (256K) */
  2105. reg-names = "appl", "config", "atu_dma", "dbi";
  2106. #address-cells = <3>;
  2107. #size-cells = <2>;
  2108. device_type = "pci";
  2109. num-lanes = <4>;
  2110. num-viewport = <8>;
  2111. linux,pci-domain = <6>;
  2112. clocks = <&bpmp TEGRA234_CLK_PEX1_C6_CORE>;
  2113. clock-names = "core";
  2114. resets = <&bpmp TEGRA234_RESET_PEX1_CORE_6_APB>,
  2115. <&bpmp TEGRA234_RESET_PEX1_CORE_6>;
  2116. reset-names = "apb", "core";
  2117. interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  2118. <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  2119. interrupt-names = "intr", "msi";
  2120. #interrupt-cells = <1>;
  2121. interrupt-map-mask = <0 0 0 0>;
  2122. interrupt-map = <0 0 0 0 &gic GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
  2123. nvidia,bpmp = <&bpmp 6>;
  2124. nvidia,aspm-cmrt-us = <60>;
  2125. nvidia,aspm-pwr-on-t-us = <20>;
  2126. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2127. bus-range = <0x0 0xff>;
  2128. ranges = <0x43000000 0x2b 0x40000000 0x2b 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
  2129. <0x02000000 0x0 0x40000000 0x2e 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
  2130. <0x01000000 0x0 0x3c100000 0x00 0x3c100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
  2131. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE6AR &emc>,
  2132. <&mc TEGRA234_MEMORY_CLIENT_PCIE6AW &emc>;
  2133. interconnect-names = "dma-mem", "write";
  2134. iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE6 0x1000>;
  2135. iommu-map-mask = <0x0>;
  2136. dma-coherent;
  2137. status = "disabled";
  2138. };
  2139. pcie@141e0000 {
  2140. compatible = "nvidia,tegra234-pcie";
  2141. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX8B>;
  2142. reg = <0x00 0x141e0000 0x0 0x00020000>, /* appl registers (128K) */
  2143. <0x00 0x3e000000 0x0 0x00040000>, /* configuration space (256K) */
  2144. <0x00 0x3e040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2145. <0x00 0x3e080000 0x0 0x00040000>; /* DBI reg space (256K) */
  2146. reg-names = "appl", "config", "atu_dma", "dbi";
  2147. #address-cells = <3>;
  2148. #size-cells = <2>;
  2149. device_type = "pci";
  2150. num-lanes = <8>;
  2151. num-viewport = <8>;
  2152. linux,pci-domain = <7>;
  2153. clocks = <&bpmp TEGRA234_CLK_PEX2_C7_CORE>;
  2154. clock-names = "core";
  2155. resets = <&bpmp TEGRA234_RESET_PEX2_CORE_7_APB>,
  2156. <&bpmp TEGRA234_RESET_PEX2_CORE_7>;
  2157. reset-names = "apb", "core";
  2158. interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  2159. <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  2160. interrupt-names = "intr", "msi";
  2161. #interrupt-cells = <1>;
  2162. interrupt-map-mask = <0 0 0 0>;
  2163. interrupt-map = <0 0 0 0 &gic GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
  2164. nvidia,bpmp = <&bpmp 7>;
  2165. nvidia,aspm-cmrt-us = <60>;
  2166. nvidia,aspm-pwr-on-t-us = <20>;
  2167. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2168. bus-range = <0x0 0xff>;
  2169. ranges = <0x43000000 0x30 0x00000000 0x30 0x00000000 0x2 0x28000000>, /* prefetchable memory (8832 MB) */
  2170. <0x02000000 0x0 0x40000000 0x32 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
  2171. <0x01000000 0x0 0x3e100000 0x00 0x3e100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
  2172. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE7AR &emc>,
  2173. <&mc TEGRA234_MEMORY_CLIENT_PCIE7AW &emc>;
  2174. interconnect-names = "dma-mem", "write";
  2175. iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE7 0x1000>;
  2176. iommu-map-mask = <0x0>;
  2177. dma-coherent;
  2178. status = "disabled";
  2179. };
  2180. pcie-ep@141a0000 {
  2181. compatible = "nvidia,tegra234-pcie-ep";
  2182. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX8A>;
  2183. reg = <0x00 0x141a0000 0x0 0x00020000>, /* appl registers (128K) */
  2184. <0x00 0x3a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2185. <0x00 0x3a080000 0x0 0x00040000>, /* DBI reg space (256K) */
  2186. <0x27 0x40000000 0x4 0x00000000>; /* Address Space (16G) */
  2187. reg-names = "appl", "atu_dma", "dbi", "addr_space";
  2188. num-lanes = <8>;
  2189. clocks = <&bpmp TEGRA234_CLK_PEX1_C5_CORE>;
  2190. clock-names = "core";
  2191. resets = <&bpmp TEGRA234_RESET_PEX1_CORE_5_APB>,
  2192. <&bpmp TEGRA234_RESET_PEX1_CORE_5>;
  2193. reset-names = "apb", "core";
  2194. interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
  2195. interrupt-names = "intr";
  2196. nvidia,bpmp = <&bpmp 5>;
  2197. nvidia,enable-ext-refclk;
  2198. nvidia,aspm-cmrt-us = <60>;
  2199. nvidia,aspm-pwr-on-t-us = <20>;
  2200. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2201. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE5R &emc>,
  2202. <&mc TEGRA234_MEMORY_CLIENT_PCIE5W &emc>;
  2203. interconnect-names = "dma-mem", "write";
  2204. iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE5 0x1000>;
  2205. iommu-map-mask = <0x0>;
  2206. dma-coherent;
  2207. status = "disabled";
  2208. };
  2209. pcie-ep@141c0000{
  2210. compatible = "nvidia,tegra234-pcie-ep";
  2211. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4A>;
  2212. reg = <0x00 0x141c0000 0x0 0x00020000>, /* appl registers (128K) */
  2213. <0x00 0x3c040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2214. <0x00 0x3c080000 0x0 0x00040000>, /* DBI space (256K) */
  2215. <0x2b 0x40000000 0x3 0x00000000>; /* Address Space (12G) */
  2216. reg-names = "appl", "atu_dma", "dbi", "addr_space";
  2217. num-lanes = <4>;
  2218. clocks = <&bpmp TEGRA234_CLK_PEX1_C6_CORE>;
  2219. clock-names = "core";
  2220. resets = <&bpmp TEGRA234_RESET_PEX1_CORE_6_APB>,
  2221. <&bpmp TEGRA234_RESET_PEX1_CORE_6>;
  2222. reset-names = "apb", "core";
  2223. interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
  2224. interrupt-names = "intr";
  2225. nvidia,bpmp = <&bpmp 6>;
  2226. nvidia,enable-ext-refclk;
  2227. nvidia,aspm-cmrt-us = <60>;
  2228. nvidia,aspm-pwr-on-t-us = <20>;
  2229. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2230. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE6AR &emc>,
  2231. <&mc TEGRA234_MEMORY_CLIENT_PCIE6AW &emc>;
  2232. interconnect-names = "dma-mem", "write";
  2233. iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE6 0x1000>;
  2234. iommu-map-mask = <0x0>;
  2235. dma-coherent;
  2236. status = "disabled";
  2237. };
  2238. pcie-ep@141e0000{
  2239. compatible = "nvidia,tegra234-pcie-ep";
  2240. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX8B>;
  2241. reg = <0x00 0x141e0000 0x0 0x00020000>, /* appl registers (128K) */
  2242. <0x00 0x3e040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2243. <0x00 0x3e080000 0x0 0x00040000>, /* DBI space (256K) */
  2244. <0x2e 0x40000000 0x4 0x00000000>; /* Address Space (16G) */
  2245. reg-names = "appl", "atu_dma", "dbi", "addr_space";
  2246. num-lanes = <8>;
  2247. clocks = <&bpmp TEGRA234_CLK_PEX2_C7_CORE>;
  2248. clock-names = "core";
  2249. resets = <&bpmp TEGRA234_RESET_PEX2_CORE_7_APB>,
  2250. <&bpmp TEGRA234_RESET_PEX2_CORE_7>;
  2251. reset-names = "apb", "core";
  2252. interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
  2253. interrupt-names = "intr";
  2254. nvidia,bpmp = <&bpmp 7>;
  2255. nvidia,enable-ext-refclk;
  2256. nvidia,aspm-cmrt-us = <60>;
  2257. nvidia,aspm-pwr-on-t-us = <20>;
  2258. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2259. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE7AR &emc>,
  2260. <&mc TEGRA234_MEMORY_CLIENT_PCIE7AW &emc>;
  2261. interconnect-names = "dma-mem", "write";
  2262. iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE7 0x1000>;
  2263. iommu-map-mask = <0x0>;
  2264. dma-coherent;
  2265. status = "disabled";
  2266. };
  2267. pcie-ep@140e0000{
  2268. compatible = "nvidia,tegra234-pcie-ep";
  2269. power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4CC>;
  2270. reg = <0x00 0x140e0000 0x0 0x00020000>, /* appl registers (128K) */
  2271. <0x00 0x2e040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2272. <0x00 0x2e080000 0x0 0x00040000>, /* DBI space (256K) */
  2273. <0x38 0x40000000 0x3 0x00000000>; /* Address Space (12G) */
  2274. reg-names = "appl", "atu_dma", "dbi", "addr_space";
  2275. num-lanes = <4>;
  2276. clocks = <&bpmp TEGRA234_CLK_PEX2_C10_CORE>;
  2277. clock-names = "core";
  2278. resets = <&bpmp TEGRA234_RESET_PEX2_CORE_10_APB>,
  2279. <&bpmp TEGRA234_RESET_PEX2_CORE_10>;
  2280. reset-names = "apb", "core";
  2281. interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
  2282. interrupt-names = "intr";
  2283. nvidia,bpmp = <&bpmp 10>;
  2284. nvidia,enable-ext-refclk;
  2285. nvidia,aspm-cmrt-us = <60>;
  2286. nvidia,aspm-pwr-on-t-us = <20>;
  2287. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2288. interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE10AR &emc>,
  2289. <&mc TEGRA234_MEMORY_CLIENT_PCIE10AW &emc>;
  2290. interconnect-names = "dma-mem", "write";
  2291. iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE10 0x1000>;
  2292. iommu-map-mask = <0x0>;
  2293. dma-coherent;
  2294. status = "disabled";
  2295. };
  2296. sram@40000000 {
  2297. compatible = "nvidia,tegra234-sysram", "mmio-sram";
  2298. reg = <0x0 0x40000000 0x0 0x80000>;
  2299. #address-cells = <1>;
  2300. #size-cells = <1>;
  2301. ranges = <0x0 0x0 0x40000000 0x80000>;
  2302. no-memory-wc;
  2303. cpu_bpmp_tx: sram@70000 {
  2304. reg = <0x70000 0x1000>;
  2305. label = "cpu-bpmp-tx";
  2306. pool;
  2307. };
  2308. cpu_bpmp_rx: sram@71000 {
  2309. reg = <0x71000 0x1000>;
  2310. label = "cpu-bpmp-rx";
  2311. pool;
  2312. };
  2313. };
  2314. bpmp: bpmp {
  2315. compatible = "nvidia,tegra234-bpmp", "nvidia,tegra186-bpmp";
  2316. mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_DB
  2317. TEGRA_HSP_DB_MASTER_BPMP>;
  2318. shmem = <&cpu_bpmp_tx>, <&cpu_bpmp_rx>;
  2319. #clock-cells = <1>;
  2320. #reset-cells = <1>;
  2321. #power-domain-cells = <1>;
  2322. interconnects = <&mc TEGRA234_MEMORY_CLIENT_BPMPR &emc>,
  2323. <&mc TEGRA234_MEMORY_CLIENT_BPMPW &emc>,
  2324. <&mc TEGRA234_MEMORY_CLIENT_BPMPDMAR &emc>,
  2325. <&mc TEGRA234_MEMORY_CLIENT_BPMPDMAW &emc>;
  2326. interconnect-names = "read", "write", "dma-mem", "dma-write";
  2327. iommus = <&smmu_niso1 TEGRA234_SID_BPMP>;
  2328. bpmp_i2c: i2c {
  2329. compatible = "nvidia,tegra186-bpmp-i2c";
  2330. nvidia,bpmp-bus-id = <5>;
  2331. #address-cells = <1>;
  2332. #size-cells = <0>;
  2333. };
  2334. };
  2335. cpus {
  2336. #address-cells = <1>;
  2337. #size-cells = <0>;
  2338. cpu0_0: cpu@0 {
  2339. compatible = "arm,cortex-a78";
  2340. device_type = "cpu";
  2341. reg = <0x00000>;
  2342. enable-method = "psci";
  2343. i-cache-size = <65536>;
  2344. i-cache-line-size = <64>;
  2345. i-cache-sets = <256>;
  2346. d-cache-size = <65536>;
  2347. d-cache-line-size = <64>;
  2348. d-cache-sets = <256>;
  2349. next-level-cache = <&l2c0_0>;
  2350. };
  2351. cpu0_1: cpu@100 {
  2352. compatible = "arm,cortex-a78";
  2353. device_type = "cpu";
  2354. reg = <0x00100>;
  2355. enable-method = "psci";
  2356. i-cache-size = <65536>;
  2357. i-cache-line-size = <64>;
  2358. i-cache-sets = <256>;
  2359. d-cache-size = <65536>;
  2360. d-cache-line-size = <64>;
  2361. d-cache-sets = <256>;
  2362. next-level-cache = <&l2c0_1>;
  2363. };
  2364. cpu0_2: cpu@200 {
  2365. compatible = "arm,cortex-a78";
  2366. device_type = "cpu";
  2367. reg = <0x00200>;
  2368. enable-method = "psci";
  2369. i-cache-size = <65536>;
  2370. i-cache-line-size = <64>;
  2371. i-cache-sets = <256>;
  2372. d-cache-size = <65536>;
  2373. d-cache-line-size = <64>;
  2374. d-cache-sets = <256>;
  2375. next-level-cache = <&l2c0_2>;
  2376. };
  2377. cpu0_3: cpu@300 {
  2378. compatible = "arm,cortex-a78";
  2379. device_type = "cpu";
  2380. reg = <0x00300>;
  2381. enable-method = "psci";
  2382. i-cache-size = <65536>;
  2383. i-cache-line-size = <64>;
  2384. i-cache-sets = <256>;
  2385. d-cache-size = <65536>;
  2386. d-cache-line-size = <64>;
  2387. d-cache-sets = <256>;
  2388. next-level-cache = <&l2c0_3>;
  2389. };
  2390. cpu1_0: cpu@10000 {
  2391. compatible = "arm,cortex-a78";
  2392. device_type = "cpu";
  2393. reg = <0x10000>;
  2394. enable-method = "psci";
  2395. i-cache-size = <65536>;
  2396. i-cache-line-size = <64>;
  2397. i-cache-sets = <256>;
  2398. d-cache-size = <65536>;
  2399. d-cache-line-size = <64>;
  2400. d-cache-sets = <256>;
  2401. next-level-cache = <&l2c1_0>;
  2402. };
  2403. cpu1_1: cpu@10100 {
  2404. compatible = "arm,cortex-a78";
  2405. device_type = "cpu";
  2406. reg = <0x10100>;
  2407. enable-method = "psci";
  2408. i-cache-size = <65536>;
  2409. i-cache-line-size = <64>;
  2410. i-cache-sets = <256>;
  2411. d-cache-size = <65536>;
  2412. d-cache-line-size = <64>;
  2413. d-cache-sets = <256>;
  2414. next-level-cache = <&l2c1_1>;
  2415. };
  2416. cpu1_2: cpu@10200 {
  2417. compatible = "arm,cortex-a78";
  2418. device_type = "cpu";
  2419. reg = <0x10200>;
  2420. enable-method = "psci";
  2421. i-cache-size = <65536>;
  2422. i-cache-line-size = <64>;
  2423. i-cache-sets = <256>;
  2424. d-cache-size = <65536>;
  2425. d-cache-line-size = <64>;
  2426. d-cache-sets = <256>;
  2427. next-level-cache = <&l2c1_2>;
  2428. };
  2429. cpu1_3: cpu@10300 {
  2430. compatible = "arm,cortex-a78";
  2431. device_type = "cpu";
  2432. reg = <0x10300>;
  2433. enable-method = "psci";
  2434. i-cache-size = <65536>;
  2435. i-cache-line-size = <64>;
  2436. i-cache-sets = <256>;
  2437. d-cache-size = <65536>;
  2438. d-cache-line-size = <64>;
  2439. d-cache-sets = <256>;
  2440. next-level-cache = <&l2c1_3>;
  2441. };
  2442. cpu2_0: cpu@20000 {
  2443. compatible = "arm,cortex-a78";
  2444. device_type = "cpu";
  2445. reg = <0x20000>;
  2446. enable-method = "psci";
  2447. i-cache-size = <65536>;
  2448. i-cache-line-size = <64>;
  2449. i-cache-sets = <256>;
  2450. d-cache-size = <65536>;
  2451. d-cache-line-size = <64>;
  2452. d-cache-sets = <256>;
  2453. next-level-cache = <&l2c2_0>;
  2454. };
  2455. cpu2_1: cpu@20100 {
  2456. compatible = "arm,cortex-a78";
  2457. device_type = "cpu";
  2458. reg = <0x20100>;
  2459. enable-method = "psci";
  2460. i-cache-size = <65536>;
  2461. i-cache-line-size = <64>;
  2462. i-cache-sets = <256>;
  2463. d-cache-size = <65536>;
  2464. d-cache-line-size = <64>;
  2465. d-cache-sets = <256>;
  2466. next-level-cache = <&l2c2_1>;
  2467. };
  2468. cpu2_2: cpu@20200 {
  2469. compatible = "arm,cortex-a78";
  2470. device_type = "cpu";
  2471. reg = <0x20200>;
  2472. enable-method = "psci";
  2473. i-cache-size = <65536>;
  2474. i-cache-line-size = <64>;
  2475. i-cache-sets = <256>;
  2476. d-cache-size = <65536>;
  2477. d-cache-line-size = <64>;
  2478. d-cache-sets = <256>;
  2479. next-level-cache = <&l2c2_2>;
  2480. };
  2481. cpu2_3: cpu@20300 {
  2482. compatible = "arm,cortex-a78";
  2483. device_type = "cpu";
  2484. reg = <0x20300>;
  2485. enable-method = "psci";
  2486. i-cache-size = <65536>;
  2487. i-cache-line-size = <64>;
  2488. i-cache-sets = <256>;
  2489. d-cache-size = <65536>;
  2490. d-cache-line-size = <64>;
  2491. d-cache-sets = <256>;
  2492. next-level-cache = <&l2c2_3>;
  2493. };
  2494. cpu-map {
  2495. cluster0 {
  2496. core0 {
  2497. cpu = <&cpu0_0>;
  2498. };
  2499. core1 {
  2500. cpu = <&cpu0_1>;
  2501. };
  2502. core2 {
  2503. cpu = <&cpu0_2>;
  2504. };
  2505. core3 {
  2506. cpu = <&cpu0_3>;
  2507. };
  2508. };
  2509. cluster1 {
  2510. core0 {
  2511. cpu = <&cpu1_0>;
  2512. };
  2513. core1 {
  2514. cpu = <&cpu1_1>;
  2515. };
  2516. core2 {
  2517. cpu = <&cpu1_2>;
  2518. };
  2519. core3 {
  2520. cpu = <&cpu1_3>;
  2521. };
  2522. };
  2523. cluster2 {
  2524. core0 {
  2525. cpu = <&cpu2_0>;
  2526. };
  2527. core1 {
  2528. cpu = <&cpu2_1>;
  2529. };
  2530. core2 {
  2531. cpu = <&cpu2_2>;
  2532. };
  2533. core3 {
  2534. cpu = <&cpu2_3>;
  2535. };
  2536. };
  2537. };
  2538. l2c0_0: l2-cache00 {
  2539. cache-size = <262144>;
  2540. cache-line-size = <64>;
  2541. cache-sets = <512>;
  2542. cache-unified;
  2543. next-level-cache = <&l3c0>;
  2544. };
  2545. l2c0_1: l2-cache01 {
  2546. cache-size = <262144>;
  2547. cache-line-size = <64>;
  2548. cache-sets = <512>;
  2549. cache-unified;
  2550. next-level-cache = <&l3c0>;
  2551. };
  2552. l2c0_2: l2-cache02 {
  2553. cache-size = <262144>;
  2554. cache-line-size = <64>;
  2555. cache-sets = <512>;
  2556. cache-unified;
  2557. next-level-cache = <&l3c0>;
  2558. };
  2559. l2c0_3: l2-cache03 {
  2560. cache-size = <262144>;
  2561. cache-line-size = <64>;
  2562. cache-sets = <512>;
  2563. cache-unified;
  2564. next-level-cache = <&l3c0>;
  2565. };
  2566. l2c1_0: l2-cache10 {
  2567. cache-size = <262144>;
  2568. cache-line-size = <64>;
  2569. cache-sets = <512>;
  2570. cache-unified;
  2571. next-level-cache = <&l3c1>;
  2572. };
  2573. l2c1_1: l2-cache11 {
  2574. cache-size = <262144>;
  2575. cache-line-size = <64>;
  2576. cache-sets = <512>;
  2577. cache-unified;
  2578. next-level-cache = <&l3c1>;
  2579. };
  2580. l2c1_2: l2-cache12 {
  2581. cache-size = <262144>;
  2582. cache-line-size = <64>;
  2583. cache-sets = <512>;
  2584. cache-unified;
  2585. next-level-cache = <&l3c1>;
  2586. };
  2587. l2c1_3: l2-cache13 {
  2588. cache-size = <262144>;
  2589. cache-line-size = <64>;
  2590. cache-sets = <512>;
  2591. cache-unified;
  2592. next-level-cache = <&l3c1>;
  2593. };
  2594. l2c2_0: l2-cache20 {
  2595. cache-size = <262144>;
  2596. cache-line-size = <64>;
  2597. cache-sets = <512>;
  2598. cache-unified;
  2599. next-level-cache = <&l3c2>;
  2600. };
  2601. l2c2_1: l2-cache21 {
  2602. cache-size = <262144>;
  2603. cache-line-size = <64>;
  2604. cache-sets = <512>;
  2605. cache-unified;
  2606. next-level-cache = <&l3c2>;
  2607. };
  2608. l2c2_2: l2-cache22 {
  2609. cache-size = <262144>;
  2610. cache-line-size = <64>;
  2611. cache-sets = <512>;
  2612. cache-unified;
  2613. next-level-cache = <&l3c2>;
  2614. };
  2615. l2c2_3: l2-cache23 {
  2616. cache-size = <262144>;
  2617. cache-line-size = <64>;
  2618. cache-sets = <512>;
  2619. cache-unified;
  2620. next-level-cache = <&l3c2>;
  2621. };
  2622. l3c0: l3-cache0 {
  2623. cache-size = <2097152>;
  2624. cache-line-size = <64>;
  2625. cache-sets = <2048>;
  2626. };
  2627. l3c1: l3-cache1 {
  2628. cache-size = <2097152>;
  2629. cache-line-size = <64>;
  2630. cache-sets = <2048>;
  2631. };
  2632. l3c2: l3-cache2 {
  2633. cache-size = <2097152>;
  2634. cache-line-size = <64>;
  2635. cache-sets = <2048>;
  2636. };
  2637. };
  2638. pmu {
  2639. compatible = "arm,cortex-a78-pmu";
  2640. interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>;
  2641. status = "okay";
  2642. };
  2643. psci {
  2644. compatible = "arm,psci-1.0";
  2645. status = "okay";
  2646. method = "smc";
  2647. };
  2648. tcu: serial {
  2649. compatible = "nvidia,tegra234-tcu", "nvidia,tegra194-tcu";
  2650. mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_RX(0)>,
  2651. <&hsp_aon TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_TX(1)>;
  2652. mbox-names = "rx", "tx";
  2653. status = "disabled";
  2654. };
  2655. sound {
  2656. status = "disabled";
  2657. clocks = <&bpmp TEGRA234_CLK_PLLA>,
  2658. <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  2659. clock-names = "pll_a", "plla_out0";
  2660. assigned-clocks = <&bpmp TEGRA234_CLK_PLLA>,
  2661. <&bpmp TEGRA234_CLK_PLLA_OUT0>,
  2662. <&bpmp TEGRA234_CLK_AUD_MCLK>;
  2663. assigned-clock-parents = <0>,
  2664. <&bpmp TEGRA234_CLK_PLLA>,
  2665. <&bpmp TEGRA234_CLK_PLLA_OUT0>;
  2666. };
  2667. timer {
  2668. compatible = "arm,armv8-timer";
  2669. interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  2670. <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  2671. <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  2672. <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
  2673. interrupt-parent = <&gic>;
  2674. always-on;
  2675. };
  2676. };