tegra194.dtsi 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158
  1. // SPDX-License-Identifier: GPL-2.0
  2. #include <dt-bindings/clock/tegra194-clock.h>
  3. #include <dt-bindings/gpio/tegra194-gpio.h>
  4. #include <dt-bindings/interrupt-controller/arm-gic.h>
  5. #include <dt-bindings/mailbox/tegra186-hsp.h>
  6. #include <dt-bindings/pinctrl/pinctrl-tegra-io-pad.h>
  7. #include <dt-bindings/pinctrl/pinctrl-tegra.h>
  8. #include <dt-bindings/power/tegra194-powergate.h>
  9. #include <dt-bindings/reset/tegra194-reset.h>
  10. #include <dt-bindings/thermal/tegra194-bpmp-thermal.h>
  11. #include <dt-bindings/memory/tegra194-mc.h>
  12. / {
  13. compatible = "nvidia,tegra194";
  14. interrupt-parent = <&gic>;
  15. #address-cells = <2>;
  16. #size-cells = <2>;
  17. /* control backbone */
  18. bus@0 {
  19. compatible = "simple-bus";
  20. #address-cells = <1>;
  21. #size-cells = <1>;
  22. ranges = <0x0 0x0 0x0 0x40000000>;
  23. apbmisc: misc@100000 {
  24. compatible = "nvidia,tegra194-misc";
  25. reg = <0x00100000 0xf000>,
  26. <0x0010f000 0x1000>;
  27. };
  28. gpio: gpio@2200000 {
  29. compatible = "nvidia,tegra194-gpio";
  30. reg-names = "security", "gpio";
  31. reg = <0x2200000 0x10000>,
  32. <0x2210000 0x10000>;
  33. interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>,
  34. <GIC_SPI 289 IRQ_TYPE_LEVEL_HIGH>,
  35. <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>,
  36. <GIC_SPI 291 IRQ_TYPE_LEVEL_HIGH>,
  37. <GIC_SPI 292 IRQ_TYPE_LEVEL_HIGH>,
  38. <GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>,
  39. <GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>,
  40. <GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>,
  41. <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>,
  42. <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>,
  43. <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>,
  44. <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>,
  45. <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>,
  46. <GIC_SPI 301 IRQ_TYPE_LEVEL_HIGH>,
  47. <GIC_SPI 302 IRQ_TYPE_LEVEL_HIGH>,
  48. <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>,
  49. <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
  50. <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>,
  51. <GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>,
  52. <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>,
  53. <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
  54. <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
  55. <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
  56. <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
  57. <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
  58. <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
  59. <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
  60. <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
  61. <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
  62. <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
  63. <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
  64. <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
  65. <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
  66. <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
  67. <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
  68. <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
  69. <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
  70. <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
  71. <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
  72. <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
  73. <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
  74. <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
  75. <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
  76. <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
  77. <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
  78. <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
  79. <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
  80. <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
  81. #interrupt-cells = <2>;
  82. interrupt-controller;
  83. #gpio-cells = <2>;
  84. gpio-controller;
  85. };
  86. cbb-noc@2300000 {
  87. compatible = "nvidia,tegra194-cbb-noc";
  88. reg = <0x02300000 0x1000>;
  89. interrupts = <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>,
  90. <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
  91. nvidia,axi2apb = <&axi2apb>;
  92. nvidia,apbmisc = <&apbmisc>;
  93. status = "okay";
  94. };
  95. axi2apb: axi2apb@2390000 {
  96. compatible = "nvidia,tegra194-axi2apb";
  97. reg = <0x2390000 0x1000>,
  98. <0x23a0000 0x1000>,
  99. <0x23b0000 0x1000>,
  100. <0x23c0000 0x1000>,
  101. <0x23d0000 0x1000>,
  102. <0x23e0000 0x1000>;
  103. status = "okay";
  104. };
  105. ethernet@2490000 {
  106. compatible = "nvidia,tegra194-eqos",
  107. "nvidia,tegra186-eqos",
  108. "snps,dwc-qos-ethernet-4.10";
  109. reg = <0x02490000 0x10000>;
  110. interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
  111. clocks = <&bpmp TEGRA194_CLK_AXI_CBB>,
  112. <&bpmp TEGRA194_CLK_EQOS_AXI>,
  113. <&bpmp TEGRA194_CLK_EQOS_RX>,
  114. <&bpmp TEGRA194_CLK_EQOS_TX>,
  115. <&bpmp TEGRA194_CLK_EQOS_PTP_REF>;
  116. clock-names = "master_bus", "slave_bus", "rx", "tx", "ptp_ref";
  117. resets = <&bpmp TEGRA194_RESET_EQOS>;
  118. reset-names = "eqos";
  119. interconnects = <&mc TEGRA194_MEMORY_CLIENT_EQOSR &emc>,
  120. <&mc TEGRA194_MEMORY_CLIENT_EQOSW &emc>;
  121. interconnect-names = "dma-mem", "write";
  122. iommus = <&smmu TEGRA194_SID_EQOS>;
  123. status = "disabled";
  124. snps,write-requests = <1>;
  125. snps,read-requests = <3>;
  126. snps,burst-map = <0x7>;
  127. snps,txpbl = <16>;
  128. snps,rxpbl = <8>;
  129. };
  130. gpcdma: dma-controller@2600000 {
  131. compatible = "nvidia,tegra194-gpcdma",
  132. "nvidia,tegra186-gpcdma";
  133. reg = <0x2600000 0x210000>;
  134. resets = <&bpmp TEGRA194_RESET_GPCDMA>;
  135. reset-names = "gpcdma";
  136. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
  137. <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
  138. <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
  139. <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>,
  140. <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
  141. <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
  142. <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
  143. <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
  144. <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
  145. <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
  146. <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
  147. <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
  148. <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
  149. <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
  150. <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
  151. <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
  152. <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
  153. <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>,
  154. <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
  155. <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
  156. <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
  157. <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
  158. <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
  159. <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
  160. <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
  161. <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
  162. <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
  163. <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
  164. <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
  165. <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
  166. <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
  167. #dma-cells = <1>;
  168. iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
  169. dma-coherent;
  170. status = "okay";
  171. };
  172. aconnect@2900000 {
  173. compatible = "nvidia,tegra194-aconnect",
  174. "nvidia,tegra210-aconnect";
  175. clocks = <&bpmp TEGRA194_CLK_APE>,
  176. <&bpmp TEGRA194_CLK_APB2APE>;
  177. clock-names = "ape", "apb2ape";
  178. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_AUD>;
  179. #address-cells = <1>;
  180. #size-cells = <1>;
  181. ranges = <0x02900000 0x02900000 0x200000>;
  182. status = "disabled";
  183. adma: dma-controller@2930000 {
  184. compatible = "nvidia,tegra194-adma",
  185. "nvidia,tegra186-adma";
  186. reg = <0x02930000 0x20000>;
  187. interrupt-parent = <&agic>;
  188. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  189. <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  190. <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  191. <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  192. <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
  193. <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
  194. <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  195. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  196. <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  197. <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  198. <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
  199. <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
  200. <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  201. <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  202. <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
  203. <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
  204. <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
  205. <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
  206. <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
  207. <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
  208. <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
  209. <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
  210. <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
  211. <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
  212. <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
  213. <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
  214. <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
  215. <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
  216. <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
  217. <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
  218. <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
  219. <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  220. #dma-cells = <1>;
  221. clocks = <&bpmp TEGRA194_CLK_AHUB>;
  222. clock-names = "d_audio";
  223. status = "disabled";
  224. };
  225. agic: interrupt-controller@2a40000 {
  226. compatible = "nvidia,tegra194-agic",
  227. "nvidia,tegra210-agic";
  228. #interrupt-cells = <3>;
  229. interrupt-controller;
  230. reg = <0x02a41000 0x1000>,
  231. <0x02a42000 0x2000>;
  232. interrupts = <GIC_SPI 145
  233. (GIC_CPU_MASK_SIMPLE(4) |
  234. IRQ_TYPE_LEVEL_HIGH)>;
  235. clocks = <&bpmp TEGRA194_CLK_APE>;
  236. clock-names = "clk";
  237. status = "disabled";
  238. };
  239. tegra_ahub: ahub@2900800 {
  240. compatible = "nvidia,tegra194-ahub",
  241. "nvidia,tegra186-ahub";
  242. reg = <0x02900800 0x800>;
  243. clocks = <&bpmp TEGRA194_CLK_AHUB>;
  244. clock-names = "ahub";
  245. assigned-clocks = <&bpmp TEGRA194_CLK_AHUB>;
  246. assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  247. #address-cells = <1>;
  248. #size-cells = <1>;
  249. ranges = <0x02900800 0x02900800 0x11800>;
  250. status = "disabled";
  251. tegra_admaif: admaif@290f000 {
  252. compatible = "nvidia,tegra194-admaif",
  253. "nvidia,tegra186-admaif";
  254. reg = <0x0290f000 0x1000>;
  255. dmas = <&adma 1>, <&adma 1>,
  256. <&adma 2>, <&adma 2>,
  257. <&adma 3>, <&adma 3>,
  258. <&adma 4>, <&adma 4>,
  259. <&adma 5>, <&adma 5>,
  260. <&adma 6>, <&adma 6>,
  261. <&adma 7>, <&adma 7>,
  262. <&adma 8>, <&adma 8>,
  263. <&adma 9>, <&adma 9>,
  264. <&adma 10>, <&adma 10>,
  265. <&adma 11>, <&adma 11>,
  266. <&adma 12>, <&adma 12>,
  267. <&adma 13>, <&adma 13>,
  268. <&adma 14>, <&adma 14>,
  269. <&adma 15>, <&adma 15>,
  270. <&adma 16>, <&adma 16>,
  271. <&adma 17>, <&adma 17>,
  272. <&adma 18>, <&adma 18>,
  273. <&adma 19>, <&adma 19>,
  274. <&adma 20>, <&adma 20>;
  275. dma-names = "rx1", "tx1",
  276. "rx2", "tx2",
  277. "rx3", "tx3",
  278. "rx4", "tx4",
  279. "rx5", "tx5",
  280. "rx6", "tx6",
  281. "rx7", "tx7",
  282. "rx8", "tx8",
  283. "rx9", "tx9",
  284. "rx10", "tx10",
  285. "rx11", "tx11",
  286. "rx12", "tx12",
  287. "rx13", "tx13",
  288. "rx14", "tx14",
  289. "rx15", "tx15",
  290. "rx16", "tx16",
  291. "rx17", "tx17",
  292. "rx18", "tx18",
  293. "rx19", "tx19",
  294. "rx20", "tx20";
  295. status = "disabled";
  296. interconnects = <&mc TEGRA194_MEMORY_CLIENT_APEDMAR &emc>,
  297. <&mc TEGRA194_MEMORY_CLIENT_APEDMAW &emc>;
  298. interconnect-names = "dma-mem", "write";
  299. iommus = <&smmu TEGRA194_SID_APE>;
  300. };
  301. tegra_i2s1: i2s@2901000 {
  302. compatible = "nvidia,tegra194-i2s",
  303. "nvidia,tegra210-i2s";
  304. reg = <0x2901000 0x100>;
  305. clocks = <&bpmp TEGRA194_CLK_I2S1>,
  306. <&bpmp TEGRA194_CLK_I2S1_SYNC_INPUT>;
  307. clock-names = "i2s", "sync_input";
  308. assigned-clocks = <&bpmp TEGRA194_CLK_I2S1>;
  309. assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  310. assigned-clock-rates = <1536000>;
  311. sound-name-prefix = "I2S1";
  312. status = "disabled";
  313. };
  314. tegra_i2s2: i2s@2901100 {
  315. compatible = "nvidia,tegra194-i2s",
  316. "nvidia,tegra210-i2s";
  317. reg = <0x2901100 0x100>;
  318. clocks = <&bpmp TEGRA194_CLK_I2S2>,
  319. <&bpmp TEGRA194_CLK_I2S2_SYNC_INPUT>;
  320. clock-names = "i2s", "sync_input";
  321. assigned-clocks = <&bpmp TEGRA194_CLK_I2S2>;
  322. assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  323. assigned-clock-rates = <1536000>;
  324. sound-name-prefix = "I2S2";
  325. status = "disabled";
  326. };
  327. tegra_i2s3: i2s@2901200 {
  328. compatible = "nvidia,tegra194-i2s",
  329. "nvidia,tegra210-i2s";
  330. reg = <0x2901200 0x100>;
  331. clocks = <&bpmp TEGRA194_CLK_I2S3>,
  332. <&bpmp TEGRA194_CLK_I2S3_SYNC_INPUT>;
  333. clock-names = "i2s", "sync_input";
  334. assigned-clocks = <&bpmp TEGRA194_CLK_I2S3>;
  335. assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  336. assigned-clock-rates = <1536000>;
  337. sound-name-prefix = "I2S3";
  338. status = "disabled";
  339. };
  340. tegra_i2s4: i2s@2901300 {
  341. compatible = "nvidia,tegra194-i2s",
  342. "nvidia,tegra210-i2s";
  343. reg = <0x2901300 0x100>;
  344. clocks = <&bpmp TEGRA194_CLK_I2S4>,
  345. <&bpmp TEGRA194_CLK_I2S4_SYNC_INPUT>;
  346. clock-names = "i2s", "sync_input";
  347. assigned-clocks = <&bpmp TEGRA194_CLK_I2S4>;
  348. assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  349. assigned-clock-rates = <1536000>;
  350. sound-name-prefix = "I2S4";
  351. status = "disabled";
  352. };
  353. tegra_i2s5: i2s@2901400 {
  354. compatible = "nvidia,tegra194-i2s",
  355. "nvidia,tegra210-i2s";
  356. reg = <0x2901400 0x100>;
  357. clocks = <&bpmp TEGRA194_CLK_I2S5>,
  358. <&bpmp TEGRA194_CLK_I2S5_SYNC_INPUT>;
  359. clock-names = "i2s", "sync_input";
  360. assigned-clocks = <&bpmp TEGRA194_CLK_I2S5>;
  361. assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  362. assigned-clock-rates = <1536000>;
  363. sound-name-prefix = "I2S5";
  364. status = "disabled";
  365. };
  366. tegra_i2s6: i2s@2901500 {
  367. compatible = "nvidia,tegra194-i2s",
  368. "nvidia,tegra210-i2s";
  369. reg = <0x2901500 0x100>;
  370. clocks = <&bpmp TEGRA194_CLK_I2S6>,
  371. <&bpmp TEGRA194_CLK_I2S6_SYNC_INPUT>;
  372. clock-names = "i2s", "sync_input";
  373. assigned-clocks = <&bpmp TEGRA194_CLK_I2S6>;
  374. assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  375. assigned-clock-rates = <1536000>;
  376. sound-name-prefix = "I2S6";
  377. status = "disabled";
  378. };
  379. tegra_dmic1: dmic@2904000 {
  380. compatible = "nvidia,tegra194-dmic",
  381. "nvidia,tegra210-dmic";
  382. reg = <0x2904000 0x100>;
  383. clocks = <&bpmp TEGRA194_CLK_DMIC1>;
  384. clock-names = "dmic";
  385. assigned-clocks = <&bpmp TEGRA194_CLK_DMIC1>;
  386. assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  387. assigned-clock-rates = <3072000>;
  388. sound-name-prefix = "DMIC1";
  389. status = "disabled";
  390. };
  391. tegra_dmic2: dmic@2904100 {
  392. compatible = "nvidia,tegra194-dmic",
  393. "nvidia,tegra210-dmic";
  394. reg = <0x2904100 0x100>;
  395. clocks = <&bpmp TEGRA194_CLK_DMIC2>;
  396. clock-names = "dmic";
  397. assigned-clocks = <&bpmp TEGRA194_CLK_DMIC2>;
  398. assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  399. assigned-clock-rates = <3072000>;
  400. sound-name-prefix = "DMIC2";
  401. status = "disabled";
  402. };
  403. tegra_dmic3: dmic@2904200 {
  404. compatible = "nvidia,tegra194-dmic",
  405. "nvidia,tegra210-dmic";
  406. reg = <0x2904200 0x100>;
  407. clocks = <&bpmp TEGRA194_CLK_DMIC3>;
  408. clock-names = "dmic";
  409. assigned-clocks = <&bpmp TEGRA194_CLK_DMIC3>;
  410. assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  411. assigned-clock-rates = <3072000>;
  412. sound-name-prefix = "DMIC3";
  413. status = "disabled";
  414. };
  415. tegra_dmic4: dmic@2904300 {
  416. compatible = "nvidia,tegra194-dmic",
  417. "nvidia,tegra210-dmic";
  418. reg = <0x2904300 0x100>;
  419. clocks = <&bpmp TEGRA194_CLK_DMIC4>;
  420. clock-names = "dmic";
  421. assigned-clocks = <&bpmp TEGRA194_CLK_DMIC4>;
  422. assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  423. assigned-clock-rates = <3072000>;
  424. sound-name-prefix = "DMIC4";
  425. status = "disabled";
  426. };
  427. tegra_dspk1: dspk@2905000 {
  428. compatible = "nvidia,tegra194-dspk",
  429. "nvidia,tegra186-dspk";
  430. reg = <0x2905000 0x100>;
  431. clocks = <&bpmp TEGRA194_CLK_DSPK1>;
  432. clock-names = "dspk";
  433. assigned-clocks = <&bpmp TEGRA194_CLK_DSPK1>;
  434. assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  435. assigned-clock-rates = <12288000>;
  436. sound-name-prefix = "DSPK1";
  437. status = "disabled";
  438. };
  439. tegra_dspk2: dspk@2905100 {
  440. compatible = "nvidia,tegra194-dspk",
  441. "nvidia,tegra186-dspk";
  442. reg = <0x2905100 0x100>;
  443. clocks = <&bpmp TEGRA194_CLK_DSPK2>;
  444. clock-names = "dspk";
  445. assigned-clocks = <&bpmp TEGRA194_CLK_DSPK2>;
  446. assigned-clock-parents = <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  447. assigned-clock-rates = <12288000>;
  448. sound-name-prefix = "DSPK2";
  449. status = "disabled";
  450. };
  451. tegra_sfc1: sfc@2902000 {
  452. compatible = "nvidia,tegra194-sfc",
  453. "nvidia,tegra210-sfc";
  454. reg = <0x2902000 0x200>;
  455. sound-name-prefix = "SFC1";
  456. status = "disabled";
  457. };
  458. tegra_sfc2: sfc@2902200 {
  459. compatible = "nvidia,tegra194-sfc",
  460. "nvidia,tegra210-sfc";
  461. reg = <0x2902200 0x200>;
  462. sound-name-prefix = "SFC2";
  463. status = "disabled";
  464. };
  465. tegra_sfc3: sfc@2902400 {
  466. compatible = "nvidia,tegra194-sfc",
  467. "nvidia,tegra210-sfc";
  468. reg = <0x2902400 0x200>;
  469. sound-name-prefix = "SFC3";
  470. status = "disabled";
  471. };
  472. tegra_sfc4: sfc@2902600 {
  473. compatible = "nvidia,tegra194-sfc",
  474. "nvidia,tegra210-sfc";
  475. reg = <0x2902600 0x200>;
  476. sound-name-prefix = "SFC4";
  477. status = "disabled";
  478. };
  479. tegra_mvc1: mvc@290a000 {
  480. compatible = "nvidia,tegra194-mvc",
  481. "nvidia,tegra210-mvc";
  482. reg = <0x290a000 0x200>;
  483. sound-name-prefix = "MVC1";
  484. status = "disabled";
  485. };
  486. tegra_mvc2: mvc@290a200 {
  487. compatible = "nvidia,tegra194-mvc",
  488. "nvidia,tegra210-mvc";
  489. reg = <0x290a200 0x200>;
  490. sound-name-prefix = "MVC2";
  491. status = "disabled";
  492. };
  493. tegra_amx1: amx@2903000 {
  494. compatible = "nvidia,tegra194-amx";
  495. reg = <0x2903000 0x100>;
  496. sound-name-prefix = "AMX1";
  497. status = "disabled";
  498. };
  499. tegra_amx2: amx@2903100 {
  500. compatible = "nvidia,tegra194-amx";
  501. reg = <0x2903100 0x100>;
  502. sound-name-prefix = "AMX2";
  503. status = "disabled";
  504. };
  505. tegra_amx3: amx@2903200 {
  506. compatible = "nvidia,tegra194-amx";
  507. reg = <0x2903200 0x100>;
  508. sound-name-prefix = "AMX3";
  509. status = "disabled";
  510. };
  511. tegra_amx4: amx@2903300 {
  512. compatible = "nvidia,tegra194-amx";
  513. reg = <0x2903300 0x100>;
  514. sound-name-prefix = "AMX4";
  515. status = "disabled";
  516. };
  517. tegra_adx1: adx@2903800 {
  518. compatible = "nvidia,tegra194-adx",
  519. "nvidia,tegra210-adx";
  520. reg = <0x2903800 0x100>;
  521. sound-name-prefix = "ADX1";
  522. status = "disabled";
  523. };
  524. tegra_adx2: adx@2903900 {
  525. compatible = "nvidia,tegra194-adx",
  526. "nvidia,tegra210-adx";
  527. reg = <0x2903900 0x100>;
  528. sound-name-prefix = "ADX2";
  529. status = "disabled";
  530. };
  531. tegra_adx3: adx@2903a00 {
  532. compatible = "nvidia,tegra194-adx",
  533. "nvidia,tegra210-adx";
  534. reg = <0x2903a00 0x100>;
  535. sound-name-prefix = "ADX3";
  536. status = "disabled";
  537. };
  538. tegra_adx4: adx@2903b00 {
  539. compatible = "nvidia,tegra194-adx",
  540. "nvidia,tegra210-adx";
  541. reg = <0x2903b00 0x100>;
  542. sound-name-prefix = "ADX4";
  543. status = "disabled";
  544. };
  545. tegra_ope1: processing-engine@2908000 {
  546. compatible = "nvidia,tegra194-ope",
  547. "nvidia,tegra210-ope";
  548. reg = <0x2908000 0x100>;
  549. #address-cells = <1>;
  550. #size-cells = <1>;
  551. ranges;
  552. sound-name-prefix = "OPE1";
  553. status = "disabled";
  554. equalizer@2908100 {
  555. compatible = "nvidia,tegra194-peq",
  556. "nvidia,tegra210-peq";
  557. reg = <0x2908100 0x100>;
  558. };
  559. dynamic-range-compressor@2908200 {
  560. compatible = "nvidia,tegra194-mbdrc",
  561. "nvidia,tegra210-mbdrc";
  562. reg = <0x2908200 0x200>;
  563. };
  564. };
  565. tegra_amixer: amixer@290bb00 {
  566. compatible = "nvidia,tegra194-amixer",
  567. "nvidia,tegra210-amixer";
  568. reg = <0x290bb00 0x800>;
  569. sound-name-prefix = "MIXER1";
  570. status = "disabled";
  571. };
  572. tegra_asrc: asrc@2910000 {
  573. compatible = "nvidia,tegra194-asrc",
  574. "nvidia,tegra186-asrc";
  575. reg = <0x2910000 0x2000>;
  576. sound-name-prefix = "ASRC1";
  577. status = "disabled";
  578. };
  579. };
  580. };
  581. pinmux: pinmux@2430000 {
  582. compatible = "nvidia,tegra194-pinmux";
  583. reg = <0x2430000 0x17000>,
  584. <0xc300000 0x4000>;
  585. status = "okay";
  586. pex_rst_c5_out_state: pex_rst_c5_out {
  587. pex_rst {
  588. nvidia,pins = "pex_l5_rst_n_pgg1";
  589. nvidia,schmitt = <TEGRA_PIN_DISABLE>;
  590. nvidia,enable-input = <TEGRA_PIN_DISABLE>;
  591. nvidia,io-hv = <TEGRA_PIN_ENABLE>;
  592. nvidia,tristate = <TEGRA_PIN_DISABLE>;
  593. nvidia,pull = <TEGRA_PIN_PULL_NONE>;
  594. };
  595. };
  596. clkreq_c5_bi_dir_state: clkreq_c5_bi_dir {
  597. clkreq {
  598. nvidia,pins = "pex_l5_clkreq_n_pgg0";
  599. nvidia,schmitt = <TEGRA_PIN_DISABLE>;
  600. nvidia,enable-input = <TEGRA_PIN_ENABLE>;
  601. nvidia,io-hv = <TEGRA_PIN_ENABLE>;
  602. nvidia,tristate = <TEGRA_PIN_DISABLE>;
  603. nvidia,pull = <TEGRA_PIN_PULL_NONE>;
  604. };
  605. };
  606. };
  607. mc: memory-controller@2c00000 {
  608. compatible = "nvidia,tegra194-mc";
  609. reg = <0x02c00000 0x10000>, /* MC-SID */
  610. <0x02c10000 0x10000>, /* MC Broadcast*/
  611. <0x02c20000 0x10000>, /* MC0 */
  612. <0x02c30000 0x10000>, /* MC1 */
  613. <0x02c40000 0x10000>, /* MC2 */
  614. <0x02c50000 0x10000>, /* MC3 */
  615. <0x02b80000 0x10000>, /* MC4 */
  616. <0x02b90000 0x10000>, /* MC5 */
  617. <0x02ba0000 0x10000>, /* MC6 */
  618. <0x02bb0000 0x10000>, /* MC7 */
  619. <0x01700000 0x10000>, /* MC8 */
  620. <0x01710000 0x10000>, /* MC9 */
  621. <0x01720000 0x10000>, /* MC10 */
  622. <0x01730000 0x10000>, /* MC11 */
  623. <0x01740000 0x10000>, /* MC12 */
  624. <0x01750000 0x10000>, /* MC13 */
  625. <0x01760000 0x10000>, /* MC14 */
  626. <0x01770000 0x10000>; /* MC15 */
  627. reg-names = "sid", "broadcast", "ch0", "ch1", "ch2", "ch3",
  628. "ch4", "ch5", "ch6", "ch7", "ch8", "ch9", "ch10",
  629. "ch11", "ch12", "ch13", "ch14", "ch15";
  630. interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>;
  631. #interconnect-cells = <1>;
  632. status = "disabled";
  633. #address-cells = <2>;
  634. #size-cells = <2>;
  635. ranges = <0x01700000 0x0 0x01700000 0x0 0x100000>,
  636. <0x02b80000 0x0 0x02b80000 0x0 0x040000>,
  637. <0x02c00000 0x0 0x02c00000 0x0 0x100000>;
  638. /*
  639. * Bit 39 of addresses passing through the memory
  640. * controller selects the XBAR format used when memory
  641. * is accessed. This is used to transparently access
  642. * memory in the XBAR format used by the discrete GPU
  643. * (bit 39 set) or Tegra (bit 39 clear).
  644. *
  645. * As a consequence, the operating system must ensure
  646. * that bit 39 is never used implicitly, for example
  647. * via an I/O virtual address mapping of an IOMMU. If
  648. * devices require access to the XBAR switch, their
  649. * drivers must set this bit explicitly.
  650. *
  651. * Limit the DMA range for memory clients to [38:0].
  652. */
  653. dma-ranges = <0x0 0x0 0x0 0x80 0x0>;
  654. emc: external-memory-controller@2c60000 {
  655. compatible = "nvidia,tegra194-emc";
  656. reg = <0x0 0x02c60000 0x0 0x90000>,
  657. <0x0 0x01780000 0x0 0x80000>;
  658. interrupts = <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
  659. clocks = <&bpmp TEGRA194_CLK_EMC>;
  660. clock-names = "emc";
  661. #interconnect-cells = <0>;
  662. nvidia,bpmp = <&bpmp>;
  663. };
  664. };
  665. timer@3010000 {
  666. compatible = "nvidia,tegra186-timer";
  667. reg = <0x03010000 0x000e0000>;
  668. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  669. <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  670. <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  671. <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  672. <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
  673. <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
  674. <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  675. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  676. <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  677. <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
  678. status = "okay";
  679. };
  680. uarta: serial@3100000 {
  681. compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
  682. reg = <0x03100000 0x40>;
  683. reg-shift = <2>;
  684. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  685. clocks = <&bpmp TEGRA194_CLK_UARTA>;
  686. clock-names = "serial";
  687. resets = <&bpmp TEGRA194_RESET_UARTA>;
  688. reset-names = "serial";
  689. status = "disabled";
  690. };
  691. uartb: serial@3110000 {
  692. compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
  693. reg = <0x03110000 0x40>;
  694. reg-shift = <2>;
  695. interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
  696. clocks = <&bpmp TEGRA194_CLK_UARTB>;
  697. clock-names = "serial";
  698. resets = <&bpmp TEGRA194_RESET_UARTB>;
  699. reset-names = "serial";
  700. status = "disabled";
  701. };
  702. uartd: serial@3130000 {
  703. compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
  704. reg = <0x03130000 0x40>;
  705. reg-shift = <2>;
  706. interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
  707. clocks = <&bpmp TEGRA194_CLK_UARTD>;
  708. clock-names = "serial";
  709. resets = <&bpmp TEGRA194_RESET_UARTD>;
  710. reset-names = "serial";
  711. status = "disabled";
  712. };
  713. uarte: serial@3140000 {
  714. compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
  715. reg = <0x03140000 0x40>;
  716. reg-shift = <2>;
  717. interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
  718. clocks = <&bpmp TEGRA194_CLK_UARTE>;
  719. clock-names = "serial";
  720. resets = <&bpmp TEGRA194_RESET_UARTE>;
  721. reset-names = "serial";
  722. status = "disabled";
  723. };
  724. uartf: serial@3150000 {
  725. compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
  726. reg = <0x03150000 0x40>;
  727. reg-shift = <2>;
  728. interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
  729. clocks = <&bpmp TEGRA194_CLK_UARTF>;
  730. clock-names = "serial";
  731. resets = <&bpmp TEGRA194_RESET_UARTF>;
  732. reset-names = "serial";
  733. status = "disabled";
  734. };
  735. gen1_i2c: i2c@3160000 {
  736. compatible = "nvidia,tegra194-i2c";
  737. reg = <0x03160000 0x10000>;
  738. interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
  739. #address-cells = <1>;
  740. #size-cells = <0>;
  741. clocks = <&bpmp TEGRA194_CLK_I2C1>;
  742. clock-names = "div-clk";
  743. resets = <&bpmp TEGRA194_RESET_I2C1>;
  744. reset-names = "i2c";
  745. iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
  746. dma-coherent;
  747. dmas = <&gpcdma 21>, <&gpcdma 21>;
  748. dma-names = "rx", "tx";
  749. status = "disabled";
  750. };
  751. uarth: serial@3170000 {
  752. compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
  753. reg = <0x03170000 0x40>;
  754. reg-shift = <2>;
  755. interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>;
  756. clocks = <&bpmp TEGRA194_CLK_UARTH>;
  757. clock-names = "serial";
  758. resets = <&bpmp TEGRA194_RESET_UARTH>;
  759. reset-names = "serial";
  760. status = "disabled";
  761. };
  762. cam_i2c: i2c@3180000 {
  763. compatible = "nvidia,tegra194-i2c";
  764. reg = <0x03180000 0x10000>;
  765. interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
  766. #address-cells = <1>;
  767. #size-cells = <0>;
  768. clocks = <&bpmp TEGRA194_CLK_I2C3>;
  769. clock-names = "div-clk";
  770. resets = <&bpmp TEGRA194_RESET_I2C3>;
  771. reset-names = "i2c";
  772. iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
  773. dma-coherent;
  774. dmas = <&gpcdma 23>, <&gpcdma 23>;
  775. dma-names = "rx", "tx";
  776. status = "disabled";
  777. };
  778. /* shares pads with dpaux1 */
  779. dp_aux_ch1_i2c: i2c@3190000 {
  780. compatible = "nvidia,tegra194-i2c";
  781. reg = <0x03190000 0x10000>;
  782. interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
  783. #address-cells = <1>;
  784. #size-cells = <0>;
  785. clocks = <&bpmp TEGRA194_CLK_I2C4>;
  786. clock-names = "div-clk";
  787. resets = <&bpmp TEGRA194_RESET_I2C4>;
  788. reset-names = "i2c";
  789. pinctrl-0 = <&state_dpaux1_i2c>;
  790. pinctrl-1 = <&state_dpaux1_off>;
  791. pinctrl-names = "default", "idle";
  792. iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
  793. dma-coherent;
  794. dmas = <&gpcdma 26>, <&gpcdma 26>;
  795. dma-names = "rx", "tx";
  796. status = "disabled";
  797. };
  798. /* shares pads with dpaux0 */
  799. dp_aux_ch0_i2c: i2c@31b0000 {
  800. compatible = "nvidia,tegra194-i2c";
  801. reg = <0x031b0000 0x10000>;
  802. interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  803. #address-cells = <1>;
  804. #size-cells = <0>;
  805. clocks = <&bpmp TEGRA194_CLK_I2C6>;
  806. clock-names = "div-clk";
  807. resets = <&bpmp TEGRA194_RESET_I2C6>;
  808. reset-names = "i2c";
  809. pinctrl-0 = <&state_dpaux0_i2c>;
  810. pinctrl-1 = <&state_dpaux0_off>;
  811. pinctrl-names = "default", "idle";
  812. iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
  813. dma-coherent;
  814. dmas = <&gpcdma 30>, <&gpcdma 30>;
  815. dma-names = "rx", "tx";
  816. status = "disabled";
  817. };
  818. /* shares pads with dpaux2 */
  819. dp_aux_ch2_i2c: i2c@31c0000 {
  820. compatible = "nvidia,tegra194-i2c";
  821. reg = <0x031c0000 0x10000>;
  822. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  823. #address-cells = <1>;
  824. #size-cells = <0>;
  825. clocks = <&bpmp TEGRA194_CLK_I2C7>;
  826. clock-names = "div-clk";
  827. resets = <&bpmp TEGRA194_RESET_I2C7>;
  828. reset-names = "i2c";
  829. pinctrl-0 = <&state_dpaux2_i2c>;
  830. pinctrl-1 = <&state_dpaux2_off>;
  831. pinctrl-names = "default", "idle";
  832. iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
  833. dma-coherent;
  834. dmas = <&gpcdma 27>, <&gpcdma 27>;
  835. dma-names = "rx", "tx";
  836. status = "disabled";
  837. };
  838. /* shares pads with dpaux3 */
  839. dp_aux_ch3_i2c: i2c@31e0000 {
  840. compatible = "nvidia,tegra194-i2c";
  841. reg = <0x031e0000 0x10000>;
  842. interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
  843. #address-cells = <1>;
  844. #size-cells = <0>;
  845. clocks = <&bpmp TEGRA194_CLK_I2C9>;
  846. clock-names = "div-clk";
  847. resets = <&bpmp TEGRA194_RESET_I2C9>;
  848. reset-names = "i2c";
  849. pinctrl-0 = <&state_dpaux3_i2c>;
  850. pinctrl-1 = <&state_dpaux3_off>;
  851. pinctrl-names = "default", "idle";
  852. iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
  853. dma-coherent;
  854. dmas = <&gpcdma 31>, <&gpcdma 31>;
  855. dma-names = "rx", "tx";
  856. status = "disabled";
  857. };
  858. spi@3270000 {
  859. compatible = "nvidia,tegra194-qspi";
  860. reg = <0x3270000 0x1000>;
  861. interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
  862. #address-cells = <1>;
  863. #size-cells = <0>;
  864. clocks = <&bpmp TEGRA194_CLK_QSPI0>,
  865. <&bpmp TEGRA194_CLK_QSPI0_PM>;
  866. clock-names = "qspi", "qspi_out";
  867. resets = <&bpmp TEGRA194_RESET_QSPI0>;
  868. reset-names = "qspi";
  869. status = "disabled";
  870. };
  871. spi@3300000 {
  872. compatible = "nvidia,tegra194-qspi";
  873. reg = <0x3300000 0x1000>;
  874. interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
  875. #address-cells = <1>;
  876. #size-cells = <0>;
  877. clocks = <&bpmp TEGRA194_CLK_QSPI1>,
  878. <&bpmp TEGRA194_CLK_QSPI1_PM>;
  879. clock-names = "qspi", "qspi_out";
  880. resets = <&bpmp TEGRA194_RESET_QSPI1>;
  881. reset-names = "qspi";
  882. status = "disabled";
  883. };
  884. pwm1: pwm@3280000 {
  885. compatible = "nvidia,tegra194-pwm",
  886. "nvidia,tegra186-pwm";
  887. reg = <0x3280000 0x10000>;
  888. clocks = <&bpmp TEGRA194_CLK_PWM1>;
  889. clock-names = "pwm";
  890. resets = <&bpmp TEGRA194_RESET_PWM1>;
  891. reset-names = "pwm";
  892. status = "disabled";
  893. #pwm-cells = <2>;
  894. };
  895. pwm2: pwm@3290000 {
  896. compatible = "nvidia,tegra194-pwm",
  897. "nvidia,tegra186-pwm";
  898. reg = <0x3290000 0x10000>;
  899. clocks = <&bpmp TEGRA194_CLK_PWM2>;
  900. clock-names = "pwm";
  901. resets = <&bpmp TEGRA194_RESET_PWM2>;
  902. reset-names = "pwm";
  903. status = "disabled";
  904. #pwm-cells = <2>;
  905. };
  906. pwm3: pwm@32a0000 {
  907. compatible = "nvidia,tegra194-pwm",
  908. "nvidia,tegra186-pwm";
  909. reg = <0x32a0000 0x10000>;
  910. clocks = <&bpmp TEGRA194_CLK_PWM3>;
  911. clock-names = "pwm";
  912. resets = <&bpmp TEGRA194_RESET_PWM3>;
  913. reset-names = "pwm";
  914. status = "disabled";
  915. #pwm-cells = <2>;
  916. };
  917. pwm5: pwm@32c0000 {
  918. compatible = "nvidia,tegra194-pwm",
  919. "nvidia,tegra186-pwm";
  920. reg = <0x32c0000 0x10000>;
  921. clocks = <&bpmp TEGRA194_CLK_PWM5>;
  922. clock-names = "pwm";
  923. resets = <&bpmp TEGRA194_RESET_PWM5>;
  924. reset-names = "pwm";
  925. status = "disabled";
  926. #pwm-cells = <2>;
  927. };
  928. pwm6: pwm@32d0000 {
  929. compatible = "nvidia,tegra194-pwm",
  930. "nvidia,tegra186-pwm";
  931. reg = <0x32d0000 0x10000>;
  932. clocks = <&bpmp TEGRA194_CLK_PWM6>;
  933. clock-names = "pwm";
  934. resets = <&bpmp TEGRA194_RESET_PWM6>;
  935. reset-names = "pwm";
  936. status = "disabled";
  937. #pwm-cells = <2>;
  938. };
  939. pwm7: pwm@32e0000 {
  940. compatible = "nvidia,tegra194-pwm",
  941. "nvidia,tegra186-pwm";
  942. reg = <0x32e0000 0x10000>;
  943. clocks = <&bpmp TEGRA194_CLK_PWM7>;
  944. clock-names = "pwm";
  945. resets = <&bpmp TEGRA194_RESET_PWM7>;
  946. reset-names = "pwm";
  947. status = "disabled";
  948. #pwm-cells = <2>;
  949. };
  950. pwm8: pwm@32f0000 {
  951. compatible = "nvidia,tegra194-pwm",
  952. "nvidia,tegra186-pwm";
  953. reg = <0x32f0000 0x10000>;
  954. clocks = <&bpmp TEGRA194_CLK_PWM8>;
  955. clock-names = "pwm";
  956. resets = <&bpmp TEGRA194_RESET_PWM8>;
  957. reset-names = "pwm";
  958. status = "disabled";
  959. #pwm-cells = <2>;
  960. };
  961. sdmmc1: mmc@3400000 {
  962. compatible = "nvidia,tegra194-sdhci";
  963. reg = <0x03400000 0x10000>;
  964. interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
  965. clocks = <&bpmp TEGRA194_CLK_SDMMC1>,
  966. <&bpmp TEGRA194_CLK_SDMMC_LEGACY_TM>;
  967. clock-names = "sdhci", "tmclk";
  968. assigned-clocks = <&bpmp TEGRA194_CLK_SDMMC1>,
  969. <&bpmp TEGRA194_CLK_PLLC4_MUXED>;
  970. assigned-clock-parents =
  971. <&bpmp TEGRA194_CLK_PLLC4_MUXED>,
  972. <&bpmp TEGRA194_CLK_PLLC4_VCO_DIV2>;
  973. resets = <&bpmp TEGRA194_RESET_SDMMC1>;
  974. reset-names = "sdhci";
  975. interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCRA &emc>,
  976. <&mc TEGRA194_MEMORY_CLIENT_SDMMCWA &emc>;
  977. interconnect-names = "dma-mem", "write";
  978. iommus = <&smmu TEGRA194_SID_SDMMC1>;
  979. pinctrl-names = "sdmmc-3v3", "sdmmc-1v8";
  980. pinctrl-0 = <&sdmmc1_3v3>;
  981. pinctrl-1 = <&sdmmc1_1v8>;
  982. nvidia,pad-autocal-pull-up-offset-3v3-timeout =
  983. <0x07>;
  984. nvidia,pad-autocal-pull-down-offset-3v3-timeout =
  985. <0x07>;
  986. nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x06>;
  987. nvidia,pad-autocal-pull-down-offset-1v8-timeout =
  988. <0x07>;
  989. nvidia,pad-autocal-pull-up-offset-sdr104 = <0x00>;
  990. nvidia,pad-autocal-pull-down-offset-sdr104 = <0x00>;
  991. nvidia,default-tap = <0x9>;
  992. nvidia,default-trim = <0x5>;
  993. sd-uhs-sdr25;
  994. sd-uhs-sdr50;
  995. sd-uhs-ddr50;
  996. sd-uhs-sdr104;
  997. status = "disabled";
  998. };
  999. sdmmc3: mmc@3440000 {
  1000. compatible = "nvidia,tegra194-sdhci";
  1001. reg = <0x03440000 0x10000>;
  1002. interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
  1003. clocks = <&bpmp TEGRA194_CLK_SDMMC3>,
  1004. <&bpmp TEGRA194_CLK_SDMMC_LEGACY_TM>;
  1005. clock-names = "sdhci", "tmclk";
  1006. assigned-clocks = <&bpmp TEGRA194_CLK_SDMMC3>,
  1007. <&bpmp TEGRA194_CLK_PLLC4_MUXED>;
  1008. assigned-clock-parents =
  1009. <&bpmp TEGRA194_CLK_PLLC4_MUXED>,
  1010. <&bpmp TEGRA194_CLK_PLLC4_VCO_DIV2>;
  1011. resets = <&bpmp TEGRA194_RESET_SDMMC3>;
  1012. reset-names = "sdhci";
  1013. interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCR &emc>,
  1014. <&mc TEGRA194_MEMORY_CLIENT_SDMMCW &emc>;
  1015. interconnect-names = "dma-mem", "write";
  1016. iommus = <&smmu TEGRA194_SID_SDMMC3>;
  1017. pinctrl-names = "sdmmc-3v3", "sdmmc-1v8";
  1018. pinctrl-0 = <&sdmmc3_3v3>;
  1019. pinctrl-1 = <&sdmmc3_1v8>;
  1020. nvidia,pad-autocal-pull-up-offset-1v8 = <0x00>;
  1021. nvidia,pad-autocal-pull-down-offset-1v8 = <0x7a>;
  1022. nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x07>;
  1023. nvidia,pad-autocal-pull-down-offset-3v3-timeout =
  1024. <0x07>;
  1025. nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x06>;
  1026. nvidia,pad-autocal-pull-down-offset-1v8-timeout =
  1027. <0x07>;
  1028. nvidia,pad-autocal-pull-up-offset-sdr104 = <0x00>;
  1029. nvidia,pad-autocal-pull-down-offset-sdr104 = <0x00>;
  1030. nvidia,default-tap = <0x9>;
  1031. nvidia,default-trim = <0x5>;
  1032. sd-uhs-sdr25;
  1033. sd-uhs-sdr50;
  1034. sd-uhs-ddr50;
  1035. sd-uhs-sdr104;
  1036. status = "disabled";
  1037. };
  1038. sdmmc4: mmc@3460000 {
  1039. compatible = "nvidia,tegra194-sdhci";
  1040. reg = <0x03460000 0x10000>;
  1041. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
  1042. clocks = <&bpmp TEGRA194_CLK_SDMMC4>,
  1043. <&bpmp TEGRA194_CLK_SDMMC_LEGACY_TM>;
  1044. clock-names = "sdhci", "tmclk";
  1045. assigned-clocks = <&bpmp TEGRA194_CLK_SDMMC4>,
  1046. <&bpmp TEGRA194_CLK_PLLC4>;
  1047. assigned-clock-parents =
  1048. <&bpmp TEGRA194_CLK_PLLC4>;
  1049. resets = <&bpmp TEGRA194_RESET_SDMMC4>;
  1050. reset-names = "sdhci";
  1051. interconnects = <&mc TEGRA194_MEMORY_CLIENT_SDMMCRAB &emc>,
  1052. <&mc TEGRA194_MEMORY_CLIENT_SDMMCWAB &emc>;
  1053. interconnect-names = "dma-mem", "write";
  1054. iommus = <&smmu TEGRA194_SID_SDMMC4>;
  1055. nvidia,pad-autocal-pull-up-offset-hs400 = <0x00>;
  1056. nvidia,pad-autocal-pull-down-offset-hs400 = <0x00>;
  1057. nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x0a>;
  1058. nvidia,pad-autocal-pull-down-offset-1v8-timeout =
  1059. <0x0a>;
  1060. nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x0a>;
  1061. nvidia,pad-autocal-pull-down-offset-3v3-timeout =
  1062. <0x0a>;
  1063. nvidia,default-tap = <0x8>;
  1064. nvidia,default-trim = <0x14>;
  1065. nvidia,dqs-trim = <40>;
  1066. cap-mmc-highspeed;
  1067. mmc-ddr-1_8v;
  1068. mmc-hs200-1_8v;
  1069. mmc-hs400-1_8v;
  1070. mmc-hs400-enhanced-strobe;
  1071. supports-cqe;
  1072. status = "disabled";
  1073. };
  1074. hda@3510000 {
  1075. compatible = "nvidia,tegra194-hda", "nvidia,tegra30-hda";
  1076. reg = <0x3510000 0x10000>;
  1077. interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
  1078. clocks = <&bpmp TEGRA194_CLK_HDA>,
  1079. <&bpmp TEGRA194_CLK_HDA2HDMICODEC>,
  1080. <&bpmp TEGRA194_CLK_HDA2CODEC_2X>;
  1081. clock-names = "hda", "hda2hdmi", "hda2codec_2x";
  1082. resets = <&bpmp TEGRA194_RESET_HDA>,
  1083. <&bpmp TEGRA194_RESET_HDA2HDMICODEC>;
  1084. reset-names = "hda", "hda2hdmi";
  1085. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
  1086. interconnects = <&mc TEGRA194_MEMORY_CLIENT_HDAR &emc>,
  1087. <&mc TEGRA194_MEMORY_CLIENT_HDAW &emc>;
  1088. interconnect-names = "dma-mem", "write";
  1089. iommus = <&smmu TEGRA194_SID_HDA>;
  1090. status = "disabled";
  1091. };
  1092. xusb_padctl: padctl@3520000 {
  1093. compatible = "nvidia,tegra194-xusb-padctl";
  1094. reg = <0x03520000 0x1000>,
  1095. <0x03540000 0x1000>;
  1096. reg-names = "padctl", "ao";
  1097. interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
  1098. resets = <&bpmp TEGRA194_RESET_XUSB_PADCTL>;
  1099. reset-names = "padctl";
  1100. status = "disabled";
  1101. pads {
  1102. usb2 {
  1103. clocks = <&bpmp TEGRA194_CLK_USB2_TRK>;
  1104. clock-names = "trk";
  1105. lanes {
  1106. usb2-0 {
  1107. nvidia,function = "xusb";
  1108. status = "disabled";
  1109. #phy-cells = <0>;
  1110. };
  1111. usb2-1 {
  1112. nvidia,function = "xusb";
  1113. status = "disabled";
  1114. #phy-cells = <0>;
  1115. };
  1116. usb2-2 {
  1117. nvidia,function = "xusb";
  1118. status = "disabled";
  1119. #phy-cells = <0>;
  1120. };
  1121. usb2-3 {
  1122. nvidia,function = "xusb";
  1123. status = "disabled";
  1124. #phy-cells = <0>;
  1125. };
  1126. };
  1127. };
  1128. usb3 {
  1129. lanes {
  1130. usb3-0 {
  1131. nvidia,function = "xusb";
  1132. status = "disabled";
  1133. #phy-cells = <0>;
  1134. };
  1135. usb3-1 {
  1136. nvidia,function = "xusb";
  1137. status = "disabled";
  1138. #phy-cells = <0>;
  1139. };
  1140. usb3-2 {
  1141. nvidia,function = "xusb";
  1142. status = "disabled";
  1143. #phy-cells = <0>;
  1144. };
  1145. usb3-3 {
  1146. nvidia,function = "xusb";
  1147. status = "disabled";
  1148. #phy-cells = <0>;
  1149. };
  1150. };
  1151. };
  1152. };
  1153. ports {
  1154. usb2-0 {
  1155. status = "disabled";
  1156. };
  1157. usb2-1 {
  1158. status = "disabled";
  1159. };
  1160. usb2-2 {
  1161. status = "disabled";
  1162. };
  1163. usb2-3 {
  1164. status = "disabled";
  1165. };
  1166. usb3-0 {
  1167. status = "disabled";
  1168. };
  1169. usb3-1 {
  1170. status = "disabled";
  1171. };
  1172. usb3-2 {
  1173. status = "disabled";
  1174. };
  1175. usb3-3 {
  1176. status = "disabled";
  1177. };
  1178. };
  1179. };
  1180. usb@3550000 {
  1181. compatible = "nvidia,tegra194-xudc";
  1182. reg = <0x03550000 0x8000>,
  1183. <0x03558000 0x1000>;
  1184. reg-names = "base", "fpci";
  1185. interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
  1186. clocks = <&bpmp TEGRA194_CLK_XUSB_CORE_DEV>,
  1187. <&bpmp TEGRA194_CLK_XUSB_CORE_SS>,
  1188. <&bpmp TEGRA194_CLK_XUSB_SS>,
  1189. <&bpmp TEGRA194_CLK_XUSB_FS>;
  1190. clock-names = "dev", "ss", "ss_src", "fs_src";
  1191. interconnects = <&mc TEGRA194_MEMORY_CLIENT_XUSB_DEVR &emc>,
  1192. <&mc TEGRA194_MEMORY_CLIENT_XUSB_DEVW &emc>;
  1193. interconnect-names = "dma-mem", "write";
  1194. iommus = <&smmu TEGRA194_SID_XUSB_DEV>;
  1195. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_XUSBB>,
  1196. <&bpmp TEGRA194_POWER_DOMAIN_XUSBA>;
  1197. power-domain-names = "dev", "ss";
  1198. nvidia,xusb-padctl = <&xusb_padctl>;
  1199. status = "disabled";
  1200. };
  1201. usb@3610000 {
  1202. compatible = "nvidia,tegra194-xusb";
  1203. reg = <0x03610000 0x40000>,
  1204. <0x03600000 0x10000>;
  1205. reg-names = "hcd", "fpci";
  1206. interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
  1207. <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
  1208. clocks = <&bpmp TEGRA194_CLK_XUSB_CORE_HOST>,
  1209. <&bpmp TEGRA194_CLK_XUSB_FALCON>,
  1210. <&bpmp TEGRA194_CLK_XUSB_CORE_SS>,
  1211. <&bpmp TEGRA194_CLK_XUSB_SS>,
  1212. <&bpmp TEGRA194_CLK_CLK_M>,
  1213. <&bpmp TEGRA194_CLK_XUSB_FS>,
  1214. <&bpmp TEGRA194_CLK_UTMIPLL>,
  1215. <&bpmp TEGRA194_CLK_CLK_M>,
  1216. <&bpmp TEGRA194_CLK_PLLE>;
  1217. clock-names = "xusb_host", "xusb_falcon_src",
  1218. "xusb_ss", "xusb_ss_src", "xusb_hs_src",
  1219. "xusb_fs_src", "pll_u_480m", "clk_m",
  1220. "pll_e";
  1221. interconnects = <&mc TEGRA194_MEMORY_CLIENT_XUSB_HOSTR &emc>,
  1222. <&mc TEGRA194_MEMORY_CLIENT_XUSB_HOSTW &emc>;
  1223. interconnect-names = "dma-mem", "write";
  1224. iommus = <&smmu TEGRA194_SID_XUSB_HOST>;
  1225. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_XUSBC>,
  1226. <&bpmp TEGRA194_POWER_DOMAIN_XUSBA>;
  1227. power-domain-names = "xusb_host", "xusb_ss";
  1228. nvidia,xusb-padctl = <&xusb_padctl>;
  1229. status = "disabled";
  1230. };
  1231. fuse@3820000 {
  1232. compatible = "nvidia,tegra194-efuse";
  1233. reg = <0x03820000 0x10000>;
  1234. clocks = <&bpmp TEGRA194_CLK_FUSE>;
  1235. clock-names = "fuse";
  1236. };
  1237. gic: interrupt-controller@3881000 {
  1238. compatible = "arm,gic-400";
  1239. #interrupt-cells = <3>;
  1240. interrupt-controller;
  1241. reg = <0x03881000 0x1000>,
  1242. <0x03882000 0x2000>,
  1243. <0x03884000 0x2000>,
  1244. <0x03886000 0x2000>;
  1245. interrupts = <GIC_PPI 9
  1246. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
  1247. interrupt-parent = <&gic>;
  1248. };
  1249. cec@3960000 {
  1250. compatible = "nvidia,tegra194-cec";
  1251. reg = <0x03960000 0x10000>;
  1252. interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
  1253. clocks = <&bpmp TEGRA194_CLK_CEC>;
  1254. clock-names = "cec";
  1255. status = "disabled";
  1256. };
  1257. hsp_top0: hsp@3c00000 {
  1258. compatible = "nvidia,tegra194-hsp";
  1259. reg = <0x03c00000 0xa0000>;
  1260. interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
  1261. <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
  1262. <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
  1263. <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
  1264. <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
  1265. <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
  1266. <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
  1267. <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
  1268. <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
  1269. interrupt-names = "doorbell", "shared0", "shared1", "shared2",
  1270. "shared3", "shared4", "shared5", "shared6",
  1271. "shared7";
  1272. #mbox-cells = <2>;
  1273. };
  1274. p2u_hsio_0: phy@3e10000 {
  1275. compatible = "nvidia,tegra194-p2u";
  1276. reg = <0x03e10000 0x10000>;
  1277. reg-names = "ctl";
  1278. #phy-cells = <0>;
  1279. };
  1280. p2u_hsio_1: phy@3e20000 {
  1281. compatible = "nvidia,tegra194-p2u";
  1282. reg = <0x03e20000 0x10000>;
  1283. reg-names = "ctl";
  1284. #phy-cells = <0>;
  1285. };
  1286. p2u_hsio_2: phy@3e30000 {
  1287. compatible = "nvidia,tegra194-p2u";
  1288. reg = <0x03e30000 0x10000>;
  1289. reg-names = "ctl";
  1290. #phy-cells = <0>;
  1291. };
  1292. p2u_hsio_3: phy@3e40000 {
  1293. compatible = "nvidia,tegra194-p2u";
  1294. reg = <0x03e40000 0x10000>;
  1295. reg-names = "ctl";
  1296. #phy-cells = <0>;
  1297. };
  1298. p2u_hsio_4: phy@3e50000 {
  1299. compatible = "nvidia,tegra194-p2u";
  1300. reg = <0x03e50000 0x10000>;
  1301. reg-names = "ctl";
  1302. #phy-cells = <0>;
  1303. };
  1304. p2u_hsio_5: phy@3e60000 {
  1305. compatible = "nvidia,tegra194-p2u";
  1306. reg = <0x03e60000 0x10000>;
  1307. reg-names = "ctl";
  1308. #phy-cells = <0>;
  1309. };
  1310. p2u_hsio_6: phy@3e70000 {
  1311. compatible = "nvidia,tegra194-p2u";
  1312. reg = <0x03e70000 0x10000>;
  1313. reg-names = "ctl";
  1314. #phy-cells = <0>;
  1315. };
  1316. p2u_hsio_7: phy@3e80000 {
  1317. compatible = "nvidia,tegra194-p2u";
  1318. reg = <0x03e80000 0x10000>;
  1319. reg-names = "ctl";
  1320. #phy-cells = <0>;
  1321. };
  1322. p2u_hsio_8: phy@3e90000 {
  1323. compatible = "nvidia,tegra194-p2u";
  1324. reg = <0x03e90000 0x10000>;
  1325. reg-names = "ctl";
  1326. #phy-cells = <0>;
  1327. };
  1328. p2u_hsio_9: phy@3ea0000 {
  1329. compatible = "nvidia,tegra194-p2u";
  1330. reg = <0x03ea0000 0x10000>;
  1331. reg-names = "ctl";
  1332. #phy-cells = <0>;
  1333. };
  1334. p2u_nvhs_0: phy@3eb0000 {
  1335. compatible = "nvidia,tegra194-p2u";
  1336. reg = <0x03eb0000 0x10000>;
  1337. reg-names = "ctl";
  1338. #phy-cells = <0>;
  1339. };
  1340. p2u_nvhs_1: phy@3ec0000 {
  1341. compatible = "nvidia,tegra194-p2u";
  1342. reg = <0x03ec0000 0x10000>;
  1343. reg-names = "ctl";
  1344. #phy-cells = <0>;
  1345. };
  1346. p2u_nvhs_2: phy@3ed0000 {
  1347. compatible = "nvidia,tegra194-p2u";
  1348. reg = <0x03ed0000 0x10000>;
  1349. reg-names = "ctl";
  1350. #phy-cells = <0>;
  1351. };
  1352. p2u_nvhs_3: phy@3ee0000 {
  1353. compatible = "nvidia,tegra194-p2u";
  1354. reg = <0x03ee0000 0x10000>;
  1355. reg-names = "ctl";
  1356. #phy-cells = <0>;
  1357. };
  1358. p2u_nvhs_4: phy@3ef0000 {
  1359. compatible = "nvidia,tegra194-p2u";
  1360. reg = <0x03ef0000 0x10000>;
  1361. reg-names = "ctl";
  1362. #phy-cells = <0>;
  1363. };
  1364. p2u_nvhs_5: phy@3f00000 {
  1365. compatible = "nvidia,tegra194-p2u";
  1366. reg = <0x03f00000 0x10000>;
  1367. reg-names = "ctl";
  1368. #phy-cells = <0>;
  1369. };
  1370. p2u_nvhs_6: phy@3f10000 {
  1371. compatible = "nvidia,tegra194-p2u";
  1372. reg = <0x03f10000 0x10000>;
  1373. reg-names = "ctl";
  1374. #phy-cells = <0>;
  1375. };
  1376. p2u_nvhs_7: phy@3f20000 {
  1377. compatible = "nvidia,tegra194-p2u";
  1378. reg = <0x03f20000 0x10000>;
  1379. reg-names = "ctl";
  1380. #phy-cells = <0>;
  1381. };
  1382. p2u_hsio_10: phy@3f30000 {
  1383. compatible = "nvidia,tegra194-p2u";
  1384. reg = <0x03f30000 0x10000>;
  1385. reg-names = "ctl";
  1386. #phy-cells = <0>;
  1387. };
  1388. p2u_hsio_11: phy@3f40000 {
  1389. compatible = "nvidia,tegra194-p2u";
  1390. reg = <0x03f40000 0x10000>;
  1391. reg-names = "ctl";
  1392. #phy-cells = <0>;
  1393. };
  1394. sce-noc@b600000 {
  1395. compatible = "nvidia,tegra194-sce-noc";
  1396. reg = <0xb600000 0x1000>;
  1397. interrupts = <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
  1398. <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
  1399. nvidia,axi2apb = <&axi2apb>;
  1400. nvidia,apbmisc = <&apbmisc>;
  1401. status = "okay";
  1402. };
  1403. rce-noc@be00000 {
  1404. compatible = "nvidia,tegra194-rce-noc";
  1405. reg = <0xbe00000 0x1000>;
  1406. interrupts = <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>,
  1407. <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
  1408. nvidia,axi2apb = <&axi2apb>;
  1409. nvidia,apbmisc = <&apbmisc>;
  1410. status = "okay";
  1411. };
  1412. hsp_aon: hsp@c150000 {
  1413. compatible = "nvidia,tegra194-hsp";
  1414. reg = <0x0c150000 0x90000>;
  1415. interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
  1416. <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
  1417. <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
  1418. <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
  1419. /*
  1420. * Shared interrupt 0 is routed only to AON/SPE, so
  1421. * we only have 4 shared interrupts for the CCPLEX.
  1422. */
  1423. interrupt-names = "shared1", "shared2", "shared3", "shared4";
  1424. #mbox-cells = <2>;
  1425. };
  1426. gen2_i2c: i2c@c240000 {
  1427. compatible = "nvidia,tegra194-i2c";
  1428. reg = <0x0c240000 0x10000>;
  1429. interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
  1430. #address-cells = <1>;
  1431. #size-cells = <0>;
  1432. clocks = <&bpmp TEGRA194_CLK_I2C2>;
  1433. clock-names = "div-clk";
  1434. resets = <&bpmp TEGRA194_RESET_I2C2>;
  1435. reset-names = "i2c";
  1436. iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
  1437. dma-coherent;
  1438. dmas = <&gpcdma 22>, <&gpcdma 22>;
  1439. dma-names = "rx", "tx";
  1440. status = "disabled";
  1441. };
  1442. gen8_i2c: i2c@c250000 {
  1443. compatible = "nvidia,tegra194-i2c";
  1444. reg = <0x0c250000 0x10000>;
  1445. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  1446. #address-cells = <1>;
  1447. #size-cells = <0>;
  1448. clocks = <&bpmp TEGRA194_CLK_I2C8>;
  1449. clock-names = "div-clk";
  1450. resets = <&bpmp TEGRA194_RESET_I2C8>;
  1451. reset-names = "i2c";
  1452. iommus = <&smmu TEGRA194_SID_GPCDMA_0>;
  1453. dma-coherent;
  1454. dmas = <&gpcdma 0>, <&gpcdma 0>;
  1455. dma-names = "rx", "tx";
  1456. status = "disabled";
  1457. };
  1458. uartc: serial@c280000 {
  1459. compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
  1460. reg = <0x0c280000 0x40>;
  1461. reg-shift = <2>;
  1462. interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
  1463. clocks = <&bpmp TEGRA194_CLK_UARTC>;
  1464. clock-names = "serial";
  1465. resets = <&bpmp TEGRA194_RESET_UARTC>;
  1466. reset-names = "serial";
  1467. status = "disabled";
  1468. };
  1469. uartg: serial@c290000 {
  1470. compatible = "nvidia,tegra194-uart", "nvidia,tegra20-uart";
  1471. reg = <0x0c290000 0x40>;
  1472. reg-shift = <2>;
  1473. interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
  1474. clocks = <&bpmp TEGRA194_CLK_UARTG>;
  1475. clock-names = "serial";
  1476. resets = <&bpmp TEGRA194_RESET_UARTG>;
  1477. reset-names = "serial";
  1478. status = "disabled";
  1479. };
  1480. rtc: rtc@c2a0000 {
  1481. compatible = "nvidia,tegra194-rtc", "nvidia,tegra20-rtc";
  1482. reg = <0x0c2a0000 0x10000>;
  1483. interrupt-parent = <&pmc>;
  1484. interrupts = <73 IRQ_TYPE_LEVEL_HIGH>;
  1485. clocks = <&bpmp TEGRA194_CLK_CLK_32K>;
  1486. clock-names = "rtc";
  1487. status = "disabled";
  1488. };
  1489. gpio_aon: gpio@c2f0000 {
  1490. compatible = "nvidia,tegra194-gpio-aon";
  1491. reg-names = "security", "gpio";
  1492. reg = <0xc2f0000 0x1000>,
  1493. <0xc2f1000 0x1000>;
  1494. interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
  1495. <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
  1496. <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
  1497. <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
  1498. gpio-controller;
  1499. #gpio-cells = <2>;
  1500. interrupt-controller;
  1501. #interrupt-cells = <2>;
  1502. };
  1503. pwm4: pwm@c340000 {
  1504. compatible = "nvidia,tegra194-pwm",
  1505. "nvidia,tegra186-pwm";
  1506. reg = <0xc340000 0x10000>;
  1507. clocks = <&bpmp TEGRA194_CLK_PWM4>;
  1508. clock-names = "pwm";
  1509. resets = <&bpmp TEGRA194_RESET_PWM4>;
  1510. reset-names = "pwm";
  1511. status = "disabled";
  1512. #pwm-cells = <2>;
  1513. };
  1514. pmc: pmc@c360000 {
  1515. compatible = "nvidia,tegra194-pmc";
  1516. reg = <0x0c360000 0x10000>,
  1517. <0x0c370000 0x10000>,
  1518. <0x0c380000 0x10000>,
  1519. <0x0c390000 0x10000>,
  1520. <0x0c3a0000 0x10000>;
  1521. reg-names = "pmc", "wake", "aotag", "scratch", "misc";
  1522. #interrupt-cells = <2>;
  1523. interrupt-controller;
  1524. sdmmc1_3v3: sdmmc1-3v3 {
  1525. pins = "sdmmc1-hv";
  1526. power-source = <TEGRA_IO_PAD_VOLTAGE_3V3>;
  1527. };
  1528. sdmmc1_1v8: sdmmc1-1v8 {
  1529. pins = "sdmmc1-hv";
  1530. power-source = <TEGRA_IO_PAD_VOLTAGE_1V8>;
  1531. };
  1532. sdmmc3_3v3: sdmmc3-3v3 {
  1533. pins = "sdmmc3-hv";
  1534. power-source = <TEGRA_IO_PAD_VOLTAGE_3V3>;
  1535. };
  1536. sdmmc3_1v8: sdmmc3-1v8 {
  1537. pins = "sdmmc3-hv";
  1538. power-source = <TEGRA_IO_PAD_VOLTAGE_1V8>;
  1539. };
  1540. };
  1541. aon-noc@c600000 {
  1542. compatible = "nvidia,tegra194-aon-noc";
  1543. reg = <0xc600000 0x1000>;
  1544. interrupts = <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
  1545. <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
  1546. nvidia,apbmisc = <&apbmisc>;
  1547. status = "okay";
  1548. };
  1549. bpmp-noc@d600000 {
  1550. compatible = "nvidia,tegra194-bpmp-noc";
  1551. reg = <0xd600000 0x1000>;
  1552. interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>,
  1553. <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
  1554. nvidia,axi2apb = <&axi2apb>;
  1555. nvidia,apbmisc = <&apbmisc>;
  1556. status = "okay";
  1557. };
  1558. iommu@10000000 {
  1559. compatible = "nvidia,tegra194-smmu", "nvidia,smmu-500";
  1560. reg = <0x10000000 0x800000>;
  1561. interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1562. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1563. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1564. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1565. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1566. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1567. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1568. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1569. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1570. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1571. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1572. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1573. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1574. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1575. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1576. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1577. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1578. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1579. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1580. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1581. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1582. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1583. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1584. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1585. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1586. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1587. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1588. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1589. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1590. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1591. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1592. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1593. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1594. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1595. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1596. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1597. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1598. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1599. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1600. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1601. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1602. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1603. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1604. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1605. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1606. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1607. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1608. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1609. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1610. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1611. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1612. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1613. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1614. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1615. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1616. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1617. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1618. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1619. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1620. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1621. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1622. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1623. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1624. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
  1625. <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>;
  1626. stream-match-mask = <0x7f80>;
  1627. #global-interrupts = <1>;
  1628. #iommu-cells = <1>;
  1629. nvidia,memory-controller = <&mc>;
  1630. status = "disabled";
  1631. };
  1632. smmu: iommu@12000000 {
  1633. compatible = "nvidia,tegra194-smmu", "nvidia,smmu-500";
  1634. reg = <0x12000000 0x800000>,
  1635. <0x11000000 0x800000>;
  1636. interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1637. <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>,
  1638. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1639. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1640. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1641. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1642. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1643. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1644. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1645. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1646. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1647. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1648. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1649. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1650. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1651. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1652. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1653. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1654. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1655. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1656. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1657. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1658. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1659. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1660. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1661. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1662. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1663. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1664. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1665. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1666. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1667. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1668. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1669. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1670. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1671. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1672. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1673. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1674. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1675. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1676. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1677. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1678. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1679. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1680. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1681. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1682. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1683. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1684. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1685. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1686. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1687. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1688. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1689. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1690. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1691. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1692. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1693. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1694. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1695. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1696. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1697. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1698. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1699. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1700. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
  1701. <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
  1702. stream-match-mask = <0x7f80>;
  1703. #global-interrupts = <2>;
  1704. #iommu-cells = <1>;
  1705. nvidia,memory-controller = <&mc>;
  1706. status = "okay";
  1707. };
  1708. host1x@13e00000 {
  1709. compatible = "nvidia,tegra194-host1x";
  1710. reg = <0x13e00000 0x10000>,
  1711. <0x13e10000 0x10000>;
  1712. reg-names = "hypervisor", "vm";
  1713. interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>,
  1714. <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
  1715. interrupt-names = "syncpt", "host1x";
  1716. clocks = <&bpmp TEGRA194_CLK_HOST1X>;
  1717. clock-names = "host1x";
  1718. resets = <&bpmp TEGRA194_RESET_HOST1X>;
  1719. reset-names = "host1x";
  1720. #address-cells = <1>;
  1721. #size-cells = <1>;
  1722. ranges = <0x15000000 0x15000000 0x01000000>;
  1723. interconnects = <&mc TEGRA194_MEMORY_CLIENT_HOST1XDMAR &emc>;
  1724. interconnect-names = "dma-mem";
  1725. iommus = <&smmu TEGRA194_SID_HOST1X>;
  1726. /* Context isolation domains */
  1727. iommu-map = <0 &smmu TEGRA194_SID_HOST1X_CTX0 1>,
  1728. <1 &smmu TEGRA194_SID_HOST1X_CTX1 1>,
  1729. <2 &smmu TEGRA194_SID_HOST1X_CTX2 1>,
  1730. <3 &smmu TEGRA194_SID_HOST1X_CTX3 1>,
  1731. <4 &smmu TEGRA194_SID_HOST1X_CTX4 1>,
  1732. <5 &smmu TEGRA194_SID_HOST1X_CTX5 1>,
  1733. <6 &smmu TEGRA194_SID_HOST1X_CTX6 1>,
  1734. <7 &smmu TEGRA194_SID_HOST1X_CTX7 1>;
  1735. nvdec@15140000 {
  1736. compatible = "nvidia,tegra194-nvdec";
  1737. reg = <0x15140000 0x00040000>;
  1738. clocks = <&bpmp TEGRA194_CLK_NVDEC1>;
  1739. clock-names = "nvdec";
  1740. resets = <&bpmp TEGRA194_RESET_NVDEC1>;
  1741. reset-names = "nvdec";
  1742. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_NVDECB>;
  1743. interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDEC1SRD &emc>,
  1744. <&mc TEGRA194_MEMORY_CLIENT_NVDEC1SRD1 &emc>,
  1745. <&mc TEGRA194_MEMORY_CLIENT_NVDEC1SWR &emc>;
  1746. interconnect-names = "dma-mem", "read-1", "write";
  1747. iommus = <&smmu TEGRA194_SID_NVDEC1>;
  1748. dma-coherent;
  1749. nvidia,host1x-class = <0xf5>;
  1750. };
  1751. display-hub@15200000 {
  1752. compatible = "nvidia,tegra194-display";
  1753. reg = <0x15200000 0x00040000>;
  1754. resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_MISC>,
  1755. <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP0>,
  1756. <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP1>,
  1757. <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP2>,
  1758. <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP3>,
  1759. <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP4>,
  1760. <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP5>;
  1761. reset-names = "misc", "wgrp0", "wgrp1", "wgrp2",
  1762. "wgrp3", "wgrp4", "wgrp5";
  1763. clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_DISP>,
  1764. <&bpmp TEGRA194_CLK_NVDISPLAYHUB>;
  1765. clock-names = "disp", "hub";
  1766. status = "disabled";
  1767. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
  1768. #address-cells = <1>;
  1769. #size-cells = <1>;
  1770. ranges = <0x15200000 0x15200000 0x40000>;
  1771. display@15200000 {
  1772. compatible = "nvidia,tegra194-dc";
  1773. reg = <0x15200000 0x10000>;
  1774. interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
  1775. clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P0>;
  1776. clock-names = "dc";
  1777. resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD0>;
  1778. reset-names = "dc";
  1779. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
  1780. interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
  1781. <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
  1782. interconnect-names = "dma-mem", "read-1";
  1783. nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
  1784. nvidia,head = <0>;
  1785. };
  1786. display@15210000 {
  1787. compatible = "nvidia,tegra194-dc";
  1788. reg = <0x15210000 0x10000>;
  1789. interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
  1790. clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P1>;
  1791. clock-names = "dc";
  1792. resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD1>;
  1793. reset-names = "dc";
  1794. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPB>;
  1795. interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
  1796. <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
  1797. interconnect-names = "dma-mem", "read-1";
  1798. nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
  1799. nvidia,head = <1>;
  1800. };
  1801. display@15220000 {
  1802. compatible = "nvidia,tegra194-dc";
  1803. reg = <0x15220000 0x10000>;
  1804. interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
  1805. clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P2>;
  1806. clock-names = "dc";
  1807. resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD2>;
  1808. reset-names = "dc";
  1809. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>;
  1810. interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
  1811. <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
  1812. interconnect-names = "dma-mem", "read-1";
  1813. nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
  1814. nvidia,head = <2>;
  1815. };
  1816. display@15230000 {
  1817. compatible = "nvidia,tegra194-dc";
  1818. reg = <0x15230000 0x10000>;
  1819. interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>;
  1820. clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P3>;
  1821. clock-names = "dc";
  1822. resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD3>;
  1823. reset-names = "dc";
  1824. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>;
  1825. interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
  1826. <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
  1827. interconnect-names = "dma-mem", "read-1";
  1828. nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
  1829. nvidia,head = <3>;
  1830. };
  1831. };
  1832. vic@15340000 {
  1833. compatible = "nvidia,tegra194-vic";
  1834. reg = <0x15340000 0x00040000>;
  1835. interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
  1836. clocks = <&bpmp TEGRA194_CLK_VIC>;
  1837. clock-names = "vic";
  1838. resets = <&bpmp TEGRA194_RESET_VIC>;
  1839. reset-names = "vic";
  1840. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_VIC>;
  1841. interconnects = <&mc TEGRA194_MEMORY_CLIENT_VICSRD &emc>,
  1842. <&mc TEGRA194_MEMORY_CLIENT_VICSWR &emc>;
  1843. interconnect-names = "dma-mem", "write";
  1844. iommus = <&smmu TEGRA194_SID_VIC>;
  1845. dma-coherent;
  1846. };
  1847. nvjpg@15380000 {
  1848. compatible = "nvidia,tegra194-nvjpg";
  1849. reg = <0x15380000 0x40000>;
  1850. clocks = <&bpmp TEGRA194_CLK_NVJPG>;
  1851. clock-names = "nvjpg";
  1852. resets = <&bpmp TEGRA194_RESET_NVJPG>;
  1853. reset-names = "nvjpg";
  1854. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_NVJPG>;
  1855. interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVJPGSRD &emc>,
  1856. <&mc TEGRA194_MEMORY_CLIENT_NVJPGSWR &emc>;
  1857. interconnect-names = "dma-mem", "write";
  1858. iommus = <&smmu TEGRA194_SID_NVJPG>;
  1859. dma-coherent;
  1860. };
  1861. nvdec@15480000 {
  1862. compatible = "nvidia,tegra194-nvdec";
  1863. reg = <0x15480000 0x00040000>;
  1864. clocks = <&bpmp TEGRA194_CLK_NVDEC>;
  1865. clock-names = "nvdec";
  1866. resets = <&bpmp TEGRA194_RESET_NVDEC>;
  1867. reset-names = "nvdec";
  1868. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_NVDECA>;
  1869. interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDECSRD &emc>,
  1870. <&mc TEGRA194_MEMORY_CLIENT_NVDECSRD1 &emc>,
  1871. <&mc TEGRA194_MEMORY_CLIENT_NVDECSWR &emc>;
  1872. interconnect-names = "dma-mem", "read-1", "write";
  1873. iommus = <&smmu TEGRA194_SID_NVDEC>;
  1874. dma-coherent;
  1875. nvidia,host1x-class = <0xf0>;
  1876. };
  1877. nvenc@154c0000 {
  1878. compatible = "nvidia,tegra194-nvenc";
  1879. reg = <0x154c0000 0x40000>;
  1880. clocks = <&bpmp TEGRA194_CLK_NVENC>;
  1881. clock-names = "nvenc";
  1882. resets = <&bpmp TEGRA194_RESET_NVENC>;
  1883. reset-names = "nvenc";
  1884. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_NVENCA>;
  1885. interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVENCSRD &emc>,
  1886. <&mc TEGRA194_MEMORY_CLIENT_NVENCSRD1 &emc>,
  1887. <&mc TEGRA194_MEMORY_CLIENT_NVENCSWR &emc>;
  1888. interconnect-names = "dma-mem", "read-1", "write";
  1889. iommus = <&smmu TEGRA194_SID_NVENC>;
  1890. dma-coherent;
  1891. nvidia,host1x-class = <0x21>;
  1892. };
  1893. dpaux0: dpaux@155c0000 {
  1894. compatible = "nvidia,tegra194-dpaux";
  1895. reg = <0x155c0000 0x10000>;
  1896. interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
  1897. clocks = <&bpmp TEGRA194_CLK_DPAUX>,
  1898. <&bpmp TEGRA194_CLK_PLLDP>;
  1899. clock-names = "dpaux", "parent";
  1900. resets = <&bpmp TEGRA194_RESET_DPAUX>;
  1901. reset-names = "dpaux";
  1902. status = "disabled";
  1903. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
  1904. state_dpaux0_aux: pinmux-aux {
  1905. groups = "dpaux-io";
  1906. function = "aux";
  1907. };
  1908. state_dpaux0_i2c: pinmux-i2c {
  1909. groups = "dpaux-io";
  1910. function = "i2c";
  1911. };
  1912. state_dpaux0_off: pinmux-off {
  1913. groups = "dpaux-io";
  1914. function = "off";
  1915. };
  1916. i2c-bus {
  1917. #address-cells = <1>;
  1918. #size-cells = <0>;
  1919. };
  1920. };
  1921. dpaux1: dpaux@155d0000 {
  1922. compatible = "nvidia,tegra194-dpaux";
  1923. reg = <0x155d0000 0x10000>;
  1924. interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>;
  1925. clocks = <&bpmp TEGRA194_CLK_DPAUX1>,
  1926. <&bpmp TEGRA194_CLK_PLLDP>;
  1927. clock-names = "dpaux", "parent";
  1928. resets = <&bpmp TEGRA194_RESET_DPAUX1>;
  1929. reset-names = "dpaux";
  1930. status = "disabled";
  1931. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
  1932. state_dpaux1_aux: pinmux-aux {
  1933. groups = "dpaux-io";
  1934. function = "aux";
  1935. };
  1936. state_dpaux1_i2c: pinmux-i2c {
  1937. groups = "dpaux-io";
  1938. function = "i2c";
  1939. };
  1940. state_dpaux1_off: pinmux-off {
  1941. groups = "dpaux-io";
  1942. function = "off";
  1943. };
  1944. i2c-bus {
  1945. #address-cells = <1>;
  1946. #size-cells = <0>;
  1947. };
  1948. };
  1949. dpaux2: dpaux@155e0000 {
  1950. compatible = "nvidia,tegra194-dpaux";
  1951. reg = <0x155e0000 0x10000>;
  1952. interrupts = <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>;
  1953. clocks = <&bpmp TEGRA194_CLK_DPAUX2>,
  1954. <&bpmp TEGRA194_CLK_PLLDP>;
  1955. clock-names = "dpaux", "parent";
  1956. resets = <&bpmp TEGRA194_RESET_DPAUX2>;
  1957. reset-names = "dpaux";
  1958. status = "disabled";
  1959. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
  1960. state_dpaux2_aux: pinmux-aux {
  1961. groups = "dpaux-io";
  1962. function = "aux";
  1963. };
  1964. state_dpaux2_i2c: pinmux-i2c {
  1965. groups = "dpaux-io";
  1966. function = "i2c";
  1967. };
  1968. state_dpaux2_off: pinmux-off {
  1969. groups = "dpaux-io";
  1970. function = "off";
  1971. };
  1972. i2c-bus {
  1973. #address-cells = <1>;
  1974. #size-cells = <0>;
  1975. };
  1976. };
  1977. dpaux3: dpaux@155f0000 {
  1978. compatible = "nvidia,tegra194-dpaux";
  1979. reg = <0x155f0000 0x10000>;
  1980. interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
  1981. clocks = <&bpmp TEGRA194_CLK_DPAUX3>,
  1982. <&bpmp TEGRA194_CLK_PLLDP>;
  1983. clock-names = "dpaux", "parent";
  1984. resets = <&bpmp TEGRA194_RESET_DPAUX3>;
  1985. reset-names = "dpaux";
  1986. status = "disabled";
  1987. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
  1988. state_dpaux3_aux: pinmux-aux {
  1989. groups = "dpaux-io";
  1990. function = "aux";
  1991. };
  1992. state_dpaux3_i2c: pinmux-i2c {
  1993. groups = "dpaux-io";
  1994. function = "i2c";
  1995. };
  1996. state_dpaux3_off: pinmux-off {
  1997. groups = "dpaux-io";
  1998. function = "off";
  1999. };
  2000. i2c-bus {
  2001. #address-cells = <1>;
  2002. #size-cells = <0>;
  2003. };
  2004. };
  2005. nvenc@15a80000 {
  2006. compatible = "nvidia,tegra194-nvenc";
  2007. reg = <0x15a80000 0x00040000>;
  2008. clocks = <&bpmp TEGRA194_CLK_NVENC1>;
  2009. clock-names = "nvenc";
  2010. resets = <&bpmp TEGRA194_RESET_NVENC1>;
  2011. reset-names = "nvenc";
  2012. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_NVENCB>;
  2013. interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVENC1SRD &emc>,
  2014. <&mc TEGRA194_MEMORY_CLIENT_NVENC1SRD1 &emc>,
  2015. <&mc TEGRA194_MEMORY_CLIENT_NVENC1SWR &emc>;
  2016. interconnect-names = "dma-mem", "read-1", "write";
  2017. iommus = <&smmu TEGRA194_SID_NVENC1>;
  2018. dma-coherent;
  2019. nvidia,host1x-class = <0x22>;
  2020. };
  2021. sor0: sor@15b00000 {
  2022. compatible = "nvidia,tegra194-sor";
  2023. reg = <0x15b00000 0x40000>;
  2024. interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
  2025. clocks = <&bpmp TEGRA194_CLK_SOR0_REF>,
  2026. <&bpmp TEGRA194_CLK_SOR0_OUT>,
  2027. <&bpmp TEGRA194_CLK_PLLD>,
  2028. <&bpmp TEGRA194_CLK_PLLDP>,
  2029. <&bpmp TEGRA194_CLK_SOR_SAFE>,
  2030. <&bpmp TEGRA194_CLK_SOR0_PAD_CLKOUT>;
  2031. clock-names = "sor", "out", "parent", "dp", "safe",
  2032. "pad";
  2033. resets = <&bpmp TEGRA194_RESET_SOR0>;
  2034. reset-names = "sor";
  2035. pinctrl-0 = <&state_dpaux0_aux>;
  2036. pinctrl-1 = <&state_dpaux0_i2c>;
  2037. pinctrl-2 = <&state_dpaux0_off>;
  2038. pinctrl-names = "aux", "i2c", "off";
  2039. status = "disabled";
  2040. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
  2041. nvidia,interface = <0>;
  2042. };
  2043. sor1: sor@15b40000 {
  2044. compatible = "nvidia,tegra194-sor";
  2045. reg = <0x15b40000 0x40000>;
  2046. interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
  2047. clocks = <&bpmp TEGRA194_CLK_SOR1_REF>,
  2048. <&bpmp TEGRA194_CLK_SOR1_OUT>,
  2049. <&bpmp TEGRA194_CLK_PLLD2>,
  2050. <&bpmp TEGRA194_CLK_PLLDP>,
  2051. <&bpmp TEGRA194_CLK_SOR_SAFE>,
  2052. <&bpmp TEGRA194_CLK_SOR1_PAD_CLKOUT>;
  2053. clock-names = "sor", "out", "parent", "dp", "safe",
  2054. "pad";
  2055. resets = <&bpmp TEGRA194_RESET_SOR1>;
  2056. reset-names = "sor";
  2057. pinctrl-0 = <&state_dpaux1_aux>;
  2058. pinctrl-1 = <&state_dpaux1_i2c>;
  2059. pinctrl-2 = <&state_dpaux1_off>;
  2060. pinctrl-names = "aux", "i2c", "off";
  2061. status = "disabled";
  2062. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
  2063. nvidia,interface = <1>;
  2064. };
  2065. sor2: sor@15b80000 {
  2066. compatible = "nvidia,tegra194-sor";
  2067. reg = <0x15b80000 0x40000>;
  2068. interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
  2069. clocks = <&bpmp TEGRA194_CLK_SOR2_REF>,
  2070. <&bpmp TEGRA194_CLK_SOR2_OUT>,
  2071. <&bpmp TEGRA194_CLK_PLLD3>,
  2072. <&bpmp TEGRA194_CLK_PLLDP>,
  2073. <&bpmp TEGRA194_CLK_SOR_SAFE>,
  2074. <&bpmp TEGRA194_CLK_SOR2_PAD_CLKOUT>;
  2075. clock-names = "sor", "out", "parent", "dp", "safe",
  2076. "pad";
  2077. resets = <&bpmp TEGRA194_RESET_SOR2>;
  2078. reset-names = "sor";
  2079. pinctrl-0 = <&state_dpaux2_aux>;
  2080. pinctrl-1 = <&state_dpaux2_i2c>;
  2081. pinctrl-2 = <&state_dpaux2_off>;
  2082. pinctrl-names = "aux", "i2c", "off";
  2083. status = "disabled";
  2084. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
  2085. nvidia,interface = <2>;
  2086. };
  2087. sor3: sor@15bc0000 {
  2088. compatible = "nvidia,tegra194-sor";
  2089. reg = <0x15bc0000 0x40000>;
  2090. interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>;
  2091. clocks = <&bpmp TEGRA194_CLK_SOR3_REF>,
  2092. <&bpmp TEGRA194_CLK_SOR3_OUT>,
  2093. <&bpmp TEGRA194_CLK_PLLD4>,
  2094. <&bpmp TEGRA194_CLK_PLLDP>,
  2095. <&bpmp TEGRA194_CLK_SOR_SAFE>,
  2096. <&bpmp TEGRA194_CLK_SOR3_PAD_CLKOUT>;
  2097. clock-names = "sor", "out", "parent", "dp", "safe",
  2098. "pad";
  2099. resets = <&bpmp TEGRA194_RESET_SOR3>;
  2100. reset-names = "sor";
  2101. pinctrl-0 = <&state_dpaux3_aux>;
  2102. pinctrl-1 = <&state_dpaux3_i2c>;
  2103. pinctrl-2 = <&state_dpaux3_off>;
  2104. pinctrl-names = "aux", "i2c", "off";
  2105. status = "disabled";
  2106. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
  2107. nvidia,interface = <3>;
  2108. };
  2109. };
  2110. gpu@17000000 {
  2111. compatible = "nvidia,gv11b";
  2112. reg = <0x17000000 0x1000000>,
  2113. <0x18000000 0x1000000>;
  2114. interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
  2115. <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
  2116. interrupt-names = "stall", "nonstall";
  2117. clocks = <&bpmp TEGRA194_CLK_GPCCLK>,
  2118. <&bpmp TEGRA194_CLK_GPU_PWR>,
  2119. <&bpmp TEGRA194_CLK_FUSE>;
  2120. clock-names = "gpu", "pwr", "fuse";
  2121. resets = <&bpmp TEGRA194_RESET_GPU>;
  2122. reset-names = "gpu";
  2123. dma-coherent;
  2124. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_GPU>;
  2125. interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVL1R &emc>,
  2126. <&mc TEGRA194_MEMORY_CLIENT_NVL1RHP &emc>,
  2127. <&mc TEGRA194_MEMORY_CLIENT_NVL1W &emc>,
  2128. <&mc TEGRA194_MEMORY_CLIENT_NVL2R &emc>,
  2129. <&mc TEGRA194_MEMORY_CLIENT_NVL2RHP &emc>,
  2130. <&mc TEGRA194_MEMORY_CLIENT_NVL2W &emc>,
  2131. <&mc TEGRA194_MEMORY_CLIENT_NVL3R &emc>,
  2132. <&mc TEGRA194_MEMORY_CLIENT_NVL3RHP &emc>,
  2133. <&mc TEGRA194_MEMORY_CLIENT_NVL3W &emc>,
  2134. <&mc TEGRA194_MEMORY_CLIENT_NVL4R &emc>,
  2135. <&mc TEGRA194_MEMORY_CLIENT_NVL4RHP &emc>,
  2136. <&mc TEGRA194_MEMORY_CLIENT_NVL4W &emc>;
  2137. interconnect-names = "dma-mem", "read-0-hp", "write-0",
  2138. "read-1", "read-1-hp", "write-1",
  2139. "read-2", "read-2-hp", "write-2",
  2140. "read-3", "read-3-hp", "write-3";
  2141. };
  2142. };
  2143. pcie@14100000 {
  2144. compatible = "nvidia,tegra194-pcie";
  2145. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX1A>;
  2146. reg = <0x00 0x14100000 0x0 0x00020000>, /* appl registers (128K) */
  2147. <0x00 0x30000000 0x0 0x00040000>, /* configuration space (256K) */
  2148. <0x00 0x30040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2149. <0x00 0x30080000 0x0 0x00040000>; /* DBI reg space (256K) */
  2150. reg-names = "appl", "config", "atu_dma", "dbi";
  2151. status = "disabled";
  2152. #address-cells = <3>;
  2153. #size-cells = <2>;
  2154. device_type = "pci";
  2155. num-lanes = <1>;
  2156. linux,pci-domain = <1>;
  2157. clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_1>;
  2158. clock-names = "core";
  2159. resets = <&bpmp TEGRA194_RESET_PEX0_CORE_1_APB>,
  2160. <&bpmp TEGRA194_RESET_PEX0_CORE_1>;
  2161. reset-names = "apb", "core";
  2162. interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  2163. <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  2164. interrupt-names = "intr", "msi";
  2165. #interrupt-cells = <1>;
  2166. interrupt-map-mask = <0 0 0 0>;
  2167. interrupt-map = <0 0 0 0 &gic GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
  2168. nvidia,bpmp = <&bpmp 1>;
  2169. nvidia,aspm-cmrt-us = <60>;
  2170. nvidia,aspm-pwr-on-t-us = <20>;
  2171. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2172. bus-range = <0x0 0xff>;
  2173. ranges = <0x43000000 0x12 0x00000000 0x12 0x00000000 0x0 0x30000000>, /* prefetchable memory (768 MiB) */
  2174. <0x02000000 0x0 0x40000000 0x12 0x30000000 0x0 0x0fff0000>, /* non-prefetchable memory (256 MiB - 64 KiB) */
  2175. <0x01000000 0x0 0x00000000 0x12 0x3fff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
  2176. interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE1R &emc>,
  2177. <&mc TEGRA194_MEMORY_CLIENT_PCIE1W &emc>;
  2178. interconnect-names = "dma-mem", "write";
  2179. iommu-map = <0x0 &smmu TEGRA194_SID_PCIE1 0x1000>;
  2180. iommu-map-mask = <0x0>;
  2181. dma-coherent;
  2182. };
  2183. pcie@14120000 {
  2184. compatible = "nvidia,tegra194-pcie";
  2185. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX1A>;
  2186. reg = <0x00 0x14120000 0x0 0x00020000>, /* appl registers (128K) */
  2187. <0x00 0x32000000 0x0 0x00040000>, /* configuration space (256K) */
  2188. <0x00 0x32040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2189. <0x00 0x32080000 0x0 0x00040000>; /* DBI reg space (256K) */
  2190. reg-names = "appl", "config", "atu_dma", "dbi";
  2191. status = "disabled";
  2192. #address-cells = <3>;
  2193. #size-cells = <2>;
  2194. device_type = "pci";
  2195. num-lanes = <1>;
  2196. linux,pci-domain = <2>;
  2197. clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_2>;
  2198. clock-names = "core";
  2199. resets = <&bpmp TEGRA194_RESET_PEX0_CORE_2_APB>,
  2200. <&bpmp TEGRA194_RESET_PEX0_CORE_2>;
  2201. reset-names = "apb", "core";
  2202. interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  2203. <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  2204. interrupt-names = "intr", "msi";
  2205. #interrupt-cells = <1>;
  2206. interrupt-map-mask = <0 0 0 0>;
  2207. interrupt-map = <0 0 0 0 &gic GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
  2208. nvidia,bpmp = <&bpmp 2>;
  2209. nvidia,aspm-cmrt-us = <60>;
  2210. nvidia,aspm-pwr-on-t-us = <20>;
  2211. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2212. bus-range = <0x0 0xff>;
  2213. ranges = <0x43000000 0x12 0x40000000 0x12 0x40000000 0x0 0x30000000>, /* prefetchable memory (768 MiB) */
  2214. <0x02000000 0x0 0x40000000 0x12 0x70000000 0x0 0x0fff0000>, /* non-prefetchable memory (256 MiB - 64 KiB) */
  2215. <0x01000000 0x0 0x00000000 0x12 0x7fff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
  2216. interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE2AR &emc>,
  2217. <&mc TEGRA194_MEMORY_CLIENT_PCIE2AW &emc>;
  2218. interconnect-names = "dma-mem", "write";
  2219. iommu-map = <0x0 &smmu TEGRA194_SID_PCIE2 0x1000>;
  2220. iommu-map-mask = <0x0>;
  2221. dma-coherent;
  2222. };
  2223. pcie@14140000 {
  2224. compatible = "nvidia,tegra194-pcie";
  2225. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX1A>;
  2226. reg = <0x00 0x14140000 0x0 0x00020000>, /* appl registers (128K) */
  2227. <0x00 0x34000000 0x0 0x00040000>, /* configuration space (256K) */
  2228. <0x00 0x34040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2229. <0x00 0x34080000 0x0 0x00040000>; /* DBI reg space (256K) */
  2230. reg-names = "appl", "config", "atu_dma", "dbi";
  2231. status = "disabled";
  2232. #address-cells = <3>;
  2233. #size-cells = <2>;
  2234. device_type = "pci";
  2235. num-lanes = <1>;
  2236. linux,pci-domain = <3>;
  2237. clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_3>;
  2238. clock-names = "core";
  2239. resets = <&bpmp TEGRA194_RESET_PEX0_CORE_3_APB>,
  2240. <&bpmp TEGRA194_RESET_PEX0_CORE_3>;
  2241. reset-names = "apb", "core";
  2242. interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  2243. <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  2244. interrupt-names = "intr", "msi";
  2245. #interrupt-cells = <1>;
  2246. interrupt-map-mask = <0 0 0 0>;
  2247. interrupt-map = <0 0 0 0 &gic GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
  2248. nvidia,bpmp = <&bpmp 3>;
  2249. nvidia,aspm-cmrt-us = <60>;
  2250. nvidia,aspm-pwr-on-t-us = <20>;
  2251. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2252. bus-range = <0x0 0xff>;
  2253. ranges = <0x43000000 0x12 0x80000000 0x12 0x80000000 0x0 0x30000000>, /* prefetchable memory (768 MiB) */
  2254. <0x02000000 0x0 0x40000000 0x12 0xb0000000 0x0 0x0fff0000>, /* non-prefetchable memory (256 MiB + 64 KiB) */
  2255. <0x01000000 0x0 0x00000000 0x12 0xbfff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
  2256. interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE3R &emc>,
  2257. <&mc TEGRA194_MEMORY_CLIENT_PCIE3W &emc>;
  2258. interconnect-names = "dma-mem", "write";
  2259. iommu-map = <0x0 &smmu TEGRA194_SID_PCIE3 0x1000>;
  2260. iommu-map-mask = <0x0>;
  2261. dma-coherent;
  2262. };
  2263. pcie@14160000 {
  2264. compatible = "nvidia,tegra194-pcie";
  2265. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX4A>;
  2266. reg = <0x00 0x14160000 0x0 0x00020000>, /* appl registers (128K) */
  2267. <0x00 0x36000000 0x0 0x00040000>, /* configuration space (256K) */
  2268. <0x00 0x36040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2269. <0x00 0x36080000 0x0 0x00040000>; /* DBI reg space (256K) */
  2270. reg-names = "appl", "config", "atu_dma", "dbi";
  2271. status = "disabled";
  2272. #address-cells = <3>;
  2273. #size-cells = <2>;
  2274. device_type = "pci";
  2275. num-lanes = <4>;
  2276. linux,pci-domain = <4>;
  2277. clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_4>;
  2278. clock-names = "core";
  2279. resets = <&bpmp TEGRA194_RESET_PEX0_CORE_4_APB>,
  2280. <&bpmp TEGRA194_RESET_PEX0_CORE_4>;
  2281. reset-names = "apb", "core";
  2282. interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  2283. <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  2284. interrupt-names = "intr", "msi";
  2285. #interrupt-cells = <1>;
  2286. interrupt-map-mask = <0 0 0 0>;
  2287. interrupt-map = <0 0 0 0 &gic GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
  2288. nvidia,bpmp = <&bpmp 4>;
  2289. nvidia,aspm-cmrt-us = <60>;
  2290. nvidia,aspm-pwr-on-t-us = <20>;
  2291. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2292. bus-range = <0x0 0xff>;
  2293. ranges = <0x43000000 0x14 0x00000000 0x14 0x00000000 0x3 0x40000000>, /* prefetchable memory (13 GiB) */
  2294. <0x02000000 0x0 0x40000000 0x17 0x40000000 0x0 0xbfff0000>, /* non-prefetchable memory (3 GiB - 64 KiB) */
  2295. <0x01000000 0x0 0x00000000 0x17 0xffff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
  2296. interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE4R &emc>,
  2297. <&mc TEGRA194_MEMORY_CLIENT_PCIE4W &emc>;
  2298. interconnect-names = "dma-mem", "write";
  2299. iommu-map = <0x0 &smmu TEGRA194_SID_PCIE4 0x1000>;
  2300. iommu-map-mask = <0x0>;
  2301. dma-coherent;
  2302. };
  2303. pcie@14180000 {
  2304. compatible = "nvidia,tegra194-pcie";
  2305. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX8B>;
  2306. reg = <0x00 0x14180000 0x0 0x00020000>, /* appl registers (128K) */
  2307. <0x00 0x38000000 0x0 0x00040000>, /* configuration space (256K) */
  2308. <0x00 0x38040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2309. <0x00 0x38080000 0x0 0x00040000>; /* DBI reg space (256K) */
  2310. reg-names = "appl", "config", "atu_dma", "dbi";
  2311. status = "disabled";
  2312. #address-cells = <3>;
  2313. #size-cells = <2>;
  2314. device_type = "pci";
  2315. num-lanes = <8>;
  2316. linux,pci-domain = <0>;
  2317. clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_0>;
  2318. clock-names = "core";
  2319. resets = <&bpmp TEGRA194_RESET_PEX0_CORE_0_APB>,
  2320. <&bpmp TEGRA194_RESET_PEX0_CORE_0>;
  2321. reset-names = "apb", "core";
  2322. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  2323. <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  2324. interrupt-names = "intr", "msi";
  2325. #interrupt-cells = <1>;
  2326. interrupt-map-mask = <0 0 0 0>;
  2327. interrupt-map = <0 0 0 0 &gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
  2328. nvidia,bpmp = <&bpmp 0>;
  2329. nvidia,aspm-cmrt-us = <60>;
  2330. nvidia,aspm-pwr-on-t-us = <20>;
  2331. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2332. bus-range = <0x0 0xff>;
  2333. ranges = <0x43000000 0x18 0x00000000 0x18 0x00000000 0x3 0x40000000>, /* prefetchable memory (13 GiB) */
  2334. <0x02000000 0x0 0x40000000 0x1b 0x40000000 0x0 0xbfff0000>, /* non-prefetchable memory (3 GiB - 64 KiB) */
  2335. <0x01000000 0x0 0x00000000 0x1b 0xffff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
  2336. interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE0R &emc>,
  2337. <&mc TEGRA194_MEMORY_CLIENT_PCIE0W &emc>;
  2338. interconnect-names = "dma-mem", "write";
  2339. iommu-map = <0x0 &smmu TEGRA194_SID_PCIE0 0x1000>;
  2340. iommu-map-mask = <0x0>;
  2341. dma-coherent;
  2342. };
  2343. pcie@141a0000 {
  2344. compatible = "nvidia,tegra194-pcie";
  2345. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX8A>;
  2346. reg = <0x00 0x141a0000 0x0 0x00020000>, /* appl registers (128K) */
  2347. <0x00 0x3a000000 0x0 0x00040000>, /* configuration space (256K) */
  2348. <0x00 0x3a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2349. <0x00 0x3a080000 0x0 0x00040000>; /* DBI reg space (256K) */
  2350. reg-names = "appl", "config", "atu_dma", "dbi";
  2351. status = "disabled";
  2352. #address-cells = <3>;
  2353. #size-cells = <2>;
  2354. device_type = "pci";
  2355. num-lanes = <8>;
  2356. linux,pci-domain = <5>;
  2357. pinctrl-names = "default";
  2358. pinctrl-0 = <&pex_rst_c5_out_state>, <&clkreq_c5_bi_dir_state>;
  2359. clocks = <&bpmp TEGRA194_CLK_PEX1_CORE_5>;
  2360. clock-names = "core";
  2361. resets = <&bpmp TEGRA194_RESET_PEX1_CORE_5_APB>,
  2362. <&bpmp TEGRA194_RESET_PEX1_CORE_5>;
  2363. reset-names = "apb", "core";
  2364. interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  2365. <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  2366. interrupt-names = "intr", "msi";
  2367. nvidia,bpmp = <&bpmp 5>;
  2368. #interrupt-cells = <1>;
  2369. interrupt-map-mask = <0 0 0 0>;
  2370. interrupt-map = <0 0 0 0 &gic GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
  2371. nvidia,aspm-cmrt-us = <60>;
  2372. nvidia,aspm-pwr-on-t-us = <20>;
  2373. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2374. bus-range = <0x0 0xff>;
  2375. ranges = <0x43000000 0x1c 0x00000000 0x1c 0x00000000 0x3 0x40000000>, /* prefetchable memory (13 GiB) */
  2376. <0x02000000 0x0 0x40000000 0x1f 0x40000000 0x0 0xbfff0000>, /* non-prefetchable memory (3 GiB - 64 KiB) */
  2377. <0x01000000 0x0 0x00000000 0x1f 0xffff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
  2378. interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE5R &emc>,
  2379. <&mc TEGRA194_MEMORY_CLIENT_PCIE5W &emc>;
  2380. interconnect-names = "dma-mem", "write";
  2381. iommu-map = <0x0 &smmu TEGRA194_SID_PCIE5 0x1000>;
  2382. iommu-map-mask = <0x0>;
  2383. dma-coherent;
  2384. };
  2385. pcie-ep@14160000 {
  2386. compatible = "nvidia,tegra194-pcie-ep";
  2387. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX4A>;
  2388. reg = <0x00 0x14160000 0x0 0x00020000>, /* appl registers (128K) */
  2389. <0x00 0x36040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2390. <0x00 0x36080000 0x0 0x00040000>, /* DBI reg space (256K) */
  2391. <0x14 0x00000000 0x4 0x00000000>; /* Address Space (16G) */
  2392. reg-names = "appl", "atu_dma", "dbi", "addr_space";
  2393. status = "disabled";
  2394. num-lanes = <4>;
  2395. num-ib-windows = <2>;
  2396. num-ob-windows = <8>;
  2397. clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_4>;
  2398. clock-names = "core";
  2399. resets = <&bpmp TEGRA194_RESET_PEX0_CORE_4_APB>,
  2400. <&bpmp TEGRA194_RESET_PEX0_CORE_4>;
  2401. reset-names = "apb", "core";
  2402. interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
  2403. interrupt-names = "intr";
  2404. nvidia,bpmp = <&bpmp 4>;
  2405. nvidia,aspm-cmrt-us = <60>;
  2406. nvidia,aspm-pwr-on-t-us = <20>;
  2407. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2408. interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE4R &emc>,
  2409. <&mc TEGRA194_MEMORY_CLIENT_PCIE4W &emc>;
  2410. interconnect-names = "dma-mem", "write";
  2411. iommu-map = <0x0 &smmu TEGRA194_SID_PCIE4 0x1000>;
  2412. iommu-map-mask = <0x0>;
  2413. dma-coherent;
  2414. };
  2415. pcie-ep@14180000 {
  2416. compatible = "nvidia,tegra194-pcie-ep";
  2417. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX8B>;
  2418. reg = <0x00 0x14180000 0x0 0x00020000>, /* appl registers (128K) */
  2419. <0x00 0x38040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2420. <0x00 0x38080000 0x0 0x00040000>, /* DBI reg space (256K) */
  2421. <0x18 0x00000000 0x4 0x00000000>; /* Address Space (16G) */
  2422. reg-names = "appl", "atu_dma", "dbi", "addr_space";
  2423. status = "disabled";
  2424. num-lanes = <8>;
  2425. num-ib-windows = <2>;
  2426. num-ob-windows = <8>;
  2427. clocks = <&bpmp TEGRA194_CLK_PEX0_CORE_0>;
  2428. clock-names = "core";
  2429. resets = <&bpmp TEGRA194_RESET_PEX0_CORE_0_APB>,
  2430. <&bpmp TEGRA194_RESET_PEX0_CORE_0>;
  2431. reset-names = "apb", "core";
  2432. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
  2433. interrupt-names = "intr";
  2434. nvidia,bpmp = <&bpmp 0>;
  2435. nvidia,aspm-cmrt-us = <60>;
  2436. nvidia,aspm-pwr-on-t-us = <20>;
  2437. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2438. interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE0R &emc>,
  2439. <&mc TEGRA194_MEMORY_CLIENT_PCIE0W &emc>;
  2440. interconnect-names = "dma-mem", "write";
  2441. iommu-map = <0x0 &smmu TEGRA194_SID_PCIE0 0x1000>;
  2442. iommu-map-mask = <0x0>;
  2443. dma-coherent;
  2444. };
  2445. pcie-ep@141a0000 {
  2446. compatible = "nvidia,tegra194-pcie-ep";
  2447. power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX8A>;
  2448. reg = <0x00 0x141a0000 0x0 0x00020000>, /* appl registers (128K) */
  2449. <0x00 0x3a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
  2450. <0x00 0x3a080000 0x0 0x00040000>, /* DBI reg space (256K) */
  2451. <0x1c 0x00000000 0x4 0x00000000>; /* Address Space (16G) */
  2452. reg-names = "appl", "atu_dma", "dbi", "addr_space";
  2453. status = "disabled";
  2454. num-lanes = <8>;
  2455. num-ib-windows = <2>;
  2456. num-ob-windows = <8>;
  2457. pinctrl-names = "default";
  2458. pinctrl-0 = <&clkreq_c5_bi_dir_state>;
  2459. clocks = <&bpmp TEGRA194_CLK_PEX1_CORE_5>;
  2460. clock-names = "core";
  2461. resets = <&bpmp TEGRA194_RESET_PEX1_CORE_5_APB>,
  2462. <&bpmp TEGRA194_RESET_PEX1_CORE_5>;
  2463. reset-names = "apb", "core";
  2464. interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
  2465. interrupt-names = "intr";
  2466. nvidia,bpmp = <&bpmp 5>;
  2467. nvidia,aspm-cmrt-us = <60>;
  2468. nvidia,aspm-pwr-on-t-us = <20>;
  2469. nvidia,aspm-l0s-entrance-latency-us = <3>;
  2470. interconnects = <&mc TEGRA194_MEMORY_CLIENT_PCIE5R &emc>,
  2471. <&mc TEGRA194_MEMORY_CLIENT_PCIE5W &emc>;
  2472. interconnect-names = "dma-mem", "write";
  2473. iommu-map = <0x0 &smmu TEGRA194_SID_PCIE5 0x1000>;
  2474. iommu-map-mask = <0x0>;
  2475. dma-coherent;
  2476. };
  2477. sram@40000000 {
  2478. compatible = "nvidia,tegra194-sysram", "mmio-sram";
  2479. reg = <0x0 0x40000000 0x0 0x50000>;
  2480. #address-cells = <1>;
  2481. #size-cells = <1>;
  2482. ranges = <0x0 0x0 0x40000000 0x50000>;
  2483. no-memory-wc;
  2484. cpu_bpmp_tx: sram@4e000 {
  2485. reg = <0x4e000 0x1000>;
  2486. label = "cpu-bpmp-tx";
  2487. pool;
  2488. };
  2489. cpu_bpmp_rx: sram@4f000 {
  2490. reg = <0x4f000 0x1000>;
  2491. label = "cpu-bpmp-rx";
  2492. pool;
  2493. };
  2494. };
  2495. bpmp: bpmp {
  2496. compatible = "nvidia,tegra186-bpmp";
  2497. mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_DB
  2498. TEGRA_HSP_DB_MASTER_BPMP>;
  2499. shmem = <&cpu_bpmp_tx>, <&cpu_bpmp_rx>;
  2500. #clock-cells = <1>;
  2501. #reset-cells = <1>;
  2502. #power-domain-cells = <1>;
  2503. interconnects = <&mc TEGRA194_MEMORY_CLIENT_BPMPR &emc>,
  2504. <&mc TEGRA194_MEMORY_CLIENT_BPMPW &emc>,
  2505. <&mc TEGRA194_MEMORY_CLIENT_BPMPDMAR &emc>,
  2506. <&mc TEGRA194_MEMORY_CLIENT_BPMPDMAW &emc>;
  2507. interconnect-names = "read", "write", "dma-mem", "dma-write";
  2508. iommus = <&smmu TEGRA194_SID_BPMP>;
  2509. bpmp_i2c: i2c {
  2510. compatible = "nvidia,tegra186-bpmp-i2c";
  2511. nvidia,bpmp-bus-id = <5>;
  2512. #address-cells = <1>;
  2513. #size-cells = <0>;
  2514. };
  2515. bpmp_thermal: thermal {
  2516. compatible = "nvidia,tegra186-bpmp-thermal";
  2517. #thermal-sensor-cells = <1>;
  2518. };
  2519. };
  2520. cpus {
  2521. compatible = "nvidia,tegra194-ccplex";
  2522. nvidia,bpmp = <&bpmp>;
  2523. #address-cells = <1>;
  2524. #size-cells = <0>;
  2525. cpu0_0: cpu@0 {
  2526. compatible = "nvidia,tegra194-carmel";
  2527. device_type = "cpu";
  2528. reg = <0x000>;
  2529. enable-method = "psci";
  2530. i-cache-size = <131072>;
  2531. i-cache-line-size = <64>;
  2532. i-cache-sets = <512>;
  2533. d-cache-size = <65536>;
  2534. d-cache-line-size = <64>;
  2535. d-cache-sets = <256>;
  2536. next-level-cache = <&l2c_0>;
  2537. };
  2538. cpu0_1: cpu@1 {
  2539. compatible = "nvidia,tegra194-carmel";
  2540. device_type = "cpu";
  2541. reg = <0x001>;
  2542. enable-method = "psci";
  2543. i-cache-size = <131072>;
  2544. i-cache-line-size = <64>;
  2545. i-cache-sets = <512>;
  2546. d-cache-size = <65536>;
  2547. d-cache-line-size = <64>;
  2548. d-cache-sets = <256>;
  2549. next-level-cache = <&l2c_0>;
  2550. };
  2551. cpu1_0: cpu@100 {
  2552. compatible = "nvidia,tegra194-carmel";
  2553. device_type = "cpu";
  2554. reg = <0x100>;
  2555. enable-method = "psci";
  2556. i-cache-size = <131072>;
  2557. i-cache-line-size = <64>;
  2558. i-cache-sets = <512>;
  2559. d-cache-size = <65536>;
  2560. d-cache-line-size = <64>;
  2561. d-cache-sets = <256>;
  2562. next-level-cache = <&l2c_1>;
  2563. };
  2564. cpu1_1: cpu@101 {
  2565. compatible = "nvidia,tegra194-carmel";
  2566. device_type = "cpu";
  2567. reg = <0x101>;
  2568. enable-method = "psci";
  2569. i-cache-size = <131072>;
  2570. i-cache-line-size = <64>;
  2571. i-cache-sets = <512>;
  2572. d-cache-size = <65536>;
  2573. d-cache-line-size = <64>;
  2574. d-cache-sets = <256>;
  2575. next-level-cache = <&l2c_1>;
  2576. };
  2577. cpu2_0: cpu@200 {
  2578. compatible = "nvidia,tegra194-carmel";
  2579. device_type = "cpu";
  2580. reg = <0x200>;
  2581. enable-method = "psci";
  2582. i-cache-size = <131072>;
  2583. i-cache-line-size = <64>;
  2584. i-cache-sets = <512>;
  2585. d-cache-size = <65536>;
  2586. d-cache-line-size = <64>;
  2587. d-cache-sets = <256>;
  2588. next-level-cache = <&l2c_2>;
  2589. };
  2590. cpu2_1: cpu@201 {
  2591. compatible = "nvidia,tegra194-carmel";
  2592. device_type = "cpu";
  2593. reg = <0x201>;
  2594. enable-method = "psci";
  2595. i-cache-size = <131072>;
  2596. i-cache-line-size = <64>;
  2597. i-cache-sets = <512>;
  2598. d-cache-size = <65536>;
  2599. d-cache-line-size = <64>;
  2600. d-cache-sets = <256>;
  2601. next-level-cache = <&l2c_2>;
  2602. };
  2603. cpu3_0: cpu@300 {
  2604. compatible = "nvidia,tegra194-carmel";
  2605. device_type = "cpu";
  2606. reg = <0x300>;
  2607. enable-method = "psci";
  2608. i-cache-size = <131072>;
  2609. i-cache-line-size = <64>;
  2610. i-cache-sets = <512>;
  2611. d-cache-size = <65536>;
  2612. d-cache-line-size = <64>;
  2613. d-cache-sets = <256>;
  2614. next-level-cache = <&l2c_3>;
  2615. };
  2616. cpu3_1: cpu@301 {
  2617. compatible = "nvidia,tegra194-carmel";
  2618. device_type = "cpu";
  2619. reg = <0x301>;
  2620. enable-method = "psci";
  2621. i-cache-size = <131072>;
  2622. i-cache-line-size = <64>;
  2623. i-cache-sets = <512>;
  2624. d-cache-size = <65536>;
  2625. d-cache-line-size = <64>;
  2626. d-cache-sets = <256>;
  2627. next-level-cache = <&l2c_3>;
  2628. };
  2629. cpu-map {
  2630. cluster0 {
  2631. core0 {
  2632. cpu = <&cpu0_0>;
  2633. };
  2634. core1 {
  2635. cpu = <&cpu0_1>;
  2636. };
  2637. };
  2638. cluster1 {
  2639. core0 {
  2640. cpu = <&cpu1_0>;
  2641. };
  2642. core1 {
  2643. cpu = <&cpu1_1>;
  2644. };
  2645. };
  2646. cluster2 {
  2647. core0 {
  2648. cpu = <&cpu2_0>;
  2649. };
  2650. core1 {
  2651. cpu = <&cpu2_1>;
  2652. };
  2653. };
  2654. cluster3 {
  2655. core0 {
  2656. cpu = <&cpu3_0>;
  2657. };
  2658. core1 {
  2659. cpu = <&cpu3_1>;
  2660. };
  2661. };
  2662. };
  2663. l2c_0: l2-cache0 {
  2664. cache-size = <2097152>;
  2665. cache-line-size = <64>;
  2666. cache-sets = <2048>;
  2667. next-level-cache = <&l3c>;
  2668. };
  2669. l2c_1: l2-cache1 {
  2670. cache-size = <2097152>;
  2671. cache-line-size = <64>;
  2672. cache-sets = <2048>;
  2673. next-level-cache = <&l3c>;
  2674. };
  2675. l2c_2: l2-cache2 {
  2676. cache-size = <2097152>;
  2677. cache-line-size = <64>;
  2678. cache-sets = <2048>;
  2679. next-level-cache = <&l3c>;
  2680. };
  2681. l2c_3: l2-cache3 {
  2682. cache-size = <2097152>;
  2683. cache-line-size = <64>;
  2684. cache-sets = <2048>;
  2685. next-level-cache = <&l3c>;
  2686. };
  2687. l3c: l3-cache {
  2688. cache-size = <4194304>;
  2689. cache-line-size = <64>;
  2690. cache-sets = <4096>;
  2691. };
  2692. };
  2693. pmu {
  2694. compatible = "nvidia,carmel-pmu";
  2695. interrupts = <GIC_SPI 384 IRQ_TYPE_LEVEL_HIGH>,
  2696. <GIC_SPI 385 IRQ_TYPE_LEVEL_HIGH>,
  2697. <GIC_SPI 386 IRQ_TYPE_LEVEL_HIGH>,
  2698. <GIC_SPI 387 IRQ_TYPE_LEVEL_HIGH>,
  2699. <GIC_SPI 388 IRQ_TYPE_LEVEL_HIGH>,
  2700. <GIC_SPI 389 IRQ_TYPE_LEVEL_HIGH>,
  2701. <GIC_SPI 390 IRQ_TYPE_LEVEL_HIGH>,
  2702. <GIC_SPI 391 IRQ_TYPE_LEVEL_HIGH>;
  2703. interrupt-affinity = <&cpu0_0 &cpu0_1 &cpu1_0 &cpu1_1
  2704. &cpu2_0 &cpu2_1 &cpu3_0 &cpu3_1>;
  2705. };
  2706. psci {
  2707. compatible = "arm,psci-1.0";
  2708. status = "okay";
  2709. method = "smc";
  2710. };
  2711. sound {
  2712. status = "disabled";
  2713. clocks = <&bpmp TEGRA194_CLK_PLLA>,
  2714. <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  2715. clock-names = "pll_a", "plla_out0";
  2716. assigned-clocks = <&bpmp TEGRA194_CLK_PLLA>,
  2717. <&bpmp TEGRA194_CLK_PLLA_OUT0>,
  2718. <&bpmp TEGRA194_CLK_AUD_MCLK>;
  2719. assigned-clock-parents = <0>,
  2720. <&bpmp TEGRA194_CLK_PLLA>,
  2721. <&bpmp TEGRA194_CLK_PLLA_OUT0>;
  2722. /*
  2723. * PLLA supports dynamic ramp. Below initial rate is chosen
  2724. * for this to work and oscillate between base rates required
  2725. * for 8x and 11.025x sample rate streams.
  2726. */
  2727. assigned-clock-rates = <258000000>;
  2728. };
  2729. tcu: serial {
  2730. compatible = "nvidia,tegra194-tcu";
  2731. mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_RX(0)>,
  2732. <&hsp_aon TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_TX(1)>;
  2733. mbox-names = "rx", "tx";
  2734. };
  2735. thermal-zones {
  2736. cpu-thermal {
  2737. thermal-sensors = <&{/bpmp/thermal} TEGRA194_BPMP_THERMAL_ZONE_CPU>;
  2738. status = "disabled";
  2739. };
  2740. gpu-thermal {
  2741. thermal-sensors = <&{/bpmp/thermal} TEGRA194_BPMP_THERMAL_ZONE_GPU>;
  2742. status = "disabled";
  2743. };
  2744. aux-thermal {
  2745. thermal-sensors = <&{/bpmp/thermal} TEGRA194_BPMP_THERMAL_ZONE_AUX>;
  2746. status = "disabled";
  2747. };
  2748. pllx-thermal {
  2749. thermal-sensors = <&{/bpmp/thermal} TEGRA194_BPMP_THERMAL_ZONE_PLLX>;
  2750. status = "disabled";
  2751. };
  2752. ao-thermal {
  2753. thermal-sensors = <&{/bpmp/thermal} TEGRA194_BPMP_THERMAL_ZONE_AO>;
  2754. status = "disabled";
  2755. };
  2756. tj-thermal {
  2757. thermal-sensors = <&{/bpmp/thermal} TEGRA194_BPMP_THERMAL_ZONE_TJ_MAX>;
  2758. status = "disabled";
  2759. };
  2760. };
  2761. timer {
  2762. compatible = "arm,armv8-timer";
  2763. interrupts = <GIC_PPI 13
  2764. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  2765. <GIC_PPI 14
  2766. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  2767. <GIC_PPI 11
  2768. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  2769. <GIC_PPI 10
  2770. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
  2771. interrupt-parent = <&gic>;
  2772. always-on;
  2773. };
  2774. };