tegra132.dtsi 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271
  1. // SPDX-License-Identifier: GPL-2.0
  2. #include <dt-bindings/clock/tegra124-car.h>
  3. #include <dt-bindings/gpio/tegra-gpio.h>
  4. #include <dt-bindings/memory/tegra124-mc.h>
  5. #include <dt-bindings/pinctrl/pinctrl-tegra.h>
  6. #include <dt-bindings/pinctrl/pinctrl-tegra-xusb.h>
  7. #include <dt-bindings/interrupt-controller/arm-gic.h>
  8. #include <dt-bindings/thermal/tegra124-soctherm.h>
  9. #include <dt-bindings/soc/tegra-pmc.h>
  10. #include "tegra132-peripherals-opp.dtsi"
  11. / {
  12. compatible = "nvidia,tegra132", "nvidia,tegra124";
  13. interrupt-parent = <&lic>;
  14. #address-cells = <2>;
  15. #size-cells = <2>;
  16. pcie@1003000 {
  17. compatible = "nvidia,tegra124-pcie";
  18. device_type = "pci";
  19. reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */
  20. <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */
  21. <0x0 0x02000000 0x0 0x10000000>; /* configuration space */
  22. reg-names = "pads", "afi", "cs";
  23. interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
  24. <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  25. interrupt-names = "intr", "msi";
  26. #interrupt-cells = <1>;
  27. interrupt-map-mask = <0 0 0 0>;
  28. interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
  29. bus-range = <0x00 0xff>;
  30. #address-cells = <3>;
  31. #size-cells = <2>;
  32. ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */
  33. <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */
  34. <0x01000000 0 0x0 0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */
  35. <0x02000000 0 0x13000000 0x0 0x13000000 0 0x0d000000>, /* non-prefetchable memory (208 MiB) */
  36. <0x42000000 0 0x20000000 0x0 0x20000000 0 0x20000000>; /* prefetchable memory (512 MiB) */
  37. clocks = <&tegra_car TEGRA124_CLK_PCIE>,
  38. <&tegra_car TEGRA124_CLK_AFI>,
  39. <&tegra_car TEGRA124_CLK_PLL_E>,
  40. <&tegra_car TEGRA124_CLK_CML0>;
  41. clock-names = "pex", "afi", "pll_e", "cml";
  42. resets = <&tegra_car 70>,
  43. <&tegra_car 72>,
  44. <&tegra_car 74>;
  45. reset-names = "pex", "afi", "pcie_x";
  46. status = "disabled";
  47. pci@1,0 {
  48. device_type = "pci";
  49. assigned-addresses = <0x82000800 0 0x01000000 0 0x1000>;
  50. reg = <0x000800 0 0 0 0>;
  51. bus-range = <0x00 0xff>;
  52. status = "disabled";
  53. #address-cells = <3>;
  54. #size-cells = <2>;
  55. ranges;
  56. nvidia,num-lanes = <2>;
  57. };
  58. pci@2,0 {
  59. device_type = "pci";
  60. assigned-addresses = <0x82001000 0 0x01001000 0 0x1000>;
  61. reg = <0x001000 0 0 0 0>;
  62. bus-range = <0x00 0xff>;
  63. status = "disabled";
  64. #address-cells = <3>;
  65. #size-cells = <2>;
  66. ranges;
  67. nvidia,num-lanes = <1>;
  68. };
  69. };
  70. host1x@50000000 {
  71. compatible = "nvidia,tegra132-host1x",
  72. "nvidia,tegra124-host1x";
  73. reg = <0x0 0x50000000 0x0 0x00034000>;
  74. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
  75. <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
  76. interrupt-names = "syncpt", "host1x";
  77. clocks = <&tegra_car TEGRA124_CLK_HOST1X>;
  78. clock-names = "host1x";
  79. resets = <&tegra_car 28>;
  80. reset-names = "host1x";
  81. #address-cells = <2>;
  82. #size-cells = <2>;
  83. ranges = <0 0x54000000 0 0x54000000 0 0x01000000>;
  84. dc@54200000 {
  85. compatible = "nvidia,tegra124-dc";
  86. reg = <0x0 0x54200000 0x0 0x00040000>;
  87. interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  88. clocks = <&tegra_car TEGRA124_CLK_DISP1>;
  89. clock-names = "dc";
  90. resets = <&tegra_car 27>;
  91. reset-names = "dc";
  92. iommus = <&mc TEGRA_SWGROUP_DC>;
  93. nvidia,head = <0>;
  94. };
  95. dc@54240000 {
  96. compatible = "nvidia,tegra124-dc";
  97. reg = <0x0 0x54240000 0x0 0x00040000>;
  98. interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
  99. clocks = <&tegra_car TEGRA124_CLK_DISP2>;
  100. clock-names = "dc";
  101. resets = <&tegra_car 26>;
  102. reset-names = "dc";
  103. iommus = <&mc TEGRA_SWGROUP_DCB>;
  104. nvidia,head = <1>;
  105. };
  106. hdmi@54280000 {
  107. compatible = "nvidia,tegra124-hdmi";
  108. reg = <0x0 0x54280000 0x0 0x00040000>;
  109. interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
  110. clocks = <&tegra_car TEGRA124_CLK_HDMI>,
  111. <&tegra_car TEGRA124_CLK_PLL_D2_OUT0>;
  112. clock-names = "hdmi", "parent";
  113. resets = <&tegra_car 51>;
  114. reset-names = "hdmi";
  115. status = "disabled";
  116. };
  117. sor@54540000 {
  118. compatible = "nvidia,tegra124-sor";
  119. reg = <0x0 0x54540000 0x0 0x00040000>;
  120. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
  121. clocks = <&tegra_car TEGRA124_CLK_SOR0>,
  122. <&tegra_car TEGRA124_CLK_SOR0_OUT>,
  123. <&tegra_car TEGRA124_CLK_PLL_D_OUT0>,
  124. <&tegra_car TEGRA124_CLK_PLL_DP>,
  125. <&tegra_car TEGRA124_CLK_CLK_M>;
  126. clock-names = "sor", "out", "parent", "dp", "safe";
  127. resets = <&tegra_car 182>;
  128. reset-names = "sor";
  129. status = "disabled";
  130. };
  131. dpaux: dpaux@545c0000 {
  132. compatible = "nvidia,tegra124-dpaux";
  133. reg = <0x0 0x545c0000 0x0 0x00040000>;
  134. interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
  135. clocks = <&tegra_car TEGRA124_CLK_DPAUX>,
  136. <&tegra_car TEGRA124_CLK_PLL_DP>;
  137. clock-names = "dpaux", "parent";
  138. resets = <&tegra_car 181>;
  139. reset-names = "dpaux";
  140. status = "disabled";
  141. i2c-bus {
  142. #address-cells = <1>;
  143. #size-cells = <0>;
  144. };
  145. };
  146. };
  147. gic: interrupt-controller@50041000 {
  148. compatible = "arm,cortex-a15-gic";
  149. #interrupt-cells = <3>;
  150. interrupt-controller;
  151. reg = <0x0 0x50041000 0x0 0x1000>,
  152. <0x0 0x50042000 0x0 0x2000>,
  153. <0x0 0x50044000 0x0 0x2000>,
  154. <0x0 0x50046000 0x0 0x2000>;
  155. interrupts = <GIC_PPI 9
  156. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
  157. interrupt-parent = <&gic>;
  158. };
  159. gpu@57000000 {
  160. compatible = "nvidia,gk20a";
  161. reg = <0x0 0x57000000 0x0 0x01000000>,
  162. <0x0 0x58000000 0x0 0x01000000>;
  163. interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
  164. <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
  165. interrupt-names = "stall", "nonstall";
  166. clocks = <&tegra_car TEGRA124_CLK_GPU>,
  167. <&tegra_car TEGRA124_CLK_PLL_P_OUT5>;
  168. clock-names = "gpu", "pwr";
  169. resets = <&tegra_car 184>;
  170. reset-names = "gpu";
  171. status = "disabled";
  172. };
  173. lic: interrupt-controller@60004000 {
  174. compatible = "nvidia,tegra124-ictlr", "nvidia,tegra30-ictlr";
  175. reg = <0x0 0x60004000 0x0 0x100>,
  176. <0x0 0x60004100 0x0 0x100>,
  177. <0x0 0x60004200 0x0 0x100>,
  178. <0x0 0x60004300 0x0 0x100>,
  179. <0x0 0x60004400 0x0 0x100>;
  180. interrupt-controller;
  181. #interrupt-cells = <3>;
  182. interrupt-parent = <&gic>;
  183. };
  184. timer@60005000 {
  185. compatible = "nvidia,tegra124-timer", "nvidia,tegra30-timer";
  186. reg = <0x0 0x60005000 0x0 0x400>;
  187. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  188. <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  189. <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
  190. <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
  191. <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
  192. <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
  193. clocks = <&tegra_car TEGRA124_CLK_TIMER>;
  194. clock-names = "timer";
  195. };
  196. tegra_car: clock@60006000 {
  197. compatible = "nvidia,tegra132-car";
  198. reg = <0x0 0x60006000 0x0 0x1000>;
  199. #clock-cells = <1>;
  200. #reset-cells = <1>;
  201. nvidia,external-memory-controller = <&emc>;
  202. };
  203. flow-controller@60007000 {
  204. compatible = "nvidia,tegra132-flowctrl", "nvidia,tegra124-flowctrl";
  205. reg = <0x0 0x60007000 0x0 0x1000>;
  206. };
  207. actmon@6000c800 {
  208. compatible = "nvidia,tegra124-actmon";
  209. reg = <0x0 0x6000c800 0x0 0x400>;
  210. interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
  211. clocks = <&tegra_car TEGRA124_CLK_ACTMON>,
  212. <&tegra_car TEGRA124_CLK_EMC>;
  213. clock-names = "actmon", "emc";
  214. resets = <&tegra_car 119>;
  215. reset-names = "actmon";
  216. operating-points-v2 = <&emc_bw_dfs_opp_table>;
  217. interconnects = <&mc TEGRA124_MC_MPCORER &emc>;
  218. interconnect-names = "cpu-read";
  219. #cooling-cells = <2>;
  220. };
  221. gpio: gpio@6000d000 {
  222. compatible = "nvidia,tegra124-gpio", "nvidia,tegra30-gpio";
  223. reg = <0x0 0x6000d000 0x0 0x1000>;
  224. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
  225. <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
  226. <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
  227. <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
  228. <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
  229. <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
  230. <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
  231. <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
  232. #gpio-cells = <2>;
  233. gpio-controller;
  234. #interrupt-cells = <2>;
  235. interrupt-controller;
  236. };
  237. apbdma: dma@60020000 {
  238. compatible = "nvidia,tegra124-apbdma", "nvidia,tegra148-apbdma";
  239. reg = <0x0 0x60020000 0x0 0x1400>;
  240. interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
  241. <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
  242. <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
  243. <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
  244. <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
  245. <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
  246. <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
  247. <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
  248. <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
  249. <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
  250. <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
  251. <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
  252. <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
  253. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
  254. <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
  255. <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
  256. <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
  257. <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
  258. <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
  259. <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
  260. <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
  261. <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
  262. <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
  263. <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
  264. <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
  265. <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
  266. <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
  267. <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
  268. <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
  269. <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
  270. <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
  271. <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
  272. clocks = <&tegra_car TEGRA124_CLK_APBDMA>;
  273. clock-names = "dma";
  274. resets = <&tegra_car 34>;
  275. reset-names = "dma";
  276. #dma-cells = <1>;
  277. };
  278. apbmisc@70000800 {
  279. compatible = "nvidia,tegra124-apbmisc", "nvidia,tegra20-apbmisc";
  280. reg = <0x0 0x70000800 0x0 0x64>, /* Chip revision */
  281. <0x0 0x7000e864 0x0 0x04>; /* Strapping options */
  282. };
  283. pinmux: pinmux@70000868 {
  284. compatible = "nvidia,tegra124-pinmux";
  285. reg = <0x0 0x70000868 0x0 0x164>, /* Pad control registers */
  286. <0x0 0x70003000 0x0 0x434>, /* Mux registers */
  287. <0x0 0x70000820 0x0 0x008>; /* MIPI pad control */
  288. };
  289. /*
  290. * There are two serial driver i.e. 8250 based simple serial
  291. * driver and APB DMA based serial driver for higher baudrate
  292. * and performance. To enable the 8250 based driver, the compatible
  293. * is "nvidia,tegra124-uart", "nvidia,tegra20-uart" and to enable
  294. * the APB DMA based serial driver, the compatible is
  295. * "nvidia,tegra124-hsuart", "nvidia,tegra30-hsuart".
  296. */
  297. uarta: serial@70006000 {
  298. compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
  299. reg = <0x0 0x70006000 0x0 0x40>;
  300. reg-shift = <2>;
  301. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  302. clocks = <&tegra_car TEGRA124_CLK_UARTA>;
  303. clock-names = "serial";
  304. resets = <&tegra_car 6>;
  305. reset-names = "serial";
  306. dmas = <&apbdma 8>, <&apbdma 8>;
  307. dma-names = "rx", "tx";
  308. status = "disabled";
  309. };
  310. uartb: serial@70006040 {
  311. compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
  312. reg = <0x0 0x70006040 0x0 0x40>;
  313. reg-shift = <2>;
  314. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  315. clocks = <&tegra_car TEGRA124_CLK_UARTB>;
  316. clock-names = "serial";
  317. resets = <&tegra_car 7>;
  318. reset-names = "serial";
  319. dmas = <&apbdma 9>, <&apbdma 9>;
  320. dma-names = "rx", "tx";
  321. status = "disabled";
  322. };
  323. uartc: serial@70006200 {
  324. compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
  325. reg = <0x0 0x70006200 0x0 0x40>;
  326. reg-shift = <2>;
  327. interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  328. clocks = <&tegra_car TEGRA124_CLK_UARTC>;
  329. clock-names = "serial";
  330. resets = <&tegra_car 55>;
  331. reset-names = "serial";
  332. dmas = <&apbdma 10>, <&apbdma 10>;
  333. dma-names = "rx", "tx";
  334. status = "disabled";
  335. };
  336. uartd: serial@70006300 {
  337. compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
  338. reg = <0x0 0x70006300 0x0 0x40>;
  339. reg-shift = <2>;
  340. interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
  341. clocks = <&tegra_car TEGRA124_CLK_UARTD>;
  342. clock-names = "serial";
  343. resets = <&tegra_car 65>;
  344. reset-names = "serial";
  345. dmas = <&apbdma 19>, <&apbdma 19>;
  346. dma-names = "rx", "tx";
  347. status = "disabled";
  348. };
  349. pwm: pwm@7000a000 {
  350. compatible = "nvidia,tegra124-pwm", "nvidia,tegra20-pwm";
  351. reg = <0x0 0x7000a000 0x0 0x100>;
  352. #pwm-cells = <2>;
  353. clocks = <&tegra_car TEGRA124_CLK_PWM>;
  354. clock-names = "pwm";
  355. resets = <&tegra_car 17>;
  356. reset-names = "pwm";
  357. status = "disabled";
  358. };
  359. i2c@7000c000 {
  360. compatible = "nvidia,tegra124-i2c";
  361. reg = <0x0 0x7000c000 0x0 0x100>;
  362. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  363. #address-cells = <1>;
  364. #size-cells = <0>;
  365. clocks = <&tegra_car TEGRA124_CLK_I2C1>;
  366. clock-names = "div-clk";
  367. resets = <&tegra_car 12>;
  368. reset-names = "i2c";
  369. dmas = <&apbdma 21>, <&apbdma 21>;
  370. dma-names = "rx", "tx";
  371. status = "disabled";
  372. };
  373. i2c@7000c400 {
  374. compatible = "nvidia,tegra124-i2c";
  375. reg = <0x0 0x7000c400 0x0 0x100>;
  376. interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
  377. #address-cells = <1>;
  378. #size-cells = <0>;
  379. clocks = <&tegra_car TEGRA124_CLK_I2C2>;
  380. clock-names = "div-clk";
  381. resets = <&tegra_car 54>;
  382. reset-names = "i2c";
  383. dmas = <&apbdma 22>, <&apbdma 22>;
  384. dma-names = "rx", "tx";
  385. status = "disabled";
  386. };
  387. i2c@7000c500 {
  388. compatible = "nvidia,tegra124-i2c";
  389. reg = <0x0 0x7000c500 0x0 0x100>;
  390. interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
  391. #address-cells = <1>;
  392. #size-cells = <0>;
  393. clocks = <&tegra_car TEGRA124_CLK_I2C3>;
  394. clock-names = "div-clk";
  395. resets = <&tegra_car 67>;
  396. reset-names = "i2c";
  397. dmas = <&apbdma 23>, <&apbdma 23>;
  398. dma-names = "rx", "tx";
  399. status = "disabled";
  400. };
  401. i2c@7000c700 {
  402. compatible = "nvidia,tegra124-i2c";
  403. reg = <0x0 0x7000c700 0x0 0x100>;
  404. interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
  405. #address-cells = <1>;
  406. #size-cells = <0>;
  407. clocks = <&tegra_car TEGRA124_CLK_I2C4>;
  408. clock-names = "div-clk";
  409. resets = <&tegra_car 103>;
  410. reset-names = "i2c";
  411. dmas = <&apbdma 26>, <&apbdma 26>;
  412. dma-names = "rx", "tx";
  413. status = "disabled";
  414. };
  415. i2c@7000d000 {
  416. compatible = "nvidia,tegra124-i2c";
  417. reg = <0x0 0x7000d000 0x0 0x100>;
  418. interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
  419. #address-cells = <1>;
  420. #size-cells = <0>;
  421. clocks = <&tegra_car TEGRA124_CLK_I2C5>;
  422. clock-names = "div-clk";
  423. resets = <&tegra_car 47>;
  424. reset-names = "i2c";
  425. dmas = <&apbdma 24>, <&apbdma 24>;
  426. dma-names = "rx", "tx";
  427. status = "disabled";
  428. };
  429. i2c@7000d100 {
  430. compatible = "nvidia,tegra124-i2c";
  431. reg = <0x0 0x7000d100 0x0 0x100>;
  432. interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
  433. #address-cells = <1>;
  434. #size-cells = <0>;
  435. clocks = <&tegra_car TEGRA124_CLK_I2C6>;
  436. clock-names = "div-clk";
  437. resets = <&tegra_car 166>;
  438. reset-names = "i2c";
  439. dmas = <&apbdma 30>, <&apbdma 30>;
  440. dma-names = "rx", "tx";
  441. status = "disabled";
  442. };
  443. spi@7000d400 {
  444. compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
  445. reg = <0x0 0x7000d400 0x0 0x200>;
  446. interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
  447. #address-cells = <1>;
  448. #size-cells = <0>;
  449. clocks = <&tegra_car TEGRA124_CLK_SBC1>;
  450. clock-names = "spi";
  451. resets = <&tegra_car 41>;
  452. reset-names = "spi";
  453. dmas = <&apbdma 15>, <&apbdma 15>;
  454. dma-names = "rx", "tx";
  455. status = "disabled";
  456. };
  457. spi@7000d600 {
  458. compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
  459. reg = <0x0 0x7000d600 0x0 0x200>;
  460. interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
  461. #address-cells = <1>;
  462. #size-cells = <0>;
  463. clocks = <&tegra_car TEGRA124_CLK_SBC2>;
  464. clock-names = "spi";
  465. resets = <&tegra_car 44>;
  466. reset-names = "spi";
  467. dmas = <&apbdma 16>, <&apbdma 16>;
  468. dma-names = "rx", "tx";
  469. status = "disabled";
  470. };
  471. spi@7000d800 {
  472. compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
  473. reg = <0x0 0x7000d800 0x0 0x200>;
  474. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  475. #address-cells = <1>;
  476. #size-cells = <0>;
  477. clocks = <&tegra_car TEGRA124_CLK_SBC3>;
  478. clock-names = "spi";
  479. resets = <&tegra_car 46>;
  480. reset-names = "spi";
  481. dmas = <&apbdma 17>, <&apbdma 17>;
  482. dma-names = "rx", "tx";
  483. status = "disabled";
  484. };
  485. spi@7000da00 {
  486. compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
  487. reg = <0x0 0x7000da00 0x0 0x200>;
  488. interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
  489. #address-cells = <1>;
  490. #size-cells = <0>;
  491. clocks = <&tegra_car TEGRA124_CLK_SBC4>;
  492. clock-names = "spi";
  493. resets = <&tegra_car 68>;
  494. reset-names = "spi";
  495. dmas = <&apbdma 18>, <&apbdma 18>;
  496. dma-names = "rx", "tx";
  497. status = "disabled";
  498. };
  499. spi@7000dc00 {
  500. compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
  501. reg = <0x0 0x7000dc00 0x0 0x200>;
  502. interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
  503. #address-cells = <1>;
  504. #size-cells = <0>;
  505. clocks = <&tegra_car TEGRA124_CLK_SBC5>;
  506. clock-names = "spi";
  507. resets = <&tegra_car 104>;
  508. reset-names = "spi";
  509. dmas = <&apbdma 27>, <&apbdma 27>;
  510. dma-names = "rx", "tx";
  511. status = "disabled";
  512. };
  513. spi@7000de00 {
  514. compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
  515. reg = <0x0 0x7000de00 0x0 0x200>;
  516. interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
  517. #address-cells = <1>;
  518. #size-cells = <0>;
  519. clocks = <&tegra_car TEGRA124_CLK_SBC6>;
  520. clock-names = "spi";
  521. resets = <&tegra_car 105>;
  522. reset-names = "spi";
  523. dmas = <&apbdma 28>, <&apbdma 28>;
  524. dma-names = "rx", "tx";
  525. status = "disabled";
  526. };
  527. rtc@7000e000 {
  528. compatible = "nvidia,tegra124-rtc", "nvidia,tegra20-rtc";
  529. reg = <0x0 0x7000e000 0x0 0x100>;
  530. interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
  531. clocks = <&tegra_car TEGRA124_CLK_RTC>;
  532. clock-names = "rtc";
  533. };
  534. tegra_pmc: pmc@7000e400 {
  535. compatible = "nvidia,tegra124-pmc";
  536. reg = <0x0 0x7000e400 0x0 0x400>;
  537. clocks = <&tegra_car TEGRA124_CLK_PCLK>, <&clk32k_in>;
  538. clock-names = "pclk", "clk32k_in";
  539. #clock-cells = <1>;
  540. };
  541. fuse@7000f800 {
  542. compatible = "nvidia,tegra124-efuse";
  543. reg = <0x0 0x7000f800 0x0 0x400>;
  544. clocks = <&tegra_car TEGRA124_CLK_FUSE>;
  545. clock-names = "fuse";
  546. resets = <&tegra_car 39>;
  547. reset-names = "fuse";
  548. };
  549. mc: memory-controller@70019000 {
  550. compatible = "nvidia,tegra132-mc";
  551. reg = <0x0 0x70019000 0x0 0x1000>;
  552. clocks = <&tegra_car TEGRA124_CLK_MC>;
  553. clock-names = "mc";
  554. interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  555. #iommu-cells = <1>;
  556. #reset-cells = <1>;
  557. #interconnect-cells = <1>;
  558. };
  559. emc: external-memory-controller@7001b000 {
  560. compatible = "nvidia,tegra132-emc", "nvidia,tegra124-emc";
  561. reg = <0x0 0x7001b000 0x0 0x1000>;
  562. clocks = <&tegra_car TEGRA124_CLK_EMC>;
  563. clock-names = "emc";
  564. nvidia,memory-controller = <&mc>;
  565. operating-points-v2 = <&emc_icc_dvfs_opp_table>;
  566. #interconnect-cells = <0>;
  567. };
  568. sata@70020000 {
  569. compatible = "nvidia,tegra124-ahci";
  570. reg = <0x0 0x70027000 0x0 0x2000>, /* AHCI */
  571. <0x0 0x70020000 0x0 0x7000>; /* SATA */
  572. interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  573. clocks = <&tegra_car TEGRA124_CLK_SATA>,
  574. <&tegra_car TEGRA124_CLK_SATA_OOB>;
  575. clock-names = "sata", "sata-oob";
  576. resets = <&tegra_car 124>,
  577. <&tegra_car 129>,
  578. <&tegra_car 123>;
  579. reset-names = "sata", "sata-cold", "sata-oob";
  580. status = "disabled";
  581. };
  582. hda@70030000 {
  583. compatible = "nvidia,tegra132-hda", "nvidia,tegra124-hda",
  584. "nvidia,tegra30-hda";
  585. reg = <0x0 0x70030000 0x0 0x10000>;
  586. interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
  587. clocks = <&tegra_car TEGRA124_CLK_HDA>,
  588. <&tegra_car TEGRA124_CLK_HDA2HDMI>,
  589. <&tegra_car TEGRA124_CLK_HDA2CODEC_2X>;
  590. clock-names = "hda", "hda2hdmi", "hda2codec_2x";
  591. resets = <&tegra_car 125>, /* hda */
  592. <&tegra_car 128>, /* hda2hdmi */
  593. <&tegra_car 111>; /* hda2codec_2x */
  594. reset-names = "hda", "hda2hdmi", "hda2codec_2x";
  595. status = "disabled";
  596. };
  597. usb@70090000 {
  598. compatible = "nvidia,tegra132-xusb", "nvidia,tegra124-xusb";
  599. reg = <0x0 0x70090000 0x0 0x8000>,
  600. <0x0 0x70098000 0x0 0x1000>,
  601. <0x0 0x70099000 0x0 0x1000>;
  602. reg-names = "hcd", "fpci", "ipfs";
  603. interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
  604. <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
  605. clocks = <&tegra_car TEGRA124_CLK_XUSB_HOST>,
  606. <&tegra_car TEGRA124_CLK_XUSB_HOST_SRC>,
  607. <&tegra_car TEGRA124_CLK_XUSB_FALCON_SRC>,
  608. <&tegra_car TEGRA124_CLK_XUSB_SS>,
  609. <&tegra_car TEGRA124_CLK_XUSB_SS_DIV2>,
  610. <&tegra_car TEGRA124_CLK_XUSB_SS_SRC>,
  611. <&tegra_car TEGRA124_CLK_XUSB_HS_SRC>,
  612. <&tegra_car TEGRA124_CLK_XUSB_FS_SRC>,
  613. <&tegra_car TEGRA124_CLK_PLL_U_480M>,
  614. <&tegra_car TEGRA124_CLK_CLK_M>,
  615. <&tegra_car TEGRA124_CLK_PLL_E>;
  616. clock-names = "xusb_host", "xusb_host_src",
  617. "xusb_falcon_src", "xusb_ss",
  618. "xusb_ss_div2", "xusb_ss_src",
  619. "xusb_hs_src", "xusb_fs_src",
  620. "pll_u_480m", "clk_m", "pll_e";
  621. resets = <&tegra_car 89>, <&tegra_car 156>,
  622. <&tegra_car 143>;
  623. reset-names = "xusb_host", "xusb_ss", "xusb_src";
  624. nvidia,xusb-padctl = <&padctl>;
  625. status = "disabled";
  626. };
  627. padctl: padctl@7009f000 {
  628. compatible = "nvidia,tegra132-xusb-padctl",
  629. "nvidia,tegra124-xusb-padctl";
  630. reg = <0x0 0x7009f000 0x0 0x1000>;
  631. resets = <&tegra_car 142>;
  632. reset-names = "padctl";
  633. pads {
  634. usb2 {
  635. status = "disabled";
  636. lanes {
  637. usb2-0 {
  638. status = "disabled";
  639. #phy-cells = <0>;
  640. };
  641. usb2-1 {
  642. status = "disabled";
  643. #phy-cells = <0>;
  644. };
  645. usb2-2 {
  646. status = "disabled";
  647. #phy-cells = <0>;
  648. };
  649. };
  650. };
  651. ulpi {
  652. status = "disabled";
  653. lanes {
  654. ulpi-0 {
  655. status = "disabled";
  656. #phy-cells = <0>;
  657. };
  658. };
  659. };
  660. hsic {
  661. status = "disabled";
  662. lanes {
  663. hsic-0 {
  664. status = "disabled";
  665. #phy-cells = <0>;
  666. };
  667. hsic-1 {
  668. status = "disabled";
  669. #phy-cells = <0>;
  670. };
  671. };
  672. };
  673. pcie {
  674. status = "disabled";
  675. lanes {
  676. pcie-0 {
  677. status = "disabled";
  678. #phy-cells = <0>;
  679. };
  680. pcie-1 {
  681. status = "disabled";
  682. #phy-cells = <0>;
  683. };
  684. pcie-2 {
  685. status = "disabled";
  686. #phy-cells = <0>;
  687. };
  688. pcie-3 {
  689. status = "disabled";
  690. #phy-cells = <0>;
  691. };
  692. pcie-4 {
  693. status = "disabled";
  694. #phy-cells = <0>;
  695. };
  696. };
  697. };
  698. sata {
  699. status = "disabled";
  700. lanes {
  701. sata-0 {
  702. status = "disabled";
  703. #phy-cells = <0>;
  704. };
  705. };
  706. };
  707. };
  708. ports {
  709. usb2-0 {
  710. status = "disabled";
  711. };
  712. usb2-1 {
  713. status = "disabled";
  714. };
  715. usb2-2 {
  716. status = "disabled";
  717. };
  718. hsic-0 {
  719. status = "disabled";
  720. };
  721. hsic-1 {
  722. status = "disabled";
  723. };
  724. usb3-0 {
  725. status = "disabled";
  726. };
  727. usb3-1 {
  728. status = "disabled";
  729. };
  730. };
  731. };
  732. mmc@700b0000 {
  733. compatible = "nvidia,tegra124-sdhci";
  734. reg = <0x0 0x700b0000 0x0 0x200>;
  735. interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
  736. clocks = <&tegra_car TEGRA124_CLK_SDMMC1>;
  737. clock-names = "sdhci";
  738. resets = <&tegra_car 14>;
  739. reset-names = "sdhci";
  740. status = "disabled";
  741. };
  742. mmc@700b0200 {
  743. compatible = "nvidia,tegra124-sdhci";
  744. reg = <0x0 0x700b0200 0x0 0x200>;
  745. interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
  746. clocks = <&tegra_car TEGRA124_CLK_SDMMC2>;
  747. clock-names = "sdhci";
  748. resets = <&tegra_car 9>;
  749. reset-names = "sdhci";
  750. status = "disabled";
  751. };
  752. mmc@700b0400 {
  753. compatible = "nvidia,tegra124-sdhci";
  754. reg = <0x0 0x700b0400 0x0 0x200>;
  755. interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
  756. clocks = <&tegra_car TEGRA124_CLK_SDMMC3>;
  757. clock-names = "sdhci";
  758. resets = <&tegra_car 69>;
  759. reset-names = "sdhci";
  760. status = "disabled";
  761. };
  762. mmc@700b0600 {
  763. compatible = "nvidia,tegra124-sdhci";
  764. reg = <0x0 0x700b0600 0x0 0x200>;
  765. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  766. clocks = <&tegra_car TEGRA124_CLK_SDMMC4>;
  767. clock-names = "sdhci";
  768. resets = <&tegra_car 15>;
  769. reset-names = "sdhci";
  770. status = "disabled";
  771. };
  772. soctherm: thermal-sensor@700e2000 {
  773. compatible = "nvidia,tegra132-soctherm";
  774. reg = <0x0 0x700e2000 0x0 0x600>, /* 0: SOC_THERM reg_base */
  775. <0x0 0x70040000 0x0 0x200>; /* 2: CCROC reg_base */
  776. reg-names = "soctherm-reg", "ccroc-reg";
  777. interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
  778. <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
  779. interrupt-names = "thermal", "edp";
  780. clocks = <&tegra_car TEGRA124_CLK_TSENSOR>,
  781. <&tegra_car TEGRA124_CLK_SOC_THERM>;
  782. clock-names = "tsensor", "soctherm";
  783. resets = <&tegra_car 78>;
  784. reset-names = "soctherm";
  785. #thermal-sensor-cells = <1>;
  786. throttle-cfgs {
  787. throttle_heavy: heavy {
  788. nvidia,priority = <100>;
  789. nvidia,cpu-throt-level = <TEGRA_SOCTHERM_THROT_LEVEL_HIGH>;
  790. #cooling-cells = <2>;
  791. };
  792. };
  793. };
  794. thermal-zones {
  795. cpu-thermal {
  796. polling-delay-passive = <1000>;
  797. polling-delay = <0>;
  798. thermal-sensors =
  799. <&soctherm TEGRA124_SOCTHERM_SENSOR_CPU>;
  800. trips {
  801. cpu_shutdown_trip {
  802. temperature = <105000>;
  803. hysteresis = <1000>;
  804. type = "critical";
  805. };
  806. cpu_throttle_trip: throttle-trip {
  807. temperature = <102000>;
  808. hysteresis = <1000>;
  809. type = "hot";
  810. };
  811. };
  812. cooling-maps {
  813. map0 {
  814. trip = <&cpu_throttle_trip>;
  815. cooling-device = <&throttle_heavy 1 1>;
  816. };
  817. };
  818. };
  819. mem-thermal {
  820. polling-delay-passive = <0>;
  821. polling-delay = <0>;
  822. thermal-sensors =
  823. <&soctherm TEGRA124_SOCTHERM_SENSOR_MEM>;
  824. trips {
  825. mem_shutdown_trip {
  826. temperature = <101000>;
  827. hysteresis = <1000>;
  828. type = "critical";
  829. };
  830. mem_throttle_trip {
  831. temperature = <99000>;
  832. hysteresis = <1000>;
  833. type = "hot";
  834. };
  835. };
  836. cooling-maps {
  837. /*
  838. * There are currently no cooling maps,
  839. * because there are no cooling devices.
  840. */
  841. };
  842. };
  843. gpu-thermal {
  844. polling-delay-passive = <1000>;
  845. polling-delay = <0>;
  846. thermal-sensors =
  847. <&soctherm TEGRA124_SOCTHERM_SENSOR_GPU>;
  848. trips {
  849. gpu_shutdown_trip {
  850. temperature = <101000>;
  851. hysteresis = <1000>;
  852. type = "critical";
  853. };
  854. gpu_throttle_trip: throttle-trip {
  855. temperature = <99000>;
  856. hysteresis = <1000>;
  857. type = "hot";
  858. };
  859. };
  860. cooling-maps {
  861. map0 {
  862. trip = <&gpu_throttle_trip>;
  863. cooling-device = <&throttle_heavy 1 1>;
  864. };
  865. };
  866. };
  867. pllx-thermal {
  868. polling-delay-passive = <0>;
  869. polling-delay = <0>;
  870. thermal-sensors =
  871. <&soctherm TEGRA124_SOCTHERM_SENSOR_PLLX>;
  872. trips {
  873. pllx_shutdown_trip {
  874. temperature = <105000>;
  875. hysteresis = <1000>;
  876. type = "critical";
  877. };
  878. pllx_throttle_trip {
  879. temperature = <99000>;
  880. hysteresis = <1000>;
  881. type = "hot";
  882. };
  883. };
  884. cooling-maps {
  885. /*
  886. * There are currently no cooling maps,
  887. * because there are no cooling devices.
  888. */
  889. };
  890. };
  891. };
  892. ahub@70300000 {
  893. compatible = "nvidia,tegra124-ahub";
  894. reg = <0x0 0x70300000 0x0 0x200>,
  895. <0x0 0x70300800 0x0 0x800>,
  896. <0x0 0x70300200 0x0 0x600>;
  897. interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
  898. clocks = <&tegra_car TEGRA124_CLK_D_AUDIO>,
  899. <&tegra_car TEGRA124_CLK_APBIF>;
  900. clock-names = "d_audio", "apbif";
  901. resets = <&tegra_car 106>, /* d_audio */
  902. <&tegra_car 107>, /* apbif */
  903. <&tegra_car 30>, /* i2s0 */
  904. <&tegra_car 11>, /* i2s1 */
  905. <&tegra_car 18>, /* i2s2 */
  906. <&tegra_car 101>, /* i2s3 */
  907. <&tegra_car 102>, /* i2s4 */
  908. <&tegra_car 108>, /* dam0 */
  909. <&tegra_car 109>, /* dam1 */
  910. <&tegra_car 110>, /* dam2 */
  911. <&tegra_car 10>, /* spdif */
  912. <&tegra_car 153>, /* amx */
  913. <&tegra_car 185>, /* amx1 */
  914. <&tegra_car 154>, /* adx */
  915. <&tegra_car 180>, /* adx1 */
  916. <&tegra_car 186>, /* afc0 */
  917. <&tegra_car 187>, /* afc1 */
  918. <&tegra_car 188>, /* afc2 */
  919. <&tegra_car 189>, /* afc3 */
  920. <&tegra_car 190>, /* afc4 */
  921. <&tegra_car 191>; /* afc5 */
  922. reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
  923. "i2s3", "i2s4", "dam0", "dam1", "dam2",
  924. "spdif", "amx", "amx1", "adx", "adx1",
  925. "afc0", "afc1", "afc2", "afc3", "afc4", "afc5";
  926. dmas = <&apbdma 1>, <&apbdma 1>,
  927. <&apbdma 2>, <&apbdma 2>,
  928. <&apbdma 3>, <&apbdma 3>,
  929. <&apbdma 4>, <&apbdma 4>,
  930. <&apbdma 6>, <&apbdma 6>,
  931. <&apbdma 7>, <&apbdma 7>,
  932. <&apbdma 12>, <&apbdma 12>,
  933. <&apbdma 13>, <&apbdma 13>,
  934. <&apbdma 14>, <&apbdma 14>,
  935. <&apbdma 29>, <&apbdma 29>;
  936. dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
  937. "rx3", "tx3", "rx4", "tx4", "rx5", "tx5",
  938. "rx6", "tx6", "rx7", "tx7", "rx8", "tx8",
  939. "rx9", "tx9";
  940. ranges;
  941. #address-cells = <2>;
  942. #size-cells = <2>;
  943. tegra_i2s0: i2s@70301000 {
  944. compatible = "nvidia,tegra124-i2s";
  945. reg = <0x0 0x70301000 0x0 0x100>;
  946. nvidia,ahub-cif-ids = <4 4>;
  947. clocks = <&tegra_car TEGRA124_CLK_I2S0>;
  948. clock-names = "i2s";
  949. resets = <&tegra_car 30>;
  950. reset-names = "i2s";
  951. status = "disabled";
  952. };
  953. tegra_i2s1: i2s@70301100 {
  954. compatible = "nvidia,tegra124-i2s";
  955. reg = <0x0 0x70301100 0x0 0x100>;
  956. nvidia,ahub-cif-ids = <5 5>;
  957. clocks = <&tegra_car TEGRA124_CLK_I2S1>;
  958. clock-names = "i2s";
  959. resets = <&tegra_car 11>;
  960. reset-names = "i2s";
  961. status = "disabled";
  962. };
  963. tegra_i2s2: i2s@70301200 {
  964. compatible = "nvidia,tegra124-i2s";
  965. reg = <0x0 0x70301200 0x0 0x100>;
  966. nvidia,ahub-cif-ids = <6 6>;
  967. clocks = <&tegra_car TEGRA124_CLK_I2S2>;
  968. clock-names = "i2s";
  969. resets = <&tegra_car 18>;
  970. reset-names = "i2s";
  971. status = "disabled";
  972. };
  973. tegra_i2s3: i2s@70301300 {
  974. compatible = "nvidia,tegra124-i2s";
  975. reg = <0x0 0x70301300 0x0 0x100>;
  976. nvidia,ahub-cif-ids = <7 7>;
  977. clocks = <&tegra_car TEGRA124_CLK_I2S3>;
  978. clock-names = "i2s";
  979. resets = <&tegra_car 101>;
  980. reset-names = "i2s";
  981. status = "disabled";
  982. };
  983. tegra_i2s4: i2s@70301400 {
  984. compatible = "nvidia,tegra124-i2s";
  985. reg = <0x0 0x70301400 0x0 0x100>;
  986. nvidia,ahub-cif-ids = <8 8>;
  987. clocks = <&tegra_car TEGRA124_CLK_I2S4>;
  988. clock-names = "i2s";
  989. resets = <&tegra_car 102>;
  990. reset-names = "i2s";
  991. status = "disabled";
  992. };
  993. };
  994. usb@7d000000 {
  995. compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci";
  996. reg = <0x0 0x7d000000 0x0 0x4000>;
  997. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  998. phy_type = "utmi";
  999. clocks = <&tegra_car TEGRA124_CLK_USBD>;
  1000. clock-names = "usb";
  1001. resets = <&tegra_car 22>;
  1002. reset-names = "usb";
  1003. nvidia,phy = <&phy1>;
  1004. status = "disabled";
  1005. };
  1006. phy1: usb-phy@7d000000 {
  1007. compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy";
  1008. reg = <0x0 0x7d000000 0x0 0x4000>,
  1009. <0x0 0x7d000000 0x0 0x4000>;
  1010. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  1011. phy_type = "utmi";
  1012. clocks = <&tegra_car TEGRA124_CLK_USBD>,
  1013. <&tegra_car TEGRA124_CLK_PLL_U>,
  1014. <&tegra_car TEGRA124_CLK_USBD>;
  1015. clock-names = "reg", "pll_u", "utmi-pads";
  1016. resets = <&tegra_car 22>, <&tegra_car 22>;
  1017. reset-names = "usb", "utmi-pads";
  1018. #phy-cells = <0>;
  1019. nvidia,hssync-start-delay = <0>;
  1020. nvidia,idle-wait-delay = <17>;
  1021. nvidia,elastic-limit = <16>;
  1022. nvidia,term-range-adj = <6>;
  1023. nvidia,xcvr-setup = <9>;
  1024. nvidia,xcvr-lsfslew = <0>;
  1025. nvidia,xcvr-lsrslew = <3>;
  1026. nvidia,hssquelch-level = <2>;
  1027. nvidia,hsdiscon-level = <5>;
  1028. nvidia,xcvr-hsslew = <12>;
  1029. nvidia,has-utmi-pad-registers;
  1030. nvidia,pmc = <&tegra_pmc 0>;
  1031. status = "disabled";
  1032. };
  1033. usb@7d004000 {
  1034. compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci";
  1035. reg = <0x0 0x7d004000 0x0 0x4000>;
  1036. interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
  1037. phy_type = "utmi";
  1038. clocks = <&tegra_car TEGRA124_CLK_USB2>;
  1039. clock-names = "usb";
  1040. resets = <&tegra_car 58>;
  1041. reset-names = "usb";
  1042. nvidia,phy = <&phy2>;
  1043. status = "disabled";
  1044. };
  1045. phy2: usb-phy@7d004000 {
  1046. compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy";
  1047. reg = <0x0 0x7d004000 0x0 0x4000>,
  1048. <0x0 0x7d000000 0x0 0x4000>;
  1049. interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
  1050. phy_type = "utmi";
  1051. clocks = <&tegra_car TEGRA124_CLK_USB2>,
  1052. <&tegra_car TEGRA124_CLK_PLL_U>,
  1053. <&tegra_car TEGRA124_CLK_USBD>;
  1054. clock-names = "reg", "pll_u", "utmi-pads";
  1055. resets = <&tegra_car 58>, <&tegra_car 22>;
  1056. reset-names = "usb", "utmi-pads";
  1057. #phy-cells = <0>;
  1058. nvidia,hssync-start-delay = <0>;
  1059. nvidia,idle-wait-delay = <17>;
  1060. nvidia,elastic-limit = <16>;
  1061. nvidia,term-range-adj = <6>;
  1062. nvidia,xcvr-setup = <9>;
  1063. nvidia,xcvr-lsfslew = <0>;
  1064. nvidia,xcvr-lsrslew = <3>;
  1065. nvidia,hssquelch-level = <2>;
  1066. nvidia,hsdiscon-level = <5>;
  1067. nvidia,xcvr-hsslew = <12>;
  1068. nvidia,pmc = <&tegra_pmc 1>;
  1069. status = "disabled";
  1070. };
  1071. usb@7d008000 {
  1072. compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci";
  1073. reg = <0x0 0x7d008000 0x0 0x4000>;
  1074. interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
  1075. phy_type = "utmi";
  1076. clocks = <&tegra_car TEGRA124_CLK_USB3>;
  1077. clock-names = "usb";
  1078. resets = <&tegra_car 59>;
  1079. reset-names = "usb";
  1080. nvidia,phy = <&phy3>;
  1081. status = "disabled";
  1082. };
  1083. phy3: usb-phy@7d008000 {
  1084. compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy";
  1085. reg = <0x0 0x7d008000 0x0 0x4000>,
  1086. <0x0 0x7d000000 0x0 0x4000>;
  1087. interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
  1088. phy_type = "utmi";
  1089. clocks = <&tegra_car TEGRA124_CLK_USB3>,
  1090. <&tegra_car TEGRA124_CLK_PLL_U>,
  1091. <&tegra_car TEGRA124_CLK_USBD>;
  1092. clock-names = "reg", "pll_u", "utmi-pads";
  1093. resets = <&tegra_car 59>, <&tegra_car 22>;
  1094. reset-names = "usb", "utmi-pads";
  1095. #phy-cells = <0>;
  1096. nvidia,hssync-start-delay = <0>;
  1097. nvidia,idle-wait-delay = <17>;
  1098. nvidia,elastic-limit = <16>;
  1099. nvidia,term-range-adj = <6>;
  1100. nvidia,xcvr-setup = <9>;
  1101. nvidia,xcvr-lsfslew = <0>;
  1102. nvidia,xcvr-lsrslew = <3>;
  1103. nvidia,hssquelch-level = <2>;
  1104. nvidia,hsdiscon-level = <5>;
  1105. nvidia,xcvr-hsslew = <12>;
  1106. nvidia,pmc = <&tegra_pmc 2>;
  1107. status = "disabled";
  1108. };
  1109. cpus {
  1110. #address-cells = <1>;
  1111. #size-cells = <0>;
  1112. cpu@0 {
  1113. device_type = "cpu";
  1114. compatible = "nvidia,tegra132-denver";
  1115. reg = <0>;
  1116. };
  1117. cpu@1 {
  1118. device_type = "cpu";
  1119. compatible = "nvidia,tegra132-denver";
  1120. reg = <1>;
  1121. };
  1122. };
  1123. timer {
  1124. compatible = "arm,armv7-timer";
  1125. interrupts = <GIC_PPI 13
  1126. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  1127. <GIC_PPI 14
  1128. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  1129. <GIC_PPI 11
  1130. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  1131. <GIC_PPI 10
  1132. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
  1133. interrupt-parent = <&gic>;
  1134. };
  1135. };