mt6795.dtsi 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015 MediaTek Inc.
  4. * Author: Mars.C <[email protected]>
  5. */
  6. #include <dt-bindings/interrupt-controller/irq.h>
  7. #include <dt-bindings/interrupt-controller/arm-gic.h>
  8. #include <dt-bindings/pinctrl/mt6795-pinfunc.h>
  9. / {
  10. compatible = "mediatek,mt6795";
  11. interrupt-parent = <&sysirq>;
  12. #address-cells = <2>;
  13. #size-cells = <2>;
  14. psci {
  15. compatible = "arm,psci-0.2";
  16. method = "smc";
  17. };
  18. cpus {
  19. #address-cells = <1>;
  20. #size-cells = <0>;
  21. cpu0: cpu@0 {
  22. device_type = "cpu";
  23. compatible = "arm,cortex-a53";
  24. enable-method = "psci";
  25. reg = <0x000>;
  26. cci-control-port = <&cci_control2>;
  27. next-level-cache = <&l2_0>;
  28. };
  29. cpu1: cpu@1 {
  30. device_type = "cpu";
  31. compatible = "arm,cortex-a53";
  32. enable-method = "psci";
  33. reg = <0x001>;
  34. cci-control-port = <&cci_control2>;
  35. next-level-cache = <&l2_0>;
  36. };
  37. cpu2: cpu@2 {
  38. device_type = "cpu";
  39. compatible = "arm,cortex-a53";
  40. enable-method = "psci";
  41. reg = <0x002>;
  42. cci-control-port = <&cci_control2>;
  43. next-level-cache = <&l2_0>;
  44. };
  45. cpu3: cpu@3 {
  46. device_type = "cpu";
  47. compatible = "arm,cortex-a53";
  48. enable-method = "psci";
  49. reg = <0x003>;
  50. cci-control-port = <&cci_control2>;
  51. next-level-cache = <&l2_0>;
  52. };
  53. cpu4: cpu@100 {
  54. device_type = "cpu";
  55. compatible = "arm,cortex-a53";
  56. enable-method = "psci";
  57. reg = <0x100>;
  58. cci-control-port = <&cci_control1>;
  59. next-level-cache = <&l2_1>;
  60. };
  61. cpu5: cpu@101 {
  62. device_type = "cpu";
  63. compatible = "arm,cortex-a53";
  64. enable-method = "psci";
  65. reg = <0x101>;
  66. cci-control-port = <&cci_control1>;
  67. next-level-cache = <&l2_1>;
  68. };
  69. cpu6: cpu@102 {
  70. device_type = "cpu";
  71. compatible = "arm,cortex-a53";
  72. enable-method = "psci";
  73. reg = <0x102>;
  74. cci-control-port = <&cci_control1>;
  75. next-level-cache = <&l2_1>;
  76. };
  77. cpu7: cpu@103 {
  78. device_type = "cpu";
  79. compatible = "arm,cortex-a53";
  80. enable-method = "psci";
  81. reg = <0x103>;
  82. cci-control-port = <&cci_control1>;
  83. next-level-cache = <&l2_1>;
  84. };
  85. cpu-map {
  86. cluster0 {
  87. core0 {
  88. cpu = <&cpu0>;
  89. };
  90. core1 {
  91. cpu = <&cpu1>;
  92. };
  93. core2 {
  94. cpu = <&cpu2>;
  95. };
  96. core3 {
  97. cpu = <&cpu3>;
  98. };
  99. };
  100. cluster1 {
  101. core0 {
  102. cpu = <&cpu4>;
  103. };
  104. core1 {
  105. cpu = <&cpu5>;
  106. };
  107. core2 {
  108. cpu = <&cpu6>;
  109. };
  110. core3 {
  111. cpu = <&cpu7>;
  112. };
  113. };
  114. };
  115. l2_0: l2-cache0 {
  116. compatible = "cache";
  117. cache-level = <2>;
  118. };
  119. l2_1: l2-cache1 {
  120. compatible = "cache";
  121. cache-level = <2>;
  122. };
  123. };
  124. clk26m: oscillator-26m {
  125. compatible = "fixed-clock";
  126. #clock-cells = <0>;
  127. clock-frequency = <26000000>;
  128. clock-output-names = "clk26m";
  129. };
  130. clk32k: oscillator-32k {
  131. compatible = "fixed-clock";
  132. #clock-cells = <0>;
  133. clock-frequency = <32000>;
  134. clock-output-names = "clk32k";
  135. };
  136. system_clk: dummy13m {
  137. compatible = "fixed-clock";
  138. clock-frequency = <13000000>;
  139. #clock-cells = <0>;
  140. };
  141. pmu {
  142. compatible = "arm,cortex-a53-pmu";
  143. interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_LOW>,
  144. <GIC_SPI 9 IRQ_TYPE_LEVEL_LOW>,
  145. <GIC_SPI 10 IRQ_TYPE_LEVEL_LOW>,
  146. <GIC_SPI 11 IRQ_TYPE_LEVEL_LOW>;
  147. interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
  148. };
  149. timer {
  150. compatible = "arm,armv8-timer";
  151. interrupt-parent = <&gic>;
  152. interrupts = <GIC_PPI 13
  153. (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  154. <GIC_PPI 14
  155. (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  156. <GIC_PPI 11
  157. (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
  158. <GIC_PPI 10
  159. (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
  160. };
  161. soc {
  162. #address-cells = <2>;
  163. #size-cells = <2>;
  164. compatible = "simple-bus";
  165. ranges;
  166. pio: pinctrl@10005000 {
  167. compatible = "mediatek,mt6795-pinctrl";
  168. reg = <0 0x10005000 0 0x1000>, <0 0x1000b000 0 0x1000>;
  169. reg-names = "base", "eint";
  170. interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
  171. <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
  172. gpio-controller;
  173. #gpio-cells = <2>;
  174. gpio-ranges = <&pio 0 0 196>;
  175. interrupt-controller;
  176. #interrupt-cells = <2>;
  177. };
  178. watchdog: watchdog@10007000 {
  179. compatible = "mediatek,mt6795-wdt";
  180. reg = <0 0x10007000 0 0x100>;
  181. interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_LOW>;
  182. #reset-cells = <1>;
  183. timeout-sec = <20>;
  184. };
  185. timer: timer@10008000 {
  186. compatible = "mediatek,mt6795-timer",
  187. "mediatek,mt6577-timer";
  188. reg = <0 0x10008000 0 0x1000>;
  189. interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_LOW>;
  190. clocks = <&system_clk>, <&clk32k>;
  191. };
  192. sysirq: intpol-controller@10200620 {
  193. compatible = "mediatek,mt6795-sysirq",
  194. "mediatek,mt6577-sysirq";
  195. interrupt-controller;
  196. #interrupt-cells = <3>;
  197. interrupt-parent = <&gic>;
  198. reg = <0 0x10200620 0 0x20>;
  199. };
  200. systimer: timer@10200670 {
  201. compatible = "mediatek,mt6795-systimer";
  202. reg = <0 0x10200670 0 0x10>;
  203. interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
  204. clocks = <&system_clk>;
  205. clock-names = "clk13m";
  206. };
  207. gic: interrupt-controller@10221000 {
  208. compatible = "arm,gic-400";
  209. #interrupt-cells = <3>;
  210. interrupt-parent = <&gic>;
  211. interrupt-controller;
  212. reg = <0 0x10221000 0 0x1000>,
  213. <0 0x10222000 0 0x2000>,
  214. <0 0x10224000 0 0x2000>,
  215. <0 0x10226000 0 0x2000>;
  216. interrupts = <GIC_PPI 9
  217. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
  218. };
  219. cci: cci@10390000 {
  220. compatible = "arm,cci-400";
  221. #address-cells = <1>;
  222. #size-cells = <1>;
  223. reg = <0 0x10390000 0 0x1000>;
  224. ranges = <0 0 0x10390000 0x10000>;
  225. cci_control0: slave-if@1000 {
  226. compatible = "arm,cci-400-ctrl-if";
  227. interface-type = "ace-lite";
  228. reg = <0x1000 0x1000>;
  229. };
  230. cci_control1: slave-if@4000 {
  231. compatible = "arm,cci-400-ctrl-if";
  232. interface-type = "ace";
  233. reg = <0x4000 0x1000>;
  234. };
  235. cci_control2: slave-if@5000 {
  236. compatible = "arm,cci-400-ctrl-if";
  237. interface-type = "ace";
  238. reg = <0x5000 0x1000>;
  239. };
  240. pmu@9000 {
  241. compatible = "arm,cci-400-pmu,r1";
  242. reg = <0x9000 0x5000>;
  243. interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
  244. <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
  245. <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
  246. <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
  247. <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
  248. };
  249. };
  250. uart0: serial@11002000 {
  251. compatible = "mediatek,mt6795-uart",
  252. "mediatek,mt6577-uart";
  253. reg = <0 0x11002000 0 0x400>;
  254. interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>;
  255. clocks = <&clk26m>;
  256. status = "disabled";
  257. };
  258. uart1: serial@11003000 {
  259. compatible = "mediatek,mt6795-uart",
  260. "mediatek,mt6577-uart";
  261. reg = <0 0x11003000 0 0x400>;
  262. interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>;
  263. clocks = <&clk26m>;
  264. status = "disabled";
  265. };
  266. uart2: serial@11004000 {
  267. compatible = "mediatek,mt6795-uart",
  268. "mediatek,mt6577-uart";
  269. reg = <0 0x11004000 0 0x400>;
  270. interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_LOW>;
  271. clocks = <&clk26m>;
  272. status = "disabled";
  273. };
  274. uart3: serial@11005000 {
  275. compatible = "mediatek,mt6795-uart",
  276. "mediatek,mt6577-uart";
  277. reg = <0 0x11005000 0 0x400>;
  278. interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_LOW>;
  279. clocks = <&clk26m>;
  280. status = "disabled";
  281. };
  282. };
  283. };