hip06.dtsi 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /**
  3. * dts file for Hisilicon D03 Development Board
  4. *
  5. * Copyright (C) 2016 HiSilicon Ltd.
  6. */
  7. #include <dt-bindings/interrupt-controller/arm-gic.h>
  8. / {
  9. compatible = "hisilicon,hip06-d03";
  10. interrupt-parent = <&gic>;
  11. #address-cells = <2>;
  12. #size-cells = <2>;
  13. psci {
  14. compatible = "arm,psci-0.2";
  15. method = "smc";
  16. };
  17. cpus {
  18. #address-cells = <1>;
  19. #size-cells = <0>;
  20. cpu-map {
  21. cluster0 {
  22. core0 {
  23. cpu = <&cpu0>;
  24. };
  25. core1 {
  26. cpu = <&cpu1>;
  27. };
  28. core2 {
  29. cpu = <&cpu2>;
  30. };
  31. core3 {
  32. cpu = <&cpu3>;
  33. };
  34. };
  35. cluster1 {
  36. core0 {
  37. cpu = <&cpu4>;
  38. };
  39. core1 {
  40. cpu = <&cpu5>;
  41. };
  42. core2 {
  43. cpu = <&cpu6>;
  44. };
  45. core3 {
  46. cpu = <&cpu7>;
  47. };
  48. };
  49. cluster2 {
  50. core0 {
  51. cpu = <&cpu8>;
  52. };
  53. core1 {
  54. cpu = <&cpu9>;
  55. };
  56. core2 {
  57. cpu = <&cpu10>;
  58. };
  59. core3 {
  60. cpu = <&cpu11>;
  61. };
  62. };
  63. cluster3 {
  64. core0 {
  65. cpu = <&cpu12>;
  66. };
  67. core1 {
  68. cpu = <&cpu13>;
  69. };
  70. core2 {
  71. cpu = <&cpu14>;
  72. };
  73. core3 {
  74. cpu = <&cpu15>;
  75. };
  76. };
  77. };
  78. cpu0: cpu@10000 {
  79. device_type = "cpu";
  80. compatible = "arm,cortex-a57";
  81. reg = <0x10000>;
  82. enable-method = "psci";
  83. next-level-cache = <&cluster0_l2>;
  84. };
  85. cpu1: cpu@10001 {
  86. device_type = "cpu";
  87. compatible = "arm,cortex-a57";
  88. reg = <0x10001>;
  89. enable-method = "psci";
  90. next-level-cache = <&cluster0_l2>;
  91. };
  92. cpu2: cpu@10002 {
  93. device_type = "cpu";
  94. compatible = "arm,cortex-a57";
  95. reg = <0x10002>;
  96. enable-method = "psci";
  97. next-level-cache = <&cluster0_l2>;
  98. };
  99. cpu3: cpu@10003 {
  100. device_type = "cpu";
  101. compatible = "arm,cortex-a57";
  102. reg = <0x10003>;
  103. enable-method = "psci";
  104. next-level-cache = <&cluster0_l2>;
  105. };
  106. cpu4: cpu@10100 {
  107. device_type = "cpu";
  108. compatible = "arm,cortex-a57";
  109. reg = <0x10100>;
  110. enable-method = "psci";
  111. next-level-cache = <&cluster1_l2>;
  112. };
  113. cpu5: cpu@10101 {
  114. device_type = "cpu";
  115. compatible = "arm,cortex-a57";
  116. reg = <0x10101>;
  117. enable-method = "psci";
  118. next-level-cache = <&cluster1_l2>;
  119. };
  120. cpu6: cpu@10102 {
  121. device_type = "cpu";
  122. compatible = "arm,cortex-a57";
  123. reg = <0x10102>;
  124. enable-method = "psci";
  125. next-level-cache = <&cluster1_l2>;
  126. };
  127. cpu7: cpu@10103 {
  128. device_type = "cpu";
  129. compatible = "arm,cortex-a57";
  130. reg = <0x10103>;
  131. enable-method = "psci";
  132. next-level-cache = <&cluster1_l2>;
  133. };
  134. cpu8: cpu@10200 {
  135. device_type = "cpu";
  136. compatible = "arm,cortex-a57";
  137. reg = <0x10200>;
  138. enable-method = "psci";
  139. next-level-cache = <&cluster2_l2>;
  140. };
  141. cpu9: cpu@10201 {
  142. device_type = "cpu";
  143. compatible = "arm,cortex-a57";
  144. reg = <0x10201>;
  145. enable-method = "psci";
  146. next-level-cache = <&cluster2_l2>;
  147. };
  148. cpu10: cpu@10202 {
  149. device_type = "cpu";
  150. compatible = "arm,cortex-a57";
  151. reg = <0x10202>;
  152. enable-method = "psci";
  153. next-level-cache = <&cluster2_l2>;
  154. };
  155. cpu11: cpu@10203 {
  156. device_type = "cpu";
  157. compatible = "arm,cortex-a57";
  158. reg = <0x10203>;
  159. enable-method = "psci";
  160. next-level-cache = <&cluster2_l2>;
  161. };
  162. cpu12: cpu@10300 {
  163. device_type = "cpu";
  164. compatible = "arm,cortex-a57";
  165. reg = <0x10300>;
  166. enable-method = "psci";
  167. next-level-cache = <&cluster3_l2>;
  168. };
  169. cpu13: cpu@10301 {
  170. device_type = "cpu";
  171. compatible = "arm,cortex-a57";
  172. reg = <0x10301>;
  173. enable-method = "psci";
  174. next-level-cache = <&cluster3_l2>;
  175. };
  176. cpu14: cpu@10302 {
  177. device_type = "cpu";
  178. compatible = "arm,cortex-a57";
  179. reg = <0x10302>;
  180. enable-method = "psci";
  181. next-level-cache = <&cluster3_l2>;
  182. };
  183. cpu15: cpu@10303 {
  184. device_type = "cpu";
  185. compatible = "arm,cortex-a57";
  186. reg = <0x10303>;
  187. enable-method = "psci";
  188. next-level-cache = <&cluster3_l2>;
  189. };
  190. cluster0_l2: l2-cache0 {
  191. compatible = "cache";
  192. };
  193. cluster1_l2: l2-cache1 {
  194. compatible = "cache";
  195. };
  196. cluster2_l2: l2-cache2 {
  197. compatible = "cache";
  198. };
  199. cluster3_l2: l2-cache3 {
  200. compatible = "cache";
  201. };
  202. };
  203. gic: interrupt-controller@4d000000 {
  204. compatible = "arm,gic-v3";
  205. #interrupt-cells = <3>;
  206. #address-cells = <2>;
  207. #size-cells = <2>;
  208. ranges;
  209. interrupt-controller;
  210. #redistributor-regions = <1>;
  211. redistributor-stride = <0x0 0x30000>;
  212. reg = <0x0 0x4d000000 0 0x10000>, /* GICD */
  213. <0x0 0x4d100000 0 0x300000>, /* GICR */
  214. <0x0 0xfe000000 0 0x10000>, /* GICC */
  215. <0x0 0xfe010000 0 0x10000>, /* GICH */
  216. <0x0 0xfe020000 0 0x10000>; /* GICV */
  217. interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
  218. its_dsa: msi-controller@c6000000 {
  219. compatible = "arm,gic-v3-its";
  220. msi-controller;
  221. #msi-cells = <1>;
  222. reg = <0x0 0xc6000000 0x0 0x40000>;
  223. };
  224. };
  225. timer {
  226. compatible = "arm,armv8-timer";
  227. interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>,
  228. <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>,
  229. <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>,
  230. <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>;
  231. };
  232. pmu {
  233. compatible = "arm,cortex-a57-pmu";
  234. interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>;
  235. };
  236. mbigen_pcie@a0080000 {
  237. compatible = "hisilicon,mbigen-v2";
  238. reg = <0x0 0xa0080000 0x0 0x10000>;
  239. mbigen_usb: intc_usb {
  240. msi-parent = <&its_dsa 0x40080>;
  241. interrupt-controller;
  242. #interrupt-cells = <2>;
  243. num-pins = <2>;
  244. };
  245. mbigen_sas1: intc_sas1 {
  246. msi-parent = <&its_dsa 0x40000>;
  247. interrupt-controller;
  248. #interrupt-cells = <2>;
  249. num-pins = <128>;
  250. };
  251. mbigen_sas2: intc_sas2 {
  252. msi-parent = <&its_dsa 0x40040>;
  253. interrupt-controller;
  254. #interrupt-cells = <2>;
  255. num-pins = <128>;
  256. };
  257. mbigen_pcie0: intc_pcie0 {
  258. msi-parent = <&its_dsa 0x40085>;
  259. interrupt-controller;
  260. #interrupt-cells = <2>;
  261. num-pins = <10>;
  262. };
  263. };
  264. mbigen_dsa@c0080000 {
  265. compatible = "hisilicon,mbigen-v2";
  266. reg = <0x0 0xc0080000 0x0 0x10000>;
  267. mbigen_dsaf0: intc_dsaf0 {
  268. msi-parent = <&its_dsa 0x40800>;
  269. interrupt-controller;
  270. #interrupt-cells = <2>;
  271. num-pins = <409>;
  272. };
  273. mbigen_sas0: intc-sas0 {
  274. msi-parent = <&its_dsa 0x40900>;
  275. interrupt-controller;
  276. #interrupt-cells = <2>;
  277. num-pins = <128>;
  278. };
  279. };
  280. /**
  281. * HiSilicon erratum 161010801: This describes the limitation
  282. * of HiSilicon platforms hip06/hip07 to support the SMMUv3
  283. * mappings for PCIe MSI transactions.
  284. * PCIe controller on these platforms has to differentiate the
  285. * MSI payload against other DMA payload and has to modify the
  286. * MSI payload. This makes it difficult for these platforms to
  287. * have a SMMU translation for MSI. In order to workaround this,
  288. * ARM SMMUv3 driver requires a quirk to treat the MSI regions
  289. * separately. Such a quirk is currently missing for DT based
  290. * systems. Hence please make sure that the smmu pcie node on
  291. * hip06 is disabled as this will break the PCIe functionality
  292. * when iommu-map entry is used along with the PCIe node.
  293. * Refer:https://www.spinics.net/lists/arm-kernel/msg602812.html
  294. */
  295. smmu0: iommu@a0040000 {
  296. compatible = "arm,smmu-v3";
  297. reg = <0x0 0xa0040000 0x0 0x20000>;
  298. #iommu-cells = <1>;
  299. dma-coherent;
  300. hisilicon,broken-prefetch-cmd;
  301. status = "disabled";
  302. };
  303. soc {
  304. compatible = "simple-bus";
  305. #address-cells = <2>;
  306. #size-cells = <2>;
  307. ranges;
  308. isa@a01b0000 {
  309. compatible = "hisilicon,hip06-lpc";
  310. #size-cells = <1>;
  311. #address-cells = <2>;
  312. reg = <0x0 0xa01b0000 0x0 0x1000>;
  313. ipmi0: bt@e4 {
  314. compatible = "ipmi-bt";
  315. device_type = "ipmi";
  316. reg = <0x01 0xe4 0x04>;
  317. status = "disabled";
  318. };
  319. uart0: serial@2f8 {
  320. compatible = "ns16550a";
  321. clock-frequency = <1843200>;
  322. reg = <0x01 0x2f8 0x08>;
  323. status = "disabled";
  324. };
  325. };
  326. refclk: refclk {
  327. compatible = "fixed-clock";
  328. clock-frequency = <50000000>;
  329. #clock-cells = <0>;
  330. };
  331. usb_ohci: usb@a7030000 {
  332. compatible = "generic-ohci";
  333. reg = <0x0 0xa7030000 0x0 0x10000>;
  334. interrupt-parent = <&mbigen_usb>;
  335. interrupts = <640 4>;
  336. dma-coherent;
  337. status = "disabled";
  338. };
  339. usb_ehci: usb@a7020000 {
  340. compatible = "generic-ehci";
  341. reg = <0x0 0xa7020000 0x0 0x10000>;
  342. interrupt-parent = <&mbigen_usb>;
  343. interrupts = <641 4>;
  344. dma-coherent;
  345. status = "disabled";
  346. };
  347. peri_c_subctrl: sub_ctrl_c@60000000 {
  348. compatible = "hisilicon,peri-subctrl","syscon";
  349. reg = <0 0x60000000 0x0 0x10000>;
  350. };
  351. dsa_subctrl: dsa_subctrl@c0000000 {
  352. compatible = "hisilicon,dsa-subctrl", "syscon";
  353. reg = <0x0 0xc0000000 0x0 0x10000>;
  354. };
  355. pcie_subctl: pcie_subctl@a0000000 {
  356. compatible = "hisilicon,pcie-sas-subctrl", "syscon";
  357. reg = <0x0 0xa0000000 0x0 0x10000>;
  358. };
  359. serdes_ctrl: sds_ctrl@c2200000 {
  360. compatible = "syscon";
  361. reg = <0 0xc2200000 0x0 0x80000>;
  362. };
  363. mdio@603c0000 {
  364. compatible = "hisilicon,hns-mdio";
  365. reg = <0x0 0x603c0000 0x0 0x1000>;
  366. subctrl-vbase = <&peri_c_subctrl 0x338 0xa38 0x531c 0x5a1c>;
  367. #address-cells = <1>;
  368. #size-cells = <0>;
  369. phy0: ethernet-phy@0 {
  370. compatible = "ethernet-phy-ieee802.3-c22";
  371. reg = <0>;
  372. };
  373. phy1: ethernet-phy@1 {
  374. compatible = "ethernet-phy-ieee802.3-c22";
  375. reg = <1>;
  376. };
  377. };
  378. dsaf0: dsa@c7000000 {
  379. #address-cells = <1>;
  380. #size-cells = <0>;
  381. compatible = "hisilicon,hns-dsaf-v2";
  382. mode = "6port-16rss";
  383. reg = <0x0 0xc5000000 0x0 0x890000>,
  384. <0x0 0xc7000000 0x0 0x600000>;
  385. reg-names = "ppe-base", "dsaf-base";
  386. interrupt-parent = <&mbigen_dsaf0>;
  387. subctrl-syscon = <&dsa_subctrl>;
  388. reset-field-offset = <0>;
  389. interrupts =
  390. <576 1>, <577 1>, <578 1>, <579 1>, <580 1>,
  391. <581 1>, <582 1>, <583 1>, <584 1>, <585 1>,
  392. <586 1>, <587 1>, <588 1>, <589 1>, <590 1>,
  393. <591 1>, <592 1>, <593 1>, <594 1>, <595 1>,
  394. <596 1>, <597 1>, <598 1>, <599 1>, <600 1>,
  395. <960 1>, <961 1>, <962 1>, <963 1>, <964 1>,
  396. <965 1>, <966 1>, <967 1>, <968 1>, <969 1>,
  397. <970 1>, <971 1>, <972 1>, <973 1>, <974 1>,
  398. <975 1>, <976 1>, <977 1>, <978 1>, <979 1>,
  399. <980 1>, <981 1>, <982 1>, <983 1>, <984 1>,
  400. <985 1>, <986 1>, <987 1>, <988 1>, <989 1>,
  401. <990 1>, <991 1>, <992 1>, <993 1>, <994 1>,
  402. <995 1>, <996 1>, <997 1>, <998 1>, <999 1>,
  403. <1000 1>, <1001 1>, <1002 1>, <1003 1>, <1004 1>,
  404. <1005 1>, <1006 1>, <1007 1>, <1008 1>, <1009 1>,
  405. <1010 1>, <1011 1>, <1012 1>, <1013 1>, <1014 1>,
  406. <1015 1>, <1016 1>, <1017 1>, <1018 1>, <1019 1>,
  407. <1020 1>, <1021 1>, <1022 1>, <1023 1>, <1024 1>,
  408. <1025 1>, <1026 1>, <1027 1>, <1028 1>, <1029 1>,
  409. <1030 1>, <1031 1>, <1032 1>, <1033 1>, <1034 1>,
  410. <1035 1>, <1036 1>, <1037 1>, <1038 1>, <1039 1>,
  411. <1040 1>, <1041 1>, <1042 1>, <1043 1>, <1044 1>,
  412. <1045 1>, <1046 1>, <1047 1>, <1048 1>, <1049 1>,
  413. <1050 1>, <1051 1>, <1052 1>, <1053 1>, <1054 1>,
  414. <1055 1>, <1056 1>, <1057 1>, <1058 1>, <1059 1>,
  415. <1060 1>, <1061 1>, <1062 1>, <1063 1>, <1064 1>,
  416. <1065 1>, <1066 1>, <1067 1>, <1068 1>, <1069 1>,
  417. <1070 1>, <1071 1>, <1072 1>, <1073 1>, <1074 1>,
  418. <1075 1>, <1076 1>, <1077 1>, <1078 1>, <1079 1>,
  419. <1080 1>, <1081 1>, <1082 1>, <1083 1>, <1084 1>,
  420. <1085 1>, <1086 1>, <1087 1>, <1088 1>, <1089 1>,
  421. <1090 1>, <1091 1>, <1092 1>, <1093 1>, <1094 1>,
  422. <1095 1>, <1096 1>, <1097 1>, <1098 1>, <1099 1>,
  423. <1100 1>, <1101 1>, <1102 1>, <1103 1>, <1104 1>,
  424. <1105 1>, <1106 1>, <1107 1>, <1108 1>, <1109 1>,
  425. <1110 1>, <1111 1>, <1112 1>, <1113 1>, <1114 1>,
  426. <1115 1>, <1116 1>, <1117 1>, <1118 1>, <1119 1>,
  427. <1120 1>, <1121 1>, <1122 1>, <1123 1>, <1124 1>,
  428. <1125 1>, <1126 1>, <1127 1>, <1128 1>, <1129 1>,
  429. <1130 1>, <1131 1>, <1132 1>, <1133 1>, <1134 1>,
  430. <1135 1>, <1136 1>, <1137 1>, <1138 1>, <1139 1>,
  431. <1140 1>, <1141 1>, <1142 1>, <1143 1>, <1144 1>,
  432. <1145 1>, <1146 1>, <1147 1>, <1148 1>, <1149 1>,
  433. <1150 1>, <1151 1>, <1152 1>, <1153 1>, <1154 1>,
  434. <1155 1>, <1156 1>, <1157 1>, <1158 1>, <1159 1>,
  435. <1160 1>, <1161 1>, <1162 1>, <1163 1>, <1164 1>,
  436. <1165 1>, <1166 1>, <1167 1>, <1168 1>, <1169 1>,
  437. <1170 1>, <1171 1>, <1172 1>, <1173 1>, <1174 1>,
  438. <1175 1>, <1176 1>, <1177 1>, <1178 1>, <1179 1>,
  439. <1180 1>, <1181 1>, <1182 1>, <1183 1>, <1184 1>,
  440. <1185 1>, <1186 1>, <1187 1>, <1188 1>, <1189 1>,
  441. <1190 1>, <1191 1>, <1192 1>, <1193 1>, <1194 1>,
  442. <1195 1>, <1196 1>, <1197 1>, <1198 1>, <1199 1>,
  443. <1200 1>, <1201 1>, <1202 1>, <1203 1>, <1204 1>,
  444. <1205 1>, <1206 1>, <1207 1>, <1208 1>, <1209 1>,
  445. <1210 1>, <1211 1>, <1212 1>, <1213 1>, <1214 1>,
  446. <1215 1>, <1216 1>, <1217 1>, <1218 1>, <1219 1>,
  447. <1220 1>, <1221 1>, <1222 1>, <1223 1>, <1224 1>,
  448. <1225 1>, <1226 1>, <1227 1>, <1228 1>, <1229 1>,
  449. <1230 1>, <1231 1>, <1232 1>, <1233 1>, <1234 1>,
  450. <1235 1>, <1236 1>, <1237 1>, <1238 1>, <1239 1>,
  451. <1240 1>, <1241 1>, <1242 1>, <1243 1>, <1244 1>,
  452. <1245 1>, <1246 1>, <1247 1>, <1248 1>, <1249 1>,
  453. <1250 1>, <1251 1>, <1252 1>, <1253 1>, <1254 1>,
  454. <1255 1>, <1256 1>, <1257 1>, <1258 1>, <1259 1>,
  455. <1260 1>, <1261 1>, <1262 1>, <1263 1>, <1264 1>,
  456. <1265 1>, <1266 1>, <1267 1>, <1268 1>, <1269 1>,
  457. <1270 1>, <1271 1>, <1272 1>, <1273 1>, <1274 1>,
  458. <1275 1>, <1276 1>, <1277 1>, <1278 1>, <1279 1>,
  459. <1280 1>, <1281 1>, <1282 1>, <1283 1>, <1284 1>,
  460. <1285 1>, <1286 1>, <1287 1>, <1288 1>, <1289 1>,
  461. <1290 1>, <1291 1>, <1292 1>, <1293 1>, <1294 1>,
  462. <1295 1>, <1296 1>, <1297 1>, <1298 1>, <1299 1>,
  463. <1300 1>, <1301 1>, <1302 1>, <1303 1>, <1304 1>,
  464. <1305 1>, <1306 1>, <1307 1>, <1308 1>, <1309 1>,
  465. <1310 1>, <1311 1>, <1312 1>, <1313 1>, <1314 1>,
  466. <1315 1>, <1316 1>, <1317 1>, <1318 1>, <1319 1>,
  467. <1320 1>, <1321 1>, <1322 1>, <1323 1>, <1324 1>,
  468. <1325 1>, <1326 1>, <1327 1>, <1328 1>, <1329 1>,
  469. <1330 1>, <1331 1>, <1332 1>, <1333 1>, <1334 1>,
  470. <1335 1>, <1336 1>, <1337 1>, <1338 1>, <1339 1>,
  471. <1340 1>, <1341 1>, <1342 1>, <1343 1>;
  472. desc-num = <0x400>;
  473. buf-size = <0x1000>;
  474. dma-coherent;
  475. port@0 {
  476. reg = <0>;
  477. serdes-syscon = <&serdes_ctrl>;
  478. port-rst-offset = <0>;
  479. port-mode-offset = <0>;
  480. media-type = "fiber";
  481. };
  482. port@1 {
  483. reg = <1>;
  484. serdes-syscon = <&serdes_ctrl>;
  485. port-rst-offset = <1>;
  486. port-mode-offset = <1>;
  487. media-type = "fiber";
  488. };
  489. port@4 {
  490. reg = <4>;
  491. phy-handle = <&phy0>;
  492. serdes-syscon = <&serdes_ctrl>;
  493. port-rst-offset = <4>;
  494. port-mode-offset = <2>;
  495. media-type = "copper";
  496. };
  497. port@5 {
  498. reg = <5>;
  499. phy-handle = <&phy1>;
  500. serdes-syscon = <&serdes_ctrl>;
  501. port-rst-offset = <5>;
  502. port-mode-offset = <3>;
  503. media-type = "copper";
  504. };
  505. };
  506. eth0: ethernet-4{
  507. compatible = "hisilicon,hns-nic-v2";
  508. ae-handle = <&dsaf0>;
  509. port-idx-in-ae = <4>;
  510. local-mac-address = [00 00 00 00 00 00];
  511. status = "disabled";
  512. dma-coherent;
  513. };
  514. eth1: ethernet-5{
  515. compatible = "hisilicon,hns-nic-v2";
  516. ae-handle = <&dsaf0>;
  517. port-idx-in-ae = <5>;
  518. local-mac-address = [00 00 00 00 00 00];
  519. status = "disabled";
  520. dma-coherent;
  521. };
  522. eth2: ethernet-0{
  523. compatible = "hisilicon,hns-nic-v2";
  524. ae-handle = <&dsaf0>;
  525. port-idx-in-ae = <0>;
  526. local-mac-address = [00 00 00 00 00 00];
  527. status = "disabled";
  528. dma-coherent;
  529. };
  530. eth3: ethernet-1{
  531. compatible = "hisilicon,hns-nic-v2";
  532. ae-handle = <&dsaf0>;
  533. port-idx-in-ae = <1>;
  534. local-mac-address = [00 00 00 00 00 00];
  535. status = "disabled";
  536. dma-coherent;
  537. };
  538. sas0: sas@c3000000 {
  539. compatible = "hisilicon,hip06-sas-v2";
  540. reg = <0 0xc3000000 0 0x10000>;
  541. sas-addr = [50 01 88 20 16 00 00 00];
  542. hisilicon,sas-syscon = <&dsa_subctrl>;
  543. ctrl-reset-reg = <0xa60>;
  544. ctrl-reset-sts-reg = <0x5a30>;
  545. ctrl-clock-ena-reg = <0x338>;
  546. clocks = <&refclk 0>;
  547. queue-count = <16>;
  548. phy-count = <8>;
  549. dma-coherent;
  550. interrupt-parent = <&mbigen_sas0>;
  551. interrupts = <64 4>,<65 4>,<66 4>,<67 4>,<68 4>,
  552. <69 4>,<70 4>,<71 4>,<72 4>,<73 4>,
  553. <75 4>,<76 4>,<77 4>,<78 4>,<79 4>,
  554. <80 4>,<81 4>,<82 4>,<83 4>,<84 4>,
  555. <85 4>,<86 4>,<87 4>,<88 4>,<89 4>,
  556. <90 4>,<91 4>,<92 4>,<93 4>,<94 4>,
  557. <95 4>,<96 4>,<97 4>,<98 4>,<99 4>,
  558. <100 4>,<101 4>,<102 4>,<103 4>,<104 4>,
  559. <105 4>,<106 4>,<107 4>,<108 4>,<109 4>,
  560. <110 4>,<111 4>,<112 4>,<113 4>,<114 4>,
  561. <115 4>,<116 4>,<117 4>,<118 4>,<119 4>,
  562. <120 4>,<121 4>,<122 4>,<123 4>,<124 4>,
  563. <125 4>,<126 4>,<127 4>,<128 4>,<129 4>,
  564. <130 4>,<131 4>,<132 4>,<133 4>,<134 4>,
  565. <135 4>,<136 4>,<137 4>,<138 4>,<139 4>,
  566. <140 4>,<141 4>,<142 4>,<143 4>,<144 4>,
  567. <145 4>,<146 4>,<147 4>,<148 4>,<149 4>,
  568. <150 4>,<151 4>,<152 4>,<153 4>,<154 4>,
  569. <155 4>,<156 4>,<157 4>,<158 4>,<159 4>,
  570. <160 4>,<601 1>,<602 1>,<603 1>,<604 1>,
  571. <605 1>,<606 1>,<607 1>,<608 1>,<609 1>,
  572. <610 1>,<611 1>,<612 1>,<613 1>,<614 1>,
  573. <615 1>,<616 1>,<617 1>,<618 1>,<619 1>,
  574. <620 1>,<621 1>,<622 1>,<623 1>,<624 1>,
  575. <625 1>,<626 1>,<627 1>,<628 1>,<629 1>,
  576. <630 1>,<631 1>,<632 1>;
  577. status = "disabled";
  578. };
  579. sas1: sas@a2000000 {
  580. compatible = "hisilicon,hip06-sas-v2";
  581. reg = <0 0xa2000000 0 0x10000>;
  582. sas-addr = [50 01 88 20 16 00 00 00];
  583. hisilicon,sas-syscon = <&pcie_subctl>;
  584. hip06-sas-v2-quirk-amt;
  585. ctrl-reset-reg = <0xa18>;
  586. ctrl-reset-sts-reg = <0x5a0c>;
  587. ctrl-clock-ena-reg = <0x318>;
  588. clocks = <&refclk 0>;
  589. queue-count = <16>;
  590. phy-count = <8>;
  591. dma-coherent;
  592. interrupt-parent = <&mbigen_sas1>;
  593. interrupts = <64 4>,<65 4>,<66 4>,<67 4>,<68 4>,
  594. <69 4>,<70 4>,<71 4>,<72 4>,<73 4>,
  595. <74 4>,<75 4>,<76 4>,<77 4>,<78 4>,
  596. <79 4>,<80 4>,<81 4>,<82 4>,<83 4>,
  597. <84 4>,<85 4>,<86 4>,<87 4>,<88 4>,
  598. <89 4>,<90 4>,<91 4>,<92 4>,<93 4>,
  599. <94 4>,<95 4>,<96 4>,<97 4>,<98 4>,
  600. <99 4>,<100 4>,<101 4>,<102 4>,<103 4>,
  601. <104 4>,<105 4>,<106 4>,<107 4>,<108 4>,
  602. <109 4>,<110 4>,<111 4>,<112 4>,<113 4>,
  603. <114 4>,<115 4>,<116 4>,<117 4>,<118 4>,
  604. <119 4>,<120 4>,<121 4>,<122 4>,<123 4>,
  605. <124 4>,<125 4>,<126 4>,<127 4>,<128 4>,
  606. <129 4>,<130 4>,<131 4>,<132 4>,<133 4>,
  607. <134 4>,<135 4>,<136 4>,<137 4>,<138 4>,
  608. <139 4>,<140 4>,<141 4>,<142 4>,<143 4>,
  609. <144 4>,<145 4>,<146 4>,<147 4>,<148 4>,
  610. <149 4>,<150 4>,<151 4>,<152 4>,<153 4>,
  611. <154 4>,<155 4>,<156 4>,<157 4>,<158 4>,
  612. <159 4>,<576 1>,<577 1>,<578 1>,<579 1>,
  613. <580 1>,<581 1>,<582 1>,<583 1>,<584 1>,
  614. <585 1>,<586 1>,<587 1>,<588 1>,<589 1>,
  615. <590 1>,<591 1>,<592 1>,<593 1>,<594 1>,
  616. <595 1>,<596 1>,<597 1>,<598 1>,<599 1>,
  617. <600 1>,<601 1>,<602 1>,<603 1>,<604 1>,
  618. <605 1>,<606 1>,<607 1>;
  619. status = "disabled";
  620. };
  621. sas2: sas@a3000000 {
  622. compatible = "hisilicon,hip06-sas-v2";
  623. reg = <0 0xa3000000 0 0x10000>;
  624. sas-addr = [50 01 88 20 16 00 00 00];
  625. hisilicon,sas-syscon = <&pcie_subctl>;
  626. ctrl-reset-reg = <0xae0>;
  627. ctrl-reset-sts-reg = <0x5a70>;
  628. ctrl-clock-ena-reg = <0x3a8>;
  629. clocks = <&refclk 0>;
  630. queue-count = <16>;
  631. phy-count = <9>;
  632. dma-coherent;
  633. interrupt-parent = <&mbigen_sas2>;
  634. interrupts = <192 4>,<193 4>,<194 4>,<195 4>,<196 4>,
  635. <197 4>,<198 4>,<199 4>,<200 4>,<201 4>,
  636. <202 4>,<203 4>,<204 4>,<205 4>,<206 4>,
  637. <207 4>,<208 4>,<209 4>,<210 4>,<211 4>,
  638. <212 4>,<213 4>,<214 4>,<215 4>,<216 4>,
  639. <217 4>,<218 4>,<219 4>,<220 4>,<221 4>,
  640. <222 4>,<223 4>,<224 4>,<225 4>,<226 4>,
  641. <227 4>,<228 4>,<229 4>,<230 4>,<231 4>,
  642. <232 4>,<233 4>,<234 4>,<235 4>,<236 4>,
  643. <237 4>,<238 4>,<239 4>,<240 4>,<241 4>,
  644. <242 4>,<243 4>,<244 4>,<245 4>,<246 4>,
  645. <247 4>,<248 4>,<249 4>,<250 4>,<251 4>,
  646. <252 4>,<253 4>,<254 4>,<255 4>,<256 4>,
  647. <257 4>,<258 4>,<259 4>,<260 4>,<261 4>,
  648. <262 4>,<263 4>,<264 4>,<265 4>,<266 4>,
  649. <267 4>,<268 4>,<269 4>,<270 4>,<271 4>,
  650. <272 4>,<273 4>,<274 4>,<275 4>,<276 4>,
  651. <277 4>,<278 4>,<279 4>,<280 4>,<281 4>,
  652. <282 4>,<283 4>,<284 4>,<285 4>,<286 4>,
  653. <287 4>,<608 1>,<609 1>,<610 1>,<611 1>,
  654. <612 1>,<613 1>,<614 1>,<615 1>,<616 1>,
  655. <617 1>,<618 1>,<619 1>,<620 1>,<621 1>,
  656. <622 1>,<623 1>,<624 1>,<625 1>,<626 1>,
  657. <627 1>,<628 1>,<629 1>,<630 1>,<631 1>,
  658. <632 1>,<633 1>,<634 1>,<635 1>,<636 1>,
  659. <637 1>,<638 1>,<639 1>;
  660. status = "disabled";
  661. };
  662. pcie0: pcie@a0090000 {
  663. compatible = "hisilicon,hip06-pcie-ecam";
  664. reg = <0 0xb0000000 0 0x2000000>,
  665. <0 0xa0090000 0 0x10000>;
  666. bus-range = <0 31>;
  667. msi-map = <0x0000 &its_dsa 0x0000 0x2000>;
  668. msi-map-mask = <0xffff>;
  669. #address-cells = <3>;
  670. #size-cells = <2>;
  671. device_type = "pci";
  672. dma-coherent;
  673. ranges = <0x02000000 0 0xb2000000 0x0 0xb2000000 0 0x5ff0000>,
  674. <0x01000000 0 0 0 0xb7ff0000 0 0x10000>;
  675. #interrupt-cells = <1>;
  676. interrupt-map-mask = <0xf800 0 0 7>;
  677. interrupt-map = <0x0 0 0 1 &mbigen_pcie0 650 4
  678. 0x0 0 0 2 &mbigen_pcie0 650 4
  679. 0x0 0 0 3 &mbigen_pcie0 650 4
  680. 0x0 0 0 4 &mbigen_pcie0 650 4>;
  681. status = "disabled";
  682. };
  683. };
  684. };