imx93.dtsi 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Copyright 2022 NXP
  4. */
  5. #include <dt-bindings/clock/imx93-clock.h>
  6. #include <dt-bindings/gpio/gpio.h>
  7. #include <dt-bindings/input/input.h>
  8. #include <dt-bindings/interrupt-controller/arm-gic.h>
  9. #include <dt-bindings/power/fsl,imx93-power.h>
  10. #include "imx93-pinfunc.h"
  11. / {
  12. interrupt-parent = <&gic>;
  13. #address-cells = <2>;
  14. #size-cells = <2>;
  15. aliases {
  16. i2c0 = &lpi2c1;
  17. i2c1 = &lpi2c2;
  18. i2c2 = &lpi2c3;
  19. i2c3 = &lpi2c4;
  20. i2c4 = &lpi2c5;
  21. i2c5 = &lpi2c6;
  22. i2c6 = &lpi2c7;
  23. i2c7 = &lpi2c8;
  24. mmc0 = &usdhc1;
  25. mmc1 = &usdhc2;
  26. mmc2 = &usdhc3;
  27. serial0 = &lpuart1;
  28. serial1 = &lpuart2;
  29. serial2 = &lpuart3;
  30. serial3 = &lpuart4;
  31. serial4 = &lpuart5;
  32. serial5 = &lpuart6;
  33. serial6 = &lpuart7;
  34. serial7 = &lpuart8;
  35. };
  36. cpus {
  37. #address-cells = <1>;
  38. #size-cells = <0>;
  39. A55_0: cpu@0 {
  40. device_type = "cpu";
  41. compatible = "arm,cortex-a55";
  42. reg = <0x0>;
  43. enable-method = "psci";
  44. #cooling-cells = <2>;
  45. };
  46. A55_1: cpu@100 {
  47. device_type = "cpu";
  48. compatible = "arm,cortex-a55";
  49. reg = <0x100>;
  50. enable-method = "psci";
  51. #cooling-cells = <2>;
  52. };
  53. };
  54. osc_32k: clock-osc-32k {
  55. compatible = "fixed-clock";
  56. #clock-cells = <0>;
  57. clock-frequency = <32768>;
  58. clock-output-names = "osc_32k";
  59. };
  60. osc_24m: clock-osc-24m {
  61. compatible = "fixed-clock";
  62. #clock-cells = <0>;
  63. clock-frequency = <24000000>;
  64. clock-output-names = "osc_24m";
  65. };
  66. clk_ext1: clock-ext1 {
  67. compatible = "fixed-clock";
  68. #clock-cells = <0>;
  69. clock-frequency = <133000000>;
  70. clock-output-names = "clk_ext1";
  71. };
  72. pmu {
  73. compatible = "arm,cortex-a55-pmu";
  74. interrupts = <GIC_PPI 7 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
  75. };
  76. psci {
  77. compatible = "arm,psci-1.0";
  78. method = "smc";
  79. };
  80. timer {
  81. compatible = "arm,armv8-timer";
  82. interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
  83. <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
  84. <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
  85. <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>;
  86. clock-frequency = <24000000>;
  87. arm,no-tick-in-suspend;
  88. interrupt-parent = <&gic>;
  89. };
  90. gic: interrupt-controller@48000000 {
  91. compatible = "arm,gic-v3";
  92. reg = <0 0x48000000 0 0x10000>,
  93. <0 0x48040000 0 0xc0000>;
  94. #interrupt-cells = <3>;
  95. interrupt-controller;
  96. interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
  97. interrupt-parent = <&gic>;
  98. };
  99. soc@0 {
  100. compatible = "simple-bus";
  101. #address-cells = <1>;
  102. #size-cells = <1>;
  103. ranges = <0x0 0x0 0x0 0x80000000>,
  104. <0x28000000 0x0 0x28000000 0x10000000>;
  105. aips1: bus@44000000 {
  106. compatible = "fsl,aips-bus", "simple-bus";
  107. reg = <0x44000000 0x800000>;
  108. #address-cells = <1>;
  109. #size-cells = <1>;
  110. ranges;
  111. anomix_ns_gpr: syscon@44210000 {
  112. compatible = "fsl,imx93-aonmix-ns-syscfg", "syscon";
  113. reg = <0x44210000 0x1000>;
  114. };
  115. mu1: mailbox@44230000 {
  116. compatible = "fsl,imx93-mu", "fsl,imx8ulp-mu";
  117. reg = <0x44230000 0x10000>;
  118. interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
  119. #mbox-cells = <2>;
  120. status = "disabled";
  121. };
  122. system_counter: timer@44290000 {
  123. compatible = "nxp,sysctr-timer";
  124. reg = <0x44290000 0x30000>;
  125. interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
  126. clocks = <&osc_24m>;
  127. clock-names = "per";
  128. };
  129. lpi2c1: i2c@44340000 {
  130. compatible = "fsl,imx93-lpi2c", "fsl,imx7ulp-lpi2c";
  131. reg = <0x44340000 0x10000>;
  132. #address-cells = <1>;
  133. #size-cells = <0>;
  134. interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
  135. clocks = <&clk IMX93_CLK_LPI2C1_GATE>,
  136. <&clk IMX93_CLK_BUS_AON>;
  137. clock-names = "per", "ipg";
  138. status = "disabled";
  139. };
  140. lpi2c2: i2c@44350000 {
  141. compatible = "fsl,imx93-lpi2c", "fsl,imx7ulp-lpi2c";
  142. reg = <0x44350000 0x10000>;
  143. #address-cells = <1>;
  144. #size-cells = <0>;
  145. interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
  146. clocks = <&clk IMX93_CLK_LPI2C2_GATE>,
  147. <&clk IMX93_CLK_BUS_AON>;
  148. clock-names = "per", "ipg";
  149. status = "disabled";
  150. };
  151. lpspi1: spi@44360000 {
  152. #address-cells = <1>;
  153. #size-cells = <0>;
  154. compatible = "fsl,imx93-spi", "fsl,imx7ulp-spi";
  155. reg = <0x44360000 0x10000>;
  156. interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
  157. clocks = <&clk IMX93_CLK_LPSPI1_GATE>,
  158. <&clk IMX93_CLK_BUS_AON>;
  159. clock-names = "per", "ipg";
  160. status = "disabled";
  161. };
  162. lpspi2: spi@44370000 {
  163. #address-cells = <1>;
  164. #size-cells = <0>;
  165. compatible = "fsl,imx93-spi", "fsl,imx7ulp-spi";
  166. reg = <0x44370000 0x10000>;
  167. interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
  168. clocks = <&clk IMX93_CLK_LPSPI2_GATE>,
  169. <&clk IMX93_CLK_BUS_AON>;
  170. clock-names = "per", "ipg";
  171. status = "disabled";
  172. };
  173. lpuart1: serial@44380000 {
  174. compatible = "fsl,imx93-lpuart", "fsl,imx7ulp-lpuart";
  175. reg = <0x44380000 0x1000>;
  176. interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
  177. clocks = <&clk IMX93_CLK_LPUART1_GATE>;
  178. clock-names = "ipg";
  179. status = "disabled";
  180. };
  181. lpuart2: serial@44390000 {
  182. compatible = "fsl,imx93-lpuart", "fsl,imx7ulp-lpuart";
  183. reg = <0x44390000 0x1000>;
  184. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  185. clocks = <&clk IMX93_CLK_LPUART2_GATE>;
  186. clock-names = "ipg";
  187. status = "disabled";
  188. };
  189. iomuxc: pinctrl@443c0000 {
  190. compatible = "fsl,imx93-iomuxc";
  191. reg = <0x443c0000 0x10000>;
  192. status = "okay";
  193. };
  194. clk: clock-controller@44450000 {
  195. compatible = "fsl,imx93-ccm";
  196. reg = <0x44450000 0x10000>;
  197. #clock-cells = <1>;
  198. clocks = <&osc_32k>, <&osc_24m>, <&clk_ext1>;
  199. clock-names = "osc_32k", "osc_24m", "clk_ext1";
  200. status = "okay";
  201. };
  202. src: system-controller@44460000 {
  203. compatible = "fsl,imx93-src", "syscon";
  204. reg = <0x44460000 0x10000>;
  205. #address-cells = <1>;
  206. #size-cells = <1>;
  207. ranges;
  208. mediamix: power-domain@44462400 {
  209. compatible = "fsl,imx93-src-slice";
  210. reg = <0x44462400 0x400>, <0x44465800 0x400>;
  211. #power-domain-cells = <0>;
  212. clocks = <&clk IMX93_CLK_MEDIA_AXI>,
  213. <&clk IMX93_CLK_MEDIA_APB>;
  214. };
  215. mlmix: power-domain@44461800 {
  216. compatible = "fsl,imx93-src-slice";
  217. reg = <0x44461800 0x400>, <0x44464800 0x400>;
  218. #power-domain-cells = <0>;
  219. clocks = <&clk IMX93_CLK_ML_APB>,
  220. <&clk IMX93_CLK_ML>;
  221. };
  222. };
  223. anatop: anatop@44480000 {
  224. compatible = "fsl,imx93-anatop", "syscon";
  225. reg = <0x44480000 0x2000>;
  226. };
  227. };
  228. aips2: bus@42000000 {
  229. compatible = "fsl,aips-bus", "simple-bus";
  230. reg = <0x42000000 0x800000>;
  231. #address-cells = <1>;
  232. #size-cells = <1>;
  233. ranges;
  234. wakeupmix_gpr: syscon@42420000 {
  235. compatible = "fsl,imx93-wakeupmix-syscfg", "syscon";
  236. reg = <0x42420000 0x1000>;
  237. };
  238. mu2: mailbox@42440000 {
  239. compatible = "fsl,imx93-mu", "fsl,imx8ulp-mu";
  240. reg = <0x42440000 0x10000>;
  241. interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
  242. #mbox-cells = <2>;
  243. status = "disabled";
  244. };
  245. lpi2c3: i2c@42530000 {
  246. compatible = "fsl,imx93-lpi2c", "fsl,imx7ulp-lpi2c";
  247. reg = <0x42530000 0x10000>;
  248. #address-cells = <1>;
  249. #size-cells = <0>;
  250. interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
  251. clocks = <&clk IMX93_CLK_LPI2C3_GATE>,
  252. <&clk IMX93_CLK_BUS_WAKEUP>;
  253. clock-names = "per", "ipg";
  254. status = "disabled";
  255. };
  256. lpi2c4: i2c@42540000 {
  257. compatible = "fsl,imx93-lpi2c", "fsl,imx7ulp-lpi2c";
  258. reg = <0x42540000 0x10000>;
  259. #address-cells = <1>;
  260. #size-cells = <0>;
  261. interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
  262. clocks = <&clk IMX93_CLK_LPI2C4_GATE>,
  263. <&clk IMX93_CLK_BUS_WAKEUP>;
  264. clock-names = "per", "ipg";
  265. status = "disabled";
  266. };
  267. lpuart3: serial@42570000 {
  268. compatible = "fsl,imx93-lpuart", "fsl,imx7ulp-lpuart";
  269. reg = <0x42570000 0x1000>;
  270. interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
  271. clocks = <&clk IMX93_CLK_LPUART3_GATE>;
  272. clock-names = "ipg";
  273. status = "disabled";
  274. };
  275. lpuart4: serial@42580000 {
  276. compatible = "fsl,imx93-lpuart", "fsl,imx7ulp-lpuart";
  277. reg = <0x42580000 0x1000>;
  278. interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
  279. clocks = <&clk IMX93_CLK_LPUART4_GATE>;
  280. clock-names = "ipg";
  281. status = "disabled";
  282. };
  283. lpuart5: serial@42590000 {
  284. compatible = "fsl,imx93-lpuart", "fsl,imx7ulp-lpuart";
  285. reg = <0x42590000 0x1000>;
  286. interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
  287. clocks = <&clk IMX93_CLK_LPUART5_GATE>;
  288. clock-names = "ipg";
  289. status = "disabled";
  290. };
  291. lpuart6: serial@425a0000 {
  292. compatible = "fsl,imx93-lpuart", "fsl,imx7ulp-lpuart";
  293. reg = <0x425a0000 0x1000>;
  294. interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
  295. clocks = <&clk IMX93_CLK_LPUART6_GATE>;
  296. clock-names = "ipg";
  297. status = "disabled";
  298. };
  299. lpuart7: serial@42690000 {
  300. compatible = "fsl,imx93-lpuart", "fsl,imx7ulp-lpuart";
  301. reg = <0x42690000 0x1000>;
  302. interrupts = <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>;
  303. clocks = <&clk IMX93_CLK_LPUART7_GATE>;
  304. clock-names = "ipg";
  305. status = "disabled";
  306. };
  307. lpuart8: serial@426a0000 {
  308. compatible = "fsl,imx93-lpuart", "fsl,imx7ulp-lpuart";
  309. reg = <0x426a0000 0x1000>;
  310. interrupts = <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>;
  311. clocks = <&clk IMX93_CLK_LPUART8_GATE>;
  312. clock-names = "ipg";
  313. status = "disabled";
  314. };
  315. lpi2c5: i2c@426b0000 {
  316. compatible = "fsl,imx93-lpi2c", "fsl,imx7ulp-lpi2c";
  317. reg = <0x426b0000 0x10000>;
  318. #address-cells = <1>;
  319. #size-cells = <0>;
  320. interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>;
  321. clocks = <&clk IMX93_CLK_LPI2C5_GATE>,
  322. <&clk IMX93_CLK_BUS_WAKEUP>;
  323. clock-names = "per", "ipg";
  324. status = "disabled";
  325. };
  326. lpi2c6: i2c@426c0000 {
  327. compatible = "fsl,imx93-lpi2c", "fsl,imx7ulp-lpi2c";
  328. reg = <0x426c0000 0x10000>;
  329. #address-cells = <1>;
  330. #size-cells = <0>;
  331. interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>;
  332. clocks = <&clk IMX93_CLK_LPI2C6_GATE>,
  333. <&clk IMX93_CLK_BUS_WAKEUP>;
  334. clock-names = "per", "ipg";
  335. status = "disabled";
  336. };
  337. lpi2c7: i2c@426d0000 {
  338. compatible = "fsl,imx93-lpi2c", "fsl,imx7ulp-lpi2c";
  339. reg = <0x426d0000 0x10000>;
  340. #address-cells = <1>;
  341. #size-cells = <0>;
  342. interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
  343. clocks = <&clk IMX93_CLK_LPI2C7_GATE>,
  344. <&clk IMX93_CLK_BUS_WAKEUP>;
  345. clock-names = "per", "ipg";
  346. status = "disabled";
  347. };
  348. lpi2c8: i2c@426e0000 {
  349. compatible = "fsl,imx93-lpi2c", "fsl,imx7ulp-lpi2c";
  350. reg = <0x426e0000 0x10000>;
  351. #address-cells = <1>;
  352. #size-cells = <0>;
  353. interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>;
  354. clocks = <&clk IMX93_CLK_LPI2C8_GATE>,
  355. <&clk IMX93_CLK_BUS_WAKEUP>;
  356. clock-names = "per", "ipg";
  357. status = "disabled";
  358. };
  359. };
  360. aips3: bus@42800000 {
  361. compatible = "fsl,aips-bus", "simple-bus";
  362. reg = <0x42800000 0x800000>;
  363. #address-cells = <1>;
  364. #size-cells = <1>;
  365. ranges;
  366. usdhc1: mmc@42850000 {
  367. compatible = "fsl,imx93-usdhc", "fsl,imx8mm-usdhc";
  368. reg = <0x42850000 0x10000>;
  369. interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
  370. clocks = <&clk IMX93_CLK_BUS_WAKEUP>,
  371. <&clk IMX93_CLK_WAKEUP_AXI>,
  372. <&clk IMX93_CLK_USDHC1_GATE>;
  373. clock-names = "ipg", "ahb", "per";
  374. bus-width = <8>;
  375. fsl,tuning-start-tap = <20>;
  376. fsl,tuning-step= <2>;
  377. status = "disabled";
  378. };
  379. usdhc2: mmc@42860000 {
  380. compatible = "fsl,imx93-usdhc", "fsl,imx8mm-usdhc";
  381. reg = <0x42860000 0x10000>;
  382. interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
  383. clocks = <&clk IMX93_CLK_BUS_WAKEUP>,
  384. <&clk IMX93_CLK_WAKEUP_AXI>,
  385. <&clk IMX93_CLK_USDHC2_GATE>;
  386. clock-names = "ipg", "ahb", "per";
  387. bus-width = <4>;
  388. fsl,tuning-start-tap = <20>;
  389. fsl,tuning-step= <2>;
  390. status = "disabled";
  391. };
  392. usdhc3: mmc@428b0000 {
  393. compatible = "fsl,imx93-usdhc", "fsl,imx8mm-usdhc";
  394. reg = <0x428b0000 0x10000>;
  395. interrupts = <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>;
  396. clocks = <&clk IMX93_CLK_BUS_WAKEUP>,
  397. <&clk IMX93_CLK_WAKEUP_AXI>,
  398. <&clk IMX93_CLK_USDHC3_GATE>;
  399. clock-names = "ipg", "ahb", "per";
  400. bus-width = <4>;
  401. fsl,tuning-start-tap = <20>;
  402. fsl,tuning-step= <2>;
  403. status = "disabled";
  404. };
  405. };
  406. gpio2: gpio@43810080 {
  407. compatible = "fsl,imx93-gpio", "fsl,imx7ulp-gpio";
  408. reg = <0x43810080 0x1000>, <0x43810040 0x40>;
  409. gpio-controller;
  410. #gpio-cells = <2>;
  411. interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
  412. interrupt-controller;
  413. #interrupt-cells = <2>;
  414. clocks = <&clk IMX93_CLK_GPIO2_GATE>,
  415. <&clk IMX93_CLK_GPIO2_GATE>;
  416. clock-names = "gpio", "port";
  417. gpio-ranges = <&iomuxc 0 4 30>;
  418. };
  419. gpio3: gpio@43820080 {
  420. compatible = "fsl,imx93-gpio", "fsl,imx7ulp-gpio";
  421. reg = <0x43820080 0x1000>, <0x43820040 0x40>;
  422. gpio-controller;
  423. #gpio-cells = <2>;
  424. interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
  425. interrupt-controller;
  426. #interrupt-cells = <2>;
  427. clocks = <&clk IMX93_CLK_GPIO3_GATE>,
  428. <&clk IMX93_CLK_GPIO3_GATE>;
  429. clock-names = "gpio", "port";
  430. gpio-ranges = <&iomuxc 0 84 8>, <&iomuxc 8 66 18>,
  431. <&iomuxc 26 34 2>, <&iomuxc 28 0 4>;
  432. };
  433. gpio4: gpio@43830080 {
  434. compatible = "fsl,imx93-gpio", "fsl,imx7ulp-gpio";
  435. reg = <0x43830080 0x1000>, <0x43830040 0x40>;
  436. gpio-controller;
  437. #gpio-cells = <2>;
  438. interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
  439. interrupt-controller;
  440. #interrupt-cells = <2>;
  441. clocks = <&clk IMX93_CLK_GPIO4_GATE>,
  442. <&clk IMX93_CLK_GPIO4_GATE>;
  443. clock-names = "gpio", "port";
  444. gpio-ranges = <&iomuxc 0 38 28>, <&iomuxc 28 36 2>;
  445. };
  446. gpio1: gpio@47400080 {
  447. compatible = "fsl,imx93-gpio", "fsl,imx7ulp-gpio";
  448. reg = <0x47400080 0x1000>, <0x47400040 0x40>;
  449. gpio-controller;
  450. #gpio-cells = <2>;
  451. interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  452. interrupt-controller;
  453. #interrupt-cells = <2>;
  454. clocks = <&clk IMX93_CLK_GPIO1_GATE>,
  455. <&clk IMX93_CLK_GPIO1_GATE>;
  456. clock-names = "gpio", "port";
  457. gpio-ranges = <&iomuxc 0 92 16>;
  458. };
  459. s4muap: mailbox@47520000 {
  460. compatible = "fsl,imx93-mu-s4";
  461. reg = <0x47520000 0x10000>;
  462. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
  463. <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  464. interrupt-names = "tx", "rx";
  465. #mbox-cells = <2>;
  466. };
  467. media_blk_ctrl: system-controller@4ac10000 {
  468. compatible = "fsl,imx93-media-blk-ctrl", "syscon";
  469. reg = <0x4ac10000 0x10000>;
  470. power-domains = <&mediamix>;
  471. clocks = <&clk IMX93_CLK_MEDIA_APB>,
  472. <&clk IMX93_CLK_MEDIA_AXI>,
  473. <&clk IMX93_CLK_NIC_MEDIA_GATE>,
  474. <&clk IMX93_CLK_MEDIA_DISP_PIX>,
  475. <&clk IMX93_CLK_CAM_PIX>,
  476. <&clk IMX93_CLK_PXP_GATE>,
  477. <&clk IMX93_CLK_LCDIF_GATE>,
  478. <&clk IMX93_CLK_ISI_GATE>,
  479. <&clk IMX93_CLK_MIPI_CSI_GATE>,
  480. <&clk IMX93_CLK_MIPI_DSI_GATE>;
  481. clock-names = "apb", "axi", "nic", "disp", "cam",
  482. "pxp", "lcdif", "isi", "csi", "dsi";
  483. #power-domain-cells = <1>;
  484. status = "disabled";
  485. };
  486. };
  487. };