imx8ulp.dtsi 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Copyright 2021 NXP
  4. */
  5. #include <dt-bindings/clock/imx8ulp-clock.h>
  6. #include <dt-bindings/gpio/gpio.h>
  7. #include <dt-bindings/interrupt-controller/arm-gic.h>
  8. #include <dt-bindings/power/imx8ulp-power.h>
  9. #include "imx8ulp-pinfunc.h"
  10. / {
  11. interrupt-parent = <&gic>;
  12. #address-cells = <2>;
  13. #size-cells = <2>;
  14. aliases {
  15. ethernet0 = &fec;
  16. gpio0 = &gpiod;
  17. gpio1 = &gpioe;
  18. gpio2 = &gpiof;
  19. mmc0 = &usdhc0;
  20. mmc1 = &usdhc1;
  21. mmc2 = &usdhc2;
  22. serial0 = &lpuart4;
  23. serial1 = &lpuart5;
  24. serial2 = &lpuart6;
  25. serial3 = &lpuart7;
  26. };
  27. cpus {
  28. #address-cells = <2>;
  29. #size-cells = <0>;
  30. A35_0: cpu@0 {
  31. device_type = "cpu";
  32. compatible = "arm,cortex-a35";
  33. reg = <0x0 0x0>;
  34. enable-method = "psci";
  35. next-level-cache = <&A35_L2>;
  36. };
  37. A35_1: cpu@1 {
  38. device_type = "cpu";
  39. compatible = "arm,cortex-a35";
  40. reg = <0x0 0x1>;
  41. enable-method = "psci";
  42. next-level-cache = <&A35_L2>;
  43. };
  44. A35_L2: l2-cache0 {
  45. compatible = "cache";
  46. };
  47. };
  48. gic: interrupt-controller@2d400000 {
  49. compatible = "arm,gic-v3";
  50. reg = <0x0 0x2d400000 0 0x10000>, /* GIC Dist */
  51. <0x0 0x2d440000 0 0xc0000>; /* GICR (RD_base + SGI_base) */
  52. #interrupt-cells = <3>;
  53. interrupt-controller;
  54. interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
  55. };
  56. pmu {
  57. compatible = "arm,cortex-a35-pmu";
  58. interrupt-parent = <&gic>;
  59. interrupts = <GIC_PPI 7
  60. (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
  61. interrupt-affinity = <&A35_0>, <&A35_1>;
  62. };
  63. psci {
  64. compatible = "arm,psci-1.0";
  65. method = "smc";
  66. };
  67. timer {
  68. compatible = "arm,armv8-timer";
  69. interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, /* Physical Secure */
  70. <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, /* Physical Non-Secure */
  71. <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, /* Virtual */
  72. <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; /* Hypervisor */
  73. };
  74. frosc: clock-frosc {
  75. compatible = "fixed-clock";
  76. clock-frequency = <192000000>;
  77. clock-output-names = "frosc";
  78. #clock-cells = <0>;
  79. };
  80. lposc: clock-lposc {
  81. compatible = "fixed-clock";
  82. clock-frequency = <1000000>;
  83. clock-output-names = "lposc";
  84. #clock-cells = <0>;
  85. };
  86. rosc: clock-rosc {
  87. compatible = "fixed-clock";
  88. clock-frequency = <32768>;
  89. clock-output-names = "rosc";
  90. #clock-cells = <0>;
  91. };
  92. sosc: clock-sosc {
  93. compatible = "fixed-clock";
  94. clock-frequency = <24000000>;
  95. clock-output-names = "sosc";
  96. #clock-cells = <0>;
  97. };
  98. sram@2201f000 {
  99. compatible = "mmio-sram";
  100. reg = <0x0 0x2201f000 0x0 0x1000>;
  101. #address-cells = <1>;
  102. #size-cells = <1>;
  103. ranges = <0 0x0 0x2201f000 0x1000>;
  104. scmi_buf: scmi-sram-section@0 {
  105. compatible = "arm,scmi-shmem";
  106. reg = <0x0 0x400>;
  107. };
  108. };
  109. firmware {
  110. scmi {
  111. compatible = "arm,scmi-smc";
  112. arm,smc-id = <0xc20000fe>;
  113. #address-cells = <1>;
  114. #size-cells = <0>;
  115. shmem = <&scmi_buf>;
  116. scmi_devpd: protocol@11 {
  117. reg = <0x11>;
  118. #power-domain-cells = <1>;
  119. };
  120. scmi_sensor: protocol@15 {
  121. reg = <0x15>;
  122. #thermal-sensor-cells = <1>;
  123. };
  124. };
  125. };
  126. soc: soc@0 {
  127. compatible = "simple-bus";
  128. #address-cells = <1>;
  129. #size-cells = <1>;
  130. ranges = <0x0 0x0 0x0 0x40000000>;
  131. s4muap: mailbox@27020000 {
  132. compatible = "fsl,imx8ulp-mu-s4";
  133. reg = <0x27020000 0x10000>;
  134. interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
  135. #mbox-cells = <2>;
  136. };
  137. per_bridge3: bus@29000000 {
  138. compatible = "simple-bus";
  139. reg = <0x29000000 0x800000>;
  140. #address-cells = <1>;
  141. #size-cells = <1>;
  142. ranges;
  143. mu: mailbox@29220000 {
  144. compatible = "fsl,imx8ulp-mu";
  145. reg = <0x29220000 0x10000>;
  146. interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  147. #mbox-cells = <2>;
  148. status = "disabled";
  149. };
  150. mu3: mailbox@29230000 {
  151. compatible = "fsl,imx8ulp-mu";
  152. reg = <0x29230000 0x10000>;
  153. interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
  154. clocks = <&pcc3 IMX8ULP_CLK_MU3_A>;
  155. #mbox-cells = <2>;
  156. status = "disabled";
  157. };
  158. wdog3: watchdog@292a0000 {
  159. compatible = "fsl,imx8ulp-wdt", "fsl,imx7ulp-wdt";
  160. reg = <0x292a0000 0x10000>;
  161. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
  162. clocks = <&pcc3 IMX8ULP_CLK_WDOG3>;
  163. assigned-clocks = <&pcc3 IMX8ULP_CLK_WDOG3>;
  164. assigned-clock-parents = <&cgc1 IMX8ULP_CLK_SOSC_DIV2>;
  165. timeout-sec = <40>;
  166. };
  167. cgc1: clock-controller@292c0000 {
  168. compatible = "fsl,imx8ulp-cgc1";
  169. reg = <0x292c0000 0x10000>;
  170. #clock-cells = <1>;
  171. };
  172. pcc3: clock-controller@292d0000 {
  173. compatible = "fsl,imx8ulp-pcc3";
  174. reg = <0x292d0000 0x10000>;
  175. #clock-cells = <1>;
  176. #reset-cells = <1>;
  177. };
  178. tpm5: tpm@29340000 {
  179. compatible = "fsl,imx8ulp-tpm", "fsl,imx7ulp-tpm";
  180. reg = <0x29340000 0x1000>;
  181. interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
  182. clocks = <&pcc3 IMX8ULP_CLK_TPM5>,
  183. <&pcc3 IMX8ULP_CLK_TPM5>;
  184. clock-names = "ipg", "per";
  185. status = "disabled";
  186. };
  187. lpi2c4: i2c@29370000 {
  188. compatible = "fsl,imx8ulp-lpi2c", "fsl,imx7ulp-lpi2c";
  189. reg = <0x29370000 0x10000>;
  190. interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
  191. clocks = <&pcc3 IMX8ULP_CLK_LPI2C4>,
  192. <&pcc3 IMX8ULP_CLK_LPI2C4>;
  193. clock-names = "per", "ipg";
  194. assigned-clocks = <&pcc3 IMX8ULP_CLK_LPI2C4>;
  195. assigned-clock-parents = <&cgc1 IMX8ULP_CLK_FROSC_DIV2>;
  196. assigned-clock-rates = <48000000>;
  197. status = "disabled";
  198. };
  199. lpi2c5: i2c@29380000 {
  200. compatible = "fsl,imx8ulp-lpi2c", "fsl,imx7ulp-lpi2c";
  201. reg = <0x29380000 0x10000>;
  202. interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
  203. clocks = <&pcc3 IMX8ULP_CLK_LPI2C5>,
  204. <&pcc3 IMX8ULP_CLK_LPI2C5>;
  205. clock-names = "per", "ipg";
  206. assigned-clocks = <&pcc3 IMX8ULP_CLK_LPI2C5>;
  207. assigned-clock-parents = <&cgc1 IMX8ULP_CLK_FROSC_DIV2>;
  208. assigned-clock-rates = <48000000>;
  209. status = "disabled";
  210. };
  211. lpuart4: serial@29390000 {
  212. compatible = "fsl,imx8ulp-lpuart", "fsl,imx7ulp-lpuart";
  213. reg = <0x29390000 0x1000>;
  214. interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
  215. clocks = <&pcc3 IMX8ULP_CLK_LPUART4>;
  216. clock-names = "ipg";
  217. status = "disabled";
  218. };
  219. lpuart5: serial@293a0000 {
  220. compatible = "fsl,imx8ulp-lpuart", "fsl,imx7ulp-lpuart";
  221. reg = <0x293a0000 0x1000>;
  222. interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
  223. clocks = <&pcc3 IMX8ULP_CLK_LPUART5>;
  224. clock-names = "ipg";
  225. status = "disabled";
  226. };
  227. lpspi4: spi@293b0000 {
  228. #address-cells = <1>;
  229. #size-cells = <0>;
  230. compatible = "fsl,imx8ulp-spi", "fsl,imx7ulp-spi";
  231. reg = <0x293b0000 0x10000>;
  232. interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
  233. clocks = <&pcc3 IMX8ULP_CLK_LPSPI4>,
  234. <&pcc3 IMX8ULP_CLK_LPSPI4>;
  235. clock-names = "per", "ipg";
  236. assigned-clocks = <&pcc3 IMX8ULP_CLK_LPSPI4>;
  237. assigned-clock-parents = <&cgc1 IMX8ULP_CLK_FROSC_DIV2>;
  238. assigned-clock-rates = <48000000>;
  239. status = "disabled";
  240. };
  241. lpspi5: spi@293c0000 {
  242. #address-cells = <1>;
  243. #size-cells = <0>;
  244. compatible = "fsl,imx8ulp-spi", "fsl,imx7ulp-spi";
  245. reg = <0x293c0000 0x10000>;
  246. interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
  247. clocks = <&pcc3 IMX8ULP_CLK_LPSPI5>,
  248. <&pcc3 IMX8ULP_CLK_LPSPI5>;
  249. clock-names = "per", "ipg";
  250. assigned-clocks = <&pcc3 IMX8ULP_CLK_LPSPI5>;
  251. assigned-clock-parents = <&cgc1 IMX8ULP_CLK_FROSC_DIV2>;
  252. assigned-clock-rates = <48000000>;
  253. status = "disabled";
  254. };
  255. };
  256. per_bridge4: bus@29800000 {
  257. compatible = "simple-bus";
  258. reg = <0x29800000 0x800000>;
  259. #address-cells = <1>;
  260. #size-cells = <1>;
  261. ranges;
  262. pcc4: clock-controller@29800000 {
  263. compatible = "fsl,imx8ulp-pcc4";
  264. reg = <0x29800000 0x10000>;
  265. #clock-cells = <1>;
  266. #reset-cells = <1>;
  267. };
  268. lpi2c6: i2c@29840000 {
  269. compatible = "fsl,imx8ulp-lpi2c", "fsl,imx7ulp-lpi2c";
  270. reg = <0x29840000 0x10000>;
  271. interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
  272. clocks = <&pcc4 IMX8ULP_CLK_LPI2C6>,
  273. <&pcc4 IMX8ULP_CLK_LPI2C6>;
  274. clock-names = "per", "ipg";
  275. assigned-clocks = <&pcc4 IMX8ULP_CLK_LPI2C6>;
  276. assigned-clock-parents = <&cgc1 IMX8ULP_CLK_FROSC_DIV2>;
  277. assigned-clock-rates = <48000000>;
  278. status = "disabled";
  279. };
  280. lpi2c7: i2c@29850000 {
  281. compatible = "fsl,imx8ulp-lpi2c", "fsl,imx7ulp-lpi2c";
  282. reg = <0x29850000 0x10000>;
  283. interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
  284. clocks = <&pcc4 IMX8ULP_CLK_LPI2C7>,
  285. <&pcc4 IMX8ULP_CLK_LPI2C7>;
  286. clock-names = "per", "ipg";
  287. assigned-clocks = <&pcc4 IMX8ULP_CLK_LPI2C7>;
  288. assigned-clock-parents = <&cgc1 IMX8ULP_CLK_FROSC_DIV2>;
  289. assigned-clock-rates = <48000000>;
  290. status = "disabled";
  291. };
  292. lpuart6: serial@29860000 {
  293. compatible = "fsl,imx8ulp-lpuart", "fsl,imx7ulp-lpuart";
  294. reg = <0x29860000 0x1000>;
  295. interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
  296. clocks = <&pcc4 IMX8ULP_CLK_LPUART6>;
  297. clock-names = "ipg";
  298. status = "disabled";
  299. };
  300. lpuart7: serial@29870000 {
  301. compatible = "fsl,imx8ulp-lpuart", "fsl,imx7ulp-lpuart";
  302. reg = <0x29870000 0x1000>;
  303. interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
  304. clocks = <&pcc4 IMX8ULP_CLK_LPUART7>;
  305. clock-names = "ipg";
  306. status = "disabled";
  307. };
  308. iomuxc1: pinctrl@298c0000 {
  309. compatible = "fsl,imx8ulp-iomuxc1";
  310. reg = <0x298c0000 0x10000>;
  311. };
  312. usdhc0: mmc@298d0000 {
  313. compatible = "fsl,imx8ulp-usdhc", "fsl,imx8mm-usdhc";
  314. reg = <0x298d0000 0x10000>;
  315. interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
  316. clocks = <&cgc1 IMX8ULP_CLK_XBAR_DIVBUS>,
  317. <&cgc1 IMX8ULP_CLK_XBAR_AD_DIVPLAT>,
  318. <&pcc4 IMX8ULP_CLK_USDHC0>;
  319. clock-names = "ipg", "ahb", "per";
  320. power-domains = <&scmi_devpd IMX8ULP_PD_USDHC0>;
  321. fsl,tuning-start-tap = <20>;
  322. fsl,tuning-step = <2>;
  323. bus-width = <4>;
  324. status = "disabled";
  325. };
  326. usdhc1: mmc@298e0000 {
  327. compatible = "fsl,imx8ulp-usdhc", "fsl,imx8mm-usdhc";
  328. reg = <0x298e0000 0x10000>;
  329. interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
  330. clocks = <&cgc1 IMX8ULP_CLK_XBAR_DIVBUS>,
  331. <&cgc1 IMX8ULP_CLK_NIC_PER_DIVPLAT>,
  332. <&pcc4 IMX8ULP_CLK_USDHC1>;
  333. clock-names = "ipg", "ahb", "per";
  334. power-domains = <&scmi_devpd IMX8ULP_PD_USDHC1>;
  335. fsl,tuning-start-tap = <20>;
  336. fsl,tuning-step = <2>;
  337. bus-width = <4>;
  338. status = "disabled";
  339. };
  340. usdhc2: mmc@298f0000 {
  341. compatible = "fsl,imx8ulp-usdhc", "fsl,imx8mm-usdhc";
  342. reg = <0x298f0000 0x10000>;
  343. interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
  344. clocks = <&cgc1 IMX8ULP_CLK_XBAR_DIVBUS>,
  345. <&cgc1 IMX8ULP_CLK_NIC_PER_DIVPLAT>,
  346. <&pcc4 IMX8ULP_CLK_USDHC2>;
  347. clock-names = "ipg", "ahb", "per";
  348. power-domains = <&scmi_devpd IMX8ULP_PD_USDHC2_USB1>;
  349. fsl,tuning-start-tap = <20>;
  350. fsl,tuning-step = <2>;
  351. bus-width = <4>;
  352. status = "disabled";
  353. };
  354. fec: ethernet@29950000 {
  355. compatible = "fsl,imx8ulp-fec", "fsl,imx6ul-fec", "fsl,imx6q-fec";
  356. reg = <0x29950000 0x10000>;
  357. interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
  358. interrupt-names = "int0";
  359. fsl,num-tx-queues = <1>;
  360. fsl,num-rx-queues = <1>;
  361. status = "disabled";
  362. };
  363. };
  364. gpioe: gpio@2d000080 {
  365. compatible = "fsl,imx8ulp-gpio", "fsl,imx7ulp-gpio";
  366. reg = <0x2d000080 0x1000>, <0x2d000040 0x40>;
  367. gpio-controller;
  368. #gpio-cells = <2>;
  369. interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>;
  370. interrupt-controller;
  371. #interrupt-cells = <2>;
  372. clocks = <&pcc4 IMX8ULP_CLK_RGPIOE>,
  373. <&pcc4 IMX8ULP_CLK_PCTLE>;
  374. clock-names = "gpio", "port";
  375. gpio-ranges = <&iomuxc1 0 32 24>;
  376. };
  377. gpiof: gpio@2d010080 {
  378. compatible = "fsl,imx8ulp-gpio", "fsl,imx7ulp-gpio";
  379. reg = <0x2d010080 0x1000>, <0x2d010040 0x40>;
  380. gpio-controller;
  381. #gpio-cells = <2>;
  382. interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
  383. interrupt-controller;
  384. #interrupt-cells = <2>;
  385. clocks = <&pcc4 IMX8ULP_CLK_RGPIOF>,
  386. <&pcc4 IMX8ULP_CLK_PCTLF>;
  387. clock-names = "gpio", "port";
  388. gpio-ranges = <&iomuxc1 0 64 32>;
  389. };
  390. per_bridge5: bus@2d800000 {
  391. compatible = "simple-bus";
  392. reg = <0x2d800000 0x800000>;
  393. #address-cells = <1>;
  394. #size-cells = <1>;
  395. ranges;
  396. cgc2: clock-controller@2da60000 {
  397. compatible = "fsl,imx8ulp-cgc2";
  398. reg = <0x2da60000 0x10000>;
  399. #clock-cells = <1>;
  400. };
  401. pcc5: clock-controller@2da70000 {
  402. compatible = "fsl,imx8ulp-pcc5";
  403. reg = <0x2da70000 0x10000>;
  404. #clock-cells = <1>;
  405. #reset-cells = <1>;
  406. };
  407. };
  408. gpiod: gpio@2e200080 {
  409. compatible = "fsl,imx8ulp-gpio", "fsl,imx7ulp-gpio";
  410. reg = <0x2e200080 0x1000>, <0x2e200040 0x40>;
  411. gpio-controller;
  412. #gpio-cells = <2>;
  413. interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
  414. interrupt-controller;
  415. #interrupt-cells = <2>;
  416. clocks = <&pcc5 IMX8ULP_CLK_RGPIOD>,
  417. <&pcc5 IMX8ULP_CLK_RGPIOD>;
  418. clock-names = "gpio", "port";
  419. gpio-ranges = <&iomuxc1 0 0 24>;
  420. };
  421. };
  422. };