imx8qxp-mek.dts 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2017~2018 NXP
  4. */
  5. /dts-v1/;
  6. #include "imx8qxp.dtsi"
  7. / {
  8. model = "Freescale i.MX8QXP MEK";
  9. compatible = "fsl,imx8qxp-mek", "fsl,imx8qxp";
  10. chosen {
  11. stdout-path = &lpuart0;
  12. };
  13. memory@80000000 {
  14. device_type = "memory";
  15. reg = <0x00000000 0x80000000 0 0x40000000>;
  16. };
  17. reg_usdhc2_vmmc: usdhc2-vmmc {
  18. compatible = "regulator-fixed";
  19. regulator-name = "SD1_SPWR";
  20. regulator-min-microvolt = <3000000>;
  21. regulator-max-microvolt = <3000000>;
  22. gpio = <&lsio_gpio4 19 GPIO_ACTIVE_HIGH>;
  23. enable-active-high;
  24. };
  25. };
  26. &dsp {
  27. status = "okay";
  28. };
  29. &fec1 {
  30. pinctrl-names = "default";
  31. pinctrl-0 = <&pinctrl_fec1>;
  32. phy-mode = "rgmii-id";
  33. phy-handle = <&ethphy0>;
  34. fsl,magic-packet;
  35. status = "okay";
  36. mdio {
  37. #address-cells = <1>;
  38. #size-cells = <0>;
  39. ethphy0: ethernet-phy@0 {
  40. compatible = "ethernet-phy-ieee802.3-c22";
  41. reg = <0>;
  42. };
  43. };
  44. };
  45. &i2c1 {
  46. #address-cells = <1>;
  47. #size-cells = <0>;
  48. clock-frequency = <100000>;
  49. pinctrl-names = "default";
  50. pinctrl-0 = <&pinctrl_lpi2c1 &pinctrl_ioexp_rst>;
  51. status = "okay";
  52. i2c-mux@71 {
  53. compatible = "nxp,pca9646", "nxp,pca9546";
  54. #address-cells = <1>;
  55. #size-cells = <0>;
  56. reg = <0x71>;
  57. reset-gpios = <&lsio_gpio1 1 GPIO_ACTIVE_LOW>;
  58. i2c@0 {
  59. #address-cells = <1>;
  60. #size-cells = <0>;
  61. reg = <0>;
  62. max7322: gpio@68 {
  63. compatible = "maxim,max7322";
  64. reg = <0x68>;
  65. gpio-controller;
  66. #gpio-cells = <2>;
  67. };
  68. };
  69. i2c@1 {
  70. #address-cells = <1>;
  71. #size-cells = <0>;
  72. reg = <1>;
  73. };
  74. i2c@2 {
  75. #address-cells = <1>;
  76. #size-cells = <0>;
  77. reg = <2>;
  78. pressure-sensor@60 {
  79. compatible = "fsl,mpl3115";
  80. reg = <0x60>;
  81. };
  82. };
  83. i2c@3 {
  84. #address-cells = <1>;
  85. #size-cells = <0>;
  86. reg = <3>;
  87. pca9557_a: gpio@1a {
  88. compatible = "nxp,pca9557";
  89. reg = <0x1a>;
  90. gpio-controller;
  91. #gpio-cells = <2>;
  92. };
  93. pca9557_b: gpio@1d {
  94. compatible = "nxp,pca9557";
  95. reg = <0x1d>;
  96. gpio-controller;
  97. #gpio-cells = <2>;
  98. };
  99. light-sensor@44 {
  100. pinctrl-names = "default";
  101. pinctrl-0 = <&pinctrl_isl29023>;
  102. compatible = "isil,isl29023";
  103. reg = <0x44>;
  104. interrupt-parent = <&lsio_gpio1>;
  105. interrupts = <2 IRQ_TYPE_EDGE_FALLING>;
  106. };
  107. };
  108. };
  109. };
  110. &lpuart0 {
  111. pinctrl-names = "default";
  112. pinctrl-0 = <&pinctrl_lpuart0>;
  113. status = "okay";
  114. };
  115. &mu_m0 {
  116. status = "okay";
  117. };
  118. &mu1_m0 {
  119. status = "okay";
  120. };
  121. &scu_key {
  122. status = "okay";
  123. };
  124. &thermal_zones {
  125. pmic-thermal0 {
  126. polling-delay-passive = <250>;
  127. polling-delay = <2000>;
  128. thermal-sensors = <&tsens IMX_SC_R_PMIC_0>;
  129. trips {
  130. pmic_alert0: trip0 {
  131. temperature = <110000>;
  132. hysteresis = <2000>;
  133. type = "passive";
  134. };
  135. pmic_crit0: trip1 {
  136. temperature = <125000>;
  137. hysteresis = <2000>;
  138. type = "critical";
  139. };
  140. };
  141. cooling-maps {
  142. map0 {
  143. trip = <&pmic_alert0>;
  144. cooling-device =
  145. <&A35_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  146. <&A35_1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  147. <&A35_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  148. <&A35_3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  149. };
  150. };
  151. };
  152. };
  153. &usdhc1 {
  154. assigned-clocks = <&clk IMX_SC_R_SDHC_0 IMX_SC_PM_CLK_PER>;
  155. assigned-clock-rates = <200000000>;
  156. pinctrl-names = "default";
  157. pinctrl-0 = <&pinctrl_usdhc1>;
  158. bus-width = <8>;
  159. no-sd;
  160. no-sdio;
  161. non-removable;
  162. status = "okay";
  163. };
  164. &usdhc2 {
  165. assigned-clocks = <&clk IMX_SC_R_SDHC_1 IMX_SC_PM_CLK_PER>;
  166. assigned-clock-rates = <200000000>;
  167. pinctrl-names = "default";
  168. pinctrl-0 = <&pinctrl_usdhc2>;
  169. bus-width = <4>;
  170. vmmc-supply = <&reg_usdhc2_vmmc>;
  171. cd-gpios = <&lsio_gpio4 22 GPIO_ACTIVE_LOW>;
  172. wp-gpios = <&lsio_gpio4 21 GPIO_ACTIVE_HIGH>;
  173. status = "okay";
  174. };
  175. &vpu {
  176. compatible = "nxp,imx8qxp-vpu";
  177. status = "okay";
  178. };
  179. &vpu_core0 {
  180. reg = <0x2d040000 0x10000>;
  181. memory-region = <&decoder_boot>, <&decoder_rpc>;
  182. status = "okay";
  183. };
  184. &vpu_core1 {
  185. reg = <0x2d050000 0x10000>;
  186. memory-region = <&encoder_boot>, <&encoder_rpc>;
  187. status = "okay";
  188. };
  189. &iomuxc {
  190. pinctrl_fec1: fec1grp {
  191. fsl,pins = <
  192. IMX8QXP_ENET0_MDC_CONN_ENET0_MDC 0x06000020
  193. IMX8QXP_ENET0_MDIO_CONN_ENET0_MDIO 0x06000020
  194. IMX8QXP_ENET0_RGMII_TX_CTL_CONN_ENET0_RGMII_TX_CTL 0x06000020
  195. IMX8QXP_ENET0_RGMII_TXC_CONN_ENET0_RGMII_TXC 0x06000020
  196. IMX8QXP_ENET0_RGMII_TXD0_CONN_ENET0_RGMII_TXD0 0x06000020
  197. IMX8QXP_ENET0_RGMII_TXD1_CONN_ENET0_RGMII_TXD1 0x06000020
  198. IMX8QXP_ENET0_RGMII_TXD2_CONN_ENET0_RGMII_TXD2 0x06000020
  199. IMX8QXP_ENET0_RGMII_TXD3_CONN_ENET0_RGMII_TXD3 0x06000020
  200. IMX8QXP_ENET0_RGMII_RXC_CONN_ENET0_RGMII_RXC 0x06000020
  201. IMX8QXP_ENET0_RGMII_RX_CTL_CONN_ENET0_RGMII_RX_CTL 0x06000020
  202. IMX8QXP_ENET0_RGMII_RXD0_CONN_ENET0_RGMII_RXD0 0x06000020
  203. IMX8QXP_ENET0_RGMII_RXD1_CONN_ENET0_RGMII_RXD1 0x06000020
  204. IMX8QXP_ENET0_RGMII_RXD2_CONN_ENET0_RGMII_RXD2 0x06000020
  205. IMX8QXP_ENET0_RGMII_RXD3_CONN_ENET0_RGMII_RXD3 0x06000020
  206. >;
  207. };
  208. pinctrl_ioexp_rst: ioexprstgrp {
  209. fsl,pins = <
  210. IMX8QXP_SPI2_SDO_LSIO_GPIO1_IO01 0x06000021
  211. >;
  212. };
  213. pinctrl_isl29023: isl29023grp {
  214. fsl,pins = <
  215. IMX8QXP_SPI2_SDI_LSIO_GPIO1_IO02 0x00000021
  216. >;
  217. };
  218. pinctrl_lpi2c1: lpi2c1grp {
  219. fsl,pins = <
  220. IMX8QXP_USB_SS3_TC1_ADMA_I2C1_SCL 0x06000021
  221. IMX8QXP_USB_SS3_TC3_ADMA_I2C1_SDA 0x06000021
  222. >;
  223. };
  224. pinctrl_lpuart0: lpuart0grp {
  225. fsl,pins = <
  226. IMX8QXP_UART0_RX_ADMA_UART0_RX 0x06000020
  227. IMX8QXP_UART0_TX_ADMA_UART0_TX 0x06000020
  228. >;
  229. };
  230. pinctrl_usdhc1: usdhc1grp {
  231. fsl,pins = <
  232. IMX8QXP_EMMC0_CLK_CONN_EMMC0_CLK 0x06000041
  233. IMX8QXP_EMMC0_CMD_CONN_EMMC0_CMD 0x00000021
  234. IMX8QXP_EMMC0_DATA0_CONN_EMMC0_DATA0 0x00000021
  235. IMX8QXP_EMMC0_DATA1_CONN_EMMC0_DATA1 0x00000021
  236. IMX8QXP_EMMC0_DATA2_CONN_EMMC0_DATA2 0x00000021
  237. IMX8QXP_EMMC0_DATA3_CONN_EMMC0_DATA3 0x00000021
  238. IMX8QXP_EMMC0_DATA4_CONN_EMMC0_DATA4 0x00000021
  239. IMX8QXP_EMMC0_DATA5_CONN_EMMC0_DATA5 0x00000021
  240. IMX8QXP_EMMC0_DATA6_CONN_EMMC0_DATA6 0x00000021
  241. IMX8QXP_EMMC0_DATA7_CONN_EMMC0_DATA7 0x00000021
  242. IMX8QXP_EMMC0_STROBE_CONN_EMMC0_STROBE 0x00000041
  243. >;
  244. };
  245. pinctrl_usdhc2: usdhc2grp {
  246. fsl,pins = <
  247. IMX8QXP_USDHC1_CLK_CONN_USDHC1_CLK 0x06000041
  248. IMX8QXP_USDHC1_CMD_CONN_USDHC1_CMD 0x00000021
  249. IMX8QXP_USDHC1_DATA0_CONN_USDHC1_DATA0 0x00000021
  250. IMX8QXP_USDHC1_DATA1_CONN_USDHC1_DATA1 0x00000021
  251. IMX8QXP_USDHC1_DATA2_CONN_USDHC1_DATA2 0x00000021
  252. IMX8QXP_USDHC1_DATA3_CONN_USDHC1_DATA3 0x00000021
  253. IMX8QXP_USDHC1_VSELECT_CONN_USDHC1_VSELECT 0x00000021
  254. >;
  255. };
  256. };