imx8qm-ss-dma.dtsi 1.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2018-2019 NXP
  4. * Dong Aisheng <[email protected]>
  5. */
  6. &dma_subsys {
  7. uart4_lpcg: clock-controller@5a4a0000 {
  8. compatible = "fsl,imx8qxp-lpcg";
  9. reg = <0x5a4a0000 0x10000>;
  10. #clock-cells = <1>;
  11. clocks = <&clk IMX_SC_R_UART_4 IMX_SC_PM_CLK_PER>,
  12. <&dma_ipg_clk>;
  13. clock-indices = <IMX_LPCG_CLK_0>, <IMX_LPCG_CLK_4>;
  14. clock-output-names = "uart4_lpcg_baud_clk",
  15. "uart4_lpcg_ipg_clk";
  16. power-domains = <&pd IMX_SC_R_UART_4>;
  17. };
  18. };
  19. &lpuart0 {
  20. compatible = "fsl,imx8qm-lpuart", "fsl,imx8qxp-lpuart";
  21. };
  22. &lpuart1 {
  23. compatible = "fsl,imx8qm-lpuart", "fsl,imx8qxp-lpuart";
  24. };
  25. &lpuart2 {
  26. compatible = "fsl,imx8qm-lpuart", "fsl,imx8qxp-lpuart";
  27. };
  28. &lpuart3 {
  29. compatible = "fsl,imx8qm-lpuart", "fsl,imx8qxp-lpuart";
  30. };
  31. &i2c0 {
  32. compatible = "fsl,imx8qm-lpi2c", "fsl,imx7ulp-lpi2c";
  33. };
  34. &i2c1 {
  35. compatible = "fsl,imx8qm-lpi2c", "fsl,imx7ulp-lpi2c";
  36. };
  37. &i2c2 {
  38. compatible = "fsl,imx8qm-lpi2c", "fsl,imx7ulp-lpi2c";
  39. };
  40. &i2c3 {
  41. compatible = "fsl,imx8qm-lpi2c", "fsl,imx7ulp-lpi2c";
  42. };