imx8mq-nitrogen.dts 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Copyright 2018 Boundary Devices
  4. */
  5. /dts-v1/;
  6. #include <dt-bindings/input/input.h>
  7. #include "imx8mq.dtsi"
  8. / {
  9. model = "Boundary Devices i.MX8MQ Nitrogen8M";
  10. compatible = "boundary,imx8mq-nitrogen8m", "fsl,imx8mq";
  11. chosen {
  12. stdout-path = "serial0:115200n8";
  13. };
  14. memory@40000000 {
  15. device_type = "memory";
  16. reg = <0x00000000 0x40000000 0 0x80000000>;
  17. };
  18. gpio-keys {
  19. compatible = "gpio-keys";
  20. pinctrl-names = "default";
  21. pinctrl-0 = <&pinctrl_gpio_keys>;
  22. button-power {
  23. label = "Power Button";
  24. gpios = <&gpio1 7 GPIO_ACTIVE_LOW>;
  25. linux,code = <KEY_POWER>;
  26. wakeup-source;
  27. };
  28. };
  29. hdmi-connector {
  30. compatible = "hdmi-connector";
  31. ddc-i2c-bus = <&ddc_i2c_bus>;
  32. label = "hdmi";
  33. type = "a";
  34. port {
  35. hdmi_connector_in: endpoint {
  36. remote-endpoint = <&lt8912_out>;
  37. };
  38. };
  39. };
  40. reg_usb_otg_vbus: regulator-usb-otg-vbus {
  41. compatible = "regulator-fixed";
  42. pinctrl-names = "default";
  43. pinctrl-0 = <&pinctrl_reg_usbotg_vbus>;
  44. regulator-name = "usb_otg_vbus";
  45. regulator-min-microvolt = <5000000>;
  46. regulator-max-microvolt = <5000000>;
  47. gpio = <&gpio1 12 GPIO_ACTIVE_HIGH>;
  48. enable-active-high;
  49. };
  50. reg_vref_0v9: regulator-vref-0v9 {
  51. compatible = "regulator-fixed";
  52. regulator-name = "vref-0v9";
  53. regulator-min-microvolt = <900000>;
  54. regulator-max-microvolt = <900000>;
  55. };
  56. reg_vref_1v8: regulator-vref-1v8 {
  57. compatible = "regulator-fixed";
  58. regulator-name = "vref-1v8";
  59. regulator-min-microvolt = <1800000>;
  60. regulator-max-microvolt = <1800000>;
  61. };
  62. reg_vref_2v5: regulator-vref-2v5 {
  63. compatible = "regulator-fixed";
  64. regulator-name = "vref-2v5";
  65. regulator-min-microvolt = <2500000>;
  66. regulator-max-microvolt = <2500000>;
  67. };
  68. reg_vref_3v3: regulator-vref-3v3 {
  69. compatible = "regulator-fixed";
  70. regulator-name = "vref-3v3";
  71. regulator-min-microvolt = <3300000>;
  72. regulator-max-microvolt = <3300000>;
  73. };
  74. reg_vref_5v: regulator-vref-5v {
  75. compatible = "regulator-fixed";
  76. regulator-name = "vref-5v";
  77. regulator-min-microvolt = <5000000>;
  78. regulator-max-microvolt = <5000000>;
  79. };
  80. };
  81. &dphy {
  82. status = "okay";
  83. };
  84. &fec1 {
  85. pinctrl-names = "default";
  86. pinctrl-0 = <&pinctrl_fec1>;
  87. phy-mode = "rgmii-id";
  88. phy-handle = <&ethphy0>;
  89. fsl,magic-packet;
  90. status = "okay";
  91. mdio {
  92. #address-cells = <1>;
  93. #size-cells = <0>;
  94. ethphy0: ethernet-phy@4 {
  95. compatible = "ethernet-phy-ieee802.3-c22";
  96. reg = <4>;
  97. interrupts-extended = <&gpio1 11 IRQ_TYPE_LEVEL_LOW>;
  98. };
  99. };
  100. };
  101. /* Release reset of the USB Host HUB */
  102. &gpio1 {
  103. usb-host-reset-hog {
  104. gpio-hog;
  105. gpios = <14 GPIO_ACTIVE_HIGH>;
  106. output-high;
  107. };
  108. };
  109. &i2c1 {
  110. clock-frequency = <400000>;
  111. pinctrl-names = "default";
  112. pinctrl-0 = <&pinctrl_i2c1>;
  113. status = "okay";
  114. i2c-mux@70 {
  115. compatible = "nxp,pca9546";
  116. pinctrl-names = "default";
  117. pinctrl-0 = <&pinctrl_i2c1_pca9546>;
  118. reg = <0x70>;
  119. reset-gpios = <&gpio1 8 GPIO_ACTIVE_LOW>;
  120. #address-cells = <1>;
  121. #size-cells = <0>;
  122. i2c1a: i2c1@0 {
  123. reg = <0>;
  124. #address-cells = <1>;
  125. #size-cells = <0>;
  126. reg_arm_dram: regulator@60 {
  127. compatible = "fcs,fan53555";
  128. pinctrl-names = "default";
  129. pinctrl-0 = <&pinctrl_reg_arm_dram>;
  130. reg = <0x60>;
  131. regulator-min-microvolt = <900000>;
  132. regulator-max-microvolt = <1000000>;
  133. regulator-always-on;
  134. vsel-gpios = <&gpio3 24 GPIO_ACTIVE_HIGH>;
  135. };
  136. };
  137. i2c1b: i2c1@1 {
  138. reg = <1>;
  139. #address-cells = <1>;
  140. #size-cells = <0>;
  141. reg_dram_1p1v: regulator@60 {
  142. compatible = "fcs,fan53555";
  143. pinctrl-names = "default";
  144. pinctrl-0 = <&pinctrl_reg_dram_1p1v>;
  145. reg = <0x60>;
  146. regulator-min-microvolt = <1100000>;
  147. regulator-max-microvolt = <1100000>;
  148. regulator-always-on;
  149. vsel-gpios = <&gpio2 11 GPIO_ACTIVE_HIGH>;
  150. };
  151. };
  152. i2c1c: i2c1@2 {
  153. reg = <2>;
  154. #address-cells = <1>;
  155. #size-cells = <0>;
  156. reg_soc_gpu_vpu: regulator@60 {
  157. compatible = "fcs,fan53555";
  158. pinctrl-names = "default";
  159. pinctrl-0 = <&pinctrl_reg_soc_gpu_vpu>;
  160. reg = <0x60>;
  161. regulator-min-microvolt = <900000>;
  162. regulator-max-microvolt = <1000000>;
  163. regulator-always-on;
  164. vsel-gpios = <&gpio2 20 GPIO_ACTIVE_HIGH>;
  165. };
  166. };
  167. i2c1d: i2c1@3 {
  168. reg = <3>;
  169. #address-cells = <1>;
  170. #size-cells = <0>;
  171. rtc@68 {
  172. compatible = "microcrystal,rv4162";
  173. pinctrl-names = "default";
  174. pinctrl-0 = <&pinctrl_i2c1d_rv4162>;
  175. reg = <0x68>;
  176. interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_LOW>;
  177. wakeup-source;
  178. };
  179. };
  180. };
  181. };
  182. &i2c4 {
  183. clock-frequency = <100000>;
  184. pinctrl-names = "default";
  185. pinctrl-0 = <&pinctrl_i2c4>;
  186. status = "okay";
  187. pca9546: i2c-mux@70 {
  188. compatible = "nxp,pca9546";
  189. reg = <0x70>;
  190. #address-cells = <1>;
  191. #size-cells = <0>;
  192. i2c4@0 {
  193. reg = <0>;
  194. #address-cells = <1>;
  195. #size-cells = <0>;
  196. clock-frequency = <100000>;
  197. hdmi-bridge@48 {
  198. compatible = "lontium,lt8912b";
  199. reg = <0x48> ;
  200. reset-gpios = <&max7323 0 GPIO_ACTIVE_LOW>;
  201. ports {
  202. #address-cells = <1>;
  203. #size-cells = <0>;
  204. port@0 {
  205. reg = <0>;
  206. hdmi_out_in: endpoint {
  207. data-lanes = <1 2 3 4>;
  208. remote-endpoint = <&mipi_dsi_out>;
  209. };
  210. };
  211. port@1 {
  212. reg = <1>;
  213. lt8912_out: endpoint {
  214. remote-endpoint = <&hdmi_connector_in>;
  215. };
  216. };
  217. };
  218. };
  219. };
  220. ddc_i2c_bus: i2c4@1 {
  221. reg = <1>;
  222. #address-cells = <1>;
  223. #size-cells = <0>;
  224. clock-frequency = <100000>;
  225. };
  226. i2c4@3 {
  227. reg = <3>;
  228. #address-cells = <1>;
  229. #size-cells = <0>;
  230. clock-frequency = <100000>;
  231. max7323: gpio-expander@68 {
  232. compatible = "maxim,max7323";
  233. pinctrl-names = "default";
  234. pinctrl-0 = <&pinctrl_max7323>;
  235. gpio-controller;
  236. reg = <0x68>;
  237. #gpio-cells = <2>;
  238. };
  239. };
  240. };
  241. };
  242. &lcdif {
  243. status = "okay";
  244. };
  245. &mipi_dsi {
  246. #address-cells = <1>;
  247. #size-cells = <0>;
  248. status = "okay";
  249. ports {
  250. port@1 {
  251. reg = <1>;
  252. mipi_dsi_out: endpoint {
  253. remote-endpoint = <&hdmi_out_in>;
  254. };
  255. };
  256. };
  257. };
  258. &uart1 { /* console */
  259. pinctrl-names = "default";
  260. pinctrl-0 = <&pinctrl_uart1>;
  261. assigned-clocks = <&clk IMX8MQ_CLK_UART1>;
  262. assigned-clock-parents = <&clk IMX8MQ_CLK_25M>;
  263. status = "okay";
  264. };
  265. &uart2 {
  266. pinctrl-names = "default";
  267. pinctrl-0 = <&pinctrl_uart2>;
  268. assigned-clocks = <&clk IMX8MQ_CLK_UART2>;
  269. assigned-clock-parents = <&clk IMX8MQ_CLK_25M>;
  270. status = "okay";
  271. };
  272. &usb_dwc3_0 {
  273. dr_mode = "otg";
  274. pinctrl-names = "default";
  275. pinctrl-0 = <&pinctrl_usb3_0>;
  276. status = "okay";
  277. };
  278. &usb3_phy0 {
  279. vbus-supply = <&reg_usb_otg_vbus>;
  280. status = "okay";
  281. };
  282. &usb_dwc3_1 {
  283. dr_mode = "host";
  284. status = "okay";
  285. };
  286. &usb3_phy1 {
  287. pinctrl-names = "default";
  288. pinctrl-0 = <&pinctrl_usb3_1>;
  289. status = "okay";
  290. };
  291. &usdhc1 {
  292. assigned-clocks = <&clk IMX8MQ_CLK_USDHC1>;
  293. assigned-clock-rates = <400000000>;
  294. bus-width = <8>;
  295. pinctrl-names = "default";
  296. pinctrl-0 = <&pinctrl_usdhc1>;
  297. non-removable;
  298. vmmc-supply = <&reg_vref_1v8>;
  299. status = "okay";
  300. };
  301. &wdog1 {
  302. pinctrl-names = "default";
  303. pinctrl-0 = <&pinctrl_wdog>;
  304. fsl,ext-reset-output;
  305. status = "okay";
  306. };
  307. &iomuxc {
  308. pinctrl-names = "default";
  309. pinctrl-0 = <&pinctrl_hog>;
  310. pinctrl_hog: hoggrp {
  311. fsl,pins = <
  312. /* J17 connector, odd */
  313. MX8MQ_IOMUXC_SAI1_RXFS_GPIO4_IO0 0x19 /* Pin 19 */
  314. MX8MQ_IOMUXC_SAI1_RXC_GPIO4_IO1 0x19 /* Pin 21 */
  315. MX8MQ_IOMUXC_SAI1_RXD1_GPIO4_IO3 0x19 /* Pin 23 */
  316. MX8MQ_IOMUXC_SAI1_RXD2_GPIO4_IO4 0x19 /* Pin 25 */
  317. MX8MQ_IOMUXC_SAI1_RXD3_GPIO4_IO5 0x19 /* Pin 27 */
  318. MX8MQ_IOMUXC_SAI1_RXD4_GPIO4_IO6 0x19 /* Pin 29 */
  319. MX8MQ_IOMUXC_SAI1_RXD5_GPIO4_IO7 0x19 /* Pin 31 */
  320. MX8MQ_IOMUXC_SAI1_RXD6_GPIO4_IO8 0x19 /* Pin 33 */
  321. MX8MQ_IOMUXC_SAI1_RXD7_GPIO4_IO9 0x19 /* Pin 35 */
  322. MX8MQ_IOMUXC_SAI1_TXD1_GPIO4_IO13 0x19 /* Pin 39 */
  323. MX8MQ_IOMUXC_SAI1_TXD2_GPIO4_IO14 0x19 /* Pin 41 */
  324. MX8MQ_IOMUXC_SAI1_TXD3_GPIO4_IO15 0x19 /* Pin 43 */
  325. MX8MQ_IOMUXC_SAI1_TXD4_GPIO4_IO16 0x19 /* Pin 45 */
  326. MX8MQ_IOMUXC_SAI1_TXD5_GPIO4_IO17 0x19 /* Pin 47 */
  327. MX8MQ_IOMUXC_SAI1_TXD6_GPIO4_IO18 0x19 /* Pin 49 */
  328. MX8MQ_IOMUXC_SAI1_TXD7_GPIO4_IO19 0x19 /* Pin 51 */
  329. /* J17 connector, even */
  330. MX8MQ_IOMUXC_SAI3_RXFS_GPIO4_IO28 0x19 /* Pin 44 */
  331. MX8MQ_IOMUXC_SAI3_RXC_GPIO4_IO29 0x19 /* Pin 48 */
  332. MX8MQ_IOMUXC_GPIO1_IO10_GPIO1_IO10 0x19 /* Pin 50 */
  333. MX8MQ_IOMUXC_GPIO1_IO03_GPIO1_IO3 0x19 /* Pin 54 */
  334. MX8MQ_IOMUXC_GPIO1_IO05_GPIO1_IO5 0x19 /* Pin 56 */
  335. /* J18 connector, odd */
  336. MX8MQ_IOMUXC_NAND_CE3_B_GPIO3_IO4 0x19 /* Pin 41 */
  337. MX8MQ_IOMUXC_NAND_CLE_GPIO3_IO5 0x19 /* Pin 43 */
  338. MX8MQ_IOMUXC_NAND_READY_B_GPIO3_IO16 0x19 /* Pin 45 */
  339. MX8MQ_IOMUXC_NAND_DATA05_GPIO3_IO11 0x19 /* Pin 47 */
  340. MX8MQ_IOMUXC_NAND_WP_B_GPIO3_IO18 0x19 /* Pin 49 */
  341. MX8MQ_IOMUXC_NAND_DQS_GPIO3_IO14 0x19 /* Pin 53 */
  342. /* J18 connector, even */
  343. MX8MQ_IOMUXC_NAND_ALE_GPIO3_IO0 0x19 /* Pin 32 */
  344. MX8MQ_IOMUXC_NAND_CE0_B_GPIO3_IO1 0x19 /* Pin 36 */
  345. MX8MQ_IOMUXC_NAND_DATA00_GPIO3_IO6 0x19 /* Pin 38 */
  346. MX8MQ_IOMUXC_NAND_DATA01_GPIO3_IO7 0x19 /* Pin 40 */
  347. MX8MQ_IOMUXC_NAND_DATA02_GPIO3_IO8 0x19 /* Pin 42 */
  348. MX8MQ_IOMUXC_NAND_DATA03_GPIO3_IO9 0x19 /* Pin 44 */
  349. MX8MQ_IOMUXC_NAND_DATA04_GPIO3_IO10 0x19 /* Pin 46 */
  350. /* J13 Pin 2, WL_WAKE */
  351. MX8MQ_IOMUXC_SAI5_RXD2_GPIO3_IO23 0xd6
  352. /* J13 Pin 4, WL_IRQ, not needed for Silex */
  353. MX8MQ_IOMUXC_SAI5_RXD0_GPIO3_IO21 0xd6
  354. /* J13 pin 9, unused */
  355. MX8MQ_IOMUXC_SD2_CD_B_GPIO2_IO12 0x19
  356. /* J13 Pin 41, BT_CLK_REQ */
  357. MX8MQ_IOMUXC_SAI5_RXD1_GPIO3_IO22 0xd6
  358. /* J13 Pin 42, BT_HOST_WAKE */
  359. MX8MQ_IOMUXC_SAI5_MCLK_GPIO3_IO25 0xd6
  360. /* Clock for both CSI1 and CSI2 */
  361. MX8MQ_IOMUXC_GPIO1_IO15_CCMSRCGPCMIX_CLKO2 0x07
  362. /* test points */
  363. MX8MQ_IOMUXC_GPIO1_IO04_GPIO1_IO4 0xc1 /* TP87 */
  364. >;
  365. };
  366. pinctrl_fec1: fec1grp {
  367. fsl,pins = <
  368. MX8MQ_IOMUXC_ENET_MDC_ENET1_MDC 0x3
  369. MX8MQ_IOMUXC_ENET_MDIO_ENET1_MDIO 0x23
  370. MX8MQ_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f
  371. MX8MQ_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f
  372. MX8MQ_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f
  373. MX8MQ_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f
  374. MX8MQ_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f
  375. MX8MQ_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f
  376. MX8MQ_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91
  377. MX8MQ_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91
  378. MX8MQ_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91
  379. MX8MQ_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91
  380. MX8MQ_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91
  381. MX8MQ_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91
  382. MX8MQ_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x19
  383. MX8MQ_IOMUXC_GPIO1_IO11_GPIO1_IO11 0x59
  384. >;
  385. };
  386. pinctrl_gpio_keys: gpio-keysgrp {
  387. fsl,pins = <
  388. MX8MQ_IOMUXC_GPIO1_IO07_GPIO1_IO7 0x19
  389. >;
  390. };
  391. pinctrl_i2c1: i2c1grp {
  392. fsl,pins = <
  393. MX8MQ_IOMUXC_I2C1_SCL_I2C1_SCL 0x4000007f
  394. MX8MQ_IOMUXC_I2C1_SDA_I2C1_SDA 0x4000007f
  395. >;
  396. };
  397. pinctrl_i2c1_pca9546: i2c1-pca9546grp {
  398. fsl,pins = <
  399. MX8MQ_IOMUXC_GPIO1_IO08_GPIO1_IO8 0x49
  400. >;
  401. };
  402. pinctrl_i2c1d_rv4162: i2c1d-rv4162grp {
  403. fsl,pins = <
  404. MX8MQ_IOMUXC_GPIO1_IO06_GPIO1_IO6 0x49
  405. >;
  406. };
  407. pinctrl_i2c4: i2c4grp {
  408. fsl,pins = <
  409. MX8MQ_IOMUXC_I2C4_SCL_I2C4_SCL 0x4000007f
  410. MX8MQ_IOMUXC_I2C4_SDA_I2C4_SDA 0x4000007f
  411. >;
  412. };
  413. pinctrl_max7323: max7323grp {
  414. fsl,pins = <
  415. MX8MQ_IOMUXC_NAND_RE_B_GPIO3_IO15 0x19
  416. >;
  417. };
  418. pinctrl_reg_arm_dram: reg-arm-dramgrp {
  419. fsl,pins = <
  420. MX8MQ_IOMUXC_SAI5_RXD3_GPIO3_IO24 0x16
  421. >;
  422. };
  423. pinctrl_reg_dram_1p1v: reg-dram-1p1vgrp {
  424. fsl,pins = <
  425. MX8MQ_IOMUXC_SD1_STROBE_GPIO2_IO11 0x16
  426. >;
  427. };
  428. pinctrl_reg_soc_gpu_vpu: reg-soc-gpu-vpugrp {
  429. fsl,pins = <
  430. MX8MQ_IOMUXC_SD2_WP_GPIO2_IO20 0x16
  431. >;
  432. };
  433. pinctrl_reg_usbotg_vbus: reg-usbotg-vbusgrp {
  434. fsl,pins = <
  435. MX8MQ_IOMUXC_GPIO1_IO12_GPIO1_IO12 0x16
  436. >;
  437. };
  438. pinctrl_uart1: uart1grp {
  439. fsl,pins = <
  440. MX8MQ_IOMUXC_UART1_RXD_UART1_DCE_RX 0x45
  441. MX8MQ_IOMUXC_UART1_TXD_UART1_DCE_TX 0x45
  442. >;
  443. };
  444. pinctrl_uart2: uart2grp {
  445. fsl,pins = <
  446. MX8MQ_IOMUXC_UART2_RXD_UART2_DCE_RX 0x45
  447. MX8MQ_IOMUXC_UART2_TXD_UART2_DCE_TX 0x45
  448. >;
  449. };
  450. pinctrl_usb3_0: usb3-0grp {
  451. fsl,pins = <
  452. MX8MQ_IOMUXC_GPIO1_IO13_USB1_OTG_OC 0x16
  453. >;
  454. };
  455. pinctrl_usb3_1: usb3-1grp {
  456. fsl,pins = <
  457. MX8MQ_IOMUXC_GPIO1_IO14_GPIO1_IO14 0x16
  458. >;
  459. };
  460. pinctrl_usdhc1: usdhc1grp {
  461. fsl,pins = <
  462. MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x83
  463. MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xc3
  464. MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xc3
  465. MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xc3
  466. MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xc3
  467. MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xc3
  468. MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xc3
  469. MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xc3
  470. MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xc3
  471. MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xc3
  472. MX8MQ_IOMUXC_SD1_RESET_B_GPIO2_IO10 0x41
  473. >;
  474. };
  475. pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
  476. fsl,pins = <
  477. MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x8d
  478. MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xcd
  479. MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xcd
  480. MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xcd
  481. MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xcd
  482. MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xcd
  483. MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xcd
  484. MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xcd
  485. MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xcd
  486. MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xcd
  487. >;
  488. };
  489. pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
  490. fsl,pins = <
  491. MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x9f
  492. MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xdf
  493. MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xdf
  494. MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xdf
  495. MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xdf
  496. MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xdf
  497. MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xdf
  498. MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xdf
  499. MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xdf
  500. MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xdf
  501. >;
  502. };
  503. pinctrl_wdog: wdoggrp {
  504. fsl,pins = <
  505. MX8MQ_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0xc6
  506. >;
  507. };
  508. };