imx8mq-evk.dts 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712
  1. // SPDX-License-Identifier: (GPL-2.0 OR MIT)
  2. /*
  3. * Copyright 2017 NXP
  4. * Copyright (C) 2017-2018 Pengutronix, Lucas Stach <[email protected]>
  5. */
  6. /dts-v1/;
  7. #include "imx8mq.dtsi"
  8. / {
  9. model = "NXP i.MX8MQ EVK";
  10. compatible = "fsl,imx8mq-evk", "fsl,imx8mq";
  11. chosen {
  12. stdout-path = &uart1;
  13. };
  14. memory@40000000 {
  15. device_type = "memory";
  16. reg = <0x00000000 0x40000000 0 0xc0000000>;
  17. };
  18. pcie0_refclk: pcie0-refclk {
  19. compatible = "fixed-clock";
  20. #clock-cells = <0>;
  21. clock-frequency = <100000000>;
  22. };
  23. reg_pcie1: regulator-pcie {
  24. compatible = "regulator-fixed";
  25. pinctrl-names = "default";
  26. pinctrl-0 = <&pinctrl_pcie1_reg>;
  27. regulator-name = "MPCIE_3V3";
  28. regulator-min-microvolt = <3300000>;
  29. regulator-max-microvolt = <3300000>;
  30. gpio = <&gpio5 10 GPIO_ACTIVE_HIGH>;
  31. enable-active-high;
  32. };
  33. reg_usdhc2_vmmc: regulator-vsd-3v3 {
  34. pinctrl-names = "default";
  35. pinctrl-0 = <&pinctrl_reg_usdhc2>;
  36. compatible = "regulator-fixed";
  37. regulator-name = "VSD_3V3";
  38. regulator-min-microvolt = <3300000>;
  39. regulator-max-microvolt = <3300000>;
  40. gpio = <&gpio2 19 GPIO_ACTIVE_HIGH>;
  41. enable-active-high;
  42. };
  43. buck2_reg: regulator-buck2 {
  44. pinctrl-names = "default";
  45. pinctrl-0 = <&pinctrl_buck2>;
  46. compatible = "regulator-gpio";
  47. regulator-name = "vdd_arm";
  48. regulator-min-microvolt = <900000>;
  49. regulator-max-microvolt = <1000000>;
  50. gpios = <&gpio1 13 GPIO_ACTIVE_HIGH>;
  51. states = <1000000 0x0
  52. 900000 0x1>;
  53. regulator-boot-on;
  54. regulator-always-on;
  55. };
  56. ir-receiver {
  57. compatible = "gpio-ir-receiver";
  58. gpios = <&gpio1 12 GPIO_ACTIVE_LOW>;
  59. pinctrl-names = "default";
  60. pinctrl-0 = <&pinctrl_ir>;
  61. linux,autosuspend-period = <125>;
  62. };
  63. audio_codec_bt_sco: audio-codec-bt-sco {
  64. compatible = "linux,bt-sco";
  65. #sound-dai-cells = <1>;
  66. };
  67. wm8524: audio-codec {
  68. #sound-dai-cells = <0>;
  69. compatible = "wlf,wm8524";
  70. wlf,mute-gpios = <&gpio1 8 GPIO_ACTIVE_LOW>;
  71. };
  72. sound-bt-sco {
  73. compatible = "simple-audio-card";
  74. simple-audio-card,name = "bt-sco-audio";
  75. simple-audio-card,format = "dsp_a";
  76. simple-audio-card,bitclock-inversion;
  77. simple-audio-card,frame-master = <&btcpu>;
  78. simple-audio-card,bitclock-master = <&btcpu>;
  79. btcpu: simple-audio-card,cpu {
  80. sound-dai = <&sai3>;
  81. dai-tdm-slot-num = <2>;
  82. dai-tdm-slot-width = <16>;
  83. };
  84. simple-audio-card,codec {
  85. sound-dai = <&audio_codec_bt_sco 1>;
  86. };
  87. };
  88. sound-wm8524 {
  89. compatible = "simple-audio-card";
  90. simple-audio-card,name = "wm8524-audio";
  91. simple-audio-card,format = "i2s";
  92. simple-audio-card,frame-master = <&cpudai>;
  93. simple-audio-card,bitclock-master = <&cpudai>;
  94. simple-audio-card,widgets =
  95. "Line", "Left Line Out Jack",
  96. "Line", "Right Line Out Jack";
  97. simple-audio-card,routing =
  98. "Left Line Out Jack", "LINEVOUTL",
  99. "Right Line Out Jack", "LINEVOUTR";
  100. cpudai: simple-audio-card,cpu {
  101. sound-dai = <&sai2>;
  102. };
  103. link_codec: simple-audio-card,codec {
  104. sound-dai = <&wm8524>;
  105. clocks = <&clk IMX8MQ_CLK_SAI2_ROOT>;
  106. };
  107. };
  108. sound-spdif {
  109. compatible = "fsl,imx-audio-spdif";
  110. model = "imx-spdif";
  111. spdif-controller = <&spdif1>;
  112. spdif-out;
  113. spdif-in;
  114. };
  115. sound-hdmi-arc {
  116. compatible = "fsl,imx-audio-spdif";
  117. model = "imx-hdmi-arc";
  118. spdif-controller = <&spdif2>;
  119. spdif-in;
  120. };
  121. };
  122. &A53_0 {
  123. cpu-supply = <&buck2_reg>;
  124. };
  125. &A53_1 {
  126. cpu-supply = <&buck2_reg>;
  127. };
  128. &A53_2 {
  129. cpu-supply = <&buck2_reg>;
  130. };
  131. &A53_3 {
  132. cpu-supply = <&buck2_reg>;
  133. };
  134. &ddrc {
  135. operating-points-v2 = <&ddrc_opp_table>;
  136. status = "okay";
  137. ddrc_opp_table: opp-table {
  138. compatible = "operating-points-v2";
  139. opp-25M {
  140. opp-hz = /bits/ 64 <25000000>;
  141. };
  142. opp-100M {
  143. opp-hz = /bits/ 64 <100000000>;
  144. };
  145. /*
  146. * On imx8mq B0 PLL can't be bypassed so low bus is 166M
  147. */
  148. opp-166M {
  149. opp-hz = /bits/ 64 <166935483>;
  150. };
  151. opp-800M {
  152. opp-hz = /bits/ 64 <800000000>;
  153. };
  154. };
  155. };
  156. &dphy {
  157. status = "okay";
  158. };
  159. &fec1 {
  160. pinctrl-names = "default";
  161. pinctrl-0 = <&pinctrl_fec1>;
  162. phy-mode = "rgmii-id";
  163. phy-handle = <&ethphy0>;
  164. fsl,magic-packet;
  165. status = "okay";
  166. mdio {
  167. #address-cells = <1>;
  168. #size-cells = <0>;
  169. ethphy0: ethernet-phy@0 {
  170. compatible = "ethernet-phy-ieee802.3-c22";
  171. reg = <0>;
  172. reset-gpios = <&gpio1 9 GPIO_ACTIVE_LOW>;
  173. reset-assert-us = <10000>;
  174. qca,disable-smarteee;
  175. vddio-supply = <&vddh>;
  176. vddh: vddh-regulator {
  177. };
  178. };
  179. };
  180. };
  181. &gpio5 {
  182. pinctrl-names = "default";
  183. pinctrl-0 = <&pinctrl_wifi_reset>;
  184. wl-reg-on-hog {
  185. gpio-hog;
  186. gpios = <29 GPIO_ACTIVE_HIGH>;
  187. output-high;
  188. };
  189. };
  190. &i2c1 {
  191. clock-frequency = <100000>;
  192. pinctrl-names = "default";
  193. pinctrl-0 = <&pinctrl_i2c1>;
  194. status = "okay";
  195. pmic@8 {
  196. compatible = "fsl,pfuze100";
  197. reg = <0x8>;
  198. regulators {
  199. sw1a_reg: sw1ab {
  200. regulator-min-microvolt = <825000>;
  201. regulator-max-microvolt = <1100000>;
  202. };
  203. sw1c_reg: sw1c {
  204. regulator-min-microvolt = <825000>;
  205. regulator-max-microvolt = <1100000>;
  206. };
  207. sw2_reg: sw2 {
  208. regulator-min-microvolt = <1100000>;
  209. regulator-max-microvolt = <1100000>;
  210. regulator-always-on;
  211. };
  212. sw3a_reg: sw3ab {
  213. regulator-min-microvolt = <825000>;
  214. regulator-max-microvolt = <1100000>;
  215. regulator-always-on;
  216. };
  217. sw4_reg: sw4 {
  218. regulator-min-microvolt = <1800000>;
  219. regulator-max-microvolt = <1800000>;
  220. regulator-always-on;
  221. };
  222. swbst_reg: swbst {
  223. regulator-min-microvolt = <5000000>;
  224. regulator-max-microvolt = <5150000>;
  225. };
  226. snvs_reg: vsnvs {
  227. regulator-min-microvolt = <1000000>;
  228. regulator-max-microvolt = <3000000>;
  229. regulator-always-on;
  230. };
  231. vref_reg: vrefddr {
  232. regulator-always-on;
  233. };
  234. vgen1_reg: vgen1 {
  235. regulator-min-microvolt = <800000>;
  236. regulator-max-microvolt = <1550000>;
  237. };
  238. vgen2_reg: vgen2 {
  239. regulator-min-microvolt = <850000>;
  240. regulator-max-microvolt = <975000>;
  241. regulator-always-on;
  242. };
  243. vgen3_reg: vgen3 {
  244. regulator-min-microvolt = <1675000>;
  245. regulator-max-microvolt = <1975000>;
  246. regulator-always-on;
  247. };
  248. vgen4_reg: vgen4 {
  249. regulator-min-microvolt = <1625000>;
  250. regulator-max-microvolt = <1875000>;
  251. regulator-always-on;
  252. };
  253. vgen5_reg: vgen5 {
  254. regulator-min-microvolt = <3075000>;
  255. regulator-max-microvolt = <3625000>;
  256. regulator-always-on;
  257. };
  258. vgen6_reg: vgen6 {
  259. regulator-min-microvolt = <1800000>;
  260. regulator-max-microvolt = <3300000>;
  261. };
  262. };
  263. };
  264. };
  265. &lcdif {
  266. status = "okay";
  267. };
  268. &mipi_dsi {
  269. #address-cells = <1>;
  270. #size-cells = <0>;
  271. status = "okay";
  272. panel@0 {
  273. pinctrl-0 = <&pinctrl_mipi_dsi>;
  274. pinctrl-names = "default";
  275. compatible = "raydium,rm67191";
  276. reg = <0>;
  277. reset-gpios = <&gpio5 6 GPIO_ACTIVE_LOW>;
  278. dsi-lanes = <4>;
  279. port {
  280. panel_in: endpoint {
  281. remote-endpoint = <&mipi_dsi_out>;
  282. };
  283. };
  284. };
  285. ports {
  286. port@1 {
  287. reg = <1>;
  288. mipi_dsi_out: endpoint {
  289. remote-endpoint = <&panel_in>;
  290. };
  291. };
  292. };
  293. };
  294. &pcie0 {
  295. pinctrl-names = "default";
  296. pinctrl-0 = <&pinctrl_pcie0>;
  297. reset-gpio = <&gpio5 28 GPIO_ACTIVE_LOW>;
  298. clocks = <&clk IMX8MQ_CLK_PCIE1_ROOT>,
  299. <&clk IMX8MQ_CLK_PCIE1_AUX>,
  300. <&clk IMX8MQ_CLK_PCIE1_PHY>,
  301. <&pcie0_refclk>;
  302. clock-names = "pcie", "pcie_aux", "pcie_phy", "pcie_bus";
  303. vph-supply = <&vgen5_reg>;
  304. status = "okay";
  305. };
  306. &pcie1 {
  307. pinctrl-names = "default";
  308. pinctrl-0 = <&pinctrl_pcie1>;
  309. reset-gpio = <&gpio5 12 GPIO_ACTIVE_LOW>;
  310. clocks = <&clk IMX8MQ_CLK_PCIE2_ROOT>,
  311. <&clk IMX8MQ_CLK_PCIE2_AUX>,
  312. <&clk IMX8MQ_CLK_PCIE2_PHY>,
  313. <&pcie0_refclk>;
  314. clock-names = "pcie", "pcie_aux", "pcie_phy", "pcie_bus";
  315. vpcie-supply = <&reg_pcie1>;
  316. vph-supply = <&vgen5_reg>;
  317. status = "okay";
  318. };
  319. &pgc_gpu {
  320. power-supply = <&sw1a_reg>;
  321. };
  322. &pgc_vpu {
  323. power-supply = <&sw1c_reg>;
  324. };
  325. &qspi0 {
  326. pinctrl-names = "default";
  327. pinctrl-0 = <&pinctrl_qspi>;
  328. status = "okay";
  329. n25q256a: flash@0 {
  330. reg = <0>;
  331. #address-cells = <1>;
  332. #size-cells = <1>;
  333. compatible = "micron,n25q256a", "jedec,spi-nor";
  334. spi-max-frequency = <29000000>;
  335. spi-tx-bus-width = <1>;
  336. spi-rx-bus-width = <4>;
  337. };
  338. };
  339. &sai2 {
  340. pinctrl-names = "default";
  341. pinctrl-0 = <&pinctrl_sai2>;
  342. assigned-clocks = <&clk IMX8MQ_AUDIO_PLL1_BYPASS>, <&clk IMX8MQ_CLK_SAI2>;
  343. assigned-clock-parents = <&clk IMX8MQ_AUDIO_PLL1>, <&clk IMX8MQ_AUDIO_PLL1_OUT>;
  344. assigned-clock-rates = <0>, <24576000>;
  345. status = "okay";
  346. };
  347. &sai3 {
  348. #sound-dai-cells = <0>;
  349. pinctrl-names = "default";
  350. pinctrl-0 = <&pinctrl_sai3>;
  351. assigned-clocks = <&clk IMX8MQ_CLK_SAI3>;
  352. assigned-clock-parents = <&clk IMX8MQ_AUDIO_PLL1_OUT>;
  353. assigned-clock-rates = <24576000>;
  354. status = "okay";
  355. };
  356. &snvs_pwrkey {
  357. status = "okay";
  358. };
  359. &spdif1 {
  360. pinctrl-names = "default";
  361. pinctrl-0 = <&pinctrl_spdif1>;
  362. assigned-clocks = <&clk IMX8MQ_CLK_SPDIF1>;
  363. assigned-clock-parents = <&clk IMX8MQ_AUDIO_PLL1_OUT>;
  364. assigned-clock-rates = <24576000>;
  365. status = "okay";
  366. };
  367. &spdif2 {
  368. assigned-clocks = <&clk IMX8MQ_CLK_SPDIF2>;
  369. assigned-clock-parents = <&clk IMX8MQ_AUDIO_PLL1_OUT>;
  370. assigned-clock-rates = <24576000>;
  371. status = "okay";
  372. };
  373. &uart1 {
  374. pinctrl-names = "default";
  375. pinctrl-0 = <&pinctrl_uart1>;
  376. status = "okay";
  377. };
  378. &usb3_phy1 {
  379. status = "okay";
  380. };
  381. &usb_dwc3_1 {
  382. dr_mode = "host";
  383. status = "okay";
  384. };
  385. &usdhc1 {
  386. assigned-clocks = <&clk IMX8MQ_CLK_USDHC1>;
  387. assigned-clock-rates = <400000000>;
  388. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  389. pinctrl-0 = <&pinctrl_usdhc1>;
  390. pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
  391. pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
  392. vqmmc-supply = <&sw4_reg>;
  393. bus-width = <8>;
  394. non-removable;
  395. no-sd;
  396. no-sdio;
  397. status = "okay";
  398. };
  399. &usdhc2 {
  400. assigned-clocks = <&clk IMX8MQ_CLK_USDHC2>;
  401. assigned-clock-rates = <200000000>;
  402. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  403. pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
  404. pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>;
  405. pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>;
  406. cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>;
  407. vmmc-supply = <&reg_usdhc2_vmmc>;
  408. status = "okay";
  409. };
  410. &wdog1 {
  411. pinctrl-names = "default";
  412. pinctrl-0 = <&pinctrl_wdog>;
  413. fsl,ext-reset-output;
  414. status = "okay";
  415. };
  416. &iomuxc {
  417. pinctrl_buck2: vddarmgrp {
  418. fsl,pins = <
  419. MX8MQ_IOMUXC_GPIO1_IO13_GPIO1_IO13 0x19
  420. >;
  421. };
  422. pinctrl_fec1: fec1grp {
  423. fsl,pins = <
  424. MX8MQ_IOMUXC_ENET_MDC_ENET1_MDC 0x3
  425. MX8MQ_IOMUXC_ENET_MDIO_ENET1_MDIO 0x23
  426. MX8MQ_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f
  427. MX8MQ_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f
  428. MX8MQ_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f
  429. MX8MQ_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f
  430. MX8MQ_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91
  431. MX8MQ_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91
  432. MX8MQ_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91
  433. MX8MQ_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91
  434. MX8MQ_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f
  435. MX8MQ_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91
  436. MX8MQ_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91
  437. MX8MQ_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f
  438. MX8MQ_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x19
  439. >;
  440. };
  441. pinctrl_i2c1: i2c1grp {
  442. fsl,pins = <
  443. MX8MQ_IOMUXC_I2C1_SCL_I2C1_SCL 0x4000007f
  444. MX8MQ_IOMUXC_I2C1_SDA_I2C1_SDA 0x4000007f
  445. >;
  446. };
  447. pinctrl_ir: irgrp {
  448. fsl,pins = <
  449. MX8MQ_IOMUXC_GPIO1_IO12_GPIO1_IO12 0x4f
  450. >;
  451. };
  452. pinctrl_mipi_dsi: mipidsigrp {
  453. fsl,pins = <
  454. MX8MQ_IOMUXC_ECSPI1_SCLK_GPIO5_IO6 0x16
  455. >;
  456. };
  457. pinctrl_pcie0: pcie0grp {
  458. fsl,pins = <
  459. MX8MQ_IOMUXC_I2C4_SCL_PCIE1_CLKREQ_B 0x76
  460. MX8MQ_IOMUXC_UART4_RXD_GPIO5_IO28 0x16
  461. >;
  462. };
  463. pinctrl_pcie1: pcie1grp {
  464. fsl,pins = <
  465. MX8MQ_IOMUXC_I2C4_SDA_PCIE2_CLKREQ_B 0x76
  466. MX8MQ_IOMUXC_ECSPI2_MISO_GPIO5_IO12 0x16
  467. >;
  468. };
  469. pinctrl_pcie1_reg: pcie1reggrp {
  470. fsl,pins = <
  471. MX8MQ_IOMUXC_ECSPI2_SCLK_GPIO5_IO10 0x16
  472. >;
  473. };
  474. pinctrl_qspi: qspigrp {
  475. fsl,pins = <
  476. MX8MQ_IOMUXC_NAND_ALE_QSPI_A_SCLK 0x82
  477. MX8MQ_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B 0x82
  478. MX8MQ_IOMUXC_NAND_DATA00_QSPI_A_DATA0 0x82
  479. MX8MQ_IOMUXC_NAND_DATA01_QSPI_A_DATA1 0x82
  480. MX8MQ_IOMUXC_NAND_DATA02_QSPI_A_DATA2 0x82
  481. MX8MQ_IOMUXC_NAND_DATA03_QSPI_A_DATA3 0x82
  482. >;
  483. };
  484. pinctrl_reg_usdhc2: regusdhc2gpiogrp {
  485. fsl,pins = <
  486. MX8MQ_IOMUXC_SD2_RESET_B_GPIO2_IO19 0x41
  487. >;
  488. };
  489. pinctrl_sai2: sai2grp {
  490. fsl,pins = <
  491. MX8MQ_IOMUXC_SAI2_TXFS_SAI2_TX_SYNC 0xd6
  492. MX8MQ_IOMUXC_SAI2_TXC_SAI2_TX_BCLK 0xd6
  493. MX8MQ_IOMUXC_SAI2_MCLK_SAI2_MCLK 0xd6
  494. MX8MQ_IOMUXC_SAI2_TXD0_SAI2_TX_DATA0 0xd6
  495. MX8MQ_IOMUXC_GPIO1_IO08_GPIO1_IO8 0xd6
  496. >;
  497. };
  498. pinctrl_sai3: sai3grp {
  499. fsl,pins = <
  500. MX8MQ_IOMUXC_SAI3_TXFS_SAI3_TX_SYNC 0xd6
  501. MX8MQ_IOMUXC_SAI3_TXC_SAI3_TX_BCLK 0xd6
  502. MX8MQ_IOMUXC_SAI3_TXD_SAI3_TX_DATA0 0xd6
  503. MX8MQ_IOMUXC_SAI3_RXD_SAI3_RX_DATA0 0xd6
  504. >;
  505. };
  506. pinctrl_spdif1: spdif1grp {
  507. fsl,pins = <
  508. MX8MQ_IOMUXC_SPDIF_TX_SPDIF1_OUT 0xd6
  509. MX8MQ_IOMUXC_SPDIF_RX_SPDIF1_IN 0xd6
  510. >;
  511. };
  512. pinctrl_uart1: uart1grp {
  513. fsl,pins = <
  514. MX8MQ_IOMUXC_UART1_RXD_UART1_DCE_RX 0x49
  515. MX8MQ_IOMUXC_UART1_TXD_UART1_DCE_TX 0x49
  516. >;
  517. };
  518. pinctrl_usdhc1: usdhc1grp {
  519. fsl,pins = <
  520. MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x83
  521. MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xc3
  522. MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xc3
  523. MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xc3
  524. MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xc3
  525. MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xc3
  526. MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xc3
  527. MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xc3
  528. MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xc3
  529. MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xc3
  530. MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x83
  531. MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1
  532. >;
  533. };
  534. pinctrl_usdhc1_100mhz: usdhc1-100grp {
  535. fsl,pins = <
  536. MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x8d
  537. MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xcd
  538. MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xcd
  539. MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xcd
  540. MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xcd
  541. MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xcd
  542. MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xcd
  543. MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xcd
  544. MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xcd
  545. MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xcd
  546. MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x8d
  547. MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1
  548. >;
  549. };
  550. pinctrl_usdhc1_200mhz: usdhc1-200grp {
  551. fsl,pins = <
  552. MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x9f
  553. MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xdf
  554. MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xdf
  555. MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xdf
  556. MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xdf
  557. MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xdf
  558. MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xdf
  559. MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xdf
  560. MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xdf
  561. MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xdf
  562. MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x9f
  563. MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1
  564. >;
  565. };
  566. pinctrl_usdhc2_gpio: usdhc2gpiogrp {
  567. fsl,pins = <
  568. MX8MQ_IOMUXC_SD2_CD_B_GPIO2_IO12 0x41
  569. >;
  570. };
  571. pinctrl_usdhc2: usdhc2grp {
  572. fsl,pins = <
  573. MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x83
  574. MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xc3
  575. MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xc3
  576. MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xc3
  577. MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xc3
  578. MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xc3
  579. MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1
  580. >;
  581. };
  582. pinctrl_usdhc2_100mhz: usdhc2-100grp {
  583. fsl,pins = <
  584. MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x85
  585. MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xc5
  586. MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xc5
  587. MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xc5
  588. MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xc5
  589. MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xc5
  590. MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1
  591. >;
  592. };
  593. pinctrl_usdhc2_200mhz: usdhc2-200grp {
  594. fsl,pins = <
  595. MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x87
  596. MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xc7
  597. MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xc7
  598. MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xc7
  599. MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xc7
  600. MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xc7
  601. MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1
  602. >;
  603. };
  604. pinctrl_wdog: wdog1grp {
  605. fsl,pins = <
  606. MX8MQ_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0xc6
  607. >;
  608. };
  609. pinctrl_wifi_reset: wifiresetgrp {
  610. fsl,pins = <
  611. MX8MQ_IOMUXC_UART4_TXD_GPIO5_IO29 0x16
  612. >;
  613. };
  614. };