imx8mp.dtsi 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Copyright 2019 NXP
  4. */
  5. #include <dt-bindings/clock/imx8mp-clock.h>
  6. #include <dt-bindings/power/imx8mp-power.h>
  7. #include <dt-bindings/reset/imx8mp-reset.h>
  8. #include <dt-bindings/gpio/gpio.h>
  9. #include <dt-bindings/input/input.h>
  10. #include <dt-bindings/interconnect/fsl,imx8mp.h>
  11. #include <dt-bindings/interrupt-controller/arm-gic.h>
  12. #include <dt-bindings/thermal/thermal.h>
  13. #include "imx8mp-pinfunc.h"
  14. / {
  15. interrupt-parent = <&gic>;
  16. #address-cells = <2>;
  17. #size-cells = <2>;
  18. aliases {
  19. ethernet0 = &fec;
  20. ethernet1 = &eqos;
  21. gpio0 = &gpio1;
  22. gpio1 = &gpio2;
  23. gpio2 = &gpio3;
  24. gpio3 = &gpio4;
  25. gpio4 = &gpio5;
  26. i2c0 = &i2c1;
  27. i2c1 = &i2c2;
  28. i2c2 = &i2c3;
  29. i2c3 = &i2c4;
  30. i2c4 = &i2c5;
  31. i2c5 = &i2c6;
  32. mmc0 = &usdhc1;
  33. mmc1 = &usdhc2;
  34. mmc2 = &usdhc3;
  35. serial0 = &uart1;
  36. serial1 = &uart2;
  37. serial2 = &uart3;
  38. serial3 = &uart4;
  39. spi0 = &flexspi;
  40. };
  41. cpus {
  42. #address-cells = <1>;
  43. #size-cells = <0>;
  44. A53_0: cpu@0 {
  45. device_type = "cpu";
  46. compatible = "arm,cortex-a53";
  47. reg = <0x0>;
  48. clock-latency = <61036>;
  49. clocks = <&clk IMX8MP_CLK_ARM>;
  50. enable-method = "psci";
  51. i-cache-size = <0x8000>;
  52. i-cache-line-size = <64>;
  53. i-cache-sets = <256>;
  54. d-cache-size = <0x8000>;
  55. d-cache-line-size = <64>;
  56. d-cache-sets = <128>;
  57. next-level-cache = <&A53_L2>;
  58. nvmem-cells = <&cpu_speed_grade>;
  59. nvmem-cell-names = "speed_grade";
  60. operating-points-v2 = <&a53_opp_table>;
  61. #cooling-cells = <2>;
  62. };
  63. A53_1: cpu@1 {
  64. device_type = "cpu";
  65. compatible = "arm,cortex-a53";
  66. reg = <0x1>;
  67. clock-latency = <61036>;
  68. clocks = <&clk IMX8MP_CLK_ARM>;
  69. enable-method = "psci";
  70. i-cache-size = <0x8000>;
  71. i-cache-line-size = <64>;
  72. i-cache-sets = <256>;
  73. d-cache-size = <0x8000>;
  74. d-cache-line-size = <64>;
  75. d-cache-sets = <128>;
  76. next-level-cache = <&A53_L2>;
  77. operating-points-v2 = <&a53_opp_table>;
  78. #cooling-cells = <2>;
  79. };
  80. A53_2: cpu@2 {
  81. device_type = "cpu";
  82. compatible = "arm,cortex-a53";
  83. reg = <0x2>;
  84. clock-latency = <61036>;
  85. clocks = <&clk IMX8MP_CLK_ARM>;
  86. enable-method = "psci";
  87. i-cache-size = <0x8000>;
  88. i-cache-line-size = <64>;
  89. i-cache-sets = <256>;
  90. d-cache-size = <0x8000>;
  91. d-cache-line-size = <64>;
  92. d-cache-sets = <128>;
  93. next-level-cache = <&A53_L2>;
  94. operating-points-v2 = <&a53_opp_table>;
  95. #cooling-cells = <2>;
  96. };
  97. A53_3: cpu@3 {
  98. device_type = "cpu";
  99. compatible = "arm,cortex-a53";
  100. reg = <0x3>;
  101. clock-latency = <61036>;
  102. clocks = <&clk IMX8MP_CLK_ARM>;
  103. enable-method = "psci";
  104. i-cache-size = <0x8000>;
  105. i-cache-line-size = <64>;
  106. i-cache-sets = <256>;
  107. d-cache-size = <0x8000>;
  108. d-cache-line-size = <64>;
  109. d-cache-sets = <128>;
  110. next-level-cache = <&A53_L2>;
  111. operating-points-v2 = <&a53_opp_table>;
  112. #cooling-cells = <2>;
  113. };
  114. A53_L2: l2-cache0 {
  115. compatible = "cache";
  116. cache-level = <2>;
  117. cache-size = <0x80000>;
  118. cache-line-size = <64>;
  119. cache-sets = <512>;
  120. };
  121. };
  122. a53_opp_table: opp-table {
  123. compatible = "operating-points-v2";
  124. opp-shared;
  125. opp-1200000000 {
  126. opp-hz = /bits/ 64 <1200000000>;
  127. opp-microvolt = <850000>;
  128. opp-supported-hw = <0x8a0>, <0x7>;
  129. clock-latency-ns = <150000>;
  130. opp-suspend;
  131. };
  132. opp-1600000000 {
  133. opp-hz = /bits/ 64 <1600000000>;
  134. opp-microvolt = <950000>;
  135. opp-supported-hw = <0xa0>, <0x7>;
  136. clock-latency-ns = <150000>;
  137. opp-suspend;
  138. };
  139. opp-1800000000 {
  140. opp-hz = /bits/ 64 <1800000000>;
  141. opp-microvolt = <1000000>;
  142. opp-supported-hw = <0x20>, <0x3>;
  143. clock-latency-ns = <150000>;
  144. opp-suspend;
  145. };
  146. };
  147. osc_32k: clock-osc-32k {
  148. compatible = "fixed-clock";
  149. #clock-cells = <0>;
  150. clock-frequency = <32768>;
  151. clock-output-names = "osc_32k";
  152. };
  153. osc_24m: clock-osc-24m {
  154. compatible = "fixed-clock";
  155. #clock-cells = <0>;
  156. clock-frequency = <24000000>;
  157. clock-output-names = "osc_24m";
  158. };
  159. clk_ext1: clock-ext1 {
  160. compatible = "fixed-clock";
  161. #clock-cells = <0>;
  162. clock-frequency = <133000000>;
  163. clock-output-names = "clk_ext1";
  164. };
  165. clk_ext2: clock-ext2 {
  166. compatible = "fixed-clock";
  167. #clock-cells = <0>;
  168. clock-frequency = <133000000>;
  169. clock-output-names = "clk_ext2";
  170. };
  171. clk_ext3: clock-ext3 {
  172. compatible = "fixed-clock";
  173. #clock-cells = <0>;
  174. clock-frequency = <133000000>;
  175. clock-output-names = "clk_ext3";
  176. };
  177. clk_ext4: clock-ext4 {
  178. compatible = "fixed-clock";
  179. #clock-cells = <0>;
  180. clock-frequency = <133000000>;
  181. clock-output-names = "clk_ext4";
  182. };
  183. reserved-memory {
  184. #address-cells = <2>;
  185. #size-cells = <2>;
  186. ranges;
  187. dsp_reserved: dsp@92400000 {
  188. reg = <0 0x92400000 0 0x2000000>;
  189. no-map;
  190. };
  191. };
  192. pmu {
  193. compatible = "arm,cortex-a53-pmu";
  194. interrupts = <GIC_PPI 7
  195. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
  196. };
  197. psci {
  198. compatible = "arm,psci-1.0";
  199. method = "smc";
  200. };
  201. thermal-zones {
  202. cpu-thermal {
  203. polling-delay-passive = <250>;
  204. polling-delay = <2000>;
  205. thermal-sensors = <&tmu 0>;
  206. trips {
  207. cpu_alert0: trip0 {
  208. temperature = <85000>;
  209. hysteresis = <2000>;
  210. type = "passive";
  211. };
  212. cpu_crit0: trip1 {
  213. temperature = <95000>;
  214. hysteresis = <2000>;
  215. type = "critical";
  216. };
  217. };
  218. cooling-maps {
  219. map0 {
  220. trip = <&cpu_alert0>;
  221. cooling-device =
  222. <&A53_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  223. <&A53_1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  224. <&A53_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  225. <&A53_3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  226. };
  227. };
  228. };
  229. soc-thermal {
  230. polling-delay-passive = <250>;
  231. polling-delay = <2000>;
  232. thermal-sensors = <&tmu 1>;
  233. trips {
  234. soc_alert0: trip0 {
  235. temperature = <85000>;
  236. hysteresis = <2000>;
  237. type = "passive";
  238. };
  239. soc_crit0: trip1 {
  240. temperature = <95000>;
  241. hysteresis = <2000>;
  242. type = "critical";
  243. };
  244. };
  245. cooling-maps {
  246. map0 {
  247. trip = <&soc_alert0>;
  248. cooling-device =
  249. <&A53_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  250. <&A53_1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  251. <&A53_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
  252. <&A53_3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
  253. };
  254. };
  255. };
  256. };
  257. timer {
  258. compatible = "arm,armv8-timer";
  259. interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  260. <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  261. <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  262. <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
  263. clock-frequency = <8000000>;
  264. arm,no-tick-in-suspend;
  265. };
  266. soc: soc@0 {
  267. compatible = "fsl,imx8mp-soc", "simple-bus";
  268. #address-cells = <1>;
  269. #size-cells = <1>;
  270. ranges = <0x0 0x0 0x0 0x3e000000>;
  271. nvmem-cells = <&imx8mp_uid>;
  272. nvmem-cell-names = "soc_unique_id";
  273. aips1: bus@30000000 {
  274. compatible = "fsl,aips-bus", "simple-bus";
  275. reg = <0x30000000 0x400000>;
  276. #address-cells = <1>;
  277. #size-cells = <1>;
  278. ranges;
  279. gpio1: gpio@30200000 {
  280. compatible = "fsl,imx8mp-gpio", "fsl,imx35-gpio";
  281. reg = <0x30200000 0x10000>;
  282. interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>,
  283. <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
  284. clocks = <&clk IMX8MP_CLK_GPIO1_ROOT>;
  285. gpio-controller;
  286. #gpio-cells = <2>;
  287. interrupt-controller;
  288. #interrupt-cells = <2>;
  289. gpio-ranges = <&iomuxc 0 5 30>;
  290. };
  291. gpio2: gpio@30210000 {
  292. compatible = "fsl,imx8mp-gpio", "fsl,imx35-gpio";
  293. reg = <0x30210000 0x10000>;
  294. interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
  295. <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
  296. clocks = <&clk IMX8MP_CLK_GPIO2_ROOT>;
  297. gpio-controller;
  298. #gpio-cells = <2>;
  299. interrupt-controller;
  300. #interrupt-cells = <2>;
  301. gpio-ranges = <&iomuxc 0 35 21>;
  302. };
  303. gpio3: gpio@30220000 {
  304. compatible = "fsl,imx8mp-gpio", "fsl,imx35-gpio";
  305. reg = <0x30220000 0x10000>;
  306. interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
  307. <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
  308. clocks = <&clk IMX8MP_CLK_GPIO3_ROOT>;
  309. gpio-controller;
  310. #gpio-cells = <2>;
  311. interrupt-controller;
  312. #interrupt-cells = <2>;
  313. gpio-ranges = <&iomuxc 0 56 26>, <&iomuxc 26 144 4>;
  314. };
  315. gpio4: gpio@30230000 {
  316. compatible = "fsl,imx8mp-gpio", "fsl,imx35-gpio";
  317. reg = <0x30230000 0x10000>;
  318. interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
  319. <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
  320. clocks = <&clk IMX8MP_CLK_GPIO4_ROOT>;
  321. gpio-controller;
  322. #gpio-cells = <2>;
  323. interrupt-controller;
  324. #interrupt-cells = <2>;
  325. gpio-ranges = <&iomuxc 0 82 32>;
  326. };
  327. gpio5: gpio@30240000 {
  328. compatible = "fsl,imx8mp-gpio", "fsl,imx35-gpio";
  329. reg = <0x30240000 0x10000>;
  330. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
  331. <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  332. clocks = <&clk IMX8MP_CLK_GPIO5_ROOT>;
  333. gpio-controller;
  334. #gpio-cells = <2>;
  335. interrupt-controller;
  336. #interrupt-cells = <2>;
  337. gpio-ranges = <&iomuxc 0 114 30>;
  338. };
  339. tmu: tmu@30260000 {
  340. compatible = "fsl,imx8mp-tmu";
  341. reg = <0x30260000 0x10000>;
  342. clocks = <&clk IMX8MP_CLK_TSENSOR_ROOT>;
  343. #thermal-sensor-cells = <1>;
  344. };
  345. wdog1: watchdog@30280000 {
  346. compatible = "fsl,imx8mp-wdt", "fsl,imx21-wdt";
  347. reg = <0x30280000 0x10000>;
  348. interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
  349. clocks = <&clk IMX8MP_CLK_WDOG1_ROOT>;
  350. status = "disabled";
  351. };
  352. wdog2: watchdog@30290000 {
  353. compatible = "fsl,imx8mp-wdt", "fsl,imx21-wdt";
  354. reg = <0x30290000 0x10000>;
  355. interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
  356. clocks = <&clk IMX8MP_CLK_WDOG2_ROOT>;
  357. status = "disabled";
  358. };
  359. wdog3: watchdog@302a0000 {
  360. compatible = "fsl,imx8mp-wdt", "fsl,imx21-wdt";
  361. reg = <0x302a0000 0x10000>;
  362. interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  363. clocks = <&clk IMX8MP_CLK_WDOG3_ROOT>;
  364. status = "disabled";
  365. };
  366. iomuxc: pinctrl@30330000 {
  367. compatible = "fsl,imx8mp-iomuxc";
  368. reg = <0x30330000 0x10000>;
  369. };
  370. gpr: iomuxc-gpr@30340000 {
  371. compatible = "fsl,imx8mp-iomuxc-gpr", "syscon";
  372. reg = <0x30340000 0x10000>;
  373. };
  374. ocotp: efuse@30350000 {
  375. compatible = "fsl,imx8mp-ocotp", "fsl,imx8mm-ocotp", "syscon";
  376. reg = <0x30350000 0x10000>;
  377. clocks = <&clk IMX8MP_CLK_OCOTP_ROOT>;
  378. /* For nvmem subnodes */
  379. #address-cells = <1>;
  380. #size-cells = <1>;
  381. imx8mp_uid: unique-id@8 {
  382. reg = <0x8 0x8>;
  383. };
  384. cpu_speed_grade: speed-grade@10 {
  385. reg = <0x10 4>;
  386. };
  387. eth_mac1: mac-address@90 {
  388. reg = <0x90 6>;
  389. };
  390. eth_mac2: mac-address@96 {
  391. reg = <0x96 6>;
  392. };
  393. };
  394. anatop: anatop@30360000 {
  395. compatible = "fsl,imx8mp-anatop", "fsl,imx8mm-anatop",
  396. "syscon";
  397. reg = <0x30360000 0x10000>;
  398. };
  399. snvs: snvs@30370000 {
  400. compatible = "fsl,sec-v4.0-mon","syscon", "simple-mfd";
  401. reg = <0x30370000 0x10000>;
  402. snvs_rtc: snvs-rtc-lp {
  403. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  404. regmap =<&snvs>;
  405. offset = <0x34>;
  406. interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
  407. <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  408. clocks = <&clk IMX8MP_CLK_SNVS_ROOT>;
  409. clock-names = "snvs-rtc";
  410. };
  411. snvs_pwrkey: snvs-powerkey {
  412. compatible = "fsl,sec-v4.0-pwrkey";
  413. regmap = <&snvs>;
  414. interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
  415. clocks = <&clk IMX8MP_CLK_SNVS_ROOT>;
  416. clock-names = "snvs-pwrkey";
  417. linux,keycode = <KEY_POWER>;
  418. wakeup-source;
  419. status = "disabled";
  420. };
  421. snvs_lpgpr: snvs-lpgpr {
  422. compatible = "fsl,imx8mp-snvs-lpgpr",
  423. "fsl,imx7d-snvs-lpgpr";
  424. };
  425. };
  426. clk: clock-controller@30380000 {
  427. compatible = "fsl,imx8mp-ccm";
  428. reg = <0x30380000 0x10000>;
  429. #clock-cells = <1>;
  430. clocks = <&osc_32k>, <&osc_24m>, <&clk_ext1>, <&clk_ext2>,
  431. <&clk_ext3>, <&clk_ext4>;
  432. clock-names = "osc_32k", "osc_24m", "clk_ext1", "clk_ext2",
  433. "clk_ext3", "clk_ext4";
  434. assigned-clocks = <&clk IMX8MP_CLK_A53_SRC>,
  435. <&clk IMX8MP_CLK_A53_CORE>,
  436. <&clk IMX8MP_CLK_NOC>,
  437. <&clk IMX8MP_CLK_NOC_IO>,
  438. <&clk IMX8MP_CLK_GIC>,
  439. <&clk IMX8MP_CLK_AUDIO_AHB>,
  440. <&clk IMX8MP_CLK_AUDIO_AXI_SRC>,
  441. <&clk IMX8MP_AUDIO_PLL1>,
  442. <&clk IMX8MP_AUDIO_PLL2>;
  443. assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_800M>,
  444. <&clk IMX8MP_ARM_PLL_OUT>,
  445. <&clk IMX8MP_SYS_PLL2_1000M>,
  446. <&clk IMX8MP_SYS_PLL1_800M>,
  447. <&clk IMX8MP_SYS_PLL2_500M>,
  448. <&clk IMX8MP_SYS_PLL1_800M>,
  449. <&clk IMX8MP_SYS_PLL1_800M>;
  450. assigned-clock-rates = <0>, <0>,
  451. <1000000000>,
  452. <800000000>,
  453. <500000000>,
  454. <400000000>,
  455. <800000000>,
  456. <393216000>,
  457. <361267200>;
  458. };
  459. src: reset-controller@30390000 {
  460. compatible = "fsl,imx8mp-src", "syscon";
  461. reg = <0x30390000 0x10000>;
  462. interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
  463. #reset-cells = <1>;
  464. };
  465. gpc: gpc@303a0000 {
  466. compatible = "fsl,imx8mp-gpc";
  467. reg = <0x303a0000 0x1000>;
  468. interrupt-parent = <&gic>;
  469. interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
  470. interrupt-controller;
  471. #interrupt-cells = <3>;
  472. pgc {
  473. #address-cells = <1>;
  474. #size-cells = <0>;
  475. pgc_mipi_phy1: power-domain@0 {
  476. #power-domain-cells = <0>;
  477. reg = <IMX8MP_POWER_DOMAIN_MIPI_PHY1>;
  478. };
  479. pgc_pcie_phy: power-domain@1 {
  480. #power-domain-cells = <0>;
  481. reg = <IMX8MP_POWER_DOMAIN_PCIE_PHY>;
  482. };
  483. pgc_usb1_phy: power-domain@2 {
  484. #power-domain-cells = <0>;
  485. reg = <IMX8MP_POWER_DOMAIN_USB1_PHY>;
  486. };
  487. pgc_usb2_phy: power-domain@3 {
  488. #power-domain-cells = <0>;
  489. reg = <IMX8MP_POWER_DOMAIN_USB2_PHY>;
  490. };
  491. pgc_gpu2d: power-domain@6 {
  492. #power-domain-cells = <0>;
  493. reg = <IMX8MP_POWER_DOMAIN_GPU2D>;
  494. clocks = <&clk IMX8MP_CLK_GPU2D_ROOT>;
  495. power-domains = <&pgc_gpumix>;
  496. };
  497. pgc_gpumix: power-domain@7 {
  498. #power-domain-cells = <0>;
  499. reg = <IMX8MP_POWER_DOMAIN_GPUMIX>;
  500. clocks = <&clk IMX8MP_CLK_GPU_ROOT>,
  501. <&clk IMX8MP_CLK_GPU_AHB>;
  502. assigned-clocks = <&clk IMX8MP_CLK_GPU_AXI>,
  503. <&clk IMX8MP_CLK_GPU_AHB>;
  504. assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_800M>,
  505. <&clk IMX8MP_SYS_PLL1_800M>;
  506. assigned-clock-rates = <800000000>, <400000000>;
  507. };
  508. pgc_gpu3d: power-domain@9 {
  509. #power-domain-cells = <0>;
  510. reg = <IMX8MP_POWER_DOMAIN_GPU3D>;
  511. clocks = <&clk IMX8MP_CLK_GPU3D_ROOT>,
  512. <&clk IMX8MP_CLK_GPU3D_SHADER_CORE>;
  513. power-domains = <&pgc_gpumix>;
  514. };
  515. pgc_mediamix: power-domain@10 {
  516. #power-domain-cells = <0>;
  517. reg = <IMX8MP_POWER_DOMAIN_MEDIAMIX>;
  518. clocks = <&clk IMX8MP_CLK_MEDIA_AXI_ROOT>,
  519. <&clk IMX8MP_CLK_MEDIA_APB_ROOT>;
  520. };
  521. pgc_mipi_phy2: power-domain@16 {
  522. #power-domain-cells = <0>;
  523. reg = <IMX8MP_POWER_DOMAIN_MIPI_PHY2>;
  524. };
  525. pgc_hsiomix: power-domain@17 {
  526. #power-domain-cells = <0>;
  527. reg = <IMX8MP_POWER_DOMAIN_HSIOMIX>;
  528. clocks = <&clk IMX8MP_CLK_HSIO_AXI>,
  529. <&clk IMX8MP_CLK_HSIO_ROOT>;
  530. assigned-clocks = <&clk IMX8MP_CLK_HSIO_AXI>;
  531. assigned-clock-parents = <&clk IMX8MP_SYS_PLL2_500M>;
  532. assigned-clock-rates = <500000000>;
  533. };
  534. pgc_ispdwp: power-domain@18 {
  535. #power-domain-cells = <0>;
  536. reg = <IMX8MP_POWER_DOMAIN_MEDIAMIX_ISPDWP>;
  537. clocks = <&clk IMX8MP_CLK_MEDIA_ISP_ROOT>;
  538. };
  539. pgc_vpumix: power-domain@19 {
  540. #power-domain-cells = <0>;
  541. reg = <IMX8MP_POWER_DOMAIN_VPUMIX>;
  542. clocks =<&clk IMX8MP_CLK_VPU_ROOT>;
  543. };
  544. pgc_vpu_g1: power-domain@20 {
  545. #power-domain-cells = <0>;
  546. power-domains = <&pgc_vpumix>;
  547. reg = <IMX8MP_POWER_DOMAIN_VPU_G1>;
  548. clocks = <&clk IMX8MP_CLK_VPU_G1_ROOT>;
  549. };
  550. pgc_vpu_g2: power-domain@21 {
  551. #power-domain-cells = <0>;
  552. power-domains = <&pgc_vpumix>;
  553. reg = <IMX8MP_POWER_DOMAIN_VPU_G2>;
  554. clocks = <&clk IMX8MP_CLK_VPU_G2_ROOT>;
  555. };
  556. pgc_vpu_vc8000e: power-domain@22 {
  557. #power-domain-cells = <0>;
  558. power-domains = <&pgc_vpumix>;
  559. reg = <IMX8MP_POWER_DOMAIN_VPU_VC8000E>;
  560. clocks = <&clk IMX8MP_CLK_VPU_VC8KE_ROOT>;
  561. };
  562. };
  563. };
  564. };
  565. aips2: bus@30400000 {
  566. compatible = "fsl,aips-bus", "simple-bus";
  567. reg = <0x30400000 0x400000>;
  568. #address-cells = <1>;
  569. #size-cells = <1>;
  570. ranges;
  571. pwm1: pwm@30660000 {
  572. compatible = "fsl,imx8mp-pwm", "fsl,imx27-pwm";
  573. reg = <0x30660000 0x10000>;
  574. interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
  575. clocks = <&clk IMX8MP_CLK_PWM1_ROOT>,
  576. <&clk IMX8MP_CLK_PWM1_ROOT>;
  577. clock-names = "ipg", "per";
  578. #pwm-cells = <3>;
  579. status = "disabled";
  580. };
  581. pwm2: pwm@30670000 {
  582. compatible = "fsl,imx8mp-pwm", "fsl,imx27-pwm";
  583. reg = <0x30670000 0x10000>;
  584. interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
  585. clocks = <&clk IMX8MP_CLK_PWM2_ROOT>,
  586. <&clk IMX8MP_CLK_PWM2_ROOT>;
  587. clock-names = "ipg", "per";
  588. #pwm-cells = <3>;
  589. status = "disabled";
  590. };
  591. pwm3: pwm@30680000 {
  592. compatible = "fsl,imx8mp-pwm", "fsl,imx27-pwm";
  593. reg = <0x30680000 0x10000>;
  594. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  595. clocks = <&clk IMX8MP_CLK_PWM3_ROOT>,
  596. <&clk IMX8MP_CLK_PWM3_ROOT>;
  597. clock-names = "ipg", "per";
  598. #pwm-cells = <3>;
  599. status = "disabled";
  600. };
  601. pwm4: pwm@30690000 {
  602. compatible = "fsl,imx8mp-pwm", "fsl,imx27-pwm";
  603. reg = <0x30690000 0x10000>;
  604. interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
  605. clocks = <&clk IMX8MP_CLK_PWM4_ROOT>,
  606. <&clk IMX8MP_CLK_PWM4_ROOT>;
  607. clock-names = "ipg", "per";
  608. #pwm-cells = <3>;
  609. status = "disabled";
  610. };
  611. system_counter: timer@306a0000 {
  612. compatible = "nxp,sysctr-timer";
  613. reg = <0x306a0000 0x20000>;
  614. interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
  615. clocks = <&osc_24m>;
  616. clock-names = "per";
  617. };
  618. };
  619. aips3: bus@30800000 {
  620. compatible = "fsl,aips-bus", "simple-bus";
  621. reg = <0x30800000 0x400000>;
  622. #address-cells = <1>;
  623. #size-cells = <1>;
  624. ranges;
  625. ecspi1: spi@30820000 {
  626. #address-cells = <1>;
  627. #size-cells = <0>;
  628. compatible = "fsl,imx8mp-ecspi", "fsl,imx51-ecspi";
  629. reg = <0x30820000 0x10000>;
  630. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  631. clocks = <&clk IMX8MP_CLK_ECSPI1_ROOT>,
  632. <&clk IMX8MP_CLK_ECSPI1_ROOT>;
  633. clock-names = "ipg", "per";
  634. dmas = <&sdma1 0 7 1>, <&sdma1 1 7 2>;
  635. dma-names = "rx", "tx";
  636. status = "disabled";
  637. };
  638. ecspi2: spi@30830000 {
  639. #address-cells = <1>;
  640. #size-cells = <0>;
  641. compatible = "fsl,imx8mp-ecspi", "fsl,imx51-ecspi";
  642. reg = <0x30830000 0x10000>;
  643. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  644. clocks = <&clk IMX8MP_CLK_ECSPI2_ROOT>,
  645. <&clk IMX8MP_CLK_ECSPI2_ROOT>;
  646. clock-names = "ipg", "per";
  647. dmas = <&sdma1 2 7 1>, <&sdma1 3 7 2>;
  648. dma-names = "rx", "tx";
  649. status = "disabled";
  650. };
  651. ecspi3: spi@30840000 {
  652. #address-cells = <1>;
  653. #size-cells = <0>;
  654. compatible = "fsl,imx8mp-ecspi", "fsl,imx51-ecspi";
  655. reg = <0x30840000 0x10000>;
  656. interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
  657. clocks = <&clk IMX8MP_CLK_ECSPI3_ROOT>,
  658. <&clk IMX8MP_CLK_ECSPI3_ROOT>;
  659. clock-names = "ipg", "per";
  660. dmas = <&sdma1 4 7 1>, <&sdma1 5 7 2>;
  661. dma-names = "rx", "tx";
  662. status = "disabled";
  663. };
  664. uart1: serial@30860000 {
  665. compatible = "fsl,imx8mp-uart", "fsl,imx6q-uart";
  666. reg = <0x30860000 0x10000>;
  667. interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
  668. clocks = <&clk IMX8MP_CLK_UART1_ROOT>,
  669. <&clk IMX8MP_CLK_UART1_ROOT>;
  670. clock-names = "ipg", "per";
  671. dmas = <&sdma1 22 4 0>, <&sdma1 23 4 0>;
  672. dma-names = "rx", "tx";
  673. status = "disabled";
  674. };
  675. uart3: serial@30880000 {
  676. compatible = "fsl,imx8mp-uart", "fsl,imx6q-uart";
  677. reg = <0x30880000 0x10000>;
  678. interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
  679. clocks = <&clk IMX8MP_CLK_UART3_ROOT>,
  680. <&clk IMX8MP_CLK_UART3_ROOT>;
  681. clock-names = "ipg", "per";
  682. dmas = <&sdma1 26 4 0>, <&sdma1 27 4 0>;
  683. dma-names = "rx", "tx";
  684. status = "disabled";
  685. };
  686. uart2: serial@30890000 {
  687. compatible = "fsl,imx8mp-uart", "fsl,imx6q-uart";
  688. reg = <0x30890000 0x10000>;
  689. interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
  690. clocks = <&clk IMX8MP_CLK_UART2_ROOT>,
  691. <&clk IMX8MP_CLK_UART2_ROOT>;
  692. clock-names = "ipg", "per";
  693. dmas = <&sdma1 24 4 0>, <&sdma1 25 4 0>;
  694. dma-names = "rx", "tx";
  695. status = "disabled";
  696. };
  697. flexcan1: can@308c0000 {
  698. compatible = "fsl,imx8mp-flexcan";
  699. reg = <0x308c0000 0x10000>;
  700. interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
  701. clocks = <&clk IMX8MP_CLK_IPG_ROOT>,
  702. <&clk IMX8MP_CLK_CAN1_ROOT>;
  703. clock-names = "ipg", "per";
  704. assigned-clocks = <&clk IMX8MP_CLK_CAN1>;
  705. assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_40M>;
  706. assigned-clock-rates = <40000000>;
  707. fsl,clk-source = /bits/ 8 <0>;
  708. fsl,stop-mode = <&gpr 0x10 4>;
  709. status = "disabled";
  710. };
  711. flexcan2: can@308d0000 {
  712. compatible = "fsl,imx8mp-flexcan";
  713. reg = <0x308d0000 0x10000>;
  714. interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
  715. clocks = <&clk IMX8MP_CLK_IPG_ROOT>,
  716. <&clk IMX8MP_CLK_CAN2_ROOT>;
  717. clock-names = "ipg", "per";
  718. assigned-clocks = <&clk IMX8MP_CLK_CAN2>;
  719. assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_40M>;
  720. assigned-clock-rates = <40000000>;
  721. fsl,clk-source = /bits/ 8 <0>;
  722. fsl,stop-mode = <&gpr 0x10 5>;
  723. status = "disabled";
  724. };
  725. crypto: crypto@30900000 {
  726. compatible = "fsl,sec-v4.0";
  727. #address-cells = <1>;
  728. #size-cells = <1>;
  729. reg = <0x30900000 0x40000>;
  730. ranges = <0 0x30900000 0x40000>;
  731. interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
  732. clocks = <&clk IMX8MP_CLK_AHB>,
  733. <&clk IMX8MP_CLK_IPG_ROOT>;
  734. clock-names = "aclk", "ipg";
  735. sec_jr0: jr@1000 {
  736. compatible = "fsl,sec-v4.0-job-ring";
  737. reg = <0x1000 0x1000>;
  738. interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
  739. status = "disabled";
  740. };
  741. sec_jr1: jr@2000 {
  742. compatible = "fsl,sec-v4.0-job-ring";
  743. reg = <0x2000 0x1000>;
  744. interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
  745. };
  746. sec_jr2: jr@3000 {
  747. compatible = "fsl,sec-v4.0-job-ring";
  748. reg = <0x3000 0x1000>;
  749. interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
  750. };
  751. };
  752. i2c1: i2c@30a20000 {
  753. compatible = "fsl,imx8mp-i2c", "fsl,imx21-i2c";
  754. #address-cells = <1>;
  755. #size-cells = <0>;
  756. reg = <0x30a20000 0x10000>;
  757. interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
  758. clocks = <&clk IMX8MP_CLK_I2C1_ROOT>;
  759. status = "disabled";
  760. };
  761. i2c2: i2c@30a30000 {
  762. compatible = "fsl,imx8mp-i2c", "fsl,imx21-i2c";
  763. #address-cells = <1>;
  764. #size-cells = <0>;
  765. reg = <0x30a30000 0x10000>;
  766. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  767. clocks = <&clk IMX8MP_CLK_I2C2_ROOT>;
  768. status = "disabled";
  769. };
  770. i2c3: i2c@30a40000 {
  771. compatible = "fsl,imx8mp-i2c", "fsl,imx21-i2c";
  772. #address-cells = <1>;
  773. #size-cells = <0>;
  774. reg = <0x30a40000 0x10000>;
  775. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  776. clocks = <&clk IMX8MP_CLK_I2C3_ROOT>;
  777. status = "disabled";
  778. };
  779. i2c4: i2c@30a50000 {
  780. compatible = "fsl,imx8mp-i2c", "fsl,imx21-i2c";
  781. #address-cells = <1>;
  782. #size-cells = <0>;
  783. reg = <0x30a50000 0x10000>;
  784. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  785. clocks = <&clk IMX8MP_CLK_I2C4_ROOT>;
  786. status = "disabled";
  787. };
  788. uart4: serial@30a60000 {
  789. compatible = "fsl,imx8mp-uart", "fsl,imx6q-uart";
  790. reg = <0x30a60000 0x10000>;
  791. interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
  792. clocks = <&clk IMX8MP_CLK_UART4_ROOT>,
  793. <&clk IMX8MP_CLK_UART4_ROOT>;
  794. clock-names = "ipg", "per";
  795. dmas = <&sdma1 28 4 0>, <&sdma1 29 4 0>;
  796. dma-names = "rx", "tx";
  797. status = "disabled";
  798. };
  799. mu: mailbox@30aa0000 {
  800. compatible = "fsl,imx8mp-mu", "fsl,imx6sx-mu";
  801. reg = <0x30aa0000 0x10000>;
  802. interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
  803. clocks = <&clk IMX8MP_CLK_MU_ROOT>;
  804. #mbox-cells = <2>;
  805. };
  806. mu2: mailbox@30e60000 {
  807. compatible = "fsl,imx8mp-mu", "fsl,imx6sx-mu";
  808. reg = <0x30e60000 0x10000>;
  809. interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
  810. #mbox-cells = <2>;
  811. status = "disabled";
  812. };
  813. i2c5: i2c@30ad0000 {
  814. compatible = "fsl,imx8mp-i2c", "fsl,imx21-i2c";
  815. #address-cells = <1>;
  816. #size-cells = <0>;
  817. reg = <0x30ad0000 0x10000>;
  818. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
  819. clocks = <&clk IMX8MP_CLK_I2C5_ROOT>;
  820. status = "disabled";
  821. };
  822. i2c6: i2c@30ae0000 {
  823. compatible = "fsl,imx8mp-i2c", "fsl,imx21-i2c";
  824. #address-cells = <1>;
  825. #size-cells = <0>;
  826. reg = <0x30ae0000 0x10000>;
  827. interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  828. clocks = <&clk IMX8MP_CLK_I2C6_ROOT>;
  829. status = "disabled";
  830. };
  831. usdhc1: mmc@30b40000 {
  832. compatible = "fsl,imx8mp-usdhc", "fsl,imx8mm-usdhc", "fsl,imx7d-usdhc";
  833. reg = <0x30b40000 0x10000>;
  834. interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
  835. clocks = <&clk IMX8MP_CLK_DUMMY>,
  836. <&clk IMX8MP_CLK_NAND_USDHC_BUS>,
  837. <&clk IMX8MP_CLK_USDHC1_ROOT>;
  838. clock-names = "ipg", "ahb", "per";
  839. fsl,tuning-start-tap = <20>;
  840. fsl,tuning-step = <2>;
  841. bus-width = <4>;
  842. status = "disabled";
  843. };
  844. usdhc2: mmc@30b50000 {
  845. compatible = "fsl,imx8mp-usdhc", "fsl,imx8mm-usdhc", "fsl,imx7d-usdhc";
  846. reg = <0x30b50000 0x10000>;
  847. interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  848. clocks = <&clk IMX8MP_CLK_DUMMY>,
  849. <&clk IMX8MP_CLK_NAND_USDHC_BUS>,
  850. <&clk IMX8MP_CLK_USDHC2_ROOT>;
  851. clock-names = "ipg", "ahb", "per";
  852. fsl,tuning-start-tap = <20>;
  853. fsl,tuning-step = <2>;
  854. bus-width = <4>;
  855. status = "disabled";
  856. };
  857. usdhc3: mmc@30b60000 {
  858. compatible = "fsl,imx8mp-usdhc", "fsl,imx8mm-usdhc", "fsl,imx7d-usdhc";
  859. reg = <0x30b60000 0x10000>;
  860. interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
  861. clocks = <&clk IMX8MP_CLK_DUMMY>,
  862. <&clk IMX8MP_CLK_NAND_USDHC_BUS>,
  863. <&clk IMX8MP_CLK_USDHC3_ROOT>;
  864. clock-names = "ipg", "ahb", "per";
  865. fsl,tuning-start-tap = <20>;
  866. fsl,tuning-step = <2>;
  867. bus-width = <4>;
  868. status = "disabled";
  869. };
  870. flexspi: spi@30bb0000 {
  871. compatible = "nxp,imx8mp-fspi";
  872. reg = <0x30bb0000 0x10000>, <0x8000000 0x10000000>;
  873. reg-names = "fspi_base", "fspi_mmap";
  874. interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
  875. clocks = <&clk IMX8MP_CLK_QSPI_ROOT>,
  876. <&clk IMX8MP_CLK_QSPI_ROOT>;
  877. clock-names = "fspi_en", "fspi";
  878. assigned-clock-rates = <80000000>;
  879. assigned-clocks = <&clk IMX8MP_CLK_QSPI>;
  880. #address-cells = <1>;
  881. #size-cells = <0>;
  882. status = "disabled";
  883. };
  884. sdma1: dma-controller@30bd0000 {
  885. compatible = "fsl,imx8mp-sdma", "fsl,imx8mq-sdma";
  886. reg = <0x30bd0000 0x10000>;
  887. interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
  888. clocks = <&clk IMX8MP_CLK_SDMA1_ROOT>,
  889. <&clk IMX8MP_CLK_AHB>;
  890. clock-names = "ipg", "ahb";
  891. #dma-cells = <3>;
  892. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin";
  893. };
  894. fec: ethernet@30be0000 {
  895. compatible = "fsl,imx8mp-fec", "fsl,imx8mq-fec", "fsl,imx6sx-fec";
  896. reg = <0x30be0000 0x10000>;
  897. interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
  898. <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
  899. <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
  900. <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
  901. clocks = <&clk IMX8MP_CLK_ENET1_ROOT>,
  902. <&clk IMX8MP_CLK_SIM_ENET_ROOT>,
  903. <&clk IMX8MP_CLK_ENET_TIMER>,
  904. <&clk IMX8MP_CLK_ENET_REF>,
  905. <&clk IMX8MP_CLK_ENET_PHY_REF>;
  906. clock-names = "ipg", "ahb", "ptp",
  907. "enet_clk_ref", "enet_out";
  908. assigned-clocks = <&clk IMX8MP_CLK_ENET_AXI>,
  909. <&clk IMX8MP_CLK_ENET_TIMER>,
  910. <&clk IMX8MP_CLK_ENET_REF>,
  911. <&clk IMX8MP_CLK_ENET_PHY_REF>;
  912. assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_266M>,
  913. <&clk IMX8MP_SYS_PLL2_100M>,
  914. <&clk IMX8MP_SYS_PLL2_125M>,
  915. <&clk IMX8MP_SYS_PLL2_50M>;
  916. assigned-clock-rates = <0>, <100000000>, <125000000>, <0>;
  917. fsl,num-tx-queues = <3>;
  918. fsl,num-rx-queues = <3>;
  919. nvmem-cells = <&eth_mac1>;
  920. nvmem-cell-names = "mac-address";
  921. fsl,stop-mode = <&gpr 0x10 3>;
  922. status = "disabled";
  923. };
  924. eqos: ethernet@30bf0000 {
  925. compatible = "nxp,imx8mp-dwmac-eqos", "snps,dwmac-5.10a";
  926. reg = <0x30bf0000 0x10000>;
  927. interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
  928. <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
  929. interrupt-names = "macirq", "eth_wake_irq";
  930. clocks = <&clk IMX8MP_CLK_ENET_QOS_ROOT>,
  931. <&clk IMX8MP_CLK_QOS_ENET_ROOT>,
  932. <&clk IMX8MP_CLK_ENET_QOS_TIMER>,
  933. <&clk IMX8MP_CLK_ENET_QOS>;
  934. clock-names = "stmmaceth", "pclk", "ptp_ref", "tx";
  935. assigned-clocks = <&clk IMX8MP_CLK_ENET_AXI>,
  936. <&clk IMX8MP_CLK_ENET_QOS_TIMER>,
  937. <&clk IMX8MP_CLK_ENET_QOS>;
  938. assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_266M>,
  939. <&clk IMX8MP_SYS_PLL2_100M>,
  940. <&clk IMX8MP_SYS_PLL2_125M>;
  941. assigned-clock-rates = <0>, <100000000>, <125000000>;
  942. nvmem-cells = <&eth_mac2>;
  943. nvmem-cell-names = "mac-address";
  944. intf_mode = <&gpr 0x4>;
  945. status = "disabled";
  946. };
  947. };
  948. noc: interconnect@32700000 {
  949. compatible = "fsl,imx8mp-noc", "fsl,imx8m-noc";
  950. reg = <0x32700000 0x100000>;
  951. clocks = <&clk IMX8MP_CLK_NOC>;
  952. #interconnect-cells = <1>;
  953. operating-points-v2 = <&noc_opp_table>;
  954. noc_opp_table: opp-table {
  955. compatible = "operating-points-v2";
  956. opp-200M {
  957. opp-hz = /bits/ 64 <200000000>;
  958. };
  959. opp-1000M {
  960. opp-hz = /bits/ 64 <1000000000>;
  961. };
  962. };
  963. };
  964. aips4: bus@32c00000 {
  965. compatible = "fsl,aips-bus", "simple-bus";
  966. reg = <0x32c00000 0x400000>;
  967. #address-cells = <1>;
  968. #size-cells = <1>;
  969. ranges;
  970. media_blk_ctrl: blk-ctrl@32ec0000 {
  971. compatible = "fsl,imx8mp-media-blk-ctrl",
  972. "syscon";
  973. reg = <0x32ec0000 0x10000>;
  974. power-domains = <&pgc_mediamix>,
  975. <&pgc_mipi_phy1>,
  976. <&pgc_mipi_phy1>,
  977. <&pgc_mediamix>,
  978. <&pgc_mediamix>,
  979. <&pgc_mipi_phy2>,
  980. <&pgc_mediamix>,
  981. <&pgc_ispdwp>,
  982. <&pgc_ispdwp>,
  983. <&pgc_mipi_phy2>;
  984. power-domain-names = "bus", "mipi-dsi1", "mipi-csi1",
  985. "lcdif1", "isi", "mipi-csi2",
  986. "lcdif2", "isp", "dwe",
  987. "mipi-dsi2";
  988. interconnects =
  989. <&noc IMX8MP_ICM_LCDIF_RD &noc IMX8MP_ICN_MEDIA>,
  990. <&noc IMX8MP_ICM_LCDIF_WR &noc IMX8MP_ICN_MEDIA>,
  991. <&noc IMX8MP_ICM_ISI0 &noc IMX8MP_ICN_MEDIA>,
  992. <&noc IMX8MP_ICM_ISI1 &noc IMX8MP_ICN_MEDIA>,
  993. <&noc IMX8MP_ICM_ISI2 &noc IMX8MP_ICN_MEDIA>,
  994. <&noc IMX8MP_ICM_ISP0 &noc IMX8MP_ICN_MEDIA>,
  995. <&noc IMX8MP_ICM_ISP1 &noc IMX8MP_ICN_MEDIA>,
  996. <&noc IMX8MP_ICM_DWE &noc IMX8MP_ICN_MEDIA>;
  997. interconnect-names = "lcdif-rd", "lcdif-wr", "isi0",
  998. "isi1", "isi2", "isp0", "isp1",
  999. "dwe";
  1000. clocks = <&clk IMX8MP_CLK_MEDIA_APB_ROOT>,
  1001. <&clk IMX8MP_CLK_MEDIA_AXI_ROOT>,
  1002. <&clk IMX8MP_CLK_MEDIA_CAM1_PIX_ROOT>,
  1003. <&clk IMX8MP_CLK_MEDIA_CAM2_PIX_ROOT>,
  1004. <&clk IMX8MP_CLK_MEDIA_DISP1_PIX_ROOT>,
  1005. <&clk IMX8MP_CLK_MEDIA_DISP2_PIX_ROOT>,
  1006. <&clk IMX8MP_CLK_MEDIA_ISP_ROOT>,
  1007. <&clk IMX8MP_CLK_MEDIA_MIPI_PHY1_REF_ROOT>;
  1008. clock-names = "apb", "axi", "cam1", "cam2",
  1009. "disp1", "disp2", "isp", "phy";
  1010. assigned-clocks = <&clk IMX8MP_CLK_MEDIA_AXI>,
  1011. <&clk IMX8MP_CLK_MEDIA_APB>;
  1012. assigned-clock-parents = <&clk IMX8MP_SYS_PLL2_1000M>,
  1013. <&clk IMX8MP_SYS_PLL1_800M>;
  1014. assigned-clock-rates = <500000000>, <200000000>;
  1015. #power-domain-cells = <1>;
  1016. };
  1017. pcie_phy: pcie-phy@32f00000 {
  1018. compatible = "fsl,imx8mp-pcie-phy";
  1019. reg = <0x32f00000 0x10000>;
  1020. resets = <&src IMX8MP_RESET_PCIEPHY>,
  1021. <&src IMX8MP_RESET_PCIEPHY_PERST>;
  1022. reset-names = "pciephy", "perst";
  1023. power-domains = <&hsio_blk_ctrl IMX8MP_HSIOBLK_PD_PCIE_PHY>;
  1024. #phy-cells = <0>;
  1025. status = "disabled";
  1026. };
  1027. hsio_blk_ctrl: blk-ctrl@32f10000 {
  1028. compatible = "fsl,imx8mp-hsio-blk-ctrl", "syscon";
  1029. reg = <0x32f10000 0x24>;
  1030. clocks = <&clk IMX8MP_CLK_USB_ROOT>,
  1031. <&clk IMX8MP_CLK_PCIE_ROOT>;
  1032. clock-names = "usb", "pcie";
  1033. power-domains = <&pgc_hsiomix>, <&pgc_hsiomix>,
  1034. <&pgc_usb1_phy>, <&pgc_usb2_phy>,
  1035. <&pgc_hsiomix>, <&pgc_pcie_phy>;
  1036. power-domain-names = "bus", "usb", "usb-phy1",
  1037. "usb-phy2", "pcie", "pcie-phy";
  1038. interconnects = <&noc IMX8MP_ICM_NOC_PCIE &noc IMX8MP_ICN_HSIO>,
  1039. <&noc IMX8MP_ICM_USB1 &noc IMX8MP_ICN_HSIO>,
  1040. <&noc IMX8MP_ICM_USB2 &noc IMX8MP_ICN_HSIO>,
  1041. <&noc IMX8MP_ICM_PCIE &noc IMX8MP_ICN_HSIO>;
  1042. interconnect-names = "noc-pcie", "usb1", "usb2", "pcie";
  1043. #power-domain-cells = <1>;
  1044. };
  1045. };
  1046. pcie: pcie@33800000 {
  1047. compatible = "fsl,imx8mp-pcie";
  1048. reg = <0x33800000 0x400000>, <0x1ff00000 0x80000>;
  1049. reg-names = "dbi", "config";
  1050. #address-cells = <3>;
  1051. #size-cells = <2>;
  1052. device_type = "pci";
  1053. bus-range = <0x00 0xff>;
  1054. ranges = <0x81000000 0 0x00000000 0x1ff80000 0 0x00010000>, /* downstream I/O 64KB */
  1055. <0x82000000 0 0x18000000 0x18000000 0 0x07f00000>; /* non-prefetchable memory */
  1056. num-lanes = <1>;
  1057. num-viewport = <4>;
  1058. interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
  1059. interrupt-names = "msi";
  1060. #interrupt-cells = <1>;
  1061. interrupt-map-mask = <0 0 0 0x7>;
  1062. interrupt-map = <0 0 0 1 &gic GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
  1063. <0 0 0 2 &gic GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
  1064. <0 0 0 3 &gic GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
  1065. <0 0 0 4 &gic GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
  1066. fsl,max-link-speed = <3>;
  1067. linux,pci-domain = <0>;
  1068. power-domains = <&hsio_blk_ctrl IMX8MP_HSIOBLK_PD_PCIE>;
  1069. resets = <&src IMX8MP_RESET_PCIE_CTRL_APPS_EN>,
  1070. <&src IMX8MP_RESET_PCIE_CTRL_APPS_TURNOFF>;
  1071. reset-names = "apps", "turnoff";
  1072. phys = <&pcie_phy>;
  1073. phy-names = "pcie-phy";
  1074. status = "disabled";
  1075. };
  1076. gpu3d: gpu@38000000 {
  1077. compatible = "vivante,gc";
  1078. reg = <0x38000000 0x8000>;
  1079. interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
  1080. clocks = <&clk IMX8MP_CLK_GPU3D_ROOT>,
  1081. <&clk IMX8MP_CLK_GPU3D_SHADER_CORE>,
  1082. <&clk IMX8MP_CLK_GPU_ROOT>,
  1083. <&clk IMX8MP_CLK_GPU_AHB>;
  1084. clock-names = "core", "shader", "bus", "reg";
  1085. assigned-clocks = <&clk IMX8MP_CLK_GPU3D_CORE>,
  1086. <&clk IMX8MP_CLK_GPU3D_SHADER_CORE>;
  1087. assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_800M>,
  1088. <&clk IMX8MP_SYS_PLL1_800M>;
  1089. assigned-clock-rates = <800000000>, <800000000>;
  1090. power-domains = <&pgc_gpu3d>;
  1091. };
  1092. gpu2d: gpu@38008000 {
  1093. compatible = "vivante,gc";
  1094. reg = <0x38008000 0x8000>;
  1095. interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
  1096. clocks = <&clk IMX8MP_CLK_GPU2D_ROOT>,
  1097. <&clk IMX8MP_CLK_GPU_ROOT>,
  1098. <&clk IMX8MP_CLK_GPU_AHB>;
  1099. clock-names = "core", "bus", "reg";
  1100. assigned-clocks = <&clk IMX8MP_CLK_GPU2D_CORE>;
  1101. assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_800M>;
  1102. assigned-clock-rates = <800000000>;
  1103. power-domains = <&pgc_gpu2d>;
  1104. };
  1105. vpumix_blk_ctrl: blk-ctrl@38330000 {
  1106. compatible = "fsl,imx8mp-vpu-blk-ctrl", "syscon";
  1107. reg = <0x38330000 0x100>;
  1108. #power-domain-cells = <1>;
  1109. power-domains = <&pgc_vpumix>, <&pgc_vpu_g1>,
  1110. <&pgc_vpu_g2>, <&pgc_vpu_vc8000e>;
  1111. power-domain-names = "bus", "g1", "g2", "vc8000e";
  1112. clocks = <&clk IMX8MP_CLK_VPU_G1_ROOT>,
  1113. <&clk IMX8MP_CLK_VPU_G2_ROOT>,
  1114. <&clk IMX8MP_CLK_VPU_VC8KE_ROOT>;
  1115. clock-names = "g1", "g2", "vc8000e";
  1116. interconnects = <&noc IMX8MP_ICM_VPU_G1 &noc IMX8MP_ICN_VIDEO>,
  1117. <&noc IMX8MP_ICM_VPU_G2 &noc IMX8MP_ICN_VIDEO>,
  1118. <&noc IMX8MP_ICM_VPU_H1 &noc IMX8MP_ICN_VIDEO>;
  1119. interconnect-names = "g1", "g2", "vc8000e";
  1120. };
  1121. gic: interrupt-controller@38800000 {
  1122. compatible = "arm,gic-v3";
  1123. reg = <0x38800000 0x10000>,
  1124. <0x38880000 0xc0000>;
  1125. #interrupt-cells = <3>;
  1126. interrupt-controller;
  1127. interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
  1128. interrupt-parent = <&gic>;
  1129. };
  1130. edacmc: memory-controller@3d400000 {
  1131. compatible = "snps,ddrc-3.80a";
  1132. reg = <0x3d400000 0x400000>;
  1133. interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
  1134. };
  1135. ddr-pmu@3d800000 {
  1136. compatible = "fsl,imx8mp-ddr-pmu", "fsl,imx8m-ddr-pmu";
  1137. reg = <0x3d800000 0x400000>;
  1138. interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
  1139. };
  1140. usb3_phy0: usb-phy@381f0040 {
  1141. compatible = "fsl,imx8mp-usb-phy";
  1142. reg = <0x381f0040 0x40>;
  1143. clocks = <&clk IMX8MP_CLK_USB_PHY_ROOT>;
  1144. clock-names = "phy";
  1145. assigned-clocks = <&clk IMX8MP_CLK_USB_PHY_REF>;
  1146. assigned-clock-parents = <&clk IMX8MP_CLK_24M>;
  1147. power-domains = <&hsio_blk_ctrl IMX8MP_HSIOBLK_PD_USB_PHY1>;
  1148. #phy-cells = <0>;
  1149. status = "disabled";
  1150. };
  1151. usb3_0: usb@32f10100 {
  1152. compatible = "fsl,imx8mp-dwc3";
  1153. reg = <0x32f10100 0x8>,
  1154. <0x381f0000 0x20>;
  1155. clocks = <&clk IMX8MP_CLK_HSIO_ROOT>,
  1156. <&clk IMX8MP_CLK_USB_SUSP>;
  1157. clock-names = "hsio", "suspend";
  1158. interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
  1159. power-domains = <&hsio_blk_ctrl IMX8MP_HSIOBLK_PD_USB>;
  1160. #address-cells = <1>;
  1161. #size-cells = <1>;
  1162. dma-ranges = <0x40000000 0x40000000 0xc0000000>;
  1163. ranges;
  1164. status = "disabled";
  1165. usb_dwc3_0: usb@38100000 {
  1166. compatible = "snps,dwc3";
  1167. reg = <0x38100000 0x10000>;
  1168. clocks = <&clk IMX8MP_CLK_USB_ROOT>,
  1169. <&clk IMX8MP_CLK_USB_CORE_REF>,
  1170. <&clk IMX8MP_CLK_USB_SUSP>;
  1171. clock-names = "bus_early", "ref", "suspend";
  1172. interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
  1173. phys = <&usb3_phy0>, <&usb3_phy0>;
  1174. phy-names = "usb2-phy", "usb3-phy";
  1175. snps,gfladj-refclk-lpm-sel-quirk;
  1176. snps,parkmode-disable-ss-quirk;
  1177. };
  1178. };
  1179. usb3_phy1: usb-phy@382f0040 {
  1180. compatible = "fsl,imx8mp-usb-phy";
  1181. reg = <0x382f0040 0x40>;
  1182. clocks = <&clk IMX8MP_CLK_USB_PHY_ROOT>;
  1183. clock-names = "phy";
  1184. assigned-clocks = <&clk IMX8MP_CLK_USB_PHY_REF>;
  1185. assigned-clock-parents = <&clk IMX8MP_CLK_24M>;
  1186. power-domains = <&hsio_blk_ctrl IMX8MP_HSIOBLK_PD_USB_PHY2>;
  1187. #phy-cells = <0>;
  1188. status = "disabled";
  1189. };
  1190. usb3_1: usb@32f10108 {
  1191. compatible = "fsl,imx8mp-dwc3";
  1192. reg = <0x32f10108 0x8>,
  1193. <0x382f0000 0x20>;
  1194. clocks = <&clk IMX8MP_CLK_HSIO_ROOT>,
  1195. <&clk IMX8MP_CLK_USB_SUSP>;
  1196. clock-names = "hsio", "suspend";
  1197. interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
  1198. power-domains = <&hsio_blk_ctrl IMX8MP_HSIOBLK_PD_USB>;
  1199. #address-cells = <1>;
  1200. #size-cells = <1>;
  1201. dma-ranges = <0x40000000 0x40000000 0xc0000000>;
  1202. ranges;
  1203. status = "disabled";
  1204. usb_dwc3_1: usb@38200000 {
  1205. compatible = "snps,dwc3";
  1206. reg = <0x38200000 0x10000>;
  1207. clocks = <&clk IMX8MP_CLK_USB_ROOT>,
  1208. <&clk IMX8MP_CLK_USB_CORE_REF>,
  1209. <&clk IMX8MP_CLK_USB_SUSP>;
  1210. clock-names = "bus_early", "ref", "suspend";
  1211. interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
  1212. phys = <&usb3_phy1>, <&usb3_phy1>;
  1213. phy-names = "usb2-phy", "usb3-phy";
  1214. snps,gfladj-refclk-lpm-sel-quirk;
  1215. snps,parkmode-disable-ss-quirk;
  1216. };
  1217. };
  1218. dsp: dsp@3b6e8000 {
  1219. compatible = "fsl,imx8mp-dsp";
  1220. reg = <0x3b6e8000 0x88000>;
  1221. mbox-names = "txdb0", "txdb1",
  1222. "rxdb0", "rxdb1";
  1223. mboxes = <&mu2 2 0>, <&mu2 2 1>,
  1224. <&mu2 3 0>, <&mu2 3 1>;
  1225. memory-region = <&dsp_reserved>;
  1226. status = "disabled";
  1227. };
  1228. };
  1229. };