imx8mp-verdin.dtsi 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403
  1. // SPDX-License-Identifier: GPL-2.0-or-later OR MIT
  2. /*
  3. * Copyright 2022 Toradex
  4. */
  5. #include "dt-bindings/pwm/pwm.h"
  6. #include "imx8mp.dtsi"
  7. / {
  8. chosen {
  9. stdout-path = &uart3;
  10. };
  11. aliases {
  12. /* Ethernet aliases to ensure correct MAC addresses */
  13. ethernet0 = &eqos;
  14. ethernet1 = &fec;
  15. rtc0 = &rtc_i2c;
  16. rtc1 = &snvs_rtc;
  17. };
  18. backlight: backlight {
  19. compatible = "pwm-backlight";
  20. brightness-levels = <0 45 63 88 119 158 203 255>;
  21. default-brightness-level = <4>;
  22. /* Verdin I2S_2_D_OUT (DSI_1_BKL_EN/DSI_1_BKL_EN_LVDS, SODIMM 46) */
  23. enable-gpios = <&gpio5 1 GPIO_ACTIVE_HIGH>;
  24. pinctrl-names = "default";
  25. pinctrl-0 = <&pinctrl_i2s_2_d_out_dsi_1_bkl_en>;
  26. power-supply = <&reg_3p3v>;
  27. /* Verdin PWM_3_DSI/PWM_3_DSI_LVDS (SODIMM 19) */
  28. pwms = <&pwm3 0 6666667 PWM_POLARITY_INVERTED>;
  29. status = "disabled";
  30. };
  31. backlight_mezzanine: backlight-mezzanine {
  32. compatible = "pwm-backlight";
  33. brightness-levels = <0 45 63 88 119 158 203 255>;
  34. default-brightness-level = <4>;
  35. /* Verdin GPIO 4 (SODIMM 212) */
  36. enable-gpios = <&gpio1 6 GPIO_ACTIVE_HIGH>;
  37. /* Verdin PWM_2 (SODIMM 16) */
  38. pwms = <&pwm2 0 6666667 PWM_POLARITY_INVERTED>;
  39. status = "disabled";
  40. };
  41. gpio-keys {
  42. compatible = "gpio-keys";
  43. pinctrl-names = "default";
  44. pinctrl-0 = <&pinctrl_gpio_keys>;
  45. button-wakeup {
  46. debounce-interval = <10>;
  47. /* Verdin CTRL_WAKE1_MICO# (SODIMM 252) */
  48. gpios = <&gpio4 0 GPIO_ACTIVE_LOW>;
  49. label = "Wake-Up";
  50. linux,code = <KEY_WAKEUP>;
  51. wakeup-source;
  52. };
  53. };
  54. /* Carrier Board Supplies */
  55. reg_1p8v: regulator-1p8v {
  56. compatible = "regulator-fixed";
  57. regulator-max-microvolt = <1800000>;
  58. regulator-min-microvolt = <1800000>;
  59. regulator-name = "+V1.8_SW";
  60. };
  61. reg_3p3v: regulator-3p3v {
  62. compatible = "regulator-fixed";
  63. regulator-max-microvolt = <3300000>;
  64. regulator-min-microvolt = <3300000>;
  65. regulator-name = "+V3.3_SW";
  66. };
  67. reg_5p0v: regulator-5p0v {
  68. compatible = "regulator-fixed";
  69. regulator-max-microvolt = <5000000>;
  70. regulator-min-microvolt = <5000000>;
  71. regulator-name = "+V5_SW";
  72. };
  73. /* Non PMIC On-module Supplies */
  74. reg_module_eth1phy: regulator-module-eth1phy {
  75. compatible = "regulator-fixed";
  76. enable-active-high;
  77. gpio = <&gpio2 20 GPIO_ACTIVE_HIGH>; /* PMIC_EN_ETH */
  78. off-on-delay-us = <500000>;
  79. pinctrl-names = "default";
  80. pinctrl-0 = <&pinctrl_reg_eth>;
  81. regulator-always-on;
  82. regulator-boot-on;
  83. regulator-max-microvolt = <3300000>;
  84. regulator-min-microvolt = <3300000>;
  85. regulator-name = "On-module +V3.3_ETH";
  86. startup-delay-us = <200000>;
  87. vin-supply = <&reg_vdd_3v3>;
  88. };
  89. reg_usb1_vbus: regulator-usb1-vbus {
  90. compatible = "regulator-fixed";
  91. enable-active-high;
  92. /* Verdin USB_1_EN (SODIMM 155) */
  93. gpio = <&gpio1 12 GPIO_ACTIVE_HIGH>;
  94. pinctrl-names = "default";
  95. pinctrl-0 = <&pinctrl_usb1_vbus>;
  96. regulator-max-microvolt = <5000000>;
  97. regulator-min-microvolt = <5000000>;
  98. regulator-name = "USB_1_EN";
  99. };
  100. reg_usb2_vbus: regulator-usb2-vbus {
  101. compatible = "regulator-fixed";
  102. enable-active-high;
  103. /* Verdin USB_2_EN (SODIMM 185) */
  104. gpio = <&gpio1 14 GPIO_ACTIVE_HIGH>;
  105. pinctrl-names = "default";
  106. pinctrl-0 = <&pinctrl_usb2_vbus>;
  107. regulator-max-microvolt = <5000000>;
  108. regulator-min-microvolt = <5000000>;
  109. regulator-name = "USB_2_EN";
  110. };
  111. reg_usdhc2_vmmc: regulator-usdhc2 {
  112. compatible = "regulator-fixed";
  113. enable-active-high;
  114. /* Verdin SD_1_PWR_EN (SODIMM 76) */
  115. gpio = <&gpio4 22 GPIO_ACTIVE_HIGH>;
  116. off-on-delay-us = <100000>;
  117. pinctrl-names = "default";
  118. pinctrl-0 = <&pinctrl_usdhc2_pwr_en>;
  119. regulator-max-microvolt = <3300000>;
  120. regulator-min-microvolt = <3300000>;
  121. regulator-name = "+V3.3_SD";
  122. startup-delay-us = <2000>;
  123. };
  124. reserved-memory {
  125. #address-cells = <2>;
  126. #size-cells = <2>;
  127. ranges;
  128. /* Use the kernel configuration settings instead */
  129. /delete-node/ linux,cma;
  130. };
  131. };
  132. &A53_0 {
  133. cpu-supply = <&reg_vdd_arm>;
  134. };
  135. &A53_1 {
  136. cpu-supply = <&reg_vdd_arm>;
  137. };
  138. &A53_2 {
  139. cpu-supply = <&reg_vdd_arm>;
  140. };
  141. &A53_3 {
  142. cpu-supply = <&reg_vdd_arm>;
  143. };
  144. &cpu_alert0 {
  145. temperature = <95000>;
  146. };
  147. &cpu_crit0 {
  148. temperature = <105000>;
  149. };
  150. /* Verdin SPI_1 */
  151. &ecspi1 {
  152. #address-cells = <1>;
  153. #size-cells = <0>;
  154. cs-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>;
  155. pinctrl-names = "default";
  156. pinctrl-0 = <&pinctrl_ecspi1>;
  157. };
  158. /* Verdin ETH_1 (On-module PHY) */
  159. &eqos {
  160. phy-handle = <&ethphy0>;
  161. phy-mode = "rgmii-id";
  162. phy-supply = <&reg_module_eth1phy>;
  163. pinctrl-names = "default";
  164. pinctrl-0 = <&pinctrl_eqos>;
  165. snps,force_thresh_dma_mode;
  166. snps,mtl-rx-config = <&mtl_rx_setup>;
  167. snps,mtl-tx-config = <&mtl_tx_setup>;
  168. mdio {
  169. compatible = "snps,dwmac-mdio";
  170. #address-cells = <1>;
  171. #size-cells = <0>;
  172. ethphy0: ethernet-phy@7 {
  173. compatible = "ethernet-phy-ieee802.3-c22";
  174. eee-broken-100tx;
  175. eee-broken-1000t;
  176. interrupt-parent = <&gpio1>;
  177. interrupts = <10 IRQ_TYPE_LEVEL_LOW>;
  178. micrel,led-mode = <0>;
  179. reg = <7>;
  180. };
  181. };
  182. mtl_rx_setup: rx-queues-config {
  183. snps,rx-queues-to-use = <5>;
  184. snps,rx-sched-sp;
  185. queue0 {
  186. snps,dcb-algorithm;
  187. snps,priority = <0x1>;
  188. snps,map-to-dma-channel = <0>;
  189. };
  190. queue1 {
  191. snps,dcb-algorithm;
  192. snps,priority = <0x2>;
  193. snps,map-to-dma-channel = <1>;
  194. };
  195. queue2 {
  196. snps,dcb-algorithm;
  197. snps,priority = <0x4>;
  198. snps,map-to-dma-channel = <2>;
  199. };
  200. queue3 {
  201. snps,dcb-algorithm;
  202. snps,priority = <0x8>;
  203. snps,map-to-dma-channel = <3>;
  204. };
  205. queue4 {
  206. snps,dcb-algorithm;
  207. snps,priority = <0xf0>;
  208. snps,map-to-dma-channel = <4>;
  209. };
  210. };
  211. mtl_tx_setup: tx-queues-config {
  212. snps,tx-queues-to-use = <5>;
  213. snps,tx-sched-sp;
  214. queue0 {
  215. snps,dcb-algorithm;
  216. snps,priority = <0x1>;
  217. };
  218. queue1 {
  219. snps,dcb-algorithm;
  220. snps,priority = <0x2>;
  221. };
  222. queue2 {
  223. snps,dcb-algorithm;
  224. snps,priority = <0x4>;
  225. };
  226. queue3 {
  227. snps,dcb-algorithm;
  228. snps,priority = <0x8>;
  229. };
  230. queue4 {
  231. snps,dcb-algorithm;
  232. snps,priority = <0xf0>;
  233. };
  234. };
  235. };
  236. /* Verdin ETH_2_RGMII */
  237. &fec {
  238. fsl,magic-packet;
  239. phy-handle = <&ethphy1>;
  240. phy-mode = "rgmii-id";
  241. pinctrl-names = "default", "sleep";
  242. pinctrl-0 = <&pinctrl_fec>;
  243. pinctrl-1 = <&pinctrl_fec_sleep>;
  244. mdio {
  245. #address-cells = <1>;
  246. #size-cells = <0>;
  247. ethphy1: ethernet-phy@7 {
  248. compatible = "ethernet-phy-ieee802.3-c22";
  249. interrupt-parent = <&gpio4>;
  250. interrupts = <18 IRQ_TYPE_LEVEL_LOW>;
  251. micrel,led-mode = <0>;
  252. reg = <7>;
  253. };
  254. };
  255. };
  256. /* Verdin CAN_1 */
  257. &flexcan1 {
  258. pinctrl-names = "default";
  259. pinctrl-0 = <&pinctrl_flexcan1>;
  260. status = "disabled";
  261. };
  262. /* Verdin CAN_2 */
  263. &flexcan2 {
  264. pinctrl-names = "default";
  265. pinctrl-0 = <&pinctrl_flexcan2>;
  266. status = "disabled";
  267. };
  268. /* Verdin QSPI_1 */
  269. &flexspi {
  270. pinctrl-names = "default";
  271. pinctrl-0 = <&pinctrl_flexspi0>;
  272. };
  273. &gpio1 {
  274. gpio-line-names = "SODIMM_206",
  275. "SODIMM_208",
  276. "",
  277. "",
  278. "",
  279. "SODIMM_210",
  280. "SODIMM_212",
  281. "SODIMM_216",
  282. "SODIMM_218",
  283. "",
  284. "",
  285. "SODIMM_16",
  286. "SODIMM_155",
  287. "SODIMM_157",
  288. "SODIMM_185",
  289. "SODIMM_91";
  290. };
  291. &gpio2 {
  292. gpio-line-names = "",
  293. "",
  294. "",
  295. "",
  296. "",
  297. "",
  298. "SODIMM_143",
  299. "SODIMM_141",
  300. "",
  301. "",
  302. "SODIMM_161",
  303. "",
  304. "SODIMM_84",
  305. "SODIMM_78",
  306. "SODIMM_74",
  307. "SODIMM_80",
  308. "SODIMM_82",
  309. "SODIMM_70",
  310. "SODIMM_72";
  311. };
  312. &gpio3 {
  313. gpio-line-names = "SODIMM_52",
  314. "SODIMM_54",
  315. "",
  316. "",
  317. "",
  318. "",
  319. "SODIMM_56",
  320. "SODIMM_58",
  321. "SODIMM_60",
  322. "SODIMM_62",
  323. "",
  324. "",
  325. "",
  326. "",
  327. "SODIMM_66",
  328. "",
  329. "SODIMM_64",
  330. "",
  331. "",
  332. "SODIMM_34",
  333. "SODIMM_19",
  334. "",
  335. "SODIMM_32",
  336. "",
  337. "",
  338. "SODIMM_30",
  339. "SODIMM_59",
  340. "SODIMM_57",
  341. "SODIMM_63",
  342. "SODIMM_61";
  343. };
  344. &gpio4 {
  345. gpio-line-names = "SODIMM_252",
  346. "SODIMM_222",
  347. "SODIMM_36",
  348. "SODIMM_220",
  349. "SODIMM_193",
  350. "SODIMM_191",
  351. "SODIMM_201",
  352. "SODIMM_203",
  353. "SODIMM_205",
  354. "SODIMM_207",
  355. "SODIMM_199",
  356. "SODIMM_197",
  357. "SODIMM_221",
  358. "SODIMM_219",
  359. "SODIMM_217",
  360. "SODIMM_215",
  361. "SODIMM_211",
  362. "SODIMM_213",
  363. "SODIMM_189",
  364. "SODIMM_244",
  365. "SODIMM_38",
  366. "",
  367. "SODIMM_76",
  368. "SODIMM_135",
  369. "SODIMM_133",
  370. "SODIMM_17",
  371. "SODIMM_24",
  372. "SODIMM_26",
  373. "SODIMM_21",
  374. "SODIMM_256",
  375. "SODIMM_48",
  376. "SODIMM_44";
  377. ctrl-sleep-moci-hog {
  378. gpio-hog;
  379. /* Verdin CTRL_SLEEP_MOCI# (SODIMM 256) */
  380. gpios = <29 GPIO_ACTIVE_HIGH>;
  381. line-name = "CTRL_SLEEP_MOCI#";
  382. output-high;
  383. pinctrl-names = "default";
  384. pinctrl-0 = <&pinctrl_ctrl_sleep_moci>;
  385. };
  386. };
  387. /* On-module I2C */
  388. &i2c1 {
  389. clock-frequency = <400000>;
  390. pinctrl-names = "default", "gpio";
  391. pinctrl-0 = <&pinctrl_i2c1>;
  392. pinctrl-1 = <&pinctrl_i2c1_gpio>;
  393. scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  394. sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  395. status = "okay";
  396. pca9450: pmic@25 {
  397. compatible = "nxp,pca9450c";
  398. interrupt-parent = <&gpio1>;
  399. /* PMIC PCA9450 PMIC_nINT GPIO1_IO3 */
  400. interrupts = <3 IRQ_TYPE_LEVEL_LOW>;
  401. pinctrl-names = "default";
  402. pinctrl-0 = <&pinctrl_pmic>;
  403. reg = <0x25>;
  404. sd-vsel-gpios = <&gpio1 4 GPIO_ACTIVE_HIGH>;
  405. /*
  406. * The bootloader is expected to switch on LDO4 for the on-module +V3.3_ADC and the
  407. * I2C level shifter for the TLA2024 ADC behind this PMIC.
  408. */
  409. regulators {
  410. BUCK1 {
  411. regulator-always-on;
  412. regulator-boot-on;
  413. regulator-max-microvolt = <1000000>;
  414. regulator-min-microvolt = <720000>;
  415. regulator-name = "On-module +VDD_SOC (BUCK1)";
  416. regulator-ramp-delay = <3125>;
  417. };
  418. reg_vdd_arm: BUCK2 {
  419. nxp,dvs-run-voltage = <950000>;
  420. nxp,dvs-standby-voltage = <850000>;
  421. regulator-always-on;
  422. regulator-boot-on;
  423. regulator-max-microvolt = <1025000>;
  424. regulator-min-microvolt = <720000>;
  425. regulator-name = "On-module +VDD_ARM (BUCK2)";
  426. regulator-ramp-delay = <3125>;
  427. };
  428. reg_vdd_3v3: BUCK4 {
  429. regulator-always-on;
  430. regulator-boot-on;
  431. regulator-max-microvolt = <3300000>;
  432. regulator-min-microvolt = <3300000>;
  433. regulator-name = "On-module +V3.3 (BUCK4)";
  434. };
  435. reg_vdd_1v8: BUCK5 {
  436. regulator-always-on;
  437. regulator-boot-on;
  438. regulator-max-microvolt = <1800000>;
  439. regulator-min-microvolt = <1800000>;
  440. regulator-name = "PWR_1V8_MOCI (BUCK5)";
  441. };
  442. BUCK6 {
  443. regulator-always-on;
  444. regulator-boot-on;
  445. regulator-max-microvolt = <1155000>;
  446. regulator-min-microvolt = <1045000>;
  447. regulator-name = "On-module +VDD_DDR (BUCK6)";
  448. };
  449. LDO1 {
  450. regulator-always-on;
  451. regulator-boot-on;
  452. regulator-max-microvolt = <1950000>;
  453. regulator-min-microvolt = <1650000>;
  454. regulator-name = "On-module +V1.8_SNVS (LDO1)";
  455. };
  456. LDO2 {
  457. regulator-always-on;
  458. regulator-boot-on;
  459. regulator-max-microvolt = <1150000>;
  460. regulator-min-microvolt = <800000>;
  461. regulator-name = "On-module +V0.8_SNVS (LDO2)";
  462. };
  463. LDO3 {
  464. regulator-always-on;
  465. regulator-boot-on;
  466. regulator-max-microvolt = <1800000>;
  467. regulator-min-microvolt = <1800000>;
  468. regulator-name = "On-module +V1.8A (LDO3)";
  469. };
  470. LDO4 {
  471. regulator-always-on;
  472. regulator-boot-on;
  473. regulator-max-microvolt = <3300000>;
  474. regulator-min-microvolt = <3300000>;
  475. regulator-name = "On-module +V3.3_ADC (LDO4)";
  476. };
  477. LDO5 {
  478. regulator-max-microvolt = <3300000>;
  479. regulator-min-microvolt = <1800000>;
  480. regulator-name = "On-module +V3.3_1.8_SD (LDO5)";
  481. };
  482. };
  483. };
  484. rtc_i2c: rtc@32 {
  485. compatible = "epson,rx8130";
  486. reg = <0x32>;
  487. };
  488. /* On-module temperature sensor */
  489. hwmon_temp_module: sensor@48 {
  490. compatible = "ti,tmp1075";
  491. reg = <0x48>;
  492. vs-supply = <&reg_vdd_1v8>;
  493. };
  494. adc@49 {
  495. compatible = "ti,ads1015";
  496. reg = <0x49>;
  497. #address-cells = <1>;
  498. #size-cells = <0>;
  499. /* Verdin I2C_1 (ADC_4 - ADC_3) */
  500. channel@0 {
  501. reg = <0>;
  502. ti,datarate = <4>;
  503. ti,gain = <2>;
  504. };
  505. /* Verdin I2C_1 (ADC_4 - ADC_1) */
  506. channel@1 {
  507. reg = <1>;
  508. ti,datarate = <4>;
  509. ti,gain = <2>;
  510. };
  511. /* Verdin I2C_1 (ADC_3 - ADC_1) */
  512. channel@2 {
  513. reg = <2>;
  514. ti,datarate = <4>;
  515. ti,gain = <2>;
  516. };
  517. /* Verdin I2C_1 (ADC_2 - ADC_1) */
  518. channel@3 {
  519. reg = <3>;
  520. ti,datarate = <4>;
  521. ti,gain = <2>;
  522. };
  523. /* Verdin I2C_1 ADC_4 */
  524. channel@4 {
  525. reg = <4>;
  526. ti,datarate = <4>;
  527. ti,gain = <2>;
  528. };
  529. /* Verdin I2C_1 ADC_3 */
  530. channel@5 {
  531. reg = <5>;
  532. ti,datarate = <4>;
  533. ti,gain = <2>;
  534. };
  535. /* Verdin I2C_1 ADC_2 */
  536. channel@6 {
  537. reg = <6>;
  538. ti,datarate = <4>;
  539. ti,gain = <2>;
  540. };
  541. /* Verdin I2C_1 ADC_1 */
  542. channel@7 {
  543. reg = <7>;
  544. ti,datarate = <4>;
  545. ti,gain = <2>;
  546. };
  547. };
  548. eeprom@50 {
  549. compatible = "st,24c02";
  550. pagesize = <16>;
  551. reg = <0x50>;
  552. };
  553. };
  554. /* Verdin I2C_2_DSI */
  555. &i2c2 {
  556. /* Lower frequency to avoid DDC/EDID issues with certain displays/screens. */
  557. clock-frequency = <10000>;
  558. pinctrl-names = "default", "gpio";
  559. pinctrl-0 = <&pinctrl_i2c2>;
  560. pinctrl-1 = <&pinctrl_i2c2_gpio>;
  561. scl-gpios = <&gpio5 16 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  562. sda-gpios = <&gpio5 17 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  563. atmel_mxt_ts_mezzanine: touch-mezzanine@4a {
  564. compatible = "atmel,maxtouch";
  565. /* Verdin GPIO_3 (SODIMM 210) */
  566. interrupt-parent = <&gpio1>;
  567. interrupts = <5 IRQ_TYPE_EDGE_FALLING>;
  568. reg = <0x4a>;
  569. /* Verdin GPIO_2 (SODIMM 208) */
  570. reset-gpios = <&gpio1 1 GPIO_ACTIVE_LOW>;
  571. status = "disabled";
  572. };
  573. };
  574. /* TODO: Verdin I2C_3_HDMI */
  575. /* Verdin I2C_4_CSI */
  576. &i2c3 {
  577. clock-frequency = <400000>;
  578. pinctrl-names = "default", "gpio";
  579. pinctrl-0 = <&pinctrl_i2c3>;
  580. pinctrl-1 = <&pinctrl_i2c3_gpio>;
  581. scl-gpios = <&gpio5 18 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  582. sda-gpios = <&gpio5 19 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  583. };
  584. /* Verdin I2C_1 */
  585. &i2c4 {
  586. clock-frequency = <400000>;
  587. pinctrl-names = "default", "gpio";
  588. pinctrl-0 = <&pinctrl_i2c4>;
  589. pinctrl-1 = <&pinctrl_i2c4_gpio>;
  590. scl-gpios = <&gpio5 20 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  591. sda-gpios = <&gpio5 21 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  592. gpio_expander_21: gpio-expander@21 {
  593. compatible = "nxp,pcal6416";
  594. #gpio-cells = <2>;
  595. gpio-controller;
  596. reg = <0x21>;
  597. vcc-supply = <&reg_3p3v>;
  598. status = "disabled";
  599. };
  600. lvds_ti_sn65dsi83: bridge@2c {
  601. compatible = "ti,sn65dsi83";
  602. /* Verdin GPIO_9_DSI (SN65DSI84 IRQ, SODIMM 17, unused) */
  603. /* Verdin GPIO_10_DSI (SODIMM 21) */
  604. enable-gpios = <&gpio4 28 GPIO_ACTIVE_HIGH>;
  605. pinctrl-names = "default";
  606. pinctrl-0 = <&pinctrl_gpio_10_dsi>;
  607. reg = <0x2c>;
  608. status = "disabled";
  609. };
  610. /* Current measurement into module VCC */
  611. hwmon: hwmon@40 {
  612. compatible = "ti,ina219";
  613. reg = <0x40>;
  614. shunt-resistor = <10000>;
  615. status = "disabled";
  616. };
  617. hdmi_lontium_lt8912: hdmi@48 {
  618. compatible = "lontium,lt8912b";
  619. pinctrl-names = "default";
  620. pinctrl-0 = <&pinctrl_gpio_10_dsi>, <&pinctrl_pwm_3_dsi_hpd_gpio>;
  621. reg = <0x48>;
  622. /* Verdin GPIO_9_DSI (LT8912 INT, SODIMM 17, unused) */
  623. /* Verdin GPIO_10_DSI (SODIMM 21) */
  624. reset-gpios = <&gpio4 28 GPIO_ACTIVE_LOW>;
  625. status = "disabled";
  626. };
  627. atmel_mxt_ts: touch@4a {
  628. compatible = "atmel,maxtouch";
  629. /*
  630. * Verdin GPIO_9_DSI
  631. * (TOUCH_INT#, SODIMM 17, also routed to SN65DSI83 IRQ albeit currently unused)
  632. */
  633. interrupt-parent = <&gpio4>;
  634. interrupts = <25 IRQ_TYPE_EDGE_FALLING>;
  635. pinctrl-names = "default";
  636. pinctrl-0 = <&pinctrl_gpio_9_dsi>, <&pinctrl_i2s_2_bclk_touch_reset>;
  637. reg = <0x4a>;
  638. /* Verdin I2S_2_BCLK (TOUCH_RESET#, SODIMM 42) */
  639. reset-gpios = <&gpio5 0 GPIO_ACTIVE_LOW>;
  640. status = "disabled";
  641. };
  642. /* Temperature sensor on carrier board */
  643. hwmon_temp: sensor@4f {
  644. compatible = "ti,tmp75c";
  645. reg = <0x4f>;
  646. status = "disabled";
  647. };
  648. /* EEPROM on display adapter (MIPI DSI Display Adapter) */
  649. eeprom_display_adapter: eeprom@50 {
  650. compatible = "st,24c02";
  651. pagesize = <16>;
  652. reg = <0x50>;
  653. status = "disabled";
  654. };
  655. /* EEPROM on carrier board */
  656. eeprom_carrier_board: eeprom@57 {
  657. compatible = "st,24c02";
  658. pagesize = <16>;
  659. reg = <0x57>;
  660. status = "disabled";
  661. };
  662. };
  663. /* TODO: Verdin PCIE_1 */
  664. /* Verdin PWM_1 */
  665. &pwm1 {
  666. pinctrl-names = "default";
  667. pinctrl-0 = <&pinctrl_pwm_1>;
  668. #pwm-cells = <3>;
  669. };
  670. /* Verdin PWM_2 */
  671. &pwm2 {
  672. pinctrl-names = "default";
  673. pinctrl-0 = <&pinctrl_pwm_2>;
  674. #pwm-cells = <3>;
  675. };
  676. /* Verdin PWM_3_DSI */
  677. &pwm3 {
  678. pinctrl-names = "default";
  679. pinctrl-0 = <&pinctrl_pwm_3>;
  680. #pwm-cells = <3>;
  681. };
  682. /* TODO: Verdin I2S_1 */
  683. /* TODO: Verdin I2S_2 */
  684. &snvs_pwrkey {
  685. status = "okay";
  686. };
  687. /* Verdin UART_1 */
  688. &uart1 {
  689. pinctrl-names = "default";
  690. pinctrl-0 = <&pinctrl_uart1>;
  691. uart-has-rtscts;
  692. };
  693. /* Verdin UART_2 */
  694. &uart2 {
  695. pinctrl-names = "default";
  696. pinctrl-0 = <&pinctrl_uart2>;
  697. uart-has-rtscts;
  698. };
  699. /* Verdin UART_3, used as the Linux Console */
  700. &uart3 {
  701. pinctrl-names = "default";
  702. pinctrl-0 = <&pinctrl_uart3>;
  703. };
  704. /* Verdin UART_4, used for Bluetooth on Wi-Fi/Bluetooth SKUs */
  705. &uart4 {
  706. pinctrl-names = "default";
  707. pinctrl-0 = <&pinctrl_uart4>;
  708. };
  709. /* Verdin USB_1 */
  710. &usb3_phy0 {
  711. vbus-supply = <&reg_usb1_vbus>;
  712. };
  713. &usb_dwc3_0 {
  714. adp-disable;
  715. dr_mode = "otg";
  716. hnp-disable;
  717. maximum-speed = "high-speed";
  718. over-current-active-low;
  719. pinctrl-names = "default";
  720. pinctrl-0 = <&pinctrl_usb_1_id>;
  721. srp-disable;
  722. };
  723. /* Verdin USB_2 */
  724. &usb3_phy1 {
  725. vbus-supply = <&reg_usb2_vbus>;
  726. };
  727. &usb_dwc3_1 {
  728. disable-over-current;
  729. dr_mode = "host";
  730. };
  731. /* Verdin SD_1 */
  732. &usdhc2 {
  733. assigned-clocks = <&clk IMX8MP_CLK_USDHC2>;
  734. assigned-clock-rates = <400000000>;
  735. bus-width = <4>;
  736. cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>;
  737. disable-wp;
  738. pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep";
  739. pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_cd>;
  740. pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_cd>;
  741. pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_cd>;
  742. pinctrl-3 = <&pinctrl_usdhc2_sleep>, <&pinctrl_usdhc2_cd_sleep>;
  743. vmmc-supply = <&reg_usdhc2_vmmc>;
  744. };
  745. /* On-module eMMC */
  746. &usdhc3 {
  747. assigned-clocks = <&clk IMX8MP_CLK_USDHC3_ROOT>;
  748. assigned-clock-rates = <400000000>;
  749. bus-width = <8>;
  750. non-removable;
  751. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  752. pinctrl-0 = <&pinctrl_usdhc3>;
  753. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  754. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  755. status = "okay";
  756. };
  757. &wdog1 {
  758. fsl,ext-reset-output;
  759. pinctrl-names = "default";
  760. pinctrl-0 = <&pinctrl_wdog>;
  761. status = "okay";
  762. };
  763. &iomuxc {
  764. pinctrl_bt_uart: btuartgrp {
  765. fsl,pins =
  766. <MX8MP_IOMUXC_ECSPI2_MISO__UART4_DCE_CTS 0x1c4>,
  767. <MX8MP_IOMUXC_ECSPI2_MOSI__UART4_DCE_TX 0x1c4>,
  768. <MX8MP_IOMUXC_ECSPI2_SCLK__UART4_DCE_RX 0x1c4>,
  769. <MX8MP_IOMUXC_ECSPI2_SS0__UART4_DCE_RTS 0x1c4>;
  770. };
  771. pinctrl_ctrl_sleep_moci: ctrlsleepmocigrp {
  772. fsl,pins =
  773. <MX8MP_IOMUXC_SAI3_RXC__GPIO4_IO29 0x1c4>; /* SODIMM 256 */
  774. };
  775. pinctrl_ecspi1: ecspi1grp {
  776. fsl,pins =
  777. <MX8MP_IOMUXC_ECSPI1_MISO__ECSPI1_MISO 0x1c4>, /* SODIMM 198 */
  778. <MX8MP_IOMUXC_ECSPI1_MOSI__ECSPI1_MOSI 0x4>, /* SODIMM 200 */
  779. <MX8MP_IOMUXC_ECSPI1_SCLK__ECSPI1_SCLK 0x4>, /* SODIMM 196 */
  780. <MX8MP_IOMUXC_ECSPI1_SS0__GPIO5_IO09 0x1c4>; /* SODIMM 202 */
  781. };
  782. /* Connection On Board PHY */
  783. pinctrl_eqos: eqosgrp {
  784. fsl,pins =
  785. <MX8MP_IOMUXC_ENET_MDC__ENET_QOS_MDC 0x3>,
  786. <MX8MP_IOMUXC_ENET_MDIO__ENET_QOS_MDIO 0x3>,
  787. <MX8MP_IOMUXC_ENET_RD0__ENET_QOS_RGMII_RD0 0x91>,
  788. <MX8MP_IOMUXC_ENET_RD1__ENET_QOS_RGMII_RD1 0x91>,
  789. <MX8MP_IOMUXC_ENET_RD2__ENET_QOS_RGMII_RD2 0x91>,
  790. <MX8MP_IOMUXC_ENET_RD3__ENET_QOS_RGMII_RD3 0x91>,
  791. <MX8MP_IOMUXC_ENET_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x91>,
  792. <MX8MP_IOMUXC_ENET_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x91>,
  793. <MX8MP_IOMUXC_ENET_TD0__ENET_QOS_RGMII_TD0 0x1f>,
  794. <MX8MP_IOMUXC_ENET_TD1__ENET_QOS_RGMII_TD1 0x1f>,
  795. <MX8MP_IOMUXC_ENET_TD2__ENET_QOS_RGMII_TD2 0x1f>,
  796. <MX8MP_IOMUXC_ENET_TD3__ENET_QOS_RGMII_TD3 0x1f>,
  797. <MX8MP_IOMUXC_ENET_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x1f>,
  798. <MX8MP_IOMUXC_ENET_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x1f>;
  799. };
  800. /* ETH_INT# shared with TPM_INT# (usually N/A) */
  801. pinctrl_eth_tpm_int: ethtpmintgrp {
  802. fsl,pins =
  803. <MX8MP_IOMUXC_GPIO1_IO10__GPIO1_IO10 0x1c4>;
  804. };
  805. /* Connection Carrier Board PHY ETH_2 */
  806. pinctrl_fec: fecgrp {
  807. fsl,pins =
  808. <MX8MP_IOMUXC_SAI1_RXD2__ENET1_MDC 0x3>, /* SODIMM 193 */
  809. <MX8MP_IOMUXC_SAI1_RXD3__ENET1_MDIO 0x3>, /* SODIMM 191 */
  810. <MX8MP_IOMUXC_SAI1_RXD4__ENET1_RGMII_RD0 0x91>, /* SODIMM 201 */
  811. <MX8MP_IOMUXC_SAI1_RXD5__ENET1_RGMII_RD1 0x91>, /* SODIMM 203 */
  812. <MX8MP_IOMUXC_SAI1_RXD6__ENET1_RGMII_RD2 0x91>, /* SODIMM 205 */
  813. <MX8MP_IOMUXC_SAI1_RXD7__ENET1_RGMII_RD3 0x91>, /* SODIMM 207 */
  814. <MX8MP_IOMUXC_SAI1_TXC__ENET1_RGMII_RXC 0x91>, /* SODIMM 197 */
  815. <MX8MP_IOMUXC_SAI1_TXFS__ENET1_RGMII_RX_CTL 0x91>, /* SODIMM 199 */
  816. <MX8MP_IOMUXC_SAI1_TXD0__ENET1_RGMII_TD0 0x1f>, /* SODIMM 221 */
  817. <MX8MP_IOMUXC_SAI1_TXD1__ENET1_RGMII_TD1 0x1f>, /* SODIMM 219 */
  818. <MX8MP_IOMUXC_SAI1_TXD2__ENET1_RGMII_TD2 0x1f>, /* SODIMM 217 */
  819. <MX8MP_IOMUXC_SAI1_TXD3__ENET1_RGMII_TD3 0x1f>, /* SODIMM 215 */
  820. <MX8MP_IOMUXC_SAI1_TXD4__ENET1_RGMII_TX_CTL 0x1f>, /* SODIMM 211 */
  821. <MX8MP_IOMUXC_SAI1_TXD5__ENET1_RGMII_TXC 0x1f>, /* SODIMM 213 */
  822. <MX8MP_IOMUXC_SAI1_TXD6__GPIO4_IO18 0x1c4>; /* SODIMM 189 */
  823. };
  824. pinctrl_fec_sleep: fecsleepgrp {
  825. fsl,pins =
  826. <MX8MP_IOMUXC_SAI1_RXD2__ENET1_MDC 0x3>, /* SODIMM 193 */
  827. <MX8MP_IOMUXC_SAI1_RXD3__ENET1_MDIO 0x3>, /* SODIMM 191 */
  828. <MX8MP_IOMUXC_SAI1_RXD4__ENET1_RGMII_RD0 0x91>, /* SODIMM 201 */
  829. <MX8MP_IOMUXC_SAI1_RXD5__ENET1_RGMII_RD1 0x91>, /* SODIMM 203 */
  830. <MX8MP_IOMUXC_SAI1_RXD6__ENET1_RGMII_RD2 0x91>, /* SODIMM 205 */
  831. <MX8MP_IOMUXC_SAI1_RXD7__ENET1_RGMII_RD3 0x91>, /* SODIMM 207 */
  832. <MX8MP_IOMUXC_SAI1_TXC__ENET1_RGMII_RXC 0x91>, /* SODIMM 197 */
  833. <MX8MP_IOMUXC_SAI1_TXFS__ENET1_RGMII_RX_CTL 0x91>, /* SODIMM 199 */
  834. <MX8MP_IOMUXC_SAI1_TXD0__GPIO4_IO12 0x1f>, /* SODIMM 221 */
  835. <MX8MP_IOMUXC_SAI1_TXD1__GPIO4_IO13 0x1f>, /* SODIMM 219 */
  836. <MX8MP_IOMUXC_SAI1_TXD2__GPIO4_IO14 0x1f>, /* SODIMM 217 */
  837. <MX8MP_IOMUXC_SAI1_TXD3__GPIO4_IO15 0x1f>, /* SODIMM 215 */
  838. <MX8MP_IOMUXC_SAI1_TXD4__GPIO4_IO16 0x1f>, /* SODIMM 211 */
  839. <MX8MP_IOMUXC_SAI1_TXD5__GPIO4_IO17 0x1f>, /* SODIMM 213 */
  840. <MX8MP_IOMUXC_SAI1_TXD6__GPIO4_IO18 0x184>; /* SODIMM 189 */
  841. };
  842. pinctrl_flexcan1: flexcan1grp {
  843. fsl,pins =
  844. <MX8MP_IOMUXC_SPDIF_RX__CAN1_RX 0x154>, /* SODIMM 22 */
  845. <MX8MP_IOMUXC_SPDIF_TX__CAN1_TX 0x154>; /* SODIMM 20 */
  846. };
  847. pinctrl_flexcan2: flexcan2grp {
  848. fsl,pins =
  849. <MX8MP_IOMUXC_SAI2_MCLK__CAN2_RX 0x154>, /* SODIMM 26 */
  850. <MX8MP_IOMUXC_SAI2_TXD0__CAN2_TX 0x154>; /* SODIMM 24 */
  851. };
  852. pinctrl_flexspi0: flexspi0grp {
  853. fsl,pins =
  854. <MX8MP_IOMUXC_NAND_ALE__FLEXSPI_A_SCLK 0x1c2>, /* SODIMM 52 */
  855. <MX8MP_IOMUXC_NAND_CE0_B__FLEXSPI_A_SS0_B 0x82>, /* SODIMM 54 */
  856. <MX8MP_IOMUXC_NAND_DQS__FLEXSPI_A_DQS 0x82>, /* SODIMM 66 */
  857. <MX8MP_IOMUXC_NAND_DATA00__FLEXSPI_A_DATA00 0x82>, /* SODIMM 56 */
  858. <MX8MP_IOMUXC_NAND_DATA01__FLEXSPI_A_DATA01 0x82>, /* SODIMM 58 */
  859. <MX8MP_IOMUXC_NAND_DATA02__FLEXSPI_A_DATA02 0x82>, /* SODIMM 60 */
  860. <MX8MP_IOMUXC_NAND_DATA03__FLEXSPI_A_DATA03 0x82>, /* SODIMM 62 */
  861. <MX8MP_IOMUXC_NAND_READY_B__GPIO3_IO16 0x82>; /* SODIMM 64 */
  862. };
  863. pinctrl_gpio1: gpio1grp {
  864. fsl,pins =
  865. <MX8MP_IOMUXC_GPIO1_IO00__GPIO1_IO00 0x184>; /* SODIMM 206 */
  866. };
  867. pinctrl_gpio2: gpio2grp {
  868. fsl,pins =
  869. <MX8MP_IOMUXC_GPIO1_IO01__GPIO1_IO01 0x1c4>; /* SODIMM 208 */
  870. };
  871. pinctrl_gpio3: gpio3grp {
  872. fsl,pins =
  873. <MX8MP_IOMUXC_GPIO1_IO05__GPIO1_IO05 0x184>; /* SODIMM 210 */
  874. };
  875. pinctrl_gpio4: gpio4grp {
  876. fsl,pins =
  877. <MX8MP_IOMUXC_GPIO1_IO06__GPIO1_IO06 0x184>; /* SODIMM 212 */
  878. };
  879. pinctrl_gpio5: gpio5grp {
  880. fsl,pins =
  881. <MX8MP_IOMUXC_GPIO1_IO07__GPIO1_IO07 0x184>; /* SODIMM 216 */
  882. };
  883. pinctrl_gpio6: gpio6grp {
  884. fsl,pins =
  885. <MX8MP_IOMUXC_GPIO1_IO08__GPIO1_IO08 0x184>; /* SODIMM 218 */
  886. };
  887. pinctrl_gpio7: gpio7grp {
  888. fsl,pins =
  889. <MX8MP_IOMUXC_SAI1_RXD1__GPIO4_IO03 0x184>; /* SODIMM 220 */
  890. };
  891. pinctrl_gpio8: gpio8grp {
  892. fsl,pins =
  893. <MX8MP_IOMUXC_SAI1_RXC__GPIO4_IO01 0x184>; /* SODIMM 222 */
  894. };
  895. /* Verdin GPIO_9_DSI (pulled-up as active-low) */
  896. pinctrl_gpio_9_dsi: gpio9dsigrp {
  897. fsl,pins =
  898. <MX8MP_IOMUXC_SAI2_TXC__GPIO4_IO25 0x1c4>; /* SODIMM 17 */
  899. };
  900. /* Verdin GPIO_10_DSI */
  901. pinctrl_gpio_10_dsi: gpio10dsigrp {
  902. fsl,pins =
  903. <MX8MP_IOMUXC_SAI3_RXFS__GPIO4_IO28 0x1c4>; /* SODIMM 21 */
  904. };
  905. /* Non-wifi MSP usage only */
  906. pinctrl_gpio_hog1: gpiohog1grp {
  907. fsl,pins =
  908. <MX8MP_IOMUXC_ECSPI2_MISO__GPIO5_IO12 0x1c4>, /* SODIMM 116 */
  909. <MX8MP_IOMUXC_ECSPI2_MOSI__GPIO5_IO11 0x1c4>, /* SODIMM 152 */
  910. <MX8MP_IOMUXC_ECSPI2_SCLK__GPIO5_IO10 0x1c4>, /* SODIMM 164 */
  911. <MX8MP_IOMUXC_ECSPI2_SS0__GPIO5_IO13 0x1c4>; /* SODIMM 128 */
  912. };
  913. /* USB_2_OC# */
  914. pinctrl_gpio_hog2: gpiohog2grp {
  915. fsl,pins =
  916. <MX8MP_IOMUXC_SAI3_MCLK__GPIO5_IO02 0x1c4>; /* SODIMM 187 */
  917. };
  918. pinctrl_gpio_hog3: gpiohog3grp {
  919. fsl,pins =
  920. <MX8MP_IOMUXC_GPIO1_IO13__GPIO1_IO13 0x1c4>, /* SODIMM 157 */
  921. /* CSI_1_MCLK */
  922. <MX8MP_IOMUXC_GPIO1_IO15__GPIO1_IO15 0x1c4>; /* SODIMM 91 */
  923. };
  924. /* Wifi usage only */
  925. pinctrl_gpio_hog4: gpiohog4grp {
  926. fsl,pins =
  927. <MX8MP_IOMUXC_UART4_RXD__GPIO5_IO28 0x1c4>, /* SODIMM 151 */
  928. <MX8MP_IOMUXC_UART4_TXD__GPIO5_IO29 0x1c4>; /* SODIMM 153 */
  929. };
  930. pinctrl_gpio_keys: gpiokeysgrp {
  931. fsl,pins =
  932. <MX8MP_IOMUXC_SAI1_RXFS__GPIO4_IO00 0x1c4>; /* SODIMM 252 */
  933. };
  934. pinctrl_hdmi_hog: hdmihoggrp {
  935. fsl,pins =
  936. <MX8MP_IOMUXC_HDMI_CEC__HDMIMIX_HDMI_CEC 0x40000019>, /* SODIMM 63 */
  937. <MX8MP_IOMUXC_HDMI_DDC_SCL__HDMIMIX_HDMI_SCL 0x400001c3>, /* SODIMM 59 */
  938. <MX8MP_IOMUXC_HDMI_DDC_SDA__HDMIMIX_HDMI_SDA 0x400001c3>, /* SODIMM 57 */
  939. <MX8MP_IOMUXC_HDMI_HPD__HDMIMIX_HDMI_HPD 0x40000019>; /* SODIMM 61 */
  940. };
  941. /* On-module I2C */
  942. pinctrl_i2c1: i2c1grp {
  943. fsl,pins =
  944. <MX8MP_IOMUXC_I2C1_SCL__I2C1_SCL 0x400001c6>, /* PMIC_I2C_SCL */
  945. <MX8MP_IOMUXC_I2C1_SDA__I2C1_SDA 0x400001c6>; /* PMIC_I2C_SDA */
  946. };
  947. pinctrl_i2c1_gpio: i2c1gpiogrp {
  948. fsl,pins =
  949. <MX8MP_IOMUXC_I2C1_SCL__GPIO5_IO14 0x400001c6>, /* PMIC_I2C_SCL */
  950. <MX8MP_IOMUXC_I2C1_SDA__GPIO5_IO15 0x400001c6>; /* PMIC_I2C_SDA */
  951. };
  952. /* Verdin I2C_2_DSI */
  953. pinctrl_i2c2: i2c2grp {
  954. fsl,pins =
  955. <MX8MP_IOMUXC_I2C2_SCL__I2C2_SCL 0x400001c6>, /* SODIMM 55 */
  956. <MX8MP_IOMUXC_I2C2_SDA__I2C2_SDA 0x400001c6>; /* SODIMM 53 */
  957. };
  958. pinctrl_i2c2_gpio: i2c2gpiogrp {
  959. fsl,pins =
  960. <MX8MP_IOMUXC_I2C2_SCL__GPIO5_IO16 0x400001c6>, /* SODIMM 55 */
  961. <MX8MP_IOMUXC_I2C2_SDA__GPIO5_IO17 0x400001c6>; /* SODIMM 53 */
  962. };
  963. /* Verdin I2C_4_CSI */
  964. pinctrl_i2c3: i2c3grp {
  965. fsl,pins =
  966. <MX8MP_IOMUXC_I2C3_SCL__I2C3_SCL 0x400001c6>, /* SODIMM 95 */
  967. <MX8MP_IOMUXC_I2C3_SDA__I2C3_SDA 0x400001c6>; /* SODIMM 93 */
  968. };
  969. pinctrl_i2c3_gpio: i2c3gpiogrp {
  970. fsl,pins =
  971. <MX8MP_IOMUXC_I2C3_SCL__GPIO5_IO18 0x400001c6>, /* SODIMM 95 */
  972. <MX8MP_IOMUXC_I2C3_SDA__GPIO5_IO19 0x400001c6>; /* SODIMM 93 */
  973. };
  974. /* Verdin I2C_1 */
  975. pinctrl_i2c4: i2c4grp {
  976. fsl,pins =
  977. <MX8MP_IOMUXC_I2C4_SCL__I2C4_SCL 0x400001c6>, /* SODIMM 14 */
  978. <MX8MP_IOMUXC_I2C4_SDA__I2C4_SDA 0x400001c6>; /* SODIMM 12 */
  979. };
  980. pinctrl_i2c4_gpio: i2c4gpiogrp {
  981. fsl,pins =
  982. <MX8MP_IOMUXC_I2C4_SCL__GPIO5_IO20 0x400001c6>, /* SODIMM 14 */
  983. <MX8MP_IOMUXC_I2C4_SDA__GPIO5_IO21 0x400001c6>; /* SODIMM 12 */
  984. };
  985. /* Verdin I2S_2_BCLK (TOUCH_RESET#) */
  986. pinctrl_i2s_2_bclk_touch_reset: i2s2bclktouchresetgrp {
  987. fsl,pins =
  988. <MX8MP_IOMUXC_SAI3_TXC__GPIO5_IO00 0x184>; /* SODIMM 42 */
  989. };
  990. /* Verdin I2S_2_D_OUT shared with SAI3 */
  991. pinctrl_i2s_2_d_out_dsi_1_bkl_en: i2s2doutdsi1bklengrp {
  992. fsl,pins =
  993. <MX8MP_IOMUXC_SAI3_TXD__GPIO5_IO01 0x184>; /* SODIMM 46 */
  994. };
  995. pinctrl_pcie: pciegrp {
  996. fsl,pins =
  997. <MX8MP_IOMUXC_SAI1_TXD7__GPIO4_IO19 0x4>, /* SODIMM 244 */
  998. <MX8MP_IOMUXC_SD2_RESET_B__GPIO2_IO19 0x1c4>; /* PMIC_EN_PCIe_CLK, unused */
  999. };
  1000. pinctrl_pmic: pmicirqgrp {
  1001. fsl,pins =
  1002. <MX8MP_IOMUXC_GPIO1_IO03__GPIO1_IO03 0x1c4>; /* PMIC_INT# */
  1003. };
  1004. pinctrl_pwm_1: pwm1grp {
  1005. fsl,pins =
  1006. <MX8MP_IOMUXC_SPDIF_EXT_CLK__PWM1_OUT 0x6>; /* SODIMM 15 */
  1007. };
  1008. pinctrl_pwm_2: pwm2grp {
  1009. fsl,pins =
  1010. <MX8MP_IOMUXC_GPIO1_IO11__PWM2_OUT 0x6>; /* SODIMM 16 */
  1011. };
  1012. /* Verdin PWM_3_DSI shared with GPIO3_IO20 */
  1013. pinctrl_pwm_3: pwm3grp {
  1014. fsl,pins =
  1015. <MX8MP_IOMUXC_SAI5_RXC__PWM3_OUT 0x6>; /* SODIMM 19 */
  1016. };
  1017. /* Verdin PWM_3_DSI (pulled-down as active-high) shared with PWM3_OUT */
  1018. pinctrl_pwm_3_dsi_hpd_gpio: pwm3dsi1hpdgpiogrp {
  1019. fsl,pins =
  1020. <MX8MP_IOMUXC_SAI5_RXC__GPIO3_IO20 0x184>; /* SODIMM 19 */
  1021. };
  1022. pinctrl_reg_eth: regethgrp {
  1023. fsl,pins =
  1024. <MX8MP_IOMUXC_SD2_WP__GPIO2_IO20 0x184>; /* PMIC_EN_ETH */
  1025. };
  1026. pinctrl_sai1: sai1grp {
  1027. fsl,pins =
  1028. <MX8MP_IOMUXC_SAI1_MCLK__AUDIOMIX_SAI1_MCLK 0x96>, /* SODIMM 38 */
  1029. <MX8MP_IOMUXC_SAI1_RXD0__AUDIOMIX_SAI1_RX_DATA00 0x1d6>, /* SODIMM 36 */
  1030. <MX8MP_IOMUXC_SAI5_MCLK__AUDIOMIX_SAI1_TX_BCLK 0x1d6>, /* SODIMM 30 */
  1031. <MX8MP_IOMUXC_SAI5_RXD1__AUDIOMIX_SAI1_TX_SYNC 0x1d6>, /* SODIMM 32 */
  1032. <MX8MP_IOMUXC_SAI5_RXFS__AUDIOMIX_SAI1_TX_DATA00 0x96>; /* SODIMM 34 */
  1033. };
  1034. pinctrl_sai3: sai3grp {
  1035. fsl,pins =
  1036. <MX8MP_IOMUXC_SAI3_RXD__AUDIOMIX_SAI3_RX_DATA00 0x1d6>, /* SODIMM 48 */
  1037. <MX8MP_IOMUXC_SAI3_TXC__AUDIOMIX_SAI3_TX_BCLK 0x1d6>, /* SODIMM 42 */
  1038. <MX8MP_IOMUXC_SAI3_TXD__AUDIOMIX_SAI3_TX_DATA00 0x96>, /* SODIMM 46 */
  1039. <MX8MP_IOMUXC_SAI3_TXFS__AUDIOMIX_SAI3_TX_SYNC 0x1d6>; /* SODIMM 44 */
  1040. };
  1041. pinctrl_uart1: uart1grp {
  1042. fsl,pins =
  1043. <MX8MP_IOMUXC_SAI2_RXD0__UART1_DCE_RTS 0x1c4>, /* SODIMM 135 */
  1044. <MX8MP_IOMUXC_SAI2_TXFS__UART1_DCE_CTS 0x1c4>, /* SODIMM 133 */
  1045. <MX8MP_IOMUXC_UART1_RXD__UART1_DCE_RX 0x1c4>, /* SODIMM 129 */
  1046. <MX8MP_IOMUXC_UART1_TXD__UART1_DCE_TX 0x1c4>; /* SODIMM 131 */
  1047. };
  1048. pinctrl_uart2: uart2grp {
  1049. fsl,pins =
  1050. <MX8MP_IOMUXC_SD1_DATA4__UART2_DCE_RTS 0x1c4>, /* SODIMM 143 */
  1051. <MX8MP_IOMUXC_SD1_DATA5__UART2_DCE_CTS 0x1c4>, /* SODIMM 141 */
  1052. <MX8MP_IOMUXC_UART2_RXD__UART2_DCE_RX 0x1c4>, /* SODIMM 137 */
  1053. <MX8MP_IOMUXC_UART2_TXD__UART2_DCE_TX 0x1c4>; /* SODIMM 139 */
  1054. };
  1055. pinctrl_uart3: uart3grp {
  1056. fsl,pins =
  1057. <MX8MP_IOMUXC_UART3_RXD__UART3_DCE_RX 0x1c4>, /* SODIMM 147 */
  1058. <MX8MP_IOMUXC_UART3_TXD__UART3_DCE_TX 0x1c4>; /* SODIMM 149 */
  1059. };
  1060. /* Non-wifi usage only */
  1061. pinctrl_uart4: uart4grp {
  1062. fsl,pins =
  1063. <MX8MP_IOMUXC_UART4_RXD__UART4_DCE_RX 0x1c4>, /* SODIMM 151 */
  1064. <MX8MP_IOMUXC_UART4_TXD__UART4_DCE_TX 0x1c4>; /* SODIMM 153 */
  1065. };
  1066. pinctrl_usb1_vbus: usb1vbusgrp {
  1067. fsl,pins =
  1068. <MX8MP_IOMUXC_GPIO1_IO12__USB1_OTG_PWR 0x19>; /* SODIMM 155 */
  1069. };
  1070. /* USB_1_ID */
  1071. pinctrl_usb_1_id: usb1idgrp {
  1072. fsl,pins =
  1073. <MX8MP_IOMUXC_SD1_RESET_B__GPIO2_IO10 0x1c4>; /* SODIMM 161 */
  1074. };
  1075. pinctrl_usb2_vbus: usb2vbusgrp {
  1076. fsl,pins =
  1077. <MX8MP_IOMUXC_GPIO1_IO14__USB2_OTG_PWR 0x19>; /* SODIMM 185 */
  1078. };
  1079. /* On-module Wi-Fi */
  1080. pinctrl_usdhc1: usdhc1grp {
  1081. fsl,pins =
  1082. <MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x190>,
  1083. <MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d0>,
  1084. <MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d0>,
  1085. <MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d0>,
  1086. <MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d0>,
  1087. <MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d0>;
  1088. };
  1089. pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
  1090. fsl,pins =
  1091. <MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x194>,
  1092. <MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d4>,
  1093. <MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d4>,
  1094. <MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d4>,
  1095. <MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d4>,
  1096. <MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d4>;
  1097. };
  1098. pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
  1099. fsl,pins =
  1100. <MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x196>,
  1101. <MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d6>,
  1102. <MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d6>,
  1103. <MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d6>,
  1104. <MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d6>,
  1105. <MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d6>;
  1106. };
  1107. pinctrl_usdhc2_cd: usdhc2cdgrp {
  1108. fsl,pins =
  1109. <MX8MP_IOMUXC_SD2_CD_B__GPIO2_IO12 0x1c4>; /* SODIMM 84 */
  1110. };
  1111. pinctrl_usdhc2_cd_sleep: usdhc2cdslpgrp {
  1112. fsl,pins =
  1113. <MX8MP_IOMUXC_SD2_CD_B__GPIO2_IO12 0x0>; /* SODIMM 84 */
  1114. };
  1115. pinctrl_usdhc2_pwr_en: usdhc2pwrengrp {
  1116. fsl,pins =
  1117. <MX8MP_IOMUXC_SAI2_RXC__GPIO4_IO22 0x4>; /* SODIMM 76 */
  1118. };
  1119. pinctrl_usdhc2: usdhc2grp {
  1120. fsl,pins =
  1121. <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x4>, /* PMIC_USDHC_VSELECT */
  1122. <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x190>, /* SODIMM 78 */
  1123. <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d0>, /* SODIMM 74 */
  1124. <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d0>, /* SODIMM 80 */
  1125. <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d0>, /* SODIMM 82 */
  1126. <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d0>, /* SODIMM 70 */
  1127. <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d0>; /* SODIMM 72 */
  1128. };
  1129. pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
  1130. fsl,pins =
  1131. <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x4>,
  1132. <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x194>,
  1133. <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d4>,
  1134. <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d4>,
  1135. <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d4>,
  1136. <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d4>,
  1137. <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d4>;
  1138. };
  1139. pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
  1140. fsl,pins =
  1141. <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x4>,
  1142. <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x196>,
  1143. <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d6>,
  1144. <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d6>,
  1145. <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d6>,
  1146. <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d6>,
  1147. <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d6>;
  1148. };
  1149. /* Avoid backfeeding with removed card power */
  1150. pinctrl_usdhc2_sleep: usdhc2slpgrp {
  1151. fsl,pins =
  1152. <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x0>,
  1153. <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x100>,
  1154. <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x100>,
  1155. <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x100>,
  1156. <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x100>,
  1157. <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x100>,
  1158. <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x100>;
  1159. };
  1160. pinctrl_usdhc3: usdhc3grp {
  1161. fsl,pins =
  1162. <MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B 0x1d1>,
  1163. <MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x190>,
  1164. <MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d0>,
  1165. <MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d0>,
  1166. <MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d0>,
  1167. <MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d0>,
  1168. <MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d0>,
  1169. <MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d0>,
  1170. <MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d0>,
  1171. <MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d0>,
  1172. <MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x190>,
  1173. <MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d0>;
  1174. };
  1175. pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
  1176. fsl,pins =
  1177. <MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B 0x1d1>,
  1178. <MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x194>,
  1179. <MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d4>,
  1180. <MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d4>,
  1181. <MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d4>,
  1182. <MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d4>,
  1183. <MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d4>,
  1184. <MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d4>,
  1185. <MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d4>,
  1186. <MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d4>,
  1187. <MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x194>,
  1188. <MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d4>;
  1189. };
  1190. pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
  1191. fsl,pins =
  1192. <MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B 0x1d1>,
  1193. <MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x196>,
  1194. <MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d2>,
  1195. <MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d2>,
  1196. <MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d2>,
  1197. <MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d2>,
  1198. <MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d2>,
  1199. <MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d2>,
  1200. <MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d2>,
  1201. <MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d2>,
  1202. <MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x196>,
  1203. <MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d6>;
  1204. };
  1205. pinctrl_wdog: wdoggrp {
  1206. fsl,pins =
  1207. <MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0xc6>; /* PMIC_WDI */
  1208. };
  1209. pinctrl_bluetooth_ctrl: bluetoothctrlgrp {
  1210. fsl,pins =
  1211. <MX8MP_IOMUXC_SD1_DATA6__GPIO2_IO08 0x1c4>; /* WIFI_WKUP_BT */
  1212. };
  1213. pinctrl_wifi_ctrl: wifictrlgrp {
  1214. fsl,pins =
  1215. <MX8MP_IOMUXC_SD1_DATA7__GPIO2_IO09 0x1c4>; /* WIFI_WKUP_WLAN */
  1216. };
  1217. pinctrl_wifi_i2s: wifii2sgrp {
  1218. fsl,pins =
  1219. <MX8MP_IOMUXC_SAI2_RXFS__GPIO4_IO21 0x1d6>, /* WIFI_TX_SYNC */
  1220. <MX8MP_IOMUXC_SAI5_RXD0__GPIO3_IO21 0x96>, /* WIFI_RX_DATA0 */
  1221. <MX8MP_IOMUXC_SAI5_RXD2__GPIO3_IO23 0x1d6>, /* WIFI_TX_BCLK */
  1222. <MX8MP_IOMUXC_SAI5_RXD3__GPIO3_IO24 0x1d6>; /* WIFI_TX_DATA0 */
  1223. };
  1224. pinctrl_wifi_pwr_en: wifipwrengrp {
  1225. fsl,pins =
  1226. <MX8MP_IOMUXC_SD1_STROBE__GPIO2_IO11 0x184>; /* PMIC_EN_WIFI */
  1227. };
  1228. };