imx8mp-evk.dts 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Copyright 2019 NXP
  4. */
  5. /dts-v1/;
  6. #include <dt-bindings/phy/phy-imx8-pcie.h>
  7. #include "imx8mp.dtsi"
  8. / {
  9. model = "NXP i.MX8MPlus EVK board";
  10. compatible = "fsl,imx8mp-evk", "fsl,imx8mp";
  11. chosen {
  12. stdout-path = &uart2;
  13. };
  14. gpio-leds {
  15. compatible = "gpio-leds";
  16. pinctrl-names = "default";
  17. pinctrl-0 = <&pinctrl_gpio_led>;
  18. status {
  19. label = "yellow:status";
  20. gpios = <&gpio3 16 GPIO_ACTIVE_HIGH>;
  21. default-state = "on";
  22. };
  23. };
  24. memory@40000000 {
  25. device_type = "memory";
  26. reg = <0x0 0x40000000 0 0xc0000000>,
  27. <0x1 0x00000000 0 0xc0000000>;
  28. };
  29. pcie0_refclk: pcie0-refclk {
  30. compatible = "fixed-clock";
  31. #clock-cells = <0>;
  32. clock-frequency = <100000000>;
  33. };
  34. reg_can1_stby: regulator-can1-stby {
  35. compatible = "regulator-fixed";
  36. regulator-name = "can1-stby";
  37. pinctrl-names = "default";
  38. pinctrl-0 = <&pinctrl_flexcan1_reg>;
  39. regulator-min-microvolt = <3300000>;
  40. regulator-max-microvolt = <3300000>;
  41. gpio = <&gpio5 5 GPIO_ACTIVE_HIGH>;
  42. enable-active-high;
  43. };
  44. reg_can2_stby: regulator-can2-stby {
  45. compatible = "regulator-fixed";
  46. regulator-name = "can2-stby";
  47. pinctrl-names = "default";
  48. pinctrl-0 = <&pinctrl_flexcan2_reg>;
  49. regulator-min-microvolt = <3300000>;
  50. regulator-max-microvolt = <3300000>;
  51. gpio = <&gpio4 27 GPIO_ACTIVE_HIGH>;
  52. enable-active-high;
  53. };
  54. reg_pcie0: regulator-pcie {
  55. compatible = "regulator-fixed";
  56. pinctrl-names = "default";
  57. pinctrl-0 = <&pinctrl_pcie0_reg>;
  58. regulator-name = "MPCIE_3V3";
  59. regulator-min-microvolt = <3300000>;
  60. regulator-max-microvolt = <3300000>;
  61. gpio = <&gpio2 6 GPIO_ACTIVE_HIGH>;
  62. enable-active-high;
  63. };
  64. reg_usdhc2_vmmc: regulator-usdhc2 {
  65. compatible = "regulator-fixed";
  66. pinctrl-names = "default";
  67. pinctrl-0 = <&pinctrl_reg_usdhc2_vmmc>;
  68. regulator-name = "VSD_3V3";
  69. regulator-min-microvolt = <3300000>;
  70. regulator-max-microvolt = <3300000>;
  71. gpio = <&gpio2 19 GPIO_ACTIVE_HIGH>;
  72. enable-active-high;
  73. };
  74. };
  75. &A53_0 {
  76. cpu-supply = <&reg_arm>;
  77. };
  78. &A53_1 {
  79. cpu-supply = <&reg_arm>;
  80. };
  81. &A53_2 {
  82. cpu-supply = <&reg_arm>;
  83. };
  84. &A53_3 {
  85. cpu-supply = <&reg_arm>;
  86. };
  87. &eqos {
  88. pinctrl-names = "default";
  89. pinctrl-0 = <&pinctrl_eqos>;
  90. phy-mode = "rgmii-id";
  91. phy-handle = <&ethphy0>;
  92. snps,force_thresh_dma_mode;
  93. snps,mtl-tx-config = <&mtl_tx_setup>;
  94. snps,mtl-rx-config = <&mtl_rx_setup>;
  95. status = "okay";
  96. mdio {
  97. compatible = "snps,dwmac-mdio";
  98. #address-cells = <1>;
  99. #size-cells = <0>;
  100. ethphy0: ethernet-phy@1 {
  101. compatible = "ethernet-phy-ieee802.3-c22";
  102. reg = <1>;
  103. eee-broken-1000t;
  104. reset-gpios = <&gpio4 22 GPIO_ACTIVE_LOW>;
  105. reset-assert-us = <10000>;
  106. reset-deassert-us = <80000>;
  107. realtek,clkout-disable;
  108. };
  109. };
  110. mtl_tx_setup: tx-queues-config {
  111. snps,tx-queues-to-use = <5>;
  112. snps,tx-sched-sp;
  113. queue0 {
  114. snps,dcb-algorithm;
  115. snps,priority = <0x1>;
  116. };
  117. queue1 {
  118. snps,dcb-algorithm;
  119. snps,priority = <0x2>;
  120. };
  121. queue2 {
  122. snps,dcb-algorithm;
  123. snps,priority = <0x4>;
  124. };
  125. queue3 {
  126. snps,dcb-algorithm;
  127. snps,priority = <0x8>;
  128. };
  129. queue4 {
  130. snps,dcb-algorithm;
  131. snps,priority = <0xf0>;
  132. };
  133. };
  134. mtl_rx_setup: rx-queues-config {
  135. snps,rx-queues-to-use = <5>;
  136. snps,rx-sched-sp;
  137. queue0 {
  138. snps,dcb-algorithm;
  139. snps,priority = <0x1>;
  140. snps,map-to-dma-channel = <0>;
  141. };
  142. queue1 {
  143. snps,dcb-algorithm;
  144. snps,priority = <0x2>;
  145. snps,map-to-dma-channel = <1>;
  146. };
  147. queue2 {
  148. snps,dcb-algorithm;
  149. snps,priority = <0x4>;
  150. snps,map-to-dma-channel = <2>;
  151. };
  152. queue3 {
  153. snps,dcb-algorithm;
  154. snps,priority = <0x8>;
  155. snps,map-to-dma-channel = <3>;
  156. };
  157. queue4 {
  158. snps,dcb-algorithm;
  159. snps,priority = <0xf0>;
  160. snps,map-to-dma-channel = <4>;
  161. };
  162. };
  163. };
  164. &fec {
  165. pinctrl-names = "default";
  166. pinctrl-0 = <&pinctrl_fec>;
  167. phy-mode = "rgmii-id";
  168. phy-handle = <&ethphy1>;
  169. fsl,magic-packet;
  170. status = "okay";
  171. mdio {
  172. #address-cells = <1>;
  173. #size-cells = <0>;
  174. ethphy1: ethernet-phy@1 {
  175. compatible = "ethernet-phy-ieee802.3-c22";
  176. reg = <1>;
  177. eee-broken-1000t;
  178. reset-gpios = <&gpio4 2 GPIO_ACTIVE_LOW>;
  179. reset-assert-us = <10000>;
  180. reset-deassert-us = <80000>;
  181. realtek,clkout-disable;
  182. };
  183. };
  184. };
  185. &flexcan1 {
  186. pinctrl-names = "default";
  187. pinctrl-0 = <&pinctrl_flexcan1>;
  188. xceiver-supply = <&reg_can1_stby>;
  189. status = "okay";
  190. };
  191. &flexcan2 {
  192. pinctrl-names = "default";
  193. pinctrl-0 = <&pinctrl_flexcan2>;
  194. xceiver-supply = <&reg_can2_stby>;
  195. status = "disabled";/* can2 pin conflict with pdm */
  196. };
  197. &i2c1 {
  198. clock-frequency = <400000>;
  199. pinctrl-names = "default";
  200. pinctrl-0 = <&pinctrl_i2c1>;
  201. status = "okay";
  202. pmic@25 {
  203. compatible = "nxp,pca9450c";
  204. reg = <0x25>;
  205. pinctrl-names = "default";
  206. pinctrl-0 = <&pinctrl_pmic>;
  207. interrupt-parent = <&gpio1>;
  208. interrupts = <3 IRQ_TYPE_LEVEL_LOW>;
  209. regulators {
  210. BUCK1 {
  211. regulator-name = "BUCK1";
  212. regulator-min-microvolt = <720000>;
  213. regulator-max-microvolt = <1000000>;
  214. regulator-boot-on;
  215. regulator-always-on;
  216. regulator-ramp-delay = <3125>;
  217. };
  218. reg_arm: BUCK2 {
  219. regulator-name = "BUCK2";
  220. regulator-min-microvolt = <720000>;
  221. regulator-max-microvolt = <1025000>;
  222. regulator-boot-on;
  223. regulator-always-on;
  224. regulator-ramp-delay = <3125>;
  225. nxp,dvs-run-voltage = <950000>;
  226. nxp,dvs-standby-voltage = <850000>;
  227. };
  228. BUCK4 {
  229. regulator-name = "BUCK4";
  230. regulator-min-microvolt = <3000000>;
  231. regulator-max-microvolt = <3600000>;
  232. regulator-boot-on;
  233. regulator-always-on;
  234. };
  235. BUCK5 {
  236. regulator-name = "BUCK5";
  237. regulator-min-microvolt = <1650000>;
  238. regulator-max-microvolt = <1950000>;
  239. regulator-boot-on;
  240. regulator-always-on;
  241. };
  242. BUCK6 {
  243. regulator-name = "BUCK6";
  244. regulator-min-microvolt = <1045000>;
  245. regulator-max-microvolt = <1155000>;
  246. regulator-boot-on;
  247. regulator-always-on;
  248. };
  249. LDO1 {
  250. regulator-name = "LDO1";
  251. regulator-min-microvolt = <1650000>;
  252. regulator-max-microvolt = <1950000>;
  253. regulator-boot-on;
  254. regulator-always-on;
  255. };
  256. LDO3 {
  257. regulator-name = "LDO3";
  258. regulator-min-microvolt = <1710000>;
  259. regulator-max-microvolt = <1890000>;
  260. regulator-boot-on;
  261. regulator-always-on;
  262. };
  263. LDO5 {
  264. regulator-name = "LDO5";
  265. regulator-min-microvolt = <1800000>;
  266. regulator-max-microvolt = <3300000>;
  267. regulator-boot-on;
  268. regulator-always-on;
  269. };
  270. };
  271. };
  272. };
  273. &i2c3 {
  274. clock-frequency = <400000>;
  275. pinctrl-names = "default";
  276. pinctrl-0 = <&pinctrl_i2c3>;
  277. status = "okay";
  278. pca6416: gpio@20 {
  279. compatible = "ti,tca6416";
  280. reg = <0x20>;
  281. gpio-controller;
  282. #gpio-cells = <2>;
  283. interrupt-controller;
  284. #interrupt-cells = <2>;
  285. pinctrl-names = "default";
  286. pinctrl-0 = <&pinctrl_pca6416_int>;
  287. interrupt-parent = <&gpio1>;
  288. interrupts = <12 IRQ_TYPE_LEVEL_LOW>;
  289. gpio-line-names = "EXT_PWREN1",
  290. "EXT_PWREN2",
  291. "CAN1/I2C5_SEL",
  292. "PDM/CAN2_SEL",
  293. "FAN_EN",
  294. "PWR_MEAS_IO1",
  295. "PWR_MEAS_IO2",
  296. "EXP_P0_7",
  297. "EXP_P1_0",
  298. "EXP_P1_1",
  299. "EXP_P1_2",
  300. "EXP_P1_3",
  301. "EXP_P1_4",
  302. "EXP_P1_5",
  303. "EXP_P1_6",
  304. "EXP_P1_7";
  305. };
  306. };
  307. /* I2C on expansion connector J22. */
  308. &i2c5 {
  309. clock-frequency = <100000>; /* Lower clock speed for external bus. */
  310. pinctrl-names = "default";
  311. pinctrl-0 = <&pinctrl_i2c5>;
  312. status = "disabled"; /* can1 pins conflict with i2c5 */
  313. /* GPIO 2 of PCA6416 is used to switch between CAN1 and I2C5 functions:
  314. * LOW: CAN1 (default, pull-down)
  315. * HIGH: I2C5
  316. * You need to set it to high to enable I2C5 (for example, add gpio-hog
  317. * in pca6416 node).
  318. */
  319. };
  320. &pcie_phy {
  321. fsl,refclk-pad-mode = <IMX8_PCIE_REFCLK_PAD_INPUT>;
  322. clocks = <&pcie0_refclk>;
  323. clock-names = "ref";
  324. status = "okay";
  325. };
  326. &pcie {
  327. pinctrl-names = "default";
  328. pinctrl-0 = <&pinctrl_pcie0>;
  329. reset-gpio = <&gpio2 7 GPIO_ACTIVE_LOW>;
  330. clocks = <&clk IMX8MP_CLK_HSIO_ROOT>,
  331. <&clk IMX8MP_CLK_PCIE_ROOT>,
  332. <&clk IMX8MP_CLK_HSIO_AXI>;
  333. clock-names = "pcie", "pcie_aux", "pcie_bus";
  334. assigned-clocks = <&clk IMX8MP_CLK_PCIE_AUX>;
  335. assigned-clock-rates = <10000000>;
  336. assigned-clock-parents = <&clk IMX8MP_SYS_PLL2_50M>;
  337. vpcie-supply = <&reg_pcie0>;
  338. status = "okay";
  339. };
  340. &snvs_pwrkey {
  341. status = "okay";
  342. };
  343. &uart2 {
  344. /* console */
  345. pinctrl-names = "default";
  346. pinctrl-0 = <&pinctrl_uart2>;
  347. status = "okay";
  348. };
  349. &usb3_phy1 {
  350. status = "okay";
  351. };
  352. &usb3_1 {
  353. status = "okay";
  354. };
  355. &usb_dwc3_1 {
  356. pinctrl-names = "default";
  357. pinctrl-0 = <&pinctrl_usb1_vbus>;
  358. dr_mode = "host";
  359. status = "okay";
  360. };
  361. &usdhc2 {
  362. assigned-clocks = <&clk IMX8MP_CLK_USDHC2>;
  363. assigned-clock-rates = <400000000>;
  364. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  365. pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
  366. pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>;
  367. pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>;
  368. cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>;
  369. vmmc-supply = <&reg_usdhc2_vmmc>;
  370. bus-width = <4>;
  371. status = "okay";
  372. };
  373. &usdhc3 {
  374. assigned-clocks = <&clk IMX8MP_CLK_USDHC3>;
  375. assigned-clock-rates = <400000000>;
  376. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  377. pinctrl-0 = <&pinctrl_usdhc3>;
  378. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  379. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  380. bus-width = <8>;
  381. non-removable;
  382. status = "okay";
  383. };
  384. &wdog1 {
  385. pinctrl-names = "default";
  386. pinctrl-0 = <&pinctrl_wdog>;
  387. fsl,ext-reset-output;
  388. status = "okay";
  389. };
  390. &iomuxc {
  391. pinctrl_eqos: eqosgrp {
  392. fsl,pins = <
  393. MX8MP_IOMUXC_ENET_MDC__ENET_QOS_MDC 0x2
  394. MX8MP_IOMUXC_ENET_MDIO__ENET_QOS_MDIO 0x2
  395. MX8MP_IOMUXC_ENET_RD0__ENET_QOS_RGMII_RD0 0x90
  396. MX8MP_IOMUXC_ENET_RD1__ENET_QOS_RGMII_RD1 0x90
  397. MX8MP_IOMUXC_ENET_RD2__ENET_QOS_RGMII_RD2 0x90
  398. MX8MP_IOMUXC_ENET_RD3__ENET_QOS_RGMII_RD3 0x90
  399. MX8MP_IOMUXC_ENET_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x90
  400. MX8MP_IOMUXC_ENET_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x90
  401. MX8MP_IOMUXC_ENET_TD0__ENET_QOS_RGMII_TD0 0x16
  402. MX8MP_IOMUXC_ENET_TD1__ENET_QOS_RGMII_TD1 0x16
  403. MX8MP_IOMUXC_ENET_TD2__ENET_QOS_RGMII_TD2 0x16
  404. MX8MP_IOMUXC_ENET_TD3__ENET_QOS_RGMII_TD3 0x16
  405. MX8MP_IOMUXC_ENET_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x16
  406. MX8MP_IOMUXC_ENET_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x16
  407. MX8MP_IOMUXC_SAI2_RXC__GPIO4_IO22 0x10
  408. >;
  409. };
  410. pinctrl_fec: fecgrp {
  411. fsl,pins = <
  412. MX8MP_IOMUXC_SAI1_RXD2__ENET1_MDC 0x2
  413. MX8MP_IOMUXC_SAI1_RXD3__ENET1_MDIO 0x2
  414. MX8MP_IOMUXC_SAI1_RXD4__ENET1_RGMII_RD0 0x90
  415. MX8MP_IOMUXC_SAI1_RXD5__ENET1_RGMII_RD1 0x90
  416. MX8MP_IOMUXC_SAI1_RXD6__ENET1_RGMII_RD2 0x90
  417. MX8MP_IOMUXC_SAI1_RXD7__ENET1_RGMII_RD3 0x90
  418. MX8MP_IOMUXC_SAI1_TXC__ENET1_RGMII_RXC 0x90
  419. MX8MP_IOMUXC_SAI1_TXFS__ENET1_RGMII_RX_CTL 0x90
  420. MX8MP_IOMUXC_SAI1_TXD0__ENET1_RGMII_TD0 0x16
  421. MX8MP_IOMUXC_SAI1_TXD1__ENET1_RGMII_TD1 0x16
  422. MX8MP_IOMUXC_SAI1_TXD2__ENET1_RGMII_TD2 0x16
  423. MX8MP_IOMUXC_SAI1_TXD3__ENET1_RGMII_TD3 0x16
  424. MX8MP_IOMUXC_SAI1_TXD4__ENET1_RGMII_TX_CTL 0x16
  425. MX8MP_IOMUXC_SAI1_TXD5__ENET1_RGMII_TXC 0x16
  426. MX8MP_IOMUXC_SAI1_RXD0__GPIO4_IO02 0x10
  427. >;
  428. };
  429. pinctrl_flexcan1: flexcan1grp {
  430. fsl,pins = <
  431. MX8MP_IOMUXC_SPDIF_RX__CAN1_RX 0x154
  432. MX8MP_IOMUXC_SPDIF_TX__CAN1_TX 0x154
  433. >;
  434. };
  435. pinctrl_flexcan2: flexcan2grp {
  436. fsl,pins = <
  437. MX8MP_IOMUXC_SAI5_MCLK__CAN2_RX 0x154
  438. MX8MP_IOMUXC_SAI5_RXD3__CAN2_TX 0x154
  439. >;
  440. };
  441. pinctrl_flexcan1_reg: flexcan1reggrp {
  442. fsl,pins = <
  443. MX8MP_IOMUXC_SPDIF_EXT_CLK__GPIO5_IO05 0x154 /* CAN1_STBY */
  444. >;
  445. };
  446. pinctrl_flexcan2_reg: flexcan2reggrp {
  447. fsl,pins = <
  448. MX8MP_IOMUXC_SAI2_MCLK__GPIO4_IO27 0x154 /* CAN2_STBY */
  449. >;
  450. };
  451. pinctrl_gpio_led: gpioledgrp {
  452. fsl,pins = <
  453. MX8MP_IOMUXC_NAND_READY_B__GPIO3_IO16 0x140
  454. >;
  455. };
  456. pinctrl_i2c1: i2c1grp {
  457. fsl,pins = <
  458. MX8MP_IOMUXC_I2C1_SCL__I2C1_SCL 0x400001c2
  459. MX8MP_IOMUXC_I2C1_SDA__I2C1_SDA 0x400001c2
  460. >;
  461. };
  462. pinctrl_i2c3: i2c3grp {
  463. fsl,pins = <
  464. MX8MP_IOMUXC_I2C3_SCL__I2C3_SCL 0x400001c2
  465. MX8MP_IOMUXC_I2C3_SDA__I2C3_SDA 0x400001c2
  466. >;
  467. };
  468. pinctrl_i2c5: i2c5grp {
  469. fsl,pins = <
  470. MX8MP_IOMUXC_SPDIF_RX__I2C5_SDA 0x400001c2
  471. MX8MP_IOMUXC_SPDIF_TX__I2C5_SCL 0x400001c2
  472. >;
  473. };
  474. pinctrl_pcie0: pcie0grp {
  475. fsl,pins = <
  476. MX8MP_IOMUXC_I2C4_SCL__PCIE_CLKREQ_B 0x60 /* open drain, pull up */
  477. MX8MP_IOMUXC_SD1_DATA5__GPIO2_IO07 0x40
  478. >;
  479. };
  480. pinctrl_pcie0_reg: pcie0reggrp {
  481. fsl,pins = <
  482. MX8MP_IOMUXC_SD1_DATA4__GPIO2_IO06 0x40
  483. >;
  484. };
  485. pinctrl_pmic: pmicgrp {
  486. fsl,pins = <
  487. MX8MP_IOMUXC_GPIO1_IO03__GPIO1_IO03 0x000001c0
  488. >;
  489. };
  490. pinctrl_pca6416_int: pca6416_int_grp {
  491. fsl,pins = <
  492. MX8MP_IOMUXC_GPIO1_IO12__GPIO1_IO12 0x146 /* Input pull-up. */
  493. >;
  494. };
  495. pinctrl_reg_usdhc2_vmmc: regusdhc2vmmcgrp {
  496. fsl,pins = <
  497. MX8MP_IOMUXC_SD2_RESET_B__GPIO2_IO19 0x40
  498. >;
  499. };
  500. pinctrl_uart2: uart2grp {
  501. fsl,pins = <
  502. MX8MP_IOMUXC_UART2_RXD__UART2_DCE_RX 0x140
  503. MX8MP_IOMUXC_UART2_TXD__UART2_DCE_TX 0x140
  504. >;
  505. };
  506. pinctrl_usb1_vbus: usb1grp {
  507. fsl,pins = <
  508. MX8MP_IOMUXC_GPIO1_IO14__USB2_OTG_PWR 0x10
  509. >;
  510. };
  511. pinctrl_usdhc2: usdhc2grp {
  512. fsl,pins = <
  513. MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x190
  514. MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d0
  515. MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d0
  516. MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d0
  517. MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d0
  518. MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d0
  519. MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc0
  520. >;
  521. };
  522. pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
  523. fsl,pins = <
  524. MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x194
  525. MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d4
  526. MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d4
  527. MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d4
  528. MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d4
  529. MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d4
  530. MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc0
  531. >;
  532. };
  533. pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
  534. fsl,pins = <
  535. MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x196
  536. MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d6
  537. MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d6
  538. MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d6
  539. MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d6
  540. MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d6
  541. MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc0
  542. >;
  543. };
  544. pinctrl_usdhc2_gpio: usdhc2gpiogrp {
  545. fsl,pins = <
  546. MX8MP_IOMUXC_SD2_CD_B__GPIO2_IO12 0x1c4
  547. >;
  548. };
  549. pinctrl_usdhc3: usdhc3grp {
  550. fsl,pins = <
  551. MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x190
  552. MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d0
  553. MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d0
  554. MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d0
  555. MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d0
  556. MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d0
  557. MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d0
  558. MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d0
  559. MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d0
  560. MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d0
  561. MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x190
  562. >;
  563. };
  564. pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
  565. fsl,pins = <
  566. MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x194
  567. MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d4
  568. MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d4
  569. MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d4
  570. MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d4
  571. MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d4
  572. MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d4
  573. MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d4
  574. MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d4
  575. MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d4
  576. MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x194
  577. >;
  578. };
  579. pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
  580. fsl,pins = <
  581. MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x196
  582. MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d6
  583. MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d6
  584. MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d6
  585. MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d6
  586. MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d6
  587. MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d6
  588. MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d6
  589. MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d6
  590. MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d6
  591. MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x196
  592. >;
  593. };
  594. pinctrl_wdog: wdoggrp {
  595. fsl,pins = <
  596. MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0x166
  597. >;
  598. };
  599. };